wm8350.c 49 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699
  1. /*
  2. * wm8350.c -- WM8350 ALSA SoC audio driver
  3. *
  4. * Copyright (C) 2007, 2008 Wolfson Microelectronics PLC.
  5. *
  6. * Author: Liam Girdwood <lrg@slimlogic.co.uk>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/module.h>
  13. #include <linux/moduleparam.h>
  14. #include <linux/init.h>
  15. #include <linux/delay.h>
  16. #include <linux/pm.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/mfd/wm8350/audio.h>
  19. #include <linux/mfd/wm8350/core.h>
  20. #include <linux/regulator/consumer.h>
  21. #include <sound/core.h>
  22. #include <sound/pcm.h>
  23. #include <sound/pcm_params.h>
  24. #include <sound/soc.h>
  25. #include <sound/soc-dapm.h>
  26. #include <sound/initval.h>
  27. #include <sound/tlv.h>
  28. #include "wm8350.h"
  29. #define WM8350_OUTn_0dB 0x39
  30. #define WM8350_RAMP_NONE 0
  31. #define WM8350_RAMP_UP 1
  32. #define WM8350_RAMP_DOWN 2
  33. /* We only include the analogue supplies here; the digital supplies
  34. * need to be available well before this driver can be probed.
  35. */
  36. static const char *supply_names[] = {
  37. "AVDD",
  38. "HPVDD",
  39. };
  40. struct wm8350_output {
  41. u16 active;
  42. u16 left_vol;
  43. u16 right_vol;
  44. u16 ramp;
  45. u16 mute;
  46. };
  47. struct wm8350_jack_data {
  48. struct snd_soc_jack *jack;
  49. int report;
  50. };
  51. struct wm8350_data {
  52. struct snd_soc_codec codec;
  53. struct wm8350_output out1;
  54. struct wm8350_output out2;
  55. struct wm8350_jack_data hpl;
  56. struct wm8350_jack_data hpr;
  57. struct regulator_bulk_data supplies[ARRAY_SIZE(supply_names)];
  58. int fll_freq_out;
  59. int fll_freq_in;
  60. };
  61. static unsigned int wm8350_codec_cache_read(struct snd_soc_codec *codec,
  62. unsigned int reg)
  63. {
  64. struct wm8350 *wm8350 = codec->control_data;
  65. return wm8350->reg_cache[reg];
  66. }
  67. static unsigned int wm8350_codec_read(struct snd_soc_codec *codec,
  68. unsigned int reg)
  69. {
  70. struct wm8350 *wm8350 = codec->control_data;
  71. return wm8350_reg_read(wm8350, reg);
  72. }
  73. static int wm8350_codec_write(struct snd_soc_codec *codec, unsigned int reg,
  74. unsigned int value)
  75. {
  76. struct wm8350 *wm8350 = codec->control_data;
  77. return wm8350_reg_write(wm8350, reg, value);
  78. }
  79. /*
  80. * Ramp OUT1 PGA volume to minimise pops at stream startup and shutdown.
  81. */
  82. static inline int wm8350_out1_ramp_step(struct snd_soc_codec *codec)
  83. {
  84. struct wm8350_data *wm8350_data = codec->private_data;
  85. struct wm8350_output *out1 = &wm8350_data->out1;
  86. struct wm8350 *wm8350 = codec->control_data;
  87. int left_complete = 0, right_complete = 0;
  88. u16 reg, val;
  89. /* left channel */
  90. reg = wm8350_reg_read(wm8350, WM8350_LOUT1_VOLUME);
  91. val = (reg & WM8350_OUT1L_VOL_MASK) >> WM8350_OUT1L_VOL_SHIFT;
  92. if (out1->ramp == WM8350_RAMP_UP) {
  93. /* ramp step up */
  94. if (val < out1->left_vol) {
  95. val++;
  96. reg &= ~WM8350_OUT1L_VOL_MASK;
  97. wm8350_reg_write(wm8350, WM8350_LOUT1_VOLUME,
  98. reg | (val << WM8350_OUT1L_VOL_SHIFT));
  99. } else
  100. left_complete = 1;
  101. } else if (out1->ramp == WM8350_RAMP_DOWN) {
  102. /* ramp step down */
  103. if (val > 0) {
  104. val--;
  105. reg &= ~WM8350_OUT1L_VOL_MASK;
  106. wm8350_reg_write(wm8350, WM8350_LOUT1_VOLUME,
  107. reg | (val << WM8350_OUT1L_VOL_SHIFT));
  108. } else
  109. left_complete = 1;
  110. } else
  111. return 1;
  112. /* right channel */
  113. reg = wm8350_reg_read(wm8350, WM8350_ROUT1_VOLUME);
  114. val = (reg & WM8350_OUT1R_VOL_MASK) >> WM8350_OUT1R_VOL_SHIFT;
  115. if (out1->ramp == WM8350_RAMP_UP) {
  116. /* ramp step up */
  117. if (val < out1->right_vol) {
  118. val++;
  119. reg &= ~WM8350_OUT1R_VOL_MASK;
  120. wm8350_reg_write(wm8350, WM8350_ROUT1_VOLUME,
  121. reg | (val << WM8350_OUT1R_VOL_SHIFT));
  122. } else
  123. right_complete = 1;
  124. } else if (out1->ramp == WM8350_RAMP_DOWN) {
  125. /* ramp step down */
  126. if (val > 0) {
  127. val--;
  128. reg &= ~WM8350_OUT1R_VOL_MASK;
  129. wm8350_reg_write(wm8350, WM8350_ROUT1_VOLUME,
  130. reg | (val << WM8350_OUT1R_VOL_SHIFT));
  131. } else
  132. right_complete = 1;
  133. }
  134. /* only hit the update bit if either volume has changed this step */
  135. if (!left_complete || !right_complete)
  136. wm8350_set_bits(wm8350, WM8350_LOUT1_VOLUME, WM8350_OUT1_VU);
  137. return left_complete & right_complete;
  138. }
  139. /*
  140. * Ramp OUT2 PGA volume to minimise pops at stream startup and shutdown.
  141. */
  142. static inline int wm8350_out2_ramp_step(struct snd_soc_codec *codec)
  143. {
  144. struct wm8350_data *wm8350_data = codec->private_data;
  145. struct wm8350_output *out2 = &wm8350_data->out2;
  146. struct wm8350 *wm8350 = codec->control_data;
  147. int left_complete = 0, right_complete = 0;
  148. u16 reg, val;
  149. /* left channel */
  150. reg = wm8350_reg_read(wm8350, WM8350_LOUT2_VOLUME);
  151. val = (reg & WM8350_OUT2L_VOL_MASK) >> WM8350_OUT1L_VOL_SHIFT;
  152. if (out2->ramp == WM8350_RAMP_UP) {
  153. /* ramp step up */
  154. if (val < out2->left_vol) {
  155. val++;
  156. reg &= ~WM8350_OUT2L_VOL_MASK;
  157. wm8350_reg_write(wm8350, WM8350_LOUT2_VOLUME,
  158. reg | (val << WM8350_OUT1L_VOL_SHIFT));
  159. } else
  160. left_complete = 1;
  161. } else if (out2->ramp == WM8350_RAMP_DOWN) {
  162. /* ramp step down */
  163. if (val > 0) {
  164. val--;
  165. reg &= ~WM8350_OUT2L_VOL_MASK;
  166. wm8350_reg_write(wm8350, WM8350_LOUT2_VOLUME,
  167. reg | (val << WM8350_OUT1L_VOL_SHIFT));
  168. } else
  169. left_complete = 1;
  170. } else
  171. return 1;
  172. /* right channel */
  173. reg = wm8350_reg_read(wm8350, WM8350_ROUT2_VOLUME);
  174. val = (reg & WM8350_OUT2R_VOL_MASK) >> WM8350_OUT1R_VOL_SHIFT;
  175. if (out2->ramp == WM8350_RAMP_UP) {
  176. /* ramp step up */
  177. if (val < out2->right_vol) {
  178. val++;
  179. reg &= ~WM8350_OUT2R_VOL_MASK;
  180. wm8350_reg_write(wm8350, WM8350_ROUT2_VOLUME,
  181. reg | (val << WM8350_OUT1R_VOL_SHIFT));
  182. } else
  183. right_complete = 1;
  184. } else if (out2->ramp == WM8350_RAMP_DOWN) {
  185. /* ramp step down */
  186. if (val > 0) {
  187. val--;
  188. reg &= ~WM8350_OUT2R_VOL_MASK;
  189. wm8350_reg_write(wm8350, WM8350_ROUT2_VOLUME,
  190. reg | (val << WM8350_OUT1R_VOL_SHIFT));
  191. } else
  192. right_complete = 1;
  193. }
  194. /* only hit the update bit if either volume has changed this step */
  195. if (!left_complete || !right_complete)
  196. wm8350_set_bits(wm8350, WM8350_LOUT2_VOLUME, WM8350_OUT2_VU);
  197. return left_complete & right_complete;
  198. }
  199. /*
  200. * This work ramps both output PGAs at stream start/stop time to
  201. * minimise pop associated with DAPM power switching.
  202. * It's best to enable Zero Cross when ramping occurs to minimise any
  203. * zipper noises.
  204. */
  205. static void wm8350_pga_work(struct work_struct *work)
  206. {
  207. struct snd_soc_codec *codec =
  208. container_of(work, struct snd_soc_codec, delayed_work.work);
  209. struct wm8350_data *wm8350_data = codec->private_data;
  210. struct wm8350_output *out1 = &wm8350_data->out1,
  211. *out2 = &wm8350_data->out2;
  212. int i, out1_complete, out2_complete;
  213. /* do we need to ramp at all ? */
  214. if (out1->ramp == WM8350_RAMP_NONE && out2->ramp == WM8350_RAMP_NONE)
  215. return;
  216. /* PGA volumes have 6 bits of resolution to ramp */
  217. for (i = 0; i <= 63; i++) {
  218. out1_complete = 1, out2_complete = 1;
  219. if (out1->ramp != WM8350_RAMP_NONE)
  220. out1_complete = wm8350_out1_ramp_step(codec);
  221. if (out2->ramp != WM8350_RAMP_NONE)
  222. out2_complete = wm8350_out2_ramp_step(codec);
  223. /* ramp finished ? */
  224. if (out1_complete && out2_complete)
  225. break;
  226. /* we need to delay longer on the up ramp */
  227. if (out1->ramp == WM8350_RAMP_UP ||
  228. out2->ramp == WM8350_RAMP_UP) {
  229. /* delay is longer over 0dB as increases are larger */
  230. if (i >= WM8350_OUTn_0dB)
  231. schedule_timeout_interruptible(msecs_to_jiffies
  232. (2));
  233. else
  234. schedule_timeout_interruptible(msecs_to_jiffies
  235. (1));
  236. } else
  237. udelay(50); /* doesn't matter if we delay longer */
  238. }
  239. out1->ramp = WM8350_RAMP_NONE;
  240. out2->ramp = WM8350_RAMP_NONE;
  241. }
  242. /*
  243. * WM8350 Controls
  244. */
  245. static int pga_event(struct snd_soc_dapm_widget *w,
  246. struct snd_kcontrol *kcontrol, int event)
  247. {
  248. struct snd_soc_codec *codec = w->codec;
  249. struct wm8350_data *wm8350_data = codec->private_data;
  250. struct wm8350_output *out;
  251. switch (w->shift) {
  252. case 0:
  253. case 1:
  254. out = &wm8350_data->out1;
  255. break;
  256. case 2:
  257. case 3:
  258. out = &wm8350_data->out2;
  259. break;
  260. default:
  261. BUG();
  262. return -1;
  263. }
  264. switch (event) {
  265. case SND_SOC_DAPM_POST_PMU:
  266. out->ramp = WM8350_RAMP_UP;
  267. out->active = 1;
  268. if (!delayed_work_pending(&codec->delayed_work))
  269. schedule_delayed_work(&codec->delayed_work,
  270. msecs_to_jiffies(1));
  271. break;
  272. case SND_SOC_DAPM_PRE_PMD:
  273. out->ramp = WM8350_RAMP_DOWN;
  274. out->active = 0;
  275. if (!delayed_work_pending(&codec->delayed_work))
  276. schedule_delayed_work(&codec->delayed_work,
  277. msecs_to_jiffies(1));
  278. break;
  279. }
  280. return 0;
  281. }
  282. static int wm8350_put_volsw_2r_vu(struct snd_kcontrol *kcontrol,
  283. struct snd_ctl_elem_value *ucontrol)
  284. {
  285. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  286. struct wm8350_data *wm8350_priv = codec->private_data;
  287. struct wm8350_output *out = NULL;
  288. struct soc_mixer_control *mc =
  289. (struct soc_mixer_control *)kcontrol->private_value;
  290. int ret;
  291. unsigned int reg = mc->reg;
  292. u16 val;
  293. /* For OUT1 and OUT2 we shadow the values and only actually write
  294. * them out when active in order to ensure the amplifier comes on
  295. * as quietly as possible. */
  296. switch (reg) {
  297. case WM8350_LOUT1_VOLUME:
  298. out = &wm8350_priv->out1;
  299. break;
  300. case WM8350_LOUT2_VOLUME:
  301. out = &wm8350_priv->out2;
  302. break;
  303. default:
  304. break;
  305. }
  306. if (out) {
  307. out->left_vol = ucontrol->value.integer.value[0];
  308. out->right_vol = ucontrol->value.integer.value[1];
  309. if (!out->active)
  310. return 1;
  311. }
  312. ret = snd_soc_put_volsw_2r(kcontrol, ucontrol);
  313. if (ret < 0)
  314. return ret;
  315. /* now hit the volume update bits (always bit 8) */
  316. val = wm8350_codec_read(codec, reg);
  317. wm8350_codec_write(codec, reg, val | WM8350_OUT1_VU);
  318. return 1;
  319. }
  320. static int wm8350_get_volsw_2r(struct snd_kcontrol *kcontrol,
  321. struct snd_ctl_elem_value *ucontrol)
  322. {
  323. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  324. struct wm8350_data *wm8350_priv = codec->private_data;
  325. struct wm8350_output *out1 = &wm8350_priv->out1;
  326. struct wm8350_output *out2 = &wm8350_priv->out2;
  327. struct soc_mixer_control *mc =
  328. (struct soc_mixer_control *)kcontrol->private_value;
  329. unsigned int reg = mc->reg;
  330. /* If these are cached registers use the cache */
  331. switch (reg) {
  332. case WM8350_LOUT1_VOLUME:
  333. ucontrol->value.integer.value[0] = out1->left_vol;
  334. ucontrol->value.integer.value[1] = out1->right_vol;
  335. return 0;
  336. case WM8350_LOUT2_VOLUME:
  337. ucontrol->value.integer.value[0] = out2->left_vol;
  338. ucontrol->value.integer.value[1] = out2->right_vol;
  339. return 0;
  340. default:
  341. break;
  342. }
  343. return snd_soc_get_volsw_2r(kcontrol, ucontrol);
  344. }
  345. /* double control with volume update */
  346. #define SOC_WM8350_DOUBLE_R_TLV(xname, reg_left, reg_right, xshift, xmax, \
  347. xinvert, tlv_array) \
  348. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = (xname), \
  349. .access = SNDRV_CTL_ELEM_ACCESS_TLV_READ | \
  350. SNDRV_CTL_ELEM_ACCESS_READWRITE | \
  351. SNDRV_CTL_ELEM_ACCESS_VOLATILE, \
  352. .tlv.p = (tlv_array), \
  353. .info = snd_soc_info_volsw_2r, \
  354. .get = wm8350_get_volsw_2r, .put = wm8350_put_volsw_2r_vu, \
  355. .private_value = (unsigned long)&(struct soc_mixer_control) \
  356. {.reg = reg_left, .rreg = reg_right, .shift = xshift, \
  357. .rshift = xshift, .max = xmax, .invert = xinvert}, }
  358. static const char *wm8350_deemp[] = { "None", "32kHz", "44.1kHz", "48kHz" };
  359. static const char *wm8350_pol[] = { "Normal", "Inv R", "Inv L", "Inv L & R" };
  360. static const char *wm8350_dacmutem[] = { "Normal", "Soft" };
  361. static const char *wm8350_dacmutes[] = { "Fast", "Slow" };
  362. static const char *wm8350_adcfilter[] = { "None", "High Pass" };
  363. static const char *wm8350_adchp[] = { "44.1kHz", "8kHz", "16kHz", "32kHz" };
  364. static const char *wm8350_lr[] = { "Left", "Right" };
  365. static const struct soc_enum wm8350_enum[] = {
  366. SOC_ENUM_SINGLE(WM8350_DAC_CONTROL, 4, 4, wm8350_deemp),
  367. SOC_ENUM_SINGLE(WM8350_DAC_CONTROL, 0, 4, wm8350_pol),
  368. SOC_ENUM_SINGLE(WM8350_DAC_MUTE_VOLUME, 14, 2, wm8350_dacmutem),
  369. SOC_ENUM_SINGLE(WM8350_DAC_MUTE_VOLUME, 13, 2, wm8350_dacmutes),
  370. SOC_ENUM_SINGLE(WM8350_ADC_CONTROL, 15, 2, wm8350_adcfilter),
  371. SOC_ENUM_SINGLE(WM8350_ADC_CONTROL, 8, 4, wm8350_adchp),
  372. SOC_ENUM_SINGLE(WM8350_ADC_CONTROL, 0, 4, wm8350_pol),
  373. SOC_ENUM_SINGLE(WM8350_INPUT_MIXER_VOLUME, 15, 2, wm8350_lr),
  374. };
  375. static DECLARE_TLV_DB_LINEAR(pre_amp_tlv, -1200, 3525);
  376. static DECLARE_TLV_DB_LINEAR(out_pga_tlv, -5700, 600);
  377. static DECLARE_TLV_DB_SCALE(dac_pcm_tlv, -7163, 36, 1);
  378. static DECLARE_TLV_DB_SCALE(adc_pcm_tlv, -12700, 50, 1);
  379. static DECLARE_TLV_DB_SCALE(out_mix_tlv, -1500, 300, 1);
  380. static const unsigned int capture_sd_tlv[] = {
  381. TLV_DB_RANGE_HEAD(2),
  382. 0, 12, TLV_DB_SCALE_ITEM(-3600, 300, 1),
  383. 13, 15, TLV_DB_SCALE_ITEM(0, 0, 0),
  384. };
  385. static const struct snd_kcontrol_new wm8350_snd_controls[] = {
  386. SOC_ENUM("Playback Deemphasis", wm8350_enum[0]),
  387. SOC_ENUM("Playback DAC Inversion", wm8350_enum[1]),
  388. SOC_WM8350_DOUBLE_R_TLV("Playback PCM Volume",
  389. WM8350_DAC_DIGITAL_VOLUME_L,
  390. WM8350_DAC_DIGITAL_VOLUME_R,
  391. 0, 255, 0, dac_pcm_tlv),
  392. SOC_ENUM("Playback PCM Mute Function", wm8350_enum[2]),
  393. SOC_ENUM("Playback PCM Mute Speed", wm8350_enum[3]),
  394. SOC_ENUM("Capture PCM Filter", wm8350_enum[4]),
  395. SOC_ENUM("Capture PCM HP Filter", wm8350_enum[5]),
  396. SOC_ENUM("Capture ADC Inversion", wm8350_enum[6]),
  397. SOC_WM8350_DOUBLE_R_TLV("Capture PCM Volume",
  398. WM8350_ADC_DIGITAL_VOLUME_L,
  399. WM8350_ADC_DIGITAL_VOLUME_R,
  400. 0, 255, 0, adc_pcm_tlv),
  401. SOC_DOUBLE_TLV("Capture Sidetone Volume",
  402. WM8350_ADC_DIVIDER,
  403. 8, 4, 15, 1, capture_sd_tlv),
  404. SOC_WM8350_DOUBLE_R_TLV("Capture Volume",
  405. WM8350_LEFT_INPUT_VOLUME,
  406. WM8350_RIGHT_INPUT_VOLUME,
  407. 2, 63, 0, pre_amp_tlv),
  408. SOC_DOUBLE_R("Capture ZC Switch",
  409. WM8350_LEFT_INPUT_VOLUME,
  410. WM8350_RIGHT_INPUT_VOLUME, 13, 1, 0),
  411. SOC_SINGLE_TLV("Left Input Left Sidetone Volume",
  412. WM8350_OUTPUT_LEFT_MIXER_VOLUME, 1, 7, 0, out_mix_tlv),
  413. SOC_SINGLE_TLV("Left Input Right Sidetone Volume",
  414. WM8350_OUTPUT_LEFT_MIXER_VOLUME,
  415. 5, 7, 0, out_mix_tlv),
  416. SOC_SINGLE_TLV("Left Input Bypass Volume",
  417. WM8350_OUTPUT_LEFT_MIXER_VOLUME,
  418. 9, 7, 0, out_mix_tlv),
  419. SOC_SINGLE_TLV("Right Input Left Sidetone Volume",
  420. WM8350_OUTPUT_RIGHT_MIXER_VOLUME,
  421. 1, 7, 0, out_mix_tlv),
  422. SOC_SINGLE_TLV("Right Input Right Sidetone Volume",
  423. WM8350_OUTPUT_RIGHT_MIXER_VOLUME,
  424. 5, 7, 0, out_mix_tlv),
  425. SOC_SINGLE_TLV("Right Input Bypass Volume",
  426. WM8350_OUTPUT_RIGHT_MIXER_VOLUME,
  427. 13, 7, 0, out_mix_tlv),
  428. SOC_SINGLE("Left Input Mixer +20dB Switch",
  429. WM8350_INPUT_MIXER_VOLUME_L, 0, 1, 0),
  430. SOC_SINGLE("Right Input Mixer +20dB Switch",
  431. WM8350_INPUT_MIXER_VOLUME_R, 0, 1, 0),
  432. SOC_SINGLE_TLV("Out4 Capture Volume",
  433. WM8350_INPUT_MIXER_VOLUME,
  434. 1, 7, 0, out_mix_tlv),
  435. SOC_WM8350_DOUBLE_R_TLV("Out1 Playback Volume",
  436. WM8350_LOUT1_VOLUME,
  437. WM8350_ROUT1_VOLUME,
  438. 2, 63, 0, out_pga_tlv),
  439. SOC_DOUBLE_R("Out1 Playback ZC Switch",
  440. WM8350_LOUT1_VOLUME,
  441. WM8350_ROUT1_VOLUME, 13, 1, 0),
  442. SOC_WM8350_DOUBLE_R_TLV("Out2 Playback Volume",
  443. WM8350_LOUT2_VOLUME,
  444. WM8350_ROUT2_VOLUME,
  445. 2, 63, 0, out_pga_tlv),
  446. SOC_DOUBLE_R("Out2 Playback ZC Switch", WM8350_LOUT2_VOLUME,
  447. WM8350_ROUT2_VOLUME, 13, 1, 0),
  448. SOC_SINGLE("Out2 Right Invert Switch", WM8350_ROUT2_VOLUME, 10, 1, 0),
  449. SOC_SINGLE_TLV("Out2 Beep Volume", WM8350_BEEP_VOLUME,
  450. 5, 7, 0, out_mix_tlv),
  451. SOC_DOUBLE_R("Out1 Playback Switch",
  452. WM8350_LOUT1_VOLUME,
  453. WM8350_ROUT1_VOLUME,
  454. 14, 1, 1),
  455. SOC_DOUBLE_R("Out2 Playback Switch",
  456. WM8350_LOUT2_VOLUME,
  457. WM8350_ROUT2_VOLUME,
  458. 14, 1, 1),
  459. };
  460. /*
  461. * DAPM Controls
  462. */
  463. /* Left Playback Mixer */
  464. static const struct snd_kcontrol_new wm8350_left_play_mixer_controls[] = {
  465. SOC_DAPM_SINGLE("Playback Switch",
  466. WM8350_LEFT_MIXER_CONTROL, 11, 1, 0),
  467. SOC_DAPM_SINGLE("Left Bypass Switch",
  468. WM8350_LEFT_MIXER_CONTROL, 2, 1, 0),
  469. SOC_DAPM_SINGLE("Right Playback Switch",
  470. WM8350_LEFT_MIXER_CONTROL, 12, 1, 0),
  471. SOC_DAPM_SINGLE("Left Sidetone Switch",
  472. WM8350_LEFT_MIXER_CONTROL, 0, 1, 0),
  473. SOC_DAPM_SINGLE("Right Sidetone Switch",
  474. WM8350_LEFT_MIXER_CONTROL, 1, 1, 0),
  475. };
  476. /* Right Playback Mixer */
  477. static const struct snd_kcontrol_new wm8350_right_play_mixer_controls[] = {
  478. SOC_DAPM_SINGLE("Playback Switch",
  479. WM8350_RIGHT_MIXER_CONTROL, 12, 1, 0),
  480. SOC_DAPM_SINGLE("Right Bypass Switch",
  481. WM8350_RIGHT_MIXER_CONTROL, 3, 1, 0),
  482. SOC_DAPM_SINGLE("Left Playback Switch",
  483. WM8350_RIGHT_MIXER_CONTROL, 11, 1, 0),
  484. SOC_DAPM_SINGLE("Left Sidetone Switch",
  485. WM8350_RIGHT_MIXER_CONTROL, 0, 1, 0),
  486. SOC_DAPM_SINGLE("Right Sidetone Switch",
  487. WM8350_RIGHT_MIXER_CONTROL, 1, 1, 0),
  488. };
  489. /* Out4 Mixer */
  490. static const struct snd_kcontrol_new wm8350_out4_mixer_controls[] = {
  491. SOC_DAPM_SINGLE("Right Playback Switch",
  492. WM8350_OUT4_MIXER_CONTROL, 12, 1, 0),
  493. SOC_DAPM_SINGLE("Left Playback Switch",
  494. WM8350_OUT4_MIXER_CONTROL, 11, 1, 0),
  495. SOC_DAPM_SINGLE("Right Capture Switch",
  496. WM8350_OUT4_MIXER_CONTROL, 9, 1, 0),
  497. SOC_DAPM_SINGLE("Out3 Playback Switch",
  498. WM8350_OUT4_MIXER_CONTROL, 2, 1, 0),
  499. SOC_DAPM_SINGLE("Right Mixer Switch",
  500. WM8350_OUT4_MIXER_CONTROL, 1, 1, 0),
  501. SOC_DAPM_SINGLE("Left Mixer Switch",
  502. WM8350_OUT4_MIXER_CONTROL, 0, 1, 0),
  503. };
  504. /* Out3 Mixer */
  505. static const struct snd_kcontrol_new wm8350_out3_mixer_controls[] = {
  506. SOC_DAPM_SINGLE("Left Playback Switch",
  507. WM8350_OUT3_MIXER_CONTROL, 11, 1, 0),
  508. SOC_DAPM_SINGLE("Left Capture Switch",
  509. WM8350_OUT3_MIXER_CONTROL, 8, 1, 0),
  510. SOC_DAPM_SINGLE("Out4 Playback Switch",
  511. WM8350_OUT3_MIXER_CONTROL, 3, 1, 0),
  512. SOC_DAPM_SINGLE("Left Mixer Switch",
  513. WM8350_OUT3_MIXER_CONTROL, 0, 1, 0),
  514. };
  515. /* Left Input Mixer */
  516. static const struct snd_kcontrol_new wm8350_left_capt_mixer_controls[] = {
  517. SOC_DAPM_SINGLE_TLV("L2 Capture Volume",
  518. WM8350_INPUT_MIXER_VOLUME_L, 1, 7, 0, out_mix_tlv),
  519. SOC_DAPM_SINGLE_TLV("L3 Capture Volume",
  520. WM8350_INPUT_MIXER_VOLUME_L, 9, 7, 0, out_mix_tlv),
  521. SOC_DAPM_SINGLE("PGA Capture Switch",
  522. WM8350_LEFT_INPUT_VOLUME, 14, 1, 1),
  523. };
  524. /* Right Input Mixer */
  525. static const struct snd_kcontrol_new wm8350_right_capt_mixer_controls[] = {
  526. SOC_DAPM_SINGLE_TLV("L2 Capture Volume",
  527. WM8350_INPUT_MIXER_VOLUME_R, 5, 7, 0, out_mix_tlv),
  528. SOC_DAPM_SINGLE_TLV("L3 Capture Volume",
  529. WM8350_INPUT_MIXER_VOLUME_R, 13, 7, 0, out_mix_tlv),
  530. SOC_DAPM_SINGLE("PGA Capture Switch",
  531. WM8350_RIGHT_INPUT_VOLUME, 14, 1, 1),
  532. };
  533. /* Left Mic Mixer */
  534. static const struct snd_kcontrol_new wm8350_left_mic_mixer_controls[] = {
  535. SOC_DAPM_SINGLE("INN Capture Switch", WM8350_INPUT_CONTROL, 1, 1, 0),
  536. SOC_DAPM_SINGLE("INP Capture Switch", WM8350_INPUT_CONTROL, 0, 1, 0),
  537. SOC_DAPM_SINGLE("IN2 Capture Switch", WM8350_INPUT_CONTROL, 2, 1, 0),
  538. };
  539. /* Right Mic Mixer */
  540. static const struct snd_kcontrol_new wm8350_right_mic_mixer_controls[] = {
  541. SOC_DAPM_SINGLE("INN Capture Switch", WM8350_INPUT_CONTROL, 9, 1, 0),
  542. SOC_DAPM_SINGLE("INP Capture Switch", WM8350_INPUT_CONTROL, 8, 1, 0),
  543. SOC_DAPM_SINGLE("IN2 Capture Switch", WM8350_INPUT_CONTROL, 10, 1, 0),
  544. };
  545. /* Beep Switch */
  546. static const struct snd_kcontrol_new wm8350_beep_switch_controls =
  547. SOC_DAPM_SINGLE("Switch", WM8350_BEEP_VOLUME, 15, 1, 1);
  548. /* Out4 Capture Mux */
  549. static const struct snd_kcontrol_new wm8350_out4_capture_controls =
  550. SOC_DAPM_ENUM("Route", wm8350_enum[7]);
  551. static const struct snd_soc_dapm_widget wm8350_dapm_widgets[] = {
  552. SND_SOC_DAPM_PGA("IN3R PGA", WM8350_POWER_MGMT_2, 11, 0, NULL, 0),
  553. SND_SOC_DAPM_PGA("IN3L PGA", WM8350_POWER_MGMT_2, 10, 0, NULL, 0),
  554. SND_SOC_DAPM_PGA_E("Right Out2 PGA", WM8350_POWER_MGMT_3, 3, 0, NULL,
  555. 0, pga_event,
  556. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  557. SND_SOC_DAPM_PGA_E("Left Out2 PGA", WM8350_POWER_MGMT_3, 2, 0, NULL, 0,
  558. pga_event,
  559. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  560. SND_SOC_DAPM_PGA_E("Right Out1 PGA", WM8350_POWER_MGMT_3, 1, 0, NULL,
  561. 0, pga_event,
  562. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  563. SND_SOC_DAPM_PGA_E("Left Out1 PGA", WM8350_POWER_MGMT_3, 0, 0, NULL, 0,
  564. pga_event,
  565. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  566. SND_SOC_DAPM_MIXER("Right Capture Mixer", WM8350_POWER_MGMT_2,
  567. 7, 0, &wm8350_right_capt_mixer_controls[0],
  568. ARRAY_SIZE(wm8350_right_capt_mixer_controls)),
  569. SND_SOC_DAPM_MIXER("Left Capture Mixer", WM8350_POWER_MGMT_2,
  570. 6, 0, &wm8350_left_capt_mixer_controls[0],
  571. ARRAY_SIZE(wm8350_left_capt_mixer_controls)),
  572. SND_SOC_DAPM_MIXER("Out4 Mixer", WM8350_POWER_MGMT_2, 5, 0,
  573. &wm8350_out4_mixer_controls[0],
  574. ARRAY_SIZE(wm8350_out4_mixer_controls)),
  575. SND_SOC_DAPM_MIXER("Out3 Mixer", WM8350_POWER_MGMT_2, 4, 0,
  576. &wm8350_out3_mixer_controls[0],
  577. ARRAY_SIZE(wm8350_out3_mixer_controls)),
  578. SND_SOC_DAPM_MIXER("Right Playback Mixer", WM8350_POWER_MGMT_2, 1, 0,
  579. &wm8350_right_play_mixer_controls[0],
  580. ARRAY_SIZE(wm8350_right_play_mixer_controls)),
  581. SND_SOC_DAPM_MIXER("Left Playback Mixer", WM8350_POWER_MGMT_2, 0, 0,
  582. &wm8350_left_play_mixer_controls[0],
  583. ARRAY_SIZE(wm8350_left_play_mixer_controls)),
  584. SND_SOC_DAPM_MIXER("Left Mic Mixer", WM8350_POWER_MGMT_2, 8, 0,
  585. &wm8350_left_mic_mixer_controls[0],
  586. ARRAY_SIZE(wm8350_left_mic_mixer_controls)),
  587. SND_SOC_DAPM_MIXER("Right Mic Mixer", WM8350_POWER_MGMT_2, 9, 0,
  588. &wm8350_right_mic_mixer_controls[0],
  589. ARRAY_SIZE(wm8350_right_mic_mixer_controls)),
  590. /* virtual mixer for Beep and Out2R */
  591. SND_SOC_DAPM_MIXER("Out2 Mixer", SND_SOC_NOPM, 0, 0, NULL, 0),
  592. SND_SOC_DAPM_SWITCH("Beep", WM8350_POWER_MGMT_3, 7, 0,
  593. &wm8350_beep_switch_controls),
  594. SND_SOC_DAPM_ADC("Right ADC", "Right Capture",
  595. WM8350_POWER_MGMT_4, 3, 0),
  596. SND_SOC_DAPM_ADC("Left ADC", "Left Capture",
  597. WM8350_POWER_MGMT_4, 2, 0),
  598. SND_SOC_DAPM_DAC("Right DAC", "Right Playback",
  599. WM8350_POWER_MGMT_4, 5, 0),
  600. SND_SOC_DAPM_DAC("Left DAC", "Left Playback",
  601. WM8350_POWER_MGMT_4, 4, 0),
  602. SND_SOC_DAPM_MICBIAS("Mic Bias", WM8350_POWER_MGMT_1, 4, 0),
  603. SND_SOC_DAPM_MUX("Out4 Capture Channel", SND_SOC_NOPM, 0, 0,
  604. &wm8350_out4_capture_controls),
  605. SND_SOC_DAPM_OUTPUT("OUT1R"),
  606. SND_SOC_DAPM_OUTPUT("OUT1L"),
  607. SND_SOC_DAPM_OUTPUT("OUT2R"),
  608. SND_SOC_DAPM_OUTPUT("OUT2L"),
  609. SND_SOC_DAPM_OUTPUT("OUT3"),
  610. SND_SOC_DAPM_OUTPUT("OUT4"),
  611. SND_SOC_DAPM_INPUT("IN1RN"),
  612. SND_SOC_DAPM_INPUT("IN1RP"),
  613. SND_SOC_DAPM_INPUT("IN2R"),
  614. SND_SOC_DAPM_INPUT("IN1LP"),
  615. SND_SOC_DAPM_INPUT("IN1LN"),
  616. SND_SOC_DAPM_INPUT("IN2L"),
  617. SND_SOC_DAPM_INPUT("IN3R"),
  618. SND_SOC_DAPM_INPUT("IN3L"),
  619. };
  620. static const struct snd_soc_dapm_route audio_map[] = {
  621. /* left playback mixer */
  622. {"Left Playback Mixer", "Playback Switch", "Left DAC"},
  623. {"Left Playback Mixer", "Left Bypass Switch", "IN3L PGA"},
  624. {"Left Playback Mixer", "Right Playback Switch", "Right DAC"},
  625. {"Left Playback Mixer", "Left Sidetone Switch", "Left Mic Mixer"},
  626. {"Left Playback Mixer", "Right Sidetone Switch", "Right Mic Mixer"},
  627. /* right playback mixer */
  628. {"Right Playback Mixer", "Playback Switch", "Right DAC"},
  629. {"Right Playback Mixer", "Right Bypass Switch", "IN3R PGA"},
  630. {"Right Playback Mixer", "Left Playback Switch", "Left DAC"},
  631. {"Right Playback Mixer", "Left Sidetone Switch", "Left Mic Mixer"},
  632. {"Right Playback Mixer", "Right Sidetone Switch", "Right Mic Mixer"},
  633. /* out4 playback mixer */
  634. {"Out4 Mixer", "Right Playback Switch", "Right DAC"},
  635. {"Out4 Mixer", "Left Playback Switch", "Left DAC"},
  636. {"Out4 Mixer", "Right Capture Switch", "Right Capture Mixer"},
  637. {"Out4 Mixer", "Out3 Playback Switch", "Out3 Mixer"},
  638. {"Out4 Mixer", "Right Mixer Switch", "Right Playback Mixer"},
  639. {"Out4 Mixer", "Left Mixer Switch", "Left Playback Mixer"},
  640. {"OUT4", NULL, "Out4 Mixer"},
  641. /* out3 playback mixer */
  642. {"Out3 Mixer", "Left Playback Switch", "Left DAC"},
  643. {"Out3 Mixer", "Left Capture Switch", "Left Capture Mixer"},
  644. {"Out3 Mixer", "Left Mixer Switch", "Left Playback Mixer"},
  645. {"Out3 Mixer", "Out4 Playback Switch", "Out4 Mixer"},
  646. {"OUT3", NULL, "Out3 Mixer"},
  647. /* out2 */
  648. {"Right Out2 PGA", NULL, "Right Playback Mixer"},
  649. {"Left Out2 PGA", NULL, "Left Playback Mixer"},
  650. {"OUT2L", NULL, "Left Out2 PGA"},
  651. {"OUT2R", NULL, "Right Out2 PGA"},
  652. /* out1 */
  653. {"Right Out1 PGA", NULL, "Right Playback Mixer"},
  654. {"Left Out1 PGA", NULL, "Left Playback Mixer"},
  655. {"OUT1L", NULL, "Left Out1 PGA"},
  656. {"OUT1R", NULL, "Right Out1 PGA"},
  657. /* ADCs */
  658. {"Left ADC", NULL, "Left Capture Mixer"},
  659. {"Right ADC", NULL, "Right Capture Mixer"},
  660. /* Left capture mixer */
  661. {"Left Capture Mixer", "L2 Capture Volume", "IN2L"},
  662. {"Left Capture Mixer", "L3 Capture Volume", "IN3L PGA"},
  663. {"Left Capture Mixer", "PGA Capture Switch", "Left Mic Mixer"},
  664. {"Left Capture Mixer", NULL, "Out4 Capture Channel"},
  665. /* Right capture mixer */
  666. {"Right Capture Mixer", "L2 Capture Volume", "IN2R"},
  667. {"Right Capture Mixer", "L3 Capture Volume", "IN3R PGA"},
  668. {"Right Capture Mixer", "PGA Capture Switch", "Right Mic Mixer"},
  669. {"Right Capture Mixer", NULL, "Out4 Capture Channel"},
  670. /* L3 Inputs */
  671. {"IN3L PGA", NULL, "IN3L"},
  672. {"IN3R PGA", NULL, "IN3R"},
  673. /* Left Mic mixer */
  674. {"Left Mic Mixer", "INN Capture Switch", "IN1LN"},
  675. {"Left Mic Mixer", "INP Capture Switch", "IN1LP"},
  676. {"Left Mic Mixer", "IN2 Capture Switch", "IN2L"},
  677. /* Right Mic mixer */
  678. {"Right Mic Mixer", "INN Capture Switch", "IN1RN"},
  679. {"Right Mic Mixer", "INP Capture Switch", "IN1RP"},
  680. {"Right Mic Mixer", "IN2 Capture Switch", "IN2R"},
  681. /* out 4 capture */
  682. {"Out4 Capture Channel", NULL, "Out4 Mixer"},
  683. /* Beep */
  684. {"Beep", NULL, "IN3R PGA"},
  685. };
  686. static int wm8350_add_widgets(struct snd_soc_codec *codec)
  687. {
  688. int ret;
  689. ret = snd_soc_dapm_new_controls(codec,
  690. wm8350_dapm_widgets,
  691. ARRAY_SIZE(wm8350_dapm_widgets));
  692. if (ret != 0) {
  693. dev_err(codec->dev, "dapm control register failed\n");
  694. return ret;
  695. }
  696. /* set up audio paths */
  697. ret = snd_soc_dapm_add_routes(codec, audio_map, ARRAY_SIZE(audio_map));
  698. if (ret != 0) {
  699. dev_err(codec->dev, "DAPM route register failed\n");
  700. return ret;
  701. }
  702. return 0;
  703. }
  704. static int wm8350_set_dai_sysclk(struct snd_soc_dai *codec_dai,
  705. int clk_id, unsigned int freq, int dir)
  706. {
  707. struct snd_soc_codec *codec = codec_dai->codec;
  708. struct wm8350 *wm8350 = codec->control_data;
  709. u16 fll_4;
  710. switch (clk_id) {
  711. case WM8350_MCLK_SEL_MCLK:
  712. wm8350_clear_bits(wm8350, WM8350_CLOCK_CONTROL_1,
  713. WM8350_MCLK_SEL);
  714. break;
  715. case WM8350_MCLK_SEL_PLL_MCLK:
  716. case WM8350_MCLK_SEL_PLL_DAC:
  717. case WM8350_MCLK_SEL_PLL_ADC:
  718. case WM8350_MCLK_SEL_PLL_32K:
  719. wm8350_set_bits(wm8350, WM8350_CLOCK_CONTROL_1,
  720. WM8350_MCLK_SEL);
  721. fll_4 = wm8350_codec_read(codec, WM8350_FLL_CONTROL_4) &
  722. ~WM8350_FLL_CLK_SRC_MASK;
  723. wm8350_codec_write(codec, WM8350_FLL_CONTROL_4, fll_4 | clk_id);
  724. break;
  725. }
  726. /* MCLK direction */
  727. if (dir == WM8350_MCLK_DIR_OUT)
  728. wm8350_set_bits(wm8350, WM8350_CLOCK_CONTROL_2,
  729. WM8350_MCLK_DIR);
  730. else
  731. wm8350_clear_bits(wm8350, WM8350_CLOCK_CONTROL_2,
  732. WM8350_MCLK_DIR);
  733. return 0;
  734. }
  735. static int wm8350_set_clkdiv(struct snd_soc_dai *codec_dai, int div_id, int div)
  736. {
  737. struct snd_soc_codec *codec = codec_dai->codec;
  738. u16 val;
  739. switch (div_id) {
  740. case WM8350_ADC_CLKDIV:
  741. val = wm8350_codec_read(codec, WM8350_ADC_DIVIDER) &
  742. ~WM8350_ADC_CLKDIV_MASK;
  743. wm8350_codec_write(codec, WM8350_ADC_DIVIDER, val | div);
  744. break;
  745. case WM8350_DAC_CLKDIV:
  746. val = wm8350_codec_read(codec, WM8350_DAC_CLOCK_CONTROL) &
  747. ~WM8350_DAC_CLKDIV_MASK;
  748. wm8350_codec_write(codec, WM8350_DAC_CLOCK_CONTROL, val | div);
  749. break;
  750. case WM8350_BCLK_CLKDIV:
  751. val = wm8350_codec_read(codec, WM8350_CLOCK_CONTROL_1) &
  752. ~WM8350_BCLK_DIV_MASK;
  753. wm8350_codec_write(codec, WM8350_CLOCK_CONTROL_1, val | div);
  754. break;
  755. case WM8350_OPCLK_CLKDIV:
  756. val = wm8350_codec_read(codec, WM8350_CLOCK_CONTROL_1) &
  757. ~WM8350_OPCLK_DIV_MASK;
  758. wm8350_codec_write(codec, WM8350_CLOCK_CONTROL_1, val | div);
  759. break;
  760. case WM8350_SYS_CLKDIV:
  761. val = wm8350_codec_read(codec, WM8350_CLOCK_CONTROL_1) &
  762. ~WM8350_MCLK_DIV_MASK;
  763. wm8350_codec_write(codec, WM8350_CLOCK_CONTROL_1, val | div);
  764. break;
  765. case WM8350_DACLR_CLKDIV:
  766. val = wm8350_codec_read(codec, WM8350_DAC_LR_RATE) &
  767. ~WM8350_DACLRC_RATE_MASK;
  768. wm8350_codec_write(codec, WM8350_DAC_LR_RATE, val | div);
  769. break;
  770. case WM8350_ADCLR_CLKDIV:
  771. val = wm8350_codec_read(codec, WM8350_ADC_LR_RATE) &
  772. ~WM8350_ADCLRC_RATE_MASK;
  773. wm8350_codec_write(codec, WM8350_ADC_LR_RATE, val | div);
  774. break;
  775. default:
  776. return -EINVAL;
  777. }
  778. return 0;
  779. }
  780. static int wm8350_set_dai_fmt(struct snd_soc_dai *codec_dai, unsigned int fmt)
  781. {
  782. struct snd_soc_codec *codec = codec_dai->codec;
  783. u16 iface = wm8350_codec_read(codec, WM8350_AI_FORMATING) &
  784. ~(WM8350_AIF_BCLK_INV | WM8350_AIF_LRCLK_INV | WM8350_AIF_FMT_MASK);
  785. u16 master = wm8350_codec_read(codec, WM8350_AI_DAC_CONTROL) &
  786. ~WM8350_BCLK_MSTR;
  787. u16 dac_lrc = wm8350_codec_read(codec, WM8350_DAC_LR_RATE) &
  788. ~WM8350_DACLRC_ENA;
  789. u16 adc_lrc = wm8350_codec_read(codec, WM8350_ADC_LR_RATE) &
  790. ~WM8350_ADCLRC_ENA;
  791. /* set master/slave audio interface */
  792. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  793. case SND_SOC_DAIFMT_CBM_CFM:
  794. master |= WM8350_BCLK_MSTR;
  795. dac_lrc |= WM8350_DACLRC_ENA;
  796. adc_lrc |= WM8350_ADCLRC_ENA;
  797. break;
  798. case SND_SOC_DAIFMT_CBS_CFS:
  799. break;
  800. default:
  801. return -EINVAL;
  802. }
  803. /* interface format */
  804. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  805. case SND_SOC_DAIFMT_I2S:
  806. iface |= 0x2 << 8;
  807. break;
  808. case SND_SOC_DAIFMT_RIGHT_J:
  809. break;
  810. case SND_SOC_DAIFMT_LEFT_J:
  811. iface |= 0x1 << 8;
  812. break;
  813. case SND_SOC_DAIFMT_DSP_A:
  814. iface |= 0x3 << 8;
  815. break;
  816. case SND_SOC_DAIFMT_DSP_B:
  817. iface |= 0x3 << 8 | WM8350_AIF_LRCLK_INV;
  818. break;
  819. default:
  820. return -EINVAL;
  821. }
  822. /* clock inversion */
  823. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  824. case SND_SOC_DAIFMT_NB_NF:
  825. break;
  826. case SND_SOC_DAIFMT_IB_IF:
  827. iface |= WM8350_AIF_LRCLK_INV | WM8350_AIF_BCLK_INV;
  828. break;
  829. case SND_SOC_DAIFMT_IB_NF:
  830. iface |= WM8350_AIF_BCLK_INV;
  831. break;
  832. case SND_SOC_DAIFMT_NB_IF:
  833. iface |= WM8350_AIF_LRCLK_INV;
  834. break;
  835. default:
  836. return -EINVAL;
  837. }
  838. wm8350_codec_write(codec, WM8350_AI_FORMATING, iface);
  839. wm8350_codec_write(codec, WM8350_AI_DAC_CONTROL, master);
  840. wm8350_codec_write(codec, WM8350_DAC_LR_RATE, dac_lrc);
  841. wm8350_codec_write(codec, WM8350_ADC_LR_RATE, adc_lrc);
  842. return 0;
  843. }
  844. static int wm8350_pcm_trigger(struct snd_pcm_substream *substream,
  845. int cmd, struct snd_soc_dai *codec_dai)
  846. {
  847. struct snd_soc_codec *codec = codec_dai->codec;
  848. int master = wm8350_codec_cache_read(codec, WM8350_AI_DAC_CONTROL) &
  849. WM8350_BCLK_MSTR;
  850. int enabled = 0;
  851. /* Check that the DACs or ADCs are enabled since they are
  852. * required for LRC in master mode. The DACs or ADCs need a
  853. * valid audio path i.e. pin -> ADC or DAC -> pin before
  854. * the LRC will be enabled in master mode. */
  855. if (!master || cmd != SNDRV_PCM_TRIGGER_START)
  856. return 0;
  857. if (substream->stream == SNDRV_PCM_STREAM_CAPTURE) {
  858. enabled = wm8350_codec_cache_read(codec, WM8350_POWER_MGMT_4) &
  859. (WM8350_ADCR_ENA | WM8350_ADCL_ENA);
  860. } else {
  861. enabled = wm8350_codec_cache_read(codec, WM8350_POWER_MGMT_4) &
  862. (WM8350_DACR_ENA | WM8350_DACL_ENA);
  863. }
  864. if (!enabled) {
  865. dev_err(codec->dev,
  866. "%s: invalid audio path - no clocks available\n",
  867. __func__);
  868. return -EINVAL;
  869. }
  870. return 0;
  871. }
  872. static int wm8350_pcm_hw_params(struct snd_pcm_substream *substream,
  873. struct snd_pcm_hw_params *params,
  874. struct snd_soc_dai *codec_dai)
  875. {
  876. struct snd_soc_codec *codec = codec_dai->codec;
  877. struct wm8350 *wm8350 = codec->control_data;
  878. u16 iface = wm8350_codec_read(codec, WM8350_AI_FORMATING) &
  879. ~WM8350_AIF_WL_MASK;
  880. /* bit size */
  881. switch (params_format(params)) {
  882. case SNDRV_PCM_FORMAT_S16_LE:
  883. break;
  884. case SNDRV_PCM_FORMAT_S20_3LE:
  885. iface |= 0x1 << 10;
  886. break;
  887. case SNDRV_PCM_FORMAT_S24_LE:
  888. iface |= 0x2 << 10;
  889. break;
  890. case SNDRV_PCM_FORMAT_S32_LE:
  891. iface |= 0x3 << 10;
  892. break;
  893. }
  894. wm8350_codec_write(codec, WM8350_AI_FORMATING, iface);
  895. /* The sloping stopband filter is recommended for use with
  896. * lower sample rates to improve performance.
  897. */
  898. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  899. if (params_rate(params) < 24000)
  900. wm8350_set_bits(wm8350, WM8350_DAC_MUTE_VOLUME,
  901. WM8350_DAC_SB_FILT);
  902. else
  903. wm8350_clear_bits(wm8350, WM8350_DAC_MUTE_VOLUME,
  904. WM8350_DAC_SB_FILT);
  905. }
  906. return 0;
  907. }
  908. static int wm8350_mute(struct snd_soc_dai *dai, int mute)
  909. {
  910. struct snd_soc_codec *codec = dai->codec;
  911. struct wm8350 *wm8350 = codec->control_data;
  912. if (mute)
  913. wm8350_set_bits(wm8350, WM8350_DAC_MUTE, WM8350_DAC_MUTE_ENA);
  914. else
  915. wm8350_clear_bits(wm8350, WM8350_DAC_MUTE, WM8350_DAC_MUTE_ENA);
  916. return 0;
  917. }
  918. /* FLL divisors */
  919. struct _fll_div {
  920. int div; /* FLL_OUTDIV */
  921. int n;
  922. int k;
  923. int ratio; /* FLL_FRATIO */
  924. };
  925. /* The size in bits of the fll divide multiplied by 10
  926. * to allow rounding later */
  927. #define FIXED_FLL_SIZE ((1 << 16) * 10)
  928. static inline int fll_factors(struct _fll_div *fll_div, unsigned int input,
  929. unsigned int output)
  930. {
  931. u64 Kpart;
  932. unsigned int t1, t2, K, Nmod;
  933. if (output >= 2815250 && output <= 3125000)
  934. fll_div->div = 0x4;
  935. else if (output >= 5625000 && output <= 6250000)
  936. fll_div->div = 0x3;
  937. else if (output >= 11250000 && output <= 12500000)
  938. fll_div->div = 0x2;
  939. else if (output >= 22500000 && output <= 25000000)
  940. fll_div->div = 0x1;
  941. else {
  942. printk(KERN_ERR "wm8350: fll freq %d out of range\n", output);
  943. return -EINVAL;
  944. }
  945. if (input > 48000)
  946. fll_div->ratio = 1;
  947. else
  948. fll_div->ratio = 8;
  949. t1 = output * (1 << (fll_div->div + 1));
  950. t2 = input * fll_div->ratio;
  951. fll_div->n = t1 / t2;
  952. Nmod = t1 % t2;
  953. if (Nmod) {
  954. Kpart = FIXED_FLL_SIZE * (long long)Nmod;
  955. do_div(Kpart, t2);
  956. K = Kpart & 0xFFFFFFFF;
  957. /* Check if we need to round */
  958. if ((K % 10) >= 5)
  959. K += 5;
  960. /* Move down to proper range now rounding is done */
  961. K /= 10;
  962. fll_div->k = K;
  963. } else
  964. fll_div->k = 0;
  965. return 0;
  966. }
  967. static int wm8350_set_fll(struct snd_soc_dai *codec_dai,
  968. int pll_id, int source, unsigned int freq_in,
  969. unsigned int freq_out)
  970. {
  971. struct snd_soc_codec *codec = codec_dai->codec;
  972. struct wm8350 *wm8350 = codec->control_data;
  973. struct wm8350_data *priv = codec->private_data;
  974. struct _fll_div fll_div;
  975. int ret = 0;
  976. u16 fll_1, fll_4;
  977. if (freq_in == priv->fll_freq_in && freq_out == priv->fll_freq_out)
  978. return 0;
  979. /* power down FLL - we need to do this for reconfiguration */
  980. wm8350_clear_bits(wm8350, WM8350_POWER_MGMT_4,
  981. WM8350_FLL_ENA | WM8350_FLL_OSC_ENA);
  982. if (freq_out == 0 || freq_in == 0)
  983. return ret;
  984. ret = fll_factors(&fll_div, freq_in, freq_out);
  985. if (ret < 0)
  986. return ret;
  987. dev_dbg(wm8350->dev,
  988. "FLL in %u FLL out %u N 0x%x K 0x%x div %d ratio %d",
  989. freq_in, freq_out, fll_div.n, fll_div.k, fll_div.div,
  990. fll_div.ratio);
  991. /* set up N.K & dividers */
  992. fll_1 = wm8350_codec_read(codec, WM8350_FLL_CONTROL_1) &
  993. ~(WM8350_FLL_OUTDIV_MASK | WM8350_FLL_RSP_RATE_MASK | 0xc000);
  994. wm8350_codec_write(codec, WM8350_FLL_CONTROL_1,
  995. fll_1 | (fll_div.div << 8) | 0x50);
  996. wm8350_codec_write(codec, WM8350_FLL_CONTROL_2,
  997. (fll_div.ratio << 11) | (fll_div.
  998. n & WM8350_FLL_N_MASK));
  999. wm8350_codec_write(codec, WM8350_FLL_CONTROL_3, fll_div.k);
  1000. fll_4 = wm8350_codec_read(codec, WM8350_FLL_CONTROL_4) &
  1001. ~(WM8350_FLL_FRAC | WM8350_FLL_SLOW_LOCK_REF);
  1002. wm8350_codec_write(codec, WM8350_FLL_CONTROL_4,
  1003. fll_4 | (fll_div.k ? WM8350_FLL_FRAC : 0) |
  1004. (fll_div.ratio == 8 ? WM8350_FLL_SLOW_LOCK_REF : 0));
  1005. /* power FLL on */
  1006. wm8350_set_bits(wm8350, WM8350_POWER_MGMT_4, WM8350_FLL_OSC_ENA);
  1007. wm8350_set_bits(wm8350, WM8350_POWER_MGMT_4, WM8350_FLL_ENA);
  1008. priv->fll_freq_out = freq_out;
  1009. priv->fll_freq_in = freq_in;
  1010. return 0;
  1011. }
  1012. static int wm8350_set_bias_level(struct snd_soc_codec *codec,
  1013. enum snd_soc_bias_level level)
  1014. {
  1015. struct wm8350 *wm8350 = codec->control_data;
  1016. struct wm8350_data *priv = codec->private_data;
  1017. struct wm8350_audio_platform_data *platform =
  1018. wm8350->codec.platform_data;
  1019. u16 pm1;
  1020. int ret;
  1021. switch (level) {
  1022. case SND_SOC_BIAS_ON:
  1023. pm1 = wm8350_reg_read(wm8350, WM8350_POWER_MGMT_1) &
  1024. ~(WM8350_VMID_MASK | WM8350_CODEC_ISEL_MASK);
  1025. wm8350_reg_write(wm8350, WM8350_POWER_MGMT_1,
  1026. pm1 | WM8350_VMID_50K |
  1027. platform->codec_current_on << 14);
  1028. break;
  1029. case SND_SOC_BIAS_PREPARE:
  1030. pm1 = wm8350_reg_read(wm8350, WM8350_POWER_MGMT_1);
  1031. pm1 &= ~WM8350_VMID_MASK;
  1032. wm8350_reg_write(wm8350, WM8350_POWER_MGMT_1,
  1033. pm1 | WM8350_VMID_50K);
  1034. break;
  1035. case SND_SOC_BIAS_STANDBY:
  1036. if (codec->bias_level == SND_SOC_BIAS_OFF) {
  1037. ret = regulator_bulk_enable(ARRAY_SIZE(priv->supplies),
  1038. priv->supplies);
  1039. if (ret != 0)
  1040. return ret;
  1041. /* Enable the system clock */
  1042. wm8350_set_bits(wm8350, WM8350_POWER_MGMT_4,
  1043. WM8350_SYSCLK_ENA);
  1044. /* mute DAC & outputs */
  1045. wm8350_set_bits(wm8350, WM8350_DAC_MUTE,
  1046. WM8350_DAC_MUTE_ENA);
  1047. /* discharge cap memory */
  1048. wm8350_reg_write(wm8350, WM8350_ANTI_POP_CONTROL,
  1049. platform->dis_out1 |
  1050. (platform->dis_out2 << 2) |
  1051. (platform->dis_out3 << 4) |
  1052. (platform->dis_out4 << 6));
  1053. /* wait for discharge */
  1054. schedule_timeout_interruptible(msecs_to_jiffies
  1055. (platform->
  1056. cap_discharge_msecs));
  1057. /* enable antipop */
  1058. wm8350_reg_write(wm8350, WM8350_ANTI_POP_CONTROL,
  1059. (platform->vmid_s_curve << 8));
  1060. /* ramp up vmid */
  1061. wm8350_reg_write(wm8350, WM8350_POWER_MGMT_1,
  1062. (platform->
  1063. codec_current_charge << 14) |
  1064. WM8350_VMID_5K | WM8350_VMIDEN |
  1065. WM8350_VBUFEN);
  1066. /* wait for vmid */
  1067. schedule_timeout_interruptible(msecs_to_jiffies
  1068. (platform->
  1069. vmid_charge_msecs));
  1070. /* turn on vmid 300k */
  1071. pm1 = wm8350_reg_read(wm8350, WM8350_POWER_MGMT_1) &
  1072. ~(WM8350_VMID_MASK | WM8350_CODEC_ISEL_MASK);
  1073. pm1 |= WM8350_VMID_300K |
  1074. (platform->codec_current_standby << 14);
  1075. wm8350_reg_write(wm8350, WM8350_POWER_MGMT_1,
  1076. pm1);
  1077. /* enable analogue bias */
  1078. pm1 |= WM8350_BIASEN;
  1079. wm8350_reg_write(wm8350, WM8350_POWER_MGMT_1, pm1);
  1080. /* disable antipop */
  1081. wm8350_reg_write(wm8350, WM8350_ANTI_POP_CONTROL, 0);
  1082. } else {
  1083. /* turn on vmid 300k and reduce current */
  1084. pm1 = wm8350_reg_read(wm8350, WM8350_POWER_MGMT_1) &
  1085. ~(WM8350_VMID_MASK | WM8350_CODEC_ISEL_MASK);
  1086. wm8350_reg_write(wm8350, WM8350_POWER_MGMT_1,
  1087. pm1 | WM8350_VMID_300K |
  1088. (platform->
  1089. codec_current_standby << 14));
  1090. }
  1091. break;
  1092. case SND_SOC_BIAS_OFF:
  1093. /* mute DAC & enable outputs */
  1094. wm8350_set_bits(wm8350, WM8350_DAC_MUTE, WM8350_DAC_MUTE_ENA);
  1095. wm8350_set_bits(wm8350, WM8350_POWER_MGMT_3,
  1096. WM8350_OUT1L_ENA | WM8350_OUT1R_ENA |
  1097. WM8350_OUT2L_ENA | WM8350_OUT2R_ENA);
  1098. /* enable anti pop S curve */
  1099. wm8350_reg_write(wm8350, WM8350_ANTI_POP_CONTROL,
  1100. (platform->vmid_s_curve << 8));
  1101. /* turn off vmid */
  1102. pm1 = wm8350_reg_read(wm8350, WM8350_POWER_MGMT_1) &
  1103. ~WM8350_VMIDEN;
  1104. wm8350_reg_write(wm8350, WM8350_POWER_MGMT_1, pm1);
  1105. /* wait */
  1106. schedule_timeout_interruptible(msecs_to_jiffies
  1107. (platform->
  1108. vmid_discharge_msecs));
  1109. wm8350_reg_write(wm8350, WM8350_ANTI_POP_CONTROL,
  1110. (platform->vmid_s_curve << 8) |
  1111. platform->dis_out1 |
  1112. (platform->dis_out2 << 2) |
  1113. (platform->dis_out3 << 4) |
  1114. (platform->dis_out4 << 6));
  1115. /* turn off VBuf and drain */
  1116. pm1 = wm8350_reg_read(wm8350, WM8350_POWER_MGMT_1) &
  1117. ~(WM8350_VBUFEN | WM8350_VMID_MASK);
  1118. wm8350_reg_write(wm8350, WM8350_POWER_MGMT_1,
  1119. pm1 | WM8350_OUTPUT_DRAIN_EN);
  1120. /* wait */
  1121. schedule_timeout_interruptible(msecs_to_jiffies
  1122. (platform->drain_msecs));
  1123. pm1 &= ~WM8350_BIASEN;
  1124. wm8350_reg_write(wm8350, WM8350_POWER_MGMT_1, pm1);
  1125. /* disable anti-pop */
  1126. wm8350_reg_write(wm8350, WM8350_ANTI_POP_CONTROL, 0);
  1127. wm8350_clear_bits(wm8350, WM8350_LOUT1_VOLUME,
  1128. WM8350_OUT1L_ENA);
  1129. wm8350_clear_bits(wm8350, WM8350_ROUT1_VOLUME,
  1130. WM8350_OUT1R_ENA);
  1131. wm8350_clear_bits(wm8350, WM8350_LOUT2_VOLUME,
  1132. WM8350_OUT2L_ENA);
  1133. wm8350_clear_bits(wm8350, WM8350_ROUT2_VOLUME,
  1134. WM8350_OUT2R_ENA);
  1135. /* disable clock gen */
  1136. wm8350_clear_bits(wm8350, WM8350_POWER_MGMT_4,
  1137. WM8350_SYSCLK_ENA);
  1138. regulator_bulk_disable(ARRAY_SIZE(priv->supplies),
  1139. priv->supplies);
  1140. break;
  1141. }
  1142. codec->bias_level = level;
  1143. return 0;
  1144. }
  1145. static int wm8350_suspend(struct platform_device *pdev, pm_message_t state)
  1146. {
  1147. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  1148. struct snd_soc_codec *codec = socdev->card->codec;
  1149. wm8350_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1150. return 0;
  1151. }
  1152. static int wm8350_resume(struct platform_device *pdev)
  1153. {
  1154. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  1155. struct snd_soc_codec *codec = socdev->card->codec;
  1156. wm8350_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1157. if (codec->suspend_bias_level == SND_SOC_BIAS_ON)
  1158. wm8350_set_bias_level(codec, SND_SOC_BIAS_ON);
  1159. return 0;
  1160. }
  1161. static irqreturn_t wm8350_hp_jack_handler(int irq, void *data)
  1162. {
  1163. struct wm8350_data *priv = data;
  1164. struct wm8350 *wm8350 = priv->codec.control_data;
  1165. u16 reg;
  1166. int report;
  1167. int mask;
  1168. struct wm8350_jack_data *jack = NULL;
  1169. switch (irq) {
  1170. case WM8350_IRQ_CODEC_JCK_DET_L:
  1171. jack = &priv->hpl;
  1172. mask = WM8350_JACK_L_LVL;
  1173. break;
  1174. case WM8350_IRQ_CODEC_JCK_DET_R:
  1175. jack = &priv->hpr;
  1176. mask = WM8350_JACK_R_LVL;
  1177. break;
  1178. default:
  1179. BUG();
  1180. }
  1181. if (!jack->jack) {
  1182. dev_warn(wm8350->dev, "Jack interrupt called with no jack\n");
  1183. return IRQ_NONE;
  1184. }
  1185. /* Debounce */
  1186. msleep(200);
  1187. reg = wm8350_reg_read(wm8350, WM8350_JACK_PIN_STATUS);
  1188. if (reg & mask)
  1189. report = jack->report;
  1190. else
  1191. report = 0;
  1192. snd_soc_jack_report(jack->jack, report, jack->report);
  1193. return IRQ_HANDLED;
  1194. }
  1195. /**
  1196. * wm8350_hp_jack_detect - Enable headphone jack detection.
  1197. *
  1198. * @codec: WM8350 codec
  1199. * @which: left or right jack detect signal
  1200. * @jack: jack to report detection events on
  1201. * @report: value to report
  1202. *
  1203. * Enables the headphone jack detection of the WM8350.
  1204. */
  1205. int wm8350_hp_jack_detect(struct snd_soc_codec *codec, enum wm8350_jack which,
  1206. struct snd_soc_jack *jack, int report)
  1207. {
  1208. struct wm8350_data *priv = codec->private_data;
  1209. struct wm8350 *wm8350 = codec->control_data;
  1210. int irq;
  1211. int ena;
  1212. switch (which) {
  1213. case WM8350_JDL:
  1214. priv->hpl.jack = jack;
  1215. priv->hpl.report = report;
  1216. irq = WM8350_IRQ_CODEC_JCK_DET_L;
  1217. ena = WM8350_JDL_ENA;
  1218. break;
  1219. case WM8350_JDR:
  1220. priv->hpr.jack = jack;
  1221. priv->hpr.report = report;
  1222. irq = WM8350_IRQ_CODEC_JCK_DET_R;
  1223. ena = WM8350_JDR_ENA;
  1224. break;
  1225. default:
  1226. return -EINVAL;
  1227. }
  1228. wm8350_set_bits(wm8350, WM8350_POWER_MGMT_4, WM8350_TOCLK_ENA);
  1229. wm8350_set_bits(wm8350, WM8350_JACK_DETECT, ena);
  1230. /* Sync status */
  1231. wm8350_hp_jack_handler(irq, priv);
  1232. return 0;
  1233. }
  1234. EXPORT_SYMBOL_GPL(wm8350_hp_jack_detect);
  1235. static struct snd_soc_codec *wm8350_codec;
  1236. static int wm8350_probe(struct platform_device *pdev)
  1237. {
  1238. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  1239. struct snd_soc_codec *codec;
  1240. struct wm8350 *wm8350;
  1241. struct wm8350_data *priv;
  1242. int ret;
  1243. struct wm8350_output *out1;
  1244. struct wm8350_output *out2;
  1245. BUG_ON(!wm8350_codec);
  1246. socdev->card->codec = wm8350_codec;
  1247. codec = socdev->card->codec;
  1248. wm8350 = codec->control_data;
  1249. priv = codec->private_data;
  1250. /* Enable the codec */
  1251. wm8350_set_bits(wm8350, WM8350_POWER_MGMT_5, WM8350_CODEC_ENA);
  1252. /* Enable robust clocking mode in ADC */
  1253. wm8350_codec_write(codec, WM8350_SECURITY, 0xa7);
  1254. wm8350_codec_write(codec, 0xde, 0x13);
  1255. wm8350_codec_write(codec, WM8350_SECURITY, 0);
  1256. /* read OUT1 & OUT2 volumes */
  1257. out1 = &priv->out1;
  1258. out2 = &priv->out2;
  1259. out1->left_vol = (wm8350_reg_read(wm8350, WM8350_LOUT1_VOLUME) &
  1260. WM8350_OUT1L_VOL_MASK) >> WM8350_OUT1L_VOL_SHIFT;
  1261. out1->right_vol = (wm8350_reg_read(wm8350, WM8350_ROUT1_VOLUME) &
  1262. WM8350_OUT1R_VOL_MASK) >> WM8350_OUT1R_VOL_SHIFT;
  1263. out2->left_vol = (wm8350_reg_read(wm8350, WM8350_LOUT2_VOLUME) &
  1264. WM8350_OUT2L_VOL_MASK) >> WM8350_OUT1L_VOL_SHIFT;
  1265. out2->right_vol = (wm8350_reg_read(wm8350, WM8350_ROUT2_VOLUME) &
  1266. WM8350_OUT2R_VOL_MASK) >> WM8350_OUT1R_VOL_SHIFT;
  1267. wm8350_reg_write(wm8350, WM8350_LOUT1_VOLUME, 0);
  1268. wm8350_reg_write(wm8350, WM8350_ROUT1_VOLUME, 0);
  1269. wm8350_reg_write(wm8350, WM8350_LOUT2_VOLUME, 0);
  1270. wm8350_reg_write(wm8350, WM8350_ROUT2_VOLUME, 0);
  1271. /* Latch VU bits & mute */
  1272. wm8350_set_bits(wm8350, WM8350_LOUT1_VOLUME,
  1273. WM8350_OUT1_VU | WM8350_OUT1L_MUTE);
  1274. wm8350_set_bits(wm8350, WM8350_LOUT2_VOLUME,
  1275. WM8350_OUT2_VU | WM8350_OUT2L_MUTE);
  1276. wm8350_set_bits(wm8350, WM8350_ROUT1_VOLUME,
  1277. WM8350_OUT1_VU | WM8350_OUT1R_MUTE);
  1278. wm8350_set_bits(wm8350, WM8350_ROUT2_VOLUME,
  1279. WM8350_OUT2_VU | WM8350_OUT2R_MUTE);
  1280. /* Make sure jack detect is disabled to start off with */
  1281. wm8350_clear_bits(wm8350, WM8350_JACK_DETECT,
  1282. WM8350_JDL_ENA | WM8350_JDR_ENA);
  1283. wm8350_register_irq(wm8350, WM8350_IRQ_CODEC_JCK_DET_L,
  1284. wm8350_hp_jack_handler, 0, "Left jack detect",
  1285. priv);
  1286. wm8350_register_irq(wm8350, WM8350_IRQ_CODEC_JCK_DET_R,
  1287. wm8350_hp_jack_handler, 0, "Right jack detect",
  1288. priv);
  1289. ret = snd_soc_new_pcms(socdev, SNDRV_DEFAULT_IDX1, SNDRV_DEFAULT_STR1);
  1290. if (ret < 0) {
  1291. dev_err(&pdev->dev, "failed to create pcms\n");
  1292. return ret;
  1293. }
  1294. snd_soc_add_controls(codec, wm8350_snd_controls,
  1295. ARRAY_SIZE(wm8350_snd_controls));
  1296. wm8350_add_widgets(codec);
  1297. wm8350_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1298. return 0;
  1299. }
  1300. static int wm8350_remove(struct platform_device *pdev)
  1301. {
  1302. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  1303. struct snd_soc_codec *codec = socdev->card->codec;
  1304. struct wm8350 *wm8350 = codec->control_data;
  1305. struct wm8350_data *priv = codec->private_data;
  1306. int ret;
  1307. wm8350_clear_bits(wm8350, WM8350_JACK_DETECT,
  1308. WM8350_JDL_ENA | WM8350_JDR_ENA);
  1309. wm8350_clear_bits(wm8350, WM8350_POWER_MGMT_4, WM8350_TOCLK_ENA);
  1310. wm8350_free_irq(wm8350, WM8350_IRQ_CODEC_JCK_DET_L);
  1311. wm8350_free_irq(wm8350, WM8350_IRQ_CODEC_JCK_DET_R);
  1312. priv->hpl.jack = NULL;
  1313. priv->hpr.jack = NULL;
  1314. /* cancel any work waiting to be queued. */
  1315. ret = cancel_delayed_work(&codec->delayed_work);
  1316. /* if there was any work waiting then we run it now and
  1317. * wait for its completion */
  1318. if (ret) {
  1319. schedule_delayed_work(&codec->delayed_work, 0);
  1320. flush_scheduled_work();
  1321. }
  1322. wm8350_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1323. wm8350_clear_bits(wm8350, WM8350_POWER_MGMT_5, WM8350_CODEC_ENA);
  1324. return 0;
  1325. }
  1326. #define WM8350_RATES (SNDRV_PCM_RATE_8000_96000)
  1327. #define WM8350_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  1328. SNDRV_PCM_FMTBIT_S20_3LE |\
  1329. SNDRV_PCM_FMTBIT_S24_LE)
  1330. static struct snd_soc_dai_ops wm8350_dai_ops = {
  1331. .hw_params = wm8350_pcm_hw_params,
  1332. .digital_mute = wm8350_mute,
  1333. .trigger = wm8350_pcm_trigger,
  1334. .set_fmt = wm8350_set_dai_fmt,
  1335. .set_sysclk = wm8350_set_dai_sysclk,
  1336. .set_pll = wm8350_set_fll,
  1337. .set_clkdiv = wm8350_set_clkdiv,
  1338. };
  1339. struct snd_soc_dai wm8350_dai = {
  1340. .name = "WM8350",
  1341. .playback = {
  1342. .stream_name = "Playback",
  1343. .channels_min = 1,
  1344. .channels_max = 2,
  1345. .rates = WM8350_RATES,
  1346. .formats = WM8350_FORMATS,
  1347. },
  1348. .capture = {
  1349. .stream_name = "Capture",
  1350. .channels_min = 1,
  1351. .channels_max = 2,
  1352. .rates = WM8350_RATES,
  1353. .formats = WM8350_FORMATS,
  1354. },
  1355. .ops = &wm8350_dai_ops,
  1356. };
  1357. EXPORT_SYMBOL_GPL(wm8350_dai);
  1358. struct snd_soc_codec_device soc_codec_dev_wm8350 = {
  1359. .probe = wm8350_probe,
  1360. .remove = wm8350_remove,
  1361. .suspend = wm8350_suspend,
  1362. .resume = wm8350_resume,
  1363. };
  1364. EXPORT_SYMBOL_GPL(soc_codec_dev_wm8350);
  1365. static __devinit int wm8350_codec_probe(struct platform_device *pdev)
  1366. {
  1367. struct wm8350 *wm8350 = platform_get_drvdata(pdev);
  1368. struct wm8350_data *priv;
  1369. struct snd_soc_codec *codec;
  1370. int ret, i;
  1371. if (wm8350->codec.platform_data == NULL) {
  1372. dev_err(&pdev->dev, "No audio platform data supplied\n");
  1373. return -EINVAL;
  1374. }
  1375. priv = kzalloc(sizeof(struct wm8350_data), GFP_KERNEL);
  1376. if (priv == NULL)
  1377. return -ENOMEM;
  1378. for (i = 0; i < ARRAY_SIZE(supply_names); i++)
  1379. priv->supplies[i].supply = supply_names[i];
  1380. ret = regulator_bulk_get(wm8350->dev, ARRAY_SIZE(priv->supplies),
  1381. priv->supplies);
  1382. if (ret != 0)
  1383. goto err_priv;
  1384. codec = &priv->codec;
  1385. wm8350->codec.codec = codec;
  1386. wm8350_dai.dev = &pdev->dev;
  1387. mutex_init(&codec->mutex);
  1388. INIT_LIST_HEAD(&codec->dapm_widgets);
  1389. INIT_LIST_HEAD(&codec->dapm_paths);
  1390. codec->dev = &pdev->dev;
  1391. codec->name = "WM8350";
  1392. codec->owner = THIS_MODULE;
  1393. codec->read = wm8350_codec_read;
  1394. codec->write = wm8350_codec_write;
  1395. codec->bias_level = SND_SOC_BIAS_OFF;
  1396. codec->set_bias_level = wm8350_set_bias_level;
  1397. codec->dai = &wm8350_dai;
  1398. codec->num_dai = 1;
  1399. codec->reg_cache_size = WM8350_MAX_REGISTER;
  1400. codec->private_data = priv;
  1401. codec->control_data = wm8350;
  1402. /* Put the codec into reset if it wasn't already */
  1403. wm8350_clear_bits(wm8350, WM8350_POWER_MGMT_5, WM8350_CODEC_ENA);
  1404. INIT_DELAYED_WORK(&codec->delayed_work, wm8350_pga_work);
  1405. ret = snd_soc_register_codec(codec);
  1406. if (ret != 0)
  1407. goto err_supply;
  1408. wm8350_codec = codec;
  1409. ret = snd_soc_register_dai(&wm8350_dai);
  1410. if (ret != 0)
  1411. goto err_codec;
  1412. return 0;
  1413. err_codec:
  1414. snd_soc_unregister_codec(codec);
  1415. err_supply:
  1416. regulator_bulk_free(ARRAY_SIZE(priv->supplies), priv->supplies);
  1417. err_priv:
  1418. kfree(priv);
  1419. wm8350_codec = NULL;
  1420. return ret;
  1421. }
  1422. static int __devexit wm8350_codec_remove(struct platform_device *pdev)
  1423. {
  1424. struct wm8350 *wm8350 = platform_get_drvdata(pdev);
  1425. struct snd_soc_codec *codec = wm8350->codec.codec;
  1426. struct wm8350_data *priv = codec->private_data;
  1427. snd_soc_unregister_dai(&wm8350_dai);
  1428. snd_soc_unregister_codec(codec);
  1429. regulator_bulk_free(ARRAY_SIZE(priv->supplies), priv->supplies);
  1430. kfree(priv);
  1431. wm8350_codec = NULL;
  1432. return 0;
  1433. }
  1434. static struct platform_driver wm8350_codec_driver = {
  1435. .driver = {
  1436. .name = "wm8350-codec",
  1437. .owner = THIS_MODULE,
  1438. },
  1439. .probe = wm8350_codec_probe,
  1440. .remove = __devexit_p(wm8350_codec_remove),
  1441. };
  1442. static __init int wm8350_init(void)
  1443. {
  1444. return platform_driver_register(&wm8350_codec_driver);
  1445. }
  1446. module_init(wm8350_init);
  1447. static __exit void wm8350_exit(void)
  1448. {
  1449. platform_driver_unregister(&wm8350_codec_driver);
  1450. }
  1451. module_exit(wm8350_exit);
  1452. MODULE_DESCRIPTION("ASoC WM8350 driver");
  1453. MODULE_AUTHOR("Liam Girdwood");
  1454. MODULE_LICENSE("GPL");
  1455. MODULE_ALIAS("platform:wm8350-codec");