hda_intel.c 74 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785
  1. /*
  2. *
  3. * hda_intel.c - Implementation of primary alsa driver code base
  4. * for Intel HD Audio.
  5. *
  6. * Copyright(c) 2004 Intel Corporation. All rights reserved.
  7. *
  8. * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
  9. * PeiSen Hou <pshou@realtek.com.tw>
  10. *
  11. * This program is free software; you can redistribute it and/or modify it
  12. * under the terms of the GNU General Public License as published by the Free
  13. * Software Foundation; either version 2 of the License, or (at your option)
  14. * any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful, but WITHOUT
  17. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  18. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  19. * more details.
  20. *
  21. * You should have received a copy of the GNU General Public License along with
  22. * this program; if not, write to the Free Software Foundation, Inc., 59
  23. * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  24. *
  25. * CONTACTS:
  26. *
  27. * Matt Jared matt.jared@intel.com
  28. * Andy Kopp andy.kopp@intel.com
  29. * Dan Kogan dan.d.kogan@intel.com
  30. *
  31. * CHANGES:
  32. *
  33. * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
  34. *
  35. */
  36. #include <asm/io.h>
  37. #include <linux/delay.h>
  38. #include <linux/interrupt.h>
  39. #include <linux/kernel.h>
  40. #include <linux/module.h>
  41. #include <linux/dma-mapping.h>
  42. #include <linux/moduleparam.h>
  43. #include <linux/init.h>
  44. #include <linux/slab.h>
  45. #include <linux/pci.h>
  46. #include <linux/mutex.h>
  47. #include <linux/reboot.h>
  48. #include <sound/core.h>
  49. #include <sound/initval.h>
  50. #include "hda_codec.h"
  51. static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
  52. static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
  53. static int enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
  54. static char *model[SNDRV_CARDS];
  55. static int position_fix[SNDRV_CARDS];
  56. static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
  57. static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
  58. static int probe_only[SNDRV_CARDS];
  59. static int single_cmd;
  60. static int enable_msi = -1;
  61. #ifdef CONFIG_SND_HDA_PATCH_LOADER
  62. static char *patch[SNDRV_CARDS];
  63. #endif
  64. #ifdef CONFIG_SND_HDA_INPUT_BEEP
  65. static int beep_mode[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] =
  66. CONFIG_SND_HDA_INPUT_BEEP_MODE};
  67. #endif
  68. module_param_array(index, int, NULL, 0444);
  69. MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
  70. module_param_array(id, charp, NULL, 0444);
  71. MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
  72. module_param_array(enable, bool, NULL, 0444);
  73. MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
  74. module_param_array(model, charp, NULL, 0444);
  75. MODULE_PARM_DESC(model, "Use the given board model.");
  76. module_param_array(position_fix, int, NULL, 0444);
  77. MODULE_PARM_DESC(position_fix, "Fix DMA pointer "
  78. "(0 = auto, 1 = none, 2 = POSBUF).");
  79. module_param_array(bdl_pos_adj, int, NULL, 0644);
  80. MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
  81. module_param_array(probe_mask, int, NULL, 0444);
  82. MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
  83. module_param_array(probe_only, bool, NULL, 0444);
  84. MODULE_PARM_DESC(probe_only, "Only probing and no codec initialization.");
  85. module_param(single_cmd, bool, 0444);
  86. MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
  87. "(for debugging only).");
  88. module_param(enable_msi, int, 0444);
  89. MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
  90. #ifdef CONFIG_SND_HDA_PATCH_LOADER
  91. module_param_array(patch, charp, NULL, 0444);
  92. MODULE_PARM_DESC(patch, "Patch file for Intel HD audio interface.");
  93. #endif
  94. #ifdef CONFIG_SND_HDA_INPUT_BEEP
  95. module_param_array(beep_mode, int, NULL, 0444);
  96. MODULE_PARM_DESC(beep_mode, "Select HDA Beep registration mode "
  97. "(0=off, 1=on, 2=mute switch on/off) (default=1).");
  98. #endif
  99. #ifdef CONFIG_SND_HDA_POWER_SAVE
  100. static int power_save = CONFIG_SND_HDA_POWER_SAVE_DEFAULT;
  101. module_param(power_save, int, 0644);
  102. MODULE_PARM_DESC(power_save, "Automatic power-saving timeout "
  103. "(in second, 0 = disable).");
  104. /* reset the HD-audio controller in power save mode.
  105. * this may give more power-saving, but will take longer time to
  106. * wake up.
  107. */
  108. static int power_save_controller = 1;
  109. module_param(power_save_controller, bool, 0644);
  110. MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
  111. #endif
  112. MODULE_LICENSE("GPL");
  113. MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
  114. "{Intel, ICH6M},"
  115. "{Intel, ICH7},"
  116. "{Intel, ESB2},"
  117. "{Intel, ICH8},"
  118. "{Intel, ICH9},"
  119. "{Intel, ICH10},"
  120. "{Intel, PCH},"
  121. "{Intel, SCH},"
  122. "{ATI, SB450},"
  123. "{ATI, SB600},"
  124. "{ATI, RS600},"
  125. "{ATI, RS690},"
  126. "{ATI, RS780},"
  127. "{ATI, R600},"
  128. "{ATI, RV630},"
  129. "{ATI, RV610},"
  130. "{ATI, RV670},"
  131. "{ATI, RV635},"
  132. "{ATI, RV620},"
  133. "{ATI, RV770},"
  134. "{VIA, VT8251},"
  135. "{VIA, VT8237A},"
  136. "{SiS, SIS966},"
  137. "{ULI, M5461}}");
  138. MODULE_DESCRIPTION("Intel HDA driver");
  139. #ifdef CONFIG_SND_VERBOSE_PRINTK
  140. #define SFX /* nop */
  141. #else
  142. #define SFX "hda-intel: "
  143. #endif
  144. /*
  145. * registers
  146. */
  147. #define ICH6_REG_GCAP 0x00
  148. #define ICH6_GCAP_64OK (1 << 0) /* 64bit address support */
  149. #define ICH6_GCAP_NSDO (3 << 1) /* # of serial data out signals */
  150. #define ICH6_GCAP_BSS (31 << 3) /* # of bidirectional streams */
  151. #define ICH6_GCAP_ISS (15 << 8) /* # of input streams */
  152. #define ICH6_GCAP_OSS (15 << 12) /* # of output streams */
  153. #define ICH6_REG_VMIN 0x02
  154. #define ICH6_REG_VMAJ 0x03
  155. #define ICH6_REG_OUTPAY 0x04
  156. #define ICH6_REG_INPAY 0x06
  157. #define ICH6_REG_GCTL 0x08
  158. #define ICH6_GCTL_RESET (1 << 0) /* controller reset */
  159. #define ICH6_GCTL_FCNTRL (1 << 1) /* flush control */
  160. #define ICH6_GCTL_UNSOL (1 << 8) /* accept unsol. response enable */
  161. #define ICH6_REG_WAKEEN 0x0c
  162. #define ICH6_REG_STATESTS 0x0e
  163. #define ICH6_REG_GSTS 0x10
  164. #define ICH6_GSTS_FSTS (1 << 1) /* flush status */
  165. #define ICH6_REG_INTCTL 0x20
  166. #define ICH6_REG_INTSTS 0x24
  167. #define ICH6_REG_WALCLK 0x30
  168. #define ICH6_REG_SYNC 0x34
  169. #define ICH6_REG_CORBLBASE 0x40
  170. #define ICH6_REG_CORBUBASE 0x44
  171. #define ICH6_REG_CORBWP 0x48
  172. #define ICH6_REG_CORBRP 0x4a
  173. #define ICH6_CORBRP_RST (1 << 15) /* read pointer reset */
  174. #define ICH6_REG_CORBCTL 0x4c
  175. #define ICH6_CORBCTL_RUN (1 << 1) /* enable DMA */
  176. #define ICH6_CORBCTL_CMEIE (1 << 0) /* enable memory error irq */
  177. #define ICH6_REG_CORBSTS 0x4d
  178. #define ICH6_CORBSTS_CMEI (1 << 0) /* memory error indication */
  179. #define ICH6_REG_CORBSIZE 0x4e
  180. #define ICH6_REG_RIRBLBASE 0x50
  181. #define ICH6_REG_RIRBUBASE 0x54
  182. #define ICH6_REG_RIRBWP 0x58
  183. #define ICH6_RIRBWP_RST (1 << 15) /* write pointer reset */
  184. #define ICH6_REG_RINTCNT 0x5a
  185. #define ICH6_REG_RIRBCTL 0x5c
  186. #define ICH6_RBCTL_IRQ_EN (1 << 0) /* enable IRQ */
  187. #define ICH6_RBCTL_DMA_EN (1 << 1) /* enable DMA */
  188. #define ICH6_RBCTL_OVERRUN_EN (1 << 2) /* enable overrun irq */
  189. #define ICH6_REG_RIRBSTS 0x5d
  190. #define ICH6_RBSTS_IRQ (1 << 0) /* response irq */
  191. #define ICH6_RBSTS_OVERRUN (1 << 2) /* overrun irq */
  192. #define ICH6_REG_RIRBSIZE 0x5e
  193. #define ICH6_REG_IC 0x60
  194. #define ICH6_REG_IR 0x64
  195. #define ICH6_REG_IRS 0x68
  196. #define ICH6_IRS_VALID (1<<1)
  197. #define ICH6_IRS_BUSY (1<<0)
  198. #define ICH6_REG_DPLBASE 0x70
  199. #define ICH6_REG_DPUBASE 0x74
  200. #define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
  201. /* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
  202. enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
  203. /* stream register offsets from stream base */
  204. #define ICH6_REG_SD_CTL 0x00
  205. #define ICH6_REG_SD_STS 0x03
  206. #define ICH6_REG_SD_LPIB 0x04
  207. #define ICH6_REG_SD_CBL 0x08
  208. #define ICH6_REG_SD_LVI 0x0c
  209. #define ICH6_REG_SD_FIFOW 0x0e
  210. #define ICH6_REG_SD_FIFOSIZE 0x10
  211. #define ICH6_REG_SD_FORMAT 0x12
  212. #define ICH6_REG_SD_BDLPL 0x18
  213. #define ICH6_REG_SD_BDLPU 0x1c
  214. /* PCI space */
  215. #define ICH6_PCIREG_TCSEL 0x44
  216. /*
  217. * other constants
  218. */
  219. /* max number of SDs */
  220. /* ICH, ATI and VIA have 4 playback and 4 capture */
  221. #define ICH6_NUM_CAPTURE 4
  222. #define ICH6_NUM_PLAYBACK 4
  223. /* ULI has 6 playback and 5 capture */
  224. #define ULI_NUM_CAPTURE 5
  225. #define ULI_NUM_PLAYBACK 6
  226. /* ATI HDMI has 1 playback and 0 capture */
  227. #define ATIHDMI_NUM_CAPTURE 0
  228. #define ATIHDMI_NUM_PLAYBACK 1
  229. /* TERA has 4 playback and 3 capture */
  230. #define TERA_NUM_CAPTURE 3
  231. #define TERA_NUM_PLAYBACK 4
  232. /* this number is statically defined for simplicity */
  233. #define MAX_AZX_DEV 16
  234. /* max number of fragments - we may use more if allocating more pages for BDL */
  235. #define BDL_SIZE 4096
  236. #define AZX_MAX_BDL_ENTRIES (BDL_SIZE / 16)
  237. #define AZX_MAX_FRAG 32
  238. /* max buffer size - no h/w limit, you can increase as you like */
  239. #define AZX_MAX_BUF_SIZE (1024*1024*1024)
  240. /* max number of PCM devics per card */
  241. #define AZX_MAX_PCMS 8
  242. /* RIRB int mask: overrun[2], response[0] */
  243. #define RIRB_INT_RESPONSE 0x01
  244. #define RIRB_INT_OVERRUN 0x04
  245. #define RIRB_INT_MASK 0x05
  246. /* STATESTS int mask: S3,SD2,SD1,SD0 */
  247. #define AZX_MAX_CODECS 4
  248. #define STATESTS_INT_MASK ((1 << AZX_MAX_CODECS) - 1)
  249. /* SD_CTL bits */
  250. #define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
  251. #define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
  252. #define SD_CTL_STRIPE (3 << 16) /* stripe control */
  253. #define SD_CTL_TRAFFIC_PRIO (1 << 18) /* traffic priority */
  254. #define SD_CTL_DIR (1 << 19) /* bi-directional stream */
  255. #define SD_CTL_STREAM_TAG_MASK (0xf << 20)
  256. #define SD_CTL_STREAM_TAG_SHIFT 20
  257. /* SD_CTL and SD_STS */
  258. #define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
  259. #define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
  260. #define SD_INT_COMPLETE 0x04 /* completion interrupt */
  261. #define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|\
  262. SD_INT_COMPLETE)
  263. /* SD_STS */
  264. #define SD_STS_FIFO_READY 0x20 /* FIFO ready */
  265. /* INTCTL and INTSTS */
  266. #define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
  267. #define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
  268. #define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
  269. /* below are so far hardcoded - should read registers in future */
  270. #define ICH6_MAX_CORB_ENTRIES 256
  271. #define ICH6_MAX_RIRB_ENTRIES 256
  272. /* position fix mode */
  273. enum {
  274. POS_FIX_AUTO,
  275. POS_FIX_LPIB,
  276. POS_FIX_POSBUF,
  277. };
  278. /* Defines for ATI HD Audio support in SB450 south bridge */
  279. #define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
  280. #define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
  281. /* Defines for Nvidia HDA support */
  282. #define NVIDIA_HDA_TRANSREG_ADDR 0x4e
  283. #define NVIDIA_HDA_ENABLE_COHBITS 0x0f
  284. #define NVIDIA_HDA_ISTRM_COH 0x4d
  285. #define NVIDIA_HDA_OSTRM_COH 0x4c
  286. #define NVIDIA_HDA_ENABLE_COHBIT 0x01
  287. /* Defines for Intel SCH HDA snoop control */
  288. #define INTEL_SCH_HDA_DEVC 0x78
  289. #define INTEL_SCH_HDA_DEVC_NOSNOOP (0x1<<11)
  290. /* Define IN stream 0 FIFO size offset in VIA controller */
  291. #define VIA_IN_STREAM0_FIFO_SIZE_OFFSET 0x90
  292. /* Define VIA HD Audio Device ID*/
  293. #define VIA_HDAC_DEVICE_ID 0x3288
  294. /* HD Audio class code */
  295. #define PCI_CLASS_MULTIMEDIA_HD_AUDIO 0x0403
  296. /*
  297. */
  298. struct azx_dev {
  299. struct snd_dma_buffer bdl; /* BDL buffer */
  300. u32 *posbuf; /* position buffer pointer */
  301. unsigned int bufsize; /* size of the play buffer in bytes */
  302. unsigned int period_bytes; /* size of the period in bytes */
  303. unsigned int frags; /* number for period in the play buffer */
  304. unsigned int fifo_size; /* FIFO size */
  305. unsigned long start_jiffies; /* start + minimum jiffies */
  306. unsigned long min_jiffies; /* minimum jiffies before position is valid */
  307. void __iomem *sd_addr; /* stream descriptor pointer */
  308. u32 sd_int_sta_mask; /* stream int status mask */
  309. /* pcm support */
  310. struct snd_pcm_substream *substream; /* assigned substream,
  311. * set in PCM open
  312. */
  313. unsigned int format_val; /* format value to be set in the
  314. * controller and the codec
  315. */
  316. unsigned char stream_tag; /* assigned stream */
  317. unsigned char index; /* stream index */
  318. int device; /* last device number assigned to */
  319. unsigned int opened :1;
  320. unsigned int running :1;
  321. unsigned int irq_pending :1;
  322. unsigned int start_flag: 1; /* stream full start flag */
  323. /*
  324. * For VIA:
  325. * A flag to ensure DMA position is 0
  326. * when link position is not greater than FIFO size
  327. */
  328. unsigned int insufficient :1;
  329. };
  330. /* CORB/RIRB */
  331. struct azx_rb {
  332. u32 *buf; /* CORB/RIRB buffer
  333. * Each CORB entry is 4byte, RIRB is 8byte
  334. */
  335. dma_addr_t addr; /* physical address of CORB/RIRB buffer */
  336. /* for RIRB */
  337. unsigned short rp, wp; /* read/write pointers */
  338. int cmds[AZX_MAX_CODECS]; /* number of pending requests */
  339. u32 res[AZX_MAX_CODECS]; /* last read value */
  340. };
  341. struct azx {
  342. struct snd_card *card;
  343. struct pci_dev *pci;
  344. int dev_index;
  345. /* chip type specific */
  346. int driver_type;
  347. int playback_streams;
  348. int playback_index_offset;
  349. int capture_streams;
  350. int capture_index_offset;
  351. int num_streams;
  352. /* pci resources */
  353. unsigned long addr;
  354. void __iomem *remap_addr;
  355. int irq;
  356. /* locks */
  357. spinlock_t reg_lock;
  358. struct mutex open_mutex;
  359. /* streams (x num_streams) */
  360. struct azx_dev *azx_dev;
  361. /* PCM */
  362. struct snd_pcm *pcm[AZX_MAX_PCMS];
  363. /* HD codec */
  364. unsigned short codec_mask;
  365. int codec_probe_mask; /* copied from probe_mask option */
  366. struct hda_bus *bus;
  367. unsigned int beep_mode;
  368. /* CORB/RIRB */
  369. struct azx_rb corb;
  370. struct azx_rb rirb;
  371. /* CORB/RIRB and position buffers */
  372. struct snd_dma_buffer rb;
  373. struct snd_dma_buffer posbuf;
  374. /* flags */
  375. int position_fix;
  376. unsigned int running :1;
  377. unsigned int initialized :1;
  378. unsigned int single_cmd :1;
  379. unsigned int polling_mode :1;
  380. unsigned int msi :1;
  381. unsigned int irq_pending_warned :1;
  382. unsigned int via_dmapos_patch :1; /* enable DMA-position fix for VIA */
  383. unsigned int probing :1; /* codec probing phase */
  384. /* for debugging */
  385. unsigned int last_cmd[AZX_MAX_CODECS];
  386. /* for pending irqs */
  387. struct work_struct irq_pending_work;
  388. /* reboot notifier (for mysterious hangup problem at power-down) */
  389. struct notifier_block reboot_notifier;
  390. };
  391. /* driver types */
  392. enum {
  393. AZX_DRIVER_ICH,
  394. AZX_DRIVER_SCH,
  395. AZX_DRIVER_ATI,
  396. AZX_DRIVER_ATIHDMI,
  397. AZX_DRIVER_VIA,
  398. AZX_DRIVER_SIS,
  399. AZX_DRIVER_ULI,
  400. AZX_DRIVER_NVIDIA,
  401. AZX_DRIVER_TERA,
  402. AZX_DRIVER_GENERIC,
  403. AZX_NUM_DRIVERS, /* keep this as last entry */
  404. };
  405. static char *driver_short_names[] __devinitdata = {
  406. [AZX_DRIVER_ICH] = "HDA Intel",
  407. [AZX_DRIVER_SCH] = "HDA Intel MID",
  408. [AZX_DRIVER_ATI] = "HDA ATI SB",
  409. [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
  410. [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
  411. [AZX_DRIVER_SIS] = "HDA SIS966",
  412. [AZX_DRIVER_ULI] = "HDA ULI M5461",
  413. [AZX_DRIVER_NVIDIA] = "HDA NVidia",
  414. [AZX_DRIVER_TERA] = "HDA Teradici",
  415. [AZX_DRIVER_GENERIC] = "HD-Audio Generic",
  416. };
  417. /*
  418. * macros for easy use
  419. */
  420. #define azx_writel(chip,reg,value) \
  421. writel(value, (chip)->remap_addr + ICH6_REG_##reg)
  422. #define azx_readl(chip,reg) \
  423. readl((chip)->remap_addr + ICH6_REG_##reg)
  424. #define azx_writew(chip,reg,value) \
  425. writew(value, (chip)->remap_addr + ICH6_REG_##reg)
  426. #define azx_readw(chip,reg) \
  427. readw((chip)->remap_addr + ICH6_REG_##reg)
  428. #define azx_writeb(chip,reg,value) \
  429. writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
  430. #define azx_readb(chip,reg) \
  431. readb((chip)->remap_addr + ICH6_REG_##reg)
  432. #define azx_sd_writel(dev,reg,value) \
  433. writel(value, (dev)->sd_addr + ICH6_REG_##reg)
  434. #define azx_sd_readl(dev,reg) \
  435. readl((dev)->sd_addr + ICH6_REG_##reg)
  436. #define azx_sd_writew(dev,reg,value) \
  437. writew(value, (dev)->sd_addr + ICH6_REG_##reg)
  438. #define azx_sd_readw(dev,reg) \
  439. readw((dev)->sd_addr + ICH6_REG_##reg)
  440. #define azx_sd_writeb(dev,reg,value) \
  441. writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
  442. #define azx_sd_readb(dev,reg) \
  443. readb((dev)->sd_addr + ICH6_REG_##reg)
  444. /* for pcm support */
  445. #define get_azx_dev(substream) (substream->runtime->private_data)
  446. static int azx_acquire_irq(struct azx *chip, int do_disconnect);
  447. /*
  448. * Interface for HD codec
  449. */
  450. /*
  451. * CORB / RIRB interface
  452. */
  453. static int azx_alloc_cmd_io(struct azx *chip)
  454. {
  455. int err;
  456. /* single page (at least 4096 bytes) must suffice for both ringbuffes */
  457. err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
  458. snd_dma_pci_data(chip->pci),
  459. PAGE_SIZE, &chip->rb);
  460. if (err < 0) {
  461. snd_printk(KERN_ERR SFX "cannot allocate CORB/RIRB\n");
  462. return err;
  463. }
  464. return 0;
  465. }
  466. static void azx_init_cmd_io(struct azx *chip)
  467. {
  468. spin_lock_irq(&chip->reg_lock);
  469. /* CORB set up */
  470. chip->corb.addr = chip->rb.addr;
  471. chip->corb.buf = (u32 *)chip->rb.area;
  472. azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
  473. azx_writel(chip, CORBUBASE, upper_32_bits(chip->corb.addr));
  474. /* set the corb size to 256 entries (ULI requires explicitly) */
  475. azx_writeb(chip, CORBSIZE, 0x02);
  476. /* set the corb write pointer to 0 */
  477. azx_writew(chip, CORBWP, 0);
  478. /* reset the corb hw read pointer */
  479. azx_writew(chip, CORBRP, ICH6_CORBRP_RST);
  480. /* enable corb dma */
  481. azx_writeb(chip, CORBCTL, ICH6_CORBCTL_RUN);
  482. /* RIRB set up */
  483. chip->rirb.addr = chip->rb.addr + 2048;
  484. chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
  485. chip->rirb.wp = chip->rirb.rp = 0;
  486. memset(chip->rirb.cmds, 0, sizeof(chip->rirb.cmds));
  487. azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
  488. azx_writel(chip, RIRBUBASE, upper_32_bits(chip->rirb.addr));
  489. /* set the rirb size to 256 entries (ULI requires explicitly) */
  490. azx_writeb(chip, RIRBSIZE, 0x02);
  491. /* reset the rirb hw write pointer */
  492. azx_writew(chip, RIRBWP, ICH6_RIRBWP_RST);
  493. /* set N=1, get RIRB response interrupt for new entry */
  494. azx_writew(chip, RINTCNT, 1);
  495. /* enable rirb dma and response irq */
  496. azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
  497. spin_unlock_irq(&chip->reg_lock);
  498. }
  499. static void azx_free_cmd_io(struct azx *chip)
  500. {
  501. spin_lock_irq(&chip->reg_lock);
  502. /* disable ringbuffer DMAs */
  503. azx_writeb(chip, RIRBCTL, 0);
  504. azx_writeb(chip, CORBCTL, 0);
  505. spin_unlock_irq(&chip->reg_lock);
  506. }
  507. static unsigned int azx_command_addr(u32 cmd)
  508. {
  509. unsigned int addr = cmd >> 28;
  510. if (addr >= AZX_MAX_CODECS) {
  511. snd_BUG();
  512. addr = 0;
  513. }
  514. return addr;
  515. }
  516. static unsigned int azx_response_addr(u32 res)
  517. {
  518. unsigned int addr = res & 0xf;
  519. if (addr >= AZX_MAX_CODECS) {
  520. snd_BUG();
  521. addr = 0;
  522. }
  523. return addr;
  524. }
  525. /* send a command */
  526. static int azx_corb_send_cmd(struct hda_bus *bus, u32 val)
  527. {
  528. struct azx *chip = bus->private_data;
  529. unsigned int addr = azx_command_addr(val);
  530. unsigned int wp;
  531. spin_lock_irq(&chip->reg_lock);
  532. /* add command to corb */
  533. wp = azx_readb(chip, CORBWP);
  534. wp++;
  535. wp %= ICH6_MAX_CORB_ENTRIES;
  536. chip->rirb.cmds[addr]++;
  537. chip->corb.buf[wp] = cpu_to_le32(val);
  538. azx_writel(chip, CORBWP, wp);
  539. spin_unlock_irq(&chip->reg_lock);
  540. return 0;
  541. }
  542. #define ICH6_RIRB_EX_UNSOL_EV (1<<4)
  543. /* retrieve RIRB entry - called from interrupt handler */
  544. static void azx_update_rirb(struct azx *chip)
  545. {
  546. unsigned int rp, wp;
  547. unsigned int addr;
  548. u32 res, res_ex;
  549. wp = azx_readb(chip, RIRBWP);
  550. if (wp == chip->rirb.wp)
  551. return;
  552. chip->rirb.wp = wp;
  553. while (chip->rirb.rp != wp) {
  554. chip->rirb.rp++;
  555. chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
  556. rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
  557. res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
  558. res = le32_to_cpu(chip->rirb.buf[rp]);
  559. addr = azx_response_addr(res_ex);
  560. if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
  561. snd_hda_queue_unsol_event(chip->bus, res, res_ex);
  562. else if (chip->rirb.cmds[addr]) {
  563. chip->rirb.res[addr] = res;
  564. smp_wmb();
  565. chip->rirb.cmds[addr]--;
  566. } else
  567. snd_printk(KERN_ERR SFX "spurious response %#x:%#x, "
  568. "last cmd=%#08x\n",
  569. res, res_ex,
  570. chip->last_cmd[addr]);
  571. }
  572. }
  573. /* receive a response */
  574. static unsigned int azx_rirb_get_response(struct hda_bus *bus,
  575. unsigned int addr)
  576. {
  577. struct azx *chip = bus->private_data;
  578. unsigned long timeout;
  579. again:
  580. timeout = jiffies + msecs_to_jiffies(1000);
  581. for (;;) {
  582. if (chip->polling_mode) {
  583. spin_lock_irq(&chip->reg_lock);
  584. azx_update_rirb(chip);
  585. spin_unlock_irq(&chip->reg_lock);
  586. }
  587. if (!chip->rirb.cmds[addr]) {
  588. smp_rmb();
  589. bus->rirb_error = 0;
  590. return chip->rirb.res[addr]; /* the last value */
  591. }
  592. if (time_after(jiffies, timeout))
  593. break;
  594. if (bus->needs_damn_long_delay)
  595. msleep(2); /* temporary workaround */
  596. else {
  597. udelay(10);
  598. cond_resched();
  599. }
  600. }
  601. if (!chip->polling_mode) {
  602. snd_printk(KERN_WARNING SFX "azx_get_response timeout, "
  603. "switching to polling mode: last cmd=0x%08x\n",
  604. chip->last_cmd[addr]);
  605. chip->polling_mode = 1;
  606. goto again;
  607. }
  608. if (chip->msi) {
  609. snd_printk(KERN_WARNING SFX "No response from codec, "
  610. "disabling MSI: last cmd=0x%08x\n",
  611. chip->last_cmd[addr]);
  612. free_irq(chip->irq, chip);
  613. chip->irq = -1;
  614. pci_disable_msi(chip->pci);
  615. chip->msi = 0;
  616. if (azx_acquire_irq(chip, 1) < 0) {
  617. bus->rirb_error = 1;
  618. return -1;
  619. }
  620. goto again;
  621. }
  622. if (chip->probing) {
  623. /* If this critical timeout happens during the codec probing
  624. * phase, this is likely an access to a non-existing codec
  625. * slot. Better to return an error and reset the system.
  626. */
  627. return -1;
  628. }
  629. /* a fatal communication error; need either to reset or to fallback
  630. * to the single_cmd mode
  631. */
  632. bus->rirb_error = 1;
  633. if (bus->allow_bus_reset && !bus->response_reset && !bus->in_reset) {
  634. bus->response_reset = 1;
  635. return -1; /* give a chance to retry */
  636. }
  637. snd_printk(KERN_ERR "hda_intel: azx_get_response timeout, "
  638. "switching to single_cmd mode: last cmd=0x%08x\n",
  639. chip->last_cmd[addr]);
  640. chip->single_cmd = 1;
  641. bus->response_reset = 0;
  642. /* release CORB/RIRB */
  643. azx_free_cmd_io(chip);
  644. /* disable unsolicited responses */
  645. azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_UNSOL);
  646. return -1;
  647. }
  648. /*
  649. * Use the single immediate command instead of CORB/RIRB for simplicity
  650. *
  651. * Note: according to Intel, this is not preferred use. The command was
  652. * intended for the BIOS only, and may get confused with unsolicited
  653. * responses. So, we shouldn't use it for normal operation from the
  654. * driver.
  655. * I left the codes, however, for debugging/testing purposes.
  656. */
  657. /* receive a response */
  658. static int azx_single_wait_for_response(struct azx *chip, unsigned int addr)
  659. {
  660. int timeout = 50;
  661. while (timeout--) {
  662. /* check IRV busy bit */
  663. if (azx_readw(chip, IRS) & ICH6_IRS_VALID) {
  664. /* reuse rirb.res as the response return value */
  665. chip->rirb.res[addr] = azx_readl(chip, IR);
  666. return 0;
  667. }
  668. udelay(1);
  669. }
  670. if (printk_ratelimit())
  671. snd_printd(SFX "get_response timeout: IRS=0x%x\n",
  672. azx_readw(chip, IRS));
  673. chip->rirb.res[addr] = -1;
  674. return -EIO;
  675. }
  676. /* send a command */
  677. static int azx_single_send_cmd(struct hda_bus *bus, u32 val)
  678. {
  679. struct azx *chip = bus->private_data;
  680. unsigned int addr = azx_command_addr(val);
  681. int timeout = 50;
  682. bus->rirb_error = 0;
  683. while (timeout--) {
  684. /* check ICB busy bit */
  685. if (!((azx_readw(chip, IRS) & ICH6_IRS_BUSY))) {
  686. /* Clear IRV valid bit */
  687. azx_writew(chip, IRS, azx_readw(chip, IRS) |
  688. ICH6_IRS_VALID);
  689. azx_writel(chip, IC, val);
  690. azx_writew(chip, IRS, azx_readw(chip, IRS) |
  691. ICH6_IRS_BUSY);
  692. return azx_single_wait_for_response(chip, addr);
  693. }
  694. udelay(1);
  695. }
  696. if (printk_ratelimit())
  697. snd_printd(SFX "send_cmd timeout: IRS=0x%x, val=0x%x\n",
  698. azx_readw(chip, IRS), val);
  699. return -EIO;
  700. }
  701. /* receive a response */
  702. static unsigned int azx_single_get_response(struct hda_bus *bus,
  703. unsigned int addr)
  704. {
  705. struct azx *chip = bus->private_data;
  706. return chip->rirb.res[addr];
  707. }
  708. /*
  709. * The below are the main callbacks from hda_codec.
  710. *
  711. * They are just the skeleton to call sub-callbacks according to the
  712. * current setting of chip->single_cmd.
  713. */
  714. /* send a command */
  715. static int azx_send_cmd(struct hda_bus *bus, unsigned int val)
  716. {
  717. struct azx *chip = bus->private_data;
  718. chip->last_cmd[azx_command_addr(val)] = val;
  719. if (chip->single_cmd)
  720. return azx_single_send_cmd(bus, val);
  721. else
  722. return azx_corb_send_cmd(bus, val);
  723. }
  724. /* get a response */
  725. static unsigned int azx_get_response(struct hda_bus *bus,
  726. unsigned int addr)
  727. {
  728. struct azx *chip = bus->private_data;
  729. if (chip->single_cmd)
  730. return azx_single_get_response(bus, addr);
  731. else
  732. return azx_rirb_get_response(bus, addr);
  733. }
  734. #ifdef CONFIG_SND_HDA_POWER_SAVE
  735. static void azx_power_notify(struct hda_bus *bus);
  736. #endif
  737. /* reset codec link */
  738. static int azx_reset(struct azx *chip)
  739. {
  740. int count;
  741. /* clear STATESTS */
  742. azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
  743. /* reset controller */
  744. azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
  745. count = 50;
  746. while (azx_readb(chip, GCTL) && --count)
  747. msleep(1);
  748. /* delay for >= 100us for codec PLL to settle per spec
  749. * Rev 0.9 section 5.5.1
  750. */
  751. msleep(1);
  752. /* Bring controller out of reset */
  753. azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
  754. count = 50;
  755. while (!azx_readb(chip, GCTL) && --count)
  756. msleep(1);
  757. /* Brent Chartrand said to wait >= 540us for codecs to initialize */
  758. msleep(1);
  759. /* check to see if controller is ready */
  760. if (!azx_readb(chip, GCTL)) {
  761. snd_printd(SFX "azx_reset: controller not ready!\n");
  762. return -EBUSY;
  763. }
  764. /* Accept unsolicited responses */
  765. if (!chip->single_cmd)
  766. azx_writel(chip, GCTL, azx_readl(chip, GCTL) |
  767. ICH6_GCTL_UNSOL);
  768. /* detect codecs */
  769. if (!chip->codec_mask) {
  770. chip->codec_mask = azx_readw(chip, STATESTS);
  771. snd_printdd(SFX "codec_mask = 0x%x\n", chip->codec_mask);
  772. }
  773. return 0;
  774. }
  775. /*
  776. * Lowlevel interface
  777. */
  778. /* enable interrupts */
  779. static void azx_int_enable(struct azx *chip)
  780. {
  781. /* enable controller CIE and GIE */
  782. azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
  783. ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
  784. }
  785. /* disable interrupts */
  786. static void azx_int_disable(struct azx *chip)
  787. {
  788. int i;
  789. /* disable interrupts in stream descriptor */
  790. for (i = 0; i < chip->num_streams; i++) {
  791. struct azx_dev *azx_dev = &chip->azx_dev[i];
  792. azx_sd_writeb(azx_dev, SD_CTL,
  793. azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
  794. }
  795. /* disable SIE for all streams */
  796. azx_writeb(chip, INTCTL, 0);
  797. /* disable controller CIE and GIE */
  798. azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
  799. ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
  800. }
  801. /* clear interrupts */
  802. static void azx_int_clear(struct azx *chip)
  803. {
  804. int i;
  805. /* clear stream status */
  806. for (i = 0; i < chip->num_streams; i++) {
  807. struct azx_dev *azx_dev = &chip->azx_dev[i];
  808. azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
  809. }
  810. /* clear STATESTS */
  811. azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
  812. /* clear rirb status */
  813. azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
  814. /* clear int status */
  815. azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
  816. }
  817. /* start a stream */
  818. static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
  819. {
  820. /*
  821. * Before stream start, initialize parameter
  822. */
  823. azx_dev->insufficient = 1;
  824. /* enable SIE */
  825. azx_writeb(chip, INTCTL,
  826. azx_readb(chip, INTCTL) | (1 << azx_dev->index));
  827. /* set DMA start and interrupt mask */
  828. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
  829. SD_CTL_DMA_START | SD_INT_MASK);
  830. }
  831. /* stop DMA */
  832. static void azx_stream_clear(struct azx *chip, struct azx_dev *azx_dev)
  833. {
  834. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
  835. ~(SD_CTL_DMA_START | SD_INT_MASK));
  836. azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
  837. }
  838. /* stop a stream */
  839. static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
  840. {
  841. azx_stream_clear(chip, azx_dev);
  842. /* disable SIE */
  843. azx_writeb(chip, INTCTL,
  844. azx_readb(chip, INTCTL) & ~(1 << azx_dev->index));
  845. }
  846. /*
  847. * reset and start the controller registers
  848. */
  849. static void azx_init_chip(struct azx *chip)
  850. {
  851. if (chip->initialized)
  852. return;
  853. /* reset controller */
  854. azx_reset(chip);
  855. /* initialize interrupts */
  856. azx_int_clear(chip);
  857. azx_int_enable(chip);
  858. /* initialize the codec command I/O */
  859. if (!chip->single_cmd)
  860. azx_init_cmd_io(chip);
  861. /* program the position buffer */
  862. azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
  863. azx_writel(chip, DPUBASE, upper_32_bits(chip->posbuf.addr));
  864. chip->initialized = 1;
  865. }
  866. /*
  867. * initialize the PCI registers
  868. */
  869. /* update bits in a PCI register byte */
  870. static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
  871. unsigned char mask, unsigned char val)
  872. {
  873. unsigned char data;
  874. pci_read_config_byte(pci, reg, &data);
  875. data &= ~mask;
  876. data |= (val & mask);
  877. pci_write_config_byte(pci, reg, data);
  878. }
  879. static void azx_init_pci(struct azx *chip)
  880. {
  881. unsigned short snoop;
  882. /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
  883. * TCSEL == Traffic Class Select Register, which sets PCI express QOS
  884. * Ensuring these bits are 0 clears playback static on some HD Audio
  885. * codecs
  886. */
  887. update_pci_byte(chip->pci, ICH6_PCIREG_TCSEL, 0x07, 0);
  888. switch (chip->driver_type) {
  889. case AZX_DRIVER_ATI:
  890. /* For ATI SB450 azalia HD audio, we need to enable snoop */
  891. update_pci_byte(chip->pci,
  892. ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR,
  893. 0x07, ATI_SB450_HDAUDIO_ENABLE_SNOOP);
  894. break;
  895. case AZX_DRIVER_NVIDIA:
  896. /* For NVIDIA HDA, enable snoop */
  897. update_pci_byte(chip->pci,
  898. NVIDIA_HDA_TRANSREG_ADDR,
  899. 0x0f, NVIDIA_HDA_ENABLE_COHBITS);
  900. update_pci_byte(chip->pci,
  901. NVIDIA_HDA_ISTRM_COH,
  902. 0x01, NVIDIA_HDA_ENABLE_COHBIT);
  903. update_pci_byte(chip->pci,
  904. NVIDIA_HDA_OSTRM_COH,
  905. 0x01, NVIDIA_HDA_ENABLE_COHBIT);
  906. break;
  907. case AZX_DRIVER_SCH:
  908. pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
  909. if (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP) {
  910. pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC,
  911. snoop & (~INTEL_SCH_HDA_DEVC_NOSNOOP));
  912. pci_read_config_word(chip->pci,
  913. INTEL_SCH_HDA_DEVC, &snoop);
  914. snd_printdd(SFX "HDA snoop disabled, enabling ... %s\n",
  915. (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)
  916. ? "Failed" : "OK");
  917. }
  918. break;
  919. }
  920. }
  921. static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);
  922. /*
  923. * interrupt handler
  924. */
  925. static irqreturn_t azx_interrupt(int irq, void *dev_id)
  926. {
  927. struct azx *chip = dev_id;
  928. struct azx_dev *azx_dev;
  929. u32 status;
  930. int i, ok;
  931. spin_lock(&chip->reg_lock);
  932. status = azx_readl(chip, INTSTS);
  933. if (status == 0) {
  934. spin_unlock(&chip->reg_lock);
  935. return IRQ_NONE;
  936. }
  937. for (i = 0; i < chip->num_streams; i++) {
  938. azx_dev = &chip->azx_dev[i];
  939. if (status & azx_dev->sd_int_sta_mask) {
  940. azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
  941. if (!azx_dev->substream || !azx_dev->running)
  942. continue;
  943. /* check whether this IRQ is really acceptable */
  944. ok = azx_position_ok(chip, azx_dev);
  945. if (ok == 1) {
  946. azx_dev->irq_pending = 0;
  947. spin_unlock(&chip->reg_lock);
  948. snd_pcm_period_elapsed(azx_dev->substream);
  949. spin_lock(&chip->reg_lock);
  950. } else if (ok == 0 && chip->bus && chip->bus->workq) {
  951. /* bogus IRQ, process it later */
  952. azx_dev->irq_pending = 1;
  953. queue_work(chip->bus->workq,
  954. &chip->irq_pending_work);
  955. }
  956. }
  957. }
  958. /* clear rirb int */
  959. status = azx_readb(chip, RIRBSTS);
  960. if (status & RIRB_INT_MASK) {
  961. if (status & RIRB_INT_RESPONSE)
  962. azx_update_rirb(chip);
  963. azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
  964. }
  965. #if 0
  966. /* clear state status int */
  967. if (azx_readb(chip, STATESTS) & 0x04)
  968. azx_writeb(chip, STATESTS, 0x04);
  969. #endif
  970. spin_unlock(&chip->reg_lock);
  971. return IRQ_HANDLED;
  972. }
  973. /*
  974. * set up a BDL entry
  975. */
  976. static int setup_bdle(struct snd_pcm_substream *substream,
  977. struct azx_dev *azx_dev, u32 **bdlp,
  978. int ofs, int size, int with_ioc)
  979. {
  980. u32 *bdl = *bdlp;
  981. while (size > 0) {
  982. dma_addr_t addr;
  983. int chunk;
  984. if (azx_dev->frags >= AZX_MAX_BDL_ENTRIES)
  985. return -EINVAL;
  986. addr = snd_pcm_sgbuf_get_addr(substream, ofs);
  987. /* program the address field of the BDL entry */
  988. bdl[0] = cpu_to_le32((u32)addr);
  989. bdl[1] = cpu_to_le32(upper_32_bits(addr));
  990. /* program the size field of the BDL entry */
  991. chunk = snd_pcm_sgbuf_get_chunk_size(substream, ofs, size);
  992. bdl[2] = cpu_to_le32(chunk);
  993. /* program the IOC to enable interrupt
  994. * only when the whole fragment is processed
  995. */
  996. size -= chunk;
  997. bdl[3] = (size || !with_ioc) ? 0 : cpu_to_le32(0x01);
  998. bdl += 4;
  999. azx_dev->frags++;
  1000. ofs += chunk;
  1001. }
  1002. *bdlp = bdl;
  1003. return ofs;
  1004. }
  1005. /*
  1006. * set up BDL entries
  1007. */
  1008. static int azx_setup_periods(struct azx *chip,
  1009. struct snd_pcm_substream *substream,
  1010. struct azx_dev *azx_dev)
  1011. {
  1012. u32 *bdl;
  1013. int i, ofs, periods, period_bytes;
  1014. int pos_adj;
  1015. /* reset BDL address */
  1016. azx_sd_writel(azx_dev, SD_BDLPL, 0);
  1017. azx_sd_writel(azx_dev, SD_BDLPU, 0);
  1018. period_bytes = azx_dev->period_bytes;
  1019. periods = azx_dev->bufsize / period_bytes;
  1020. /* program the initial BDL entries */
  1021. bdl = (u32 *)azx_dev->bdl.area;
  1022. ofs = 0;
  1023. azx_dev->frags = 0;
  1024. pos_adj = bdl_pos_adj[chip->dev_index];
  1025. if (pos_adj > 0) {
  1026. struct snd_pcm_runtime *runtime = substream->runtime;
  1027. int pos_align = pos_adj;
  1028. pos_adj = (pos_adj * runtime->rate + 47999) / 48000;
  1029. if (!pos_adj)
  1030. pos_adj = pos_align;
  1031. else
  1032. pos_adj = ((pos_adj + pos_align - 1) / pos_align) *
  1033. pos_align;
  1034. pos_adj = frames_to_bytes(runtime, pos_adj);
  1035. if (pos_adj >= period_bytes) {
  1036. snd_printk(KERN_WARNING SFX "Too big adjustment %d\n",
  1037. bdl_pos_adj[chip->dev_index]);
  1038. pos_adj = 0;
  1039. } else {
  1040. ofs = setup_bdle(substream, azx_dev,
  1041. &bdl, ofs, pos_adj, 1);
  1042. if (ofs < 0)
  1043. goto error;
  1044. }
  1045. } else
  1046. pos_adj = 0;
  1047. for (i = 0; i < periods; i++) {
  1048. if (i == periods - 1 && pos_adj)
  1049. ofs = setup_bdle(substream, azx_dev, &bdl, ofs,
  1050. period_bytes - pos_adj, 0);
  1051. else
  1052. ofs = setup_bdle(substream, azx_dev, &bdl, ofs,
  1053. period_bytes, 1);
  1054. if (ofs < 0)
  1055. goto error;
  1056. }
  1057. return 0;
  1058. error:
  1059. snd_printk(KERN_ERR SFX "Too many BDL entries: buffer=%d, period=%d\n",
  1060. azx_dev->bufsize, period_bytes);
  1061. return -EINVAL;
  1062. }
  1063. /* reset stream */
  1064. static void azx_stream_reset(struct azx *chip, struct azx_dev *azx_dev)
  1065. {
  1066. unsigned char val;
  1067. int timeout;
  1068. azx_stream_clear(chip, azx_dev);
  1069. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
  1070. SD_CTL_STREAM_RESET);
  1071. udelay(3);
  1072. timeout = 300;
  1073. while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
  1074. --timeout)
  1075. ;
  1076. val &= ~SD_CTL_STREAM_RESET;
  1077. azx_sd_writeb(azx_dev, SD_CTL, val);
  1078. udelay(3);
  1079. timeout = 300;
  1080. /* waiting for hardware to report that the stream is out of reset */
  1081. while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
  1082. --timeout)
  1083. ;
  1084. /* reset first position - may not be synced with hw at this time */
  1085. *azx_dev->posbuf = 0;
  1086. }
  1087. /*
  1088. * set up the SD for streaming
  1089. */
  1090. static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
  1091. {
  1092. /* make sure the run bit is zero for SD */
  1093. azx_stream_clear(chip, azx_dev);
  1094. /* program the stream_tag */
  1095. azx_sd_writel(azx_dev, SD_CTL,
  1096. (azx_sd_readl(azx_dev, SD_CTL) & ~SD_CTL_STREAM_TAG_MASK)|
  1097. (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT));
  1098. /* program the length of samples in cyclic buffer */
  1099. azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
  1100. /* program the stream format */
  1101. /* this value needs to be the same as the one programmed */
  1102. azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
  1103. /* program the stream LVI (last valid index) of the BDL */
  1104. azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
  1105. /* program the BDL address */
  1106. /* lower BDL address */
  1107. azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl.addr);
  1108. /* upper BDL address */
  1109. azx_sd_writel(azx_dev, SD_BDLPU, upper_32_bits(azx_dev->bdl.addr));
  1110. /* enable the position buffer */
  1111. if (chip->position_fix == POS_FIX_POSBUF ||
  1112. chip->position_fix == POS_FIX_AUTO ||
  1113. chip->via_dmapos_patch) {
  1114. if (!(azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
  1115. azx_writel(chip, DPLBASE,
  1116. (u32)chip->posbuf.addr | ICH6_DPLBASE_ENABLE);
  1117. }
  1118. /* set the interrupt enable bits in the descriptor control register */
  1119. azx_sd_writel(azx_dev, SD_CTL,
  1120. azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
  1121. return 0;
  1122. }
  1123. /*
  1124. * Probe the given codec address
  1125. */
  1126. static int probe_codec(struct azx *chip, int addr)
  1127. {
  1128. unsigned int cmd = (addr << 28) | (AC_NODE_ROOT << 20) |
  1129. (AC_VERB_PARAMETERS << 8) | AC_PAR_VENDOR_ID;
  1130. unsigned int res;
  1131. mutex_lock(&chip->bus->cmd_mutex);
  1132. chip->probing = 1;
  1133. azx_send_cmd(chip->bus, cmd);
  1134. res = azx_get_response(chip->bus, addr);
  1135. chip->probing = 0;
  1136. mutex_unlock(&chip->bus->cmd_mutex);
  1137. if (res == -1)
  1138. return -EIO;
  1139. snd_printdd(SFX "codec #%d probed OK\n", addr);
  1140. return 0;
  1141. }
  1142. static int azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
  1143. struct hda_pcm *cpcm);
  1144. static void azx_stop_chip(struct azx *chip);
  1145. static void azx_bus_reset(struct hda_bus *bus)
  1146. {
  1147. struct azx *chip = bus->private_data;
  1148. bus->in_reset = 1;
  1149. azx_stop_chip(chip);
  1150. azx_init_chip(chip);
  1151. #ifdef CONFIG_PM
  1152. if (chip->initialized) {
  1153. int i;
  1154. for (i = 0; i < AZX_MAX_PCMS; i++)
  1155. snd_pcm_suspend_all(chip->pcm[i]);
  1156. snd_hda_suspend(chip->bus);
  1157. snd_hda_resume(chip->bus);
  1158. }
  1159. #endif
  1160. bus->in_reset = 0;
  1161. }
  1162. /*
  1163. * Codec initialization
  1164. */
  1165. /* number of codec slots for each chipset: 0 = default slots (i.e. 4) */
  1166. static unsigned int azx_max_codecs[AZX_NUM_DRIVERS] __devinitdata = {
  1167. [AZX_DRIVER_TERA] = 1,
  1168. };
  1169. static int __devinit azx_codec_create(struct azx *chip, const char *model)
  1170. {
  1171. struct hda_bus_template bus_temp;
  1172. int c, codecs, err;
  1173. int max_slots;
  1174. memset(&bus_temp, 0, sizeof(bus_temp));
  1175. bus_temp.private_data = chip;
  1176. bus_temp.modelname = model;
  1177. bus_temp.pci = chip->pci;
  1178. bus_temp.ops.command = azx_send_cmd;
  1179. bus_temp.ops.get_response = azx_get_response;
  1180. bus_temp.ops.attach_pcm = azx_attach_pcm_stream;
  1181. bus_temp.ops.bus_reset = azx_bus_reset;
  1182. #ifdef CONFIG_SND_HDA_POWER_SAVE
  1183. bus_temp.power_save = &power_save;
  1184. bus_temp.ops.pm_notify = azx_power_notify;
  1185. #endif
  1186. err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus);
  1187. if (err < 0)
  1188. return err;
  1189. if (chip->driver_type == AZX_DRIVER_NVIDIA)
  1190. chip->bus->needs_damn_long_delay = 1;
  1191. codecs = 0;
  1192. max_slots = azx_max_codecs[chip->driver_type];
  1193. if (!max_slots)
  1194. max_slots = AZX_MAX_CODECS;
  1195. /* First try to probe all given codec slots */
  1196. for (c = 0; c < max_slots; c++) {
  1197. if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
  1198. if (probe_codec(chip, c) < 0) {
  1199. /* Some BIOSen give you wrong codec addresses
  1200. * that don't exist
  1201. */
  1202. snd_printk(KERN_WARNING SFX
  1203. "Codec #%d probe error; "
  1204. "disabling it...\n", c);
  1205. chip->codec_mask &= ~(1 << c);
  1206. /* More badly, accessing to a non-existing
  1207. * codec often screws up the controller chip,
  1208. * and distrubs the further communications.
  1209. * Thus if an error occurs during probing,
  1210. * better to reset the controller chip to
  1211. * get back to the sanity state.
  1212. */
  1213. azx_stop_chip(chip);
  1214. azx_init_chip(chip);
  1215. }
  1216. }
  1217. }
  1218. /* Then create codec instances */
  1219. for (c = 0; c < max_slots; c++) {
  1220. if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
  1221. struct hda_codec *codec;
  1222. err = snd_hda_codec_new(chip->bus, c, &codec);
  1223. if (err < 0)
  1224. continue;
  1225. codec->beep_mode = chip->beep_mode;
  1226. codecs++;
  1227. }
  1228. }
  1229. if (!codecs) {
  1230. snd_printk(KERN_ERR SFX "no codecs initialized\n");
  1231. return -ENXIO;
  1232. }
  1233. return 0;
  1234. }
  1235. /* configure each codec instance */
  1236. static int __devinit azx_codec_configure(struct azx *chip)
  1237. {
  1238. struct hda_codec *codec;
  1239. list_for_each_entry(codec, &chip->bus->codec_list, list) {
  1240. snd_hda_codec_configure(codec);
  1241. }
  1242. return 0;
  1243. }
  1244. /*
  1245. * PCM support
  1246. */
  1247. /* assign a stream for the PCM */
  1248. static inline struct azx_dev *
  1249. azx_assign_device(struct azx *chip, struct snd_pcm_substream *substream)
  1250. {
  1251. int dev, i, nums;
  1252. struct azx_dev *res = NULL;
  1253. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  1254. dev = chip->playback_index_offset;
  1255. nums = chip->playback_streams;
  1256. } else {
  1257. dev = chip->capture_index_offset;
  1258. nums = chip->capture_streams;
  1259. }
  1260. for (i = 0; i < nums; i++, dev++)
  1261. if (!chip->azx_dev[dev].opened) {
  1262. res = &chip->azx_dev[dev];
  1263. if (res->device == substream->pcm->device)
  1264. break;
  1265. }
  1266. if (res) {
  1267. res->opened = 1;
  1268. res->device = substream->pcm->device;
  1269. }
  1270. return res;
  1271. }
  1272. /* release the assigned stream */
  1273. static inline void azx_release_device(struct azx_dev *azx_dev)
  1274. {
  1275. azx_dev->opened = 0;
  1276. }
  1277. static struct snd_pcm_hardware azx_pcm_hw = {
  1278. .info = (SNDRV_PCM_INFO_MMAP |
  1279. SNDRV_PCM_INFO_INTERLEAVED |
  1280. SNDRV_PCM_INFO_BLOCK_TRANSFER |
  1281. SNDRV_PCM_INFO_MMAP_VALID |
  1282. /* No full-resume yet implemented */
  1283. /* SNDRV_PCM_INFO_RESUME |*/
  1284. SNDRV_PCM_INFO_PAUSE |
  1285. SNDRV_PCM_INFO_SYNC_START),
  1286. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1287. .rates = SNDRV_PCM_RATE_48000,
  1288. .rate_min = 48000,
  1289. .rate_max = 48000,
  1290. .channels_min = 2,
  1291. .channels_max = 2,
  1292. .buffer_bytes_max = AZX_MAX_BUF_SIZE,
  1293. .period_bytes_min = 128,
  1294. .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
  1295. .periods_min = 2,
  1296. .periods_max = AZX_MAX_FRAG,
  1297. .fifo_size = 0,
  1298. };
  1299. struct azx_pcm {
  1300. struct azx *chip;
  1301. struct hda_codec *codec;
  1302. struct hda_pcm_stream *hinfo[2];
  1303. };
  1304. static int azx_pcm_open(struct snd_pcm_substream *substream)
  1305. {
  1306. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  1307. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  1308. struct azx *chip = apcm->chip;
  1309. struct azx_dev *azx_dev;
  1310. struct snd_pcm_runtime *runtime = substream->runtime;
  1311. unsigned long flags;
  1312. int err;
  1313. mutex_lock(&chip->open_mutex);
  1314. azx_dev = azx_assign_device(chip, substream);
  1315. if (azx_dev == NULL) {
  1316. mutex_unlock(&chip->open_mutex);
  1317. return -EBUSY;
  1318. }
  1319. runtime->hw = azx_pcm_hw;
  1320. runtime->hw.channels_min = hinfo->channels_min;
  1321. runtime->hw.channels_max = hinfo->channels_max;
  1322. runtime->hw.formats = hinfo->formats;
  1323. runtime->hw.rates = hinfo->rates;
  1324. snd_pcm_limit_hw_rates(runtime);
  1325. snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
  1326. snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
  1327. 128);
  1328. snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
  1329. 128);
  1330. snd_hda_power_up(apcm->codec);
  1331. err = hinfo->ops.open(hinfo, apcm->codec, substream);
  1332. if (err < 0) {
  1333. azx_release_device(azx_dev);
  1334. snd_hda_power_down(apcm->codec);
  1335. mutex_unlock(&chip->open_mutex);
  1336. return err;
  1337. }
  1338. snd_pcm_limit_hw_rates(runtime);
  1339. /* sanity check */
  1340. if (snd_BUG_ON(!runtime->hw.channels_min) ||
  1341. snd_BUG_ON(!runtime->hw.channels_max) ||
  1342. snd_BUG_ON(!runtime->hw.formats) ||
  1343. snd_BUG_ON(!runtime->hw.rates)) {
  1344. azx_release_device(azx_dev);
  1345. hinfo->ops.close(hinfo, apcm->codec, substream);
  1346. snd_hda_power_down(apcm->codec);
  1347. mutex_unlock(&chip->open_mutex);
  1348. return -EINVAL;
  1349. }
  1350. spin_lock_irqsave(&chip->reg_lock, flags);
  1351. azx_dev->substream = substream;
  1352. azx_dev->running = 0;
  1353. spin_unlock_irqrestore(&chip->reg_lock, flags);
  1354. runtime->private_data = azx_dev;
  1355. snd_pcm_set_sync(substream);
  1356. mutex_unlock(&chip->open_mutex);
  1357. return 0;
  1358. }
  1359. static int azx_pcm_close(struct snd_pcm_substream *substream)
  1360. {
  1361. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  1362. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  1363. struct azx *chip = apcm->chip;
  1364. struct azx_dev *azx_dev = get_azx_dev(substream);
  1365. unsigned long flags;
  1366. mutex_lock(&chip->open_mutex);
  1367. spin_lock_irqsave(&chip->reg_lock, flags);
  1368. azx_dev->substream = NULL;
  1369. azx_dev->running = 0;
  1370. spin_unlock_irqrestore(&chip->reg_lock, flags);
  1371. azx_release_device(azx_dev);
  1372. hinfo->ops.close(hinfo, apcm->codec, substream);
  1373. snd_hda_power_down(apcm->codec);
  1374. mutex_unlock(&chip->open_mutex);
  1375. return 0;
  1376. }
  1377. static int azx_pcm_hw_params(struct snd_pcm_substream *substream,
  1378. struct snd_pcm_hw_params *hw_params)
  1379. {
  1380. struct azx_dev *azx_dev = get_azx_dev(substream);
  1381. azx_dev->bufsize = 0;
  1382. azx_dev->period_bytes = 0;
  1383. azx_dev->format_val = 0;
  1384. return snd_pcm_lib_malloc_pages(substream,
  1385. params_buffer_bytes(hw_params));
  1386. }
  1387. static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
  1388. {
  1389. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  1390. struct azx_dev *azx_dev = get_azx_dev(substream);
  1391. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  1392. /* reset BDL address */
  1393. azx_sd_writel(azx_dev, SD_BDLPL, 0);
  1394. azx_sd_writel(azx_dev, SD_BDLPU, 0);
  1395. azx_sd_writel(azx_dev, SD_CTL, 0);
  1396. azx_dev->bufsize = 0;
  1397. azx_dev->period_bytes = 0;
  1398. azx_dev->format_val = 0;
  1399. hinfo->ops.cleanup(hinfo, apcm->codec, substream);
  1400. return snd_pcm_lib_free_pages(substream);
  1401. }
  1402. static int azx_pcm_prepare(struct snd_pcm_substream *substream)
  1403. {
  1404. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  1405. struct azx *chip = apcm->chip;
  1406. struct azx_dev *azx_dev = get_azx_dev(substream);
  1407. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  1408. struct snd_pcm_runtime *runtime = substream->runtime;
  1409. unsigned int bufsize, period_bytes, format_val;
  1410. int err;
  1411. azx_stream_reset(chip, azx_dev);
  1412. format_val = snd_hda_calc_stream_format(runtime->rate,
  1413. runtime->channels,
  1414. runtime->format,
  1415. hinfo->maxbps);
  1416. if (!format_val) {
  1417. snd_printk(KERN_ERR SFX
  1418. "invalid format_val, rate=%d, ch=%d, format=%d\n",
  1419. runtime->rate, runtime->channels, runtime->format);
  1420. return -EINVAL;
  1421. }
  1422. bufsize = snd_pcm_lib_buffer_bytes(substream);
  1423. period_bytes = snd_pcm_lib_period_bytes(substream);
  1424. snd_printdd(SFX "azx_pcm_prepare: bufsize=0x%x, format=0x%x\n",
  1425. bufsize, format_val);
  1426. if (bufsize != azx_dev->bufsize ||
  1427. period_bytes != azx_dev->period_bytes ||
  1428. format_val != azx_dev->format_val) {
  1429. azx_dev->bufsize = bufsize;
  1430. azx_dev->period_bytes = period_bytes;
  1431. azx_dev->format_val = format_val;
  1432. err = azx_setup_periods(chip, substream, azx_dev);
  1433. if (err < 0)
  1434. return err;
  1435. }
  1436. azx_dev->min_jiffies = (runtime->period_size * HZ) /
  1437. (runtime->rate * 2);
  1438. azx_setup_controller(chip, azx_dev);
  1439. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  1440. azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
  1441. else
  1442. azx_dev->fifo_size = 0;
  1443. return hinfo->ops.prepare(hinfo, apcm->codec, azx_dev->stream_tag,
  1444. azx_dev->format_val, substream);
  1445. }
  1446. static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
  1447. {
  1448. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  1449. struct azx *chip = apcm->chip;
  1450. struct azx_dev *azx_dev;
  1451. struct snd_pcm_substream *s;
  1452. int rstart = 0, start, nsync = 0, sbits = 0;
  1453. int nwait, timeout;
  1454. switch (cmd) {
  1455. case SNDRV_PCM_TRIGGER_START:
  1456. rstart = 1;
  1457. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  1458. case SNDRV_PCM_TRIGGER_RESUME:
  1459. start = 1;
  1460. break;
  1461. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  1462. case SNDRV_PCM_TRIGGER_SUSPEND:
  1463. case SNDRV_PCM_TRIGGER_STOP:
  1464. start = 0;
  1465. break;
  1466. default:
  1467. return -EINVAL;
  1468. }
  1469. snd_pcm_group_for_each_entry(s, substream) {
  1470. if (s->pcm->card != substream->pcm->card)
  1471. continue;
  1472. azx_dev = get_azx_dev(s);
  1473. sbits |= 1 << azx_dev->index;
  1474. nsync++;
  1475. snd_pcm_trigger_done(s, substream);
  1476. }
  1477. spin_lock(&chip->reg_lock);
  1478. if (nsync > 1) {
  1479. /* first, set SYNC bits of corresponding streams */
  1480. azx_writel(chip, SYNC, azx_readl(chip, SYNC) | sbits);
  1481. }
  1482. snd_pcm_group_for_each_entry(s, substream) {
  1483. if (s->pcm->card != substream->pcm->card)
  1484. continue;
  1485. azx_dev = get_azx_dev(s);
  1486. if (rstart) {
  1487. azx_dev->start_flag = 1;
  1488. azx_dev->start_jiffies = jiffies + azx_dev->min_jiffies;
  1489. }
  1490. if (start)
  1491. azx_stream_start(chip, azx_dev);
  1492. else
  1493. azx_stream_stop(chip, azx_dev);
  1494. azx_dev->running = start;
  1495. }
  1496. spin_unlock(&chip->reg_lock);
  1497. if (start) {
  1498. if (nsync == 1)
  1499. return 0;
  1500. /* wait until all FIFOs get ready */
  1501. for (timeout = 5000; timeout; timeout--) {
  1502. nwait = 0;
  1503. snd_pcm_group_for_each_entry(s, substream) {
  1504. if (s->pcm->card != substream->pcm->card)
  1505. continue;
  1506. azx_dev = get_azx_dev(s);
  1507. if (!(azx_sd_readb(azx_dev, SD_STS) &
  1508. SD_STS_FIFO_READY))
  1509. nwait++;
  1510. }
  1511. if (!nwait)
  1512. break;
  1513. cpu_relax();
  1514. }
  1515. } else {
  1516. /* wait until all RUN bits are cleared */
  1517. for (timeout = 5000; timeout; timeout--) {
  1518. nwait = 0;
  1519. snd_pcm_group_for_each_entry(s, substream) {
  1520. if (s->pcm->card != substream->pcm->card)
  1521. continue;
  1522. azx_dev = get_azx_dev(s);
  1523. if (azx_sd_readb(azx_dev, SD_CTL) &
  1524. SD_CTL_DMA_START)
  1525. nwait++;
  1526. }
  1527. if (!nwait)
  1528. break;
  1529. cpu_relax();
  1530. }
  1531. }
  1532. if (nsync > 1) {
  1533. spin_lock(&chip->reg_lock);
  1534. /* reset SYNC bits */
  1535. azx_writel(chip, SYNC, azx_readl(chip, SYNC) & ~sbits);
  1536. spin_unlock(&chip->reg_lock);
  1537. }
  1538. return 0;
  1539. }
  1540. /* get the current DMA position with correction on VIA chips */
  1541. static unsigned int azx_via_get_position(struct azx *chip,
  1542. struct azx_dev *azx_dev)
  1543. {
  1544. unsigned int link_pos, mini_pos, bound_pos;
  1545. unsigned int mod_link_pos, mod_dma_pos, mod_mini_pos;
  1546. unsigned int fifo_size;
  1547. link_pos = azx_sd_readl(azx_dev, SD_LPIB);
  1548. if (azx_dev->index >= 4) {
  1549. /* Playback, no problem using link position */
  1550. return link_pos;
  1551. }
  1552. /* Capture */
  1553. /* For new chipset,
  1554. * use mod to get the DMA position just like old chipset
  1555. */
  1556. mod_dma_pos = le32_to_cpu(*azx_dev->posbuf);
  1557. mod_dma_pos %= azx_dev->period_bytes;
  1558. /* azx_dev->fifo_size can't get FIFO size of in stream.
  1559. * Get from base address + offset.
  1560. */
  1561. fifo_size = readw(chip->remap_addr + VIA_IN_STREAM0_FIFO_SIZE_OFFSET);
  1562. if (azx_dev->insufficient) {
  1563. /* Link position never gather than FIFO size */
  1564. if (link_pos <= fifo_size)
  1565. return 0;
  1566. azx_dev->insufficient = 0;
  1567. }
  1568. if (link_pos <= fifo_size)
  1569. mini_pos = azx_dev->bufsize + link_pos - fifo_size;
  1570. else
  1571. mini_pos = link_pos - fifo_size;
  1572. /* Find nearest previous boudary */
  1573. mod_mini_pos = mini_pos % azx_dev->period_bytes;
  1574. mod_link_pos = link_pos % azx_dev->period_bytes;
  1575. if (mod_link_pos >= fifo_size)
  1576. bound_pos = link_pos - mod_link_pos;
  1577. else if (mod_dma_pos >= mod_mini_pos)
  1578. bound_pos = mini_pos - mod_mini_pos;
  1579. else {
  1580. bound_pos = mini_pos - mod_mini_pos + azx_dev->period_bytes;
  1581. if (bound_pos >= azx_dev->bufsize)
  1582. bound_pos = 0;
  1583. }
  1584. /* Calculate real DMA position we want */
  1585. return bound_pos + mod_dma_pos;
  1586. }
  1587. static unsigned int azx_get_position(struct azx *chip,
  1588. struct azx_dev *azx_dev)
  1589. {
  1590. unsigned int pos;
  1591. if (chip->via_dmapos_patch)
  1592. pos = azx_via_get_position(chip, azx_dev);
  1593. else if (chip->position_fix == POS_FIX_POSBUF ||
  1594. chip->position_fix == POS_FIX_AUTO) {
  1595. /* use the position buffer */
  1596. pos = le32_to_cpu(*azx_dev->posbuf);
  1597. } else {
  1598. /* read LPIB */
  1599. pos = azx_sd_readl(azx_dev, SD_LPIB);
  1600. }
  1601. if (pos >= azx_dev->bufsize)
  1602. pos = 0;
  1603. return pos;
  1604. }
  1605. static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
  1606. {
  1607. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  1608. struct azx *chip = apcm->chip;
  1609. struct azx_dev *azx_dev = get_azx_dev(substream);
  1610. return bytes_to_frames(substream->runtime,
  1611. azx_get_position(chip, azx_dev));
  1612. }
  1613. /*
  1614. * Check whether the current DMA position is acceptable for updating
  1615. * periods. Returns non-zero if it's OK.
  1616. *
  1617. * Many HD-audio controllers appear pretty inaccurate about
  1618. * the update-IRQ timing. The IRQ is issued before actually the
  1619. * data is processed. So, we need to process it afterwords in a
  1620. * workqueue.
  1621. */
  1622. static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
  1623. {
  1624. unsigned int pos;
  1625. if (azx_dev->start_flag &&
  1626. time_before_eq(jiffies, azx_dev->start_jiffies))
  1627. return -1; /* bogus (too early) interrupt */
  1628. azx_dev->start_flag = 0;
  1629. pos = azx_get_position(chip, azx_dev);
  1630. if (chip->position_fix == POS_FIX_AUTO) {
  1631. if (!pos) {
  1632. printk(KERN_WARNING
  1633. "hda-intel: Invalid position buffer, "
  1634. "using LPIB read method instead.\n");
  1635. chip->position_fix = POS_FIX_LPIB;
  1636. pos = azx_get_position(chip, azx_dev);
  1637. } else
  1638. chip->position_fix = POS_FIX_POSBUF;
  1639. }
  1640. if (!bdl_pos_adj[chip->dev_index])
  1641. return 1; /* no delayed ack */
  1642. if (pos % azx_dev->period_bytes > azx_dev->period_bytes / 2)
  1643. return 0; /* NG - it's below the period boundary */
  1644. return 1; /* OK, it's fine */
  1645. }
  1646. /*
  1647. * The work for pending PCM period updates.
  1648. */
  1649. static void azx_irq_pending_work(struct work_struct *work)
  1650. {
  1651. struct azx *chip = container_of(work, struct azx, irq_pending_work);
  1652. int i, pending;
  1653. if (!chip->irq_pending_warned) {
  1654. printk(KERN_WARNING
  1655. "hda-intel: IRQ timing workaround is activated "
  1656. "for card #%d. Suggest a bigger bdl_pos_adj.\n",
  1657. chip->card->number);
  1658. chip->irq_pending_warned = 1;
  1659. }
  1660. for (;;) {
  1661. pending = 0;
  1662. spin_lock_irq(&chip->reg_lock);
  1663. for (i = 0; i < chip->num_streams; i++) {
  1664. struct azx_dev *azx_dev = &chip->azx_dev[i];
  1665. if (!azx_dev->irq_pending ||
  1666. !azx_dev->substream ||
  1667. !azx_dev->running)
  1668. continue;
  1669. if (azx_position_ok(chip, azx_dev)) {
  1670. azx_dev->irq_pending = 0;
  1671. spin_unlock(&chip->reg_lock);
  1672. snd_pcm_period_elapsed(azx_dev->substream);
  1673. spin_lock(&chip->reg_lock);
  1674. } else
  1675. pending++;
  1676. }
  1677. spin_unlock_irq(&chip->reg_lock);
  1678. if (!pending)
  1679. return;
  1680. cond_resched();
  1681. }
  1682. }
  1683. /* clear irq_pending flags and assure no on-going workq */
  1684. static void azx_clear_irq_pending(struct azx *chip)
  1685. {
  1686. int i;
  1687. spin_lock_irq(&chip->reg_lock);
  1688. for (i = 0; i < chip->num_streams; i++)
  1689. chip->azx_dev[i].irq_pending = 0;
  1690. spin_unlock_irq(&chip->reg_lock);
  1691. }
  1692. static struct snd_pcm_ops azx_pcm_ops = {
  1693. .open = azx_pcm_open,
  1694. .close = azx_pcm_close,
  1695. .ioctl = snd_pcm_lib_ioctl,
  1696. .hw_params = azx_pcm_hw_params,
  1697. .hw_free = azx_pcm_hw_free,
  1698. .prepare = azx_pcm_prepare,
  1699. .trigger = azx_pcm_trigger,
  1700. .pointer = azx_pcm_pointer,
  1701. .page = snd_pcm_sgbuf_ops_page,
  1702. };
  1703. static void azx_pcm_free(struct snd_pcm *pcm)
  1704. {
  1705. struct azx_pcm *apcm = pcm->private_data;
  1706. if (apcm) {
  1707. apcm->chip->pcm[pcm->device] = NULL;
  1708. kfree(apcm);
  1709. }
  1710. }
  1711. static int
  1712. azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
  1713. struct hda_pcm *cpcm)
  1714. {
  1715. struct azx *chip = bus->private_data;
  1716. struct snd_pcm *pcm;
  1717. struct azx_pcm *apcm;
  1718. int pcm_dev = cpcm->device;
  1719. int s, err;
  1720. if (pcm_dev >= AZX_MAX_PCMS) {
  1721. snd_printk(KERN_ERR SFX "Invalid PCM device number %d\n",
  1722. pcm_dev);
  1723. return -EINVAL;
  1724. }
  1725. if (chip->pcm[pcm_dev]) {
  1726. snd_printk(KERN_ERR SFX "PCM %d already exists\n", pcm_dev);
  1727. return -EBUSY;
  1728. }
  1729. err = snd_pcm_new(chip->card, cpcm->name, pcm_dev,
  1730. cpcm->stream[SNDRV_PCM_STREAM_PLAYBACK].substreams,
  1731. cpcm->stream[SNDRV_PCM_STREAM_CAPTURE].substreams,
  1732. &pcm);
  1733. if (err < 0)
  1734. return err;
  1735. strlcpy(pcm->name, cpcm->name, sizeof(pcm->name));
  1736. apcm = kzalloc(sizeof(*apcm), GFP_KERNEL);
  1737. if (apcm == NULL)
  1738. return -ENOMEM;
  1739. apcm->chip = chip;
  1740. apcm->codec = codec;
  1741. pcm->private_data = apcm;
  1742. pcm->private_free = azx_pcm_free;
  1743. if (cpcm->pcm_type == HDA_PCM_TYPE_MODEM)
  1744. pcm->dev_class = SNDRV_PCM_CLASS_MODEM;
  1745. chip->pcm[pcm_dev] = pcm;
  1746. cpcm->pcm = pcm;
  1747. for (s = 0; s < 2; s++) {
  1748. apcm->hinfo[s] = &cpcm->stream[s];
  1749. if (cpcm->stream[s].substreams)
  1750. snd_pcm_set_ops(pcm, s, &azx_pcm_ops);
  1751. }
  1752. /* buffer pre-allocation */
  1753. snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV_SG,
  1754. snd_dma_pci_data(chip->pci),
  1755. 1024 * 64, 32 * 1024 * 1024);
  1756. return 0;
  1757. }
  1758. /*
  1759. * mixer creation - all stuff is implemented in hda module
  1760. */
  1761. static int __devinit azx_mixer_create(struct azx *chip)
  1762. {
  1763. return snd_hda_build_controls(chip->bus);
  1764. }
  1765. /*
  1766. * initialize SD streams
  1767. */
  1768. static int __devinit azx_init_stream(struct azx *chip)
  1769. {
  1770. int i;
  1771. /* initialize each stream (aka device)
  1772. * assign the starting bdl address to each stream (device)
  1773. * and initialize
  1774. */
  1775. for (i = 0; i < chip->num_streams; i++) {
  1776. struct azx_dev *azx_dev = &chip->azx_dev[i];
  1777. azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
  1778. /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
  1779. azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
  1780. /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
  1781. azx_dev->sd_int_sta_mask = 1 << i;
  1782. /* stream tag: must be non-zero and unique */
  1783. azx_dev->index = i;
  1784. azx_dev->stream_tag = i + 1;
  1785. }
  1786. return 0;
  1787. }
  1788. static int azx_acquire_irq(struct azx *chip, int do_disconnect)
  1789. {
  1790. if (request_irq(chip->pci->irq, azx_interrupt,
  1791. chip->msi ? 0 : IRQF_SHARED,
  1792. "HDA Intel", chip)) {
  1793. printk(KERN_ERR "hda-intel: unable to grab IRQ %d, "
  1794. "disabling device\n", chip->pci->irq);
  1795. if (do_disconnect)
  1796. snd_card_disconnect(chip->card);
  1797. return -1;
  1798. }
  1799. chip->irq = chip->pci->irq;
  1800. pci_intx(chip->pci, !chip->msi);
  1801. return 0;
  1802. }
  1803. static void azx_stop_chip(struct azx *chip)
  1804. {
  1805. if (!chip->initialized)
  1806. return;
  1807. /* disable interrupts */
  1808. azx_int_disable(chip);
  1809. azx_int_clear(chip);
  1810. /* disable CORB/RIRB */
  1811. azx_free_cmd_io(chip);
  1812. /* disable position buffer */
  1813. azx_writel(chip, DPLBASE, 0);
  1814. azx_writel(chip, DPUBASE, 0);
  1815. chip->initialized = 0;
  1816. }
  1817. #ifdef CONFIG_SND_HDA_POWER_SAVE
  1818. /* power-up/down the controller */
  1819. static void azx_power_notify(struct hda_bus *bus)
  1820. {
  1821. struct azx *chip = bus->private_data;
  1822. struct hda_codec *c;
  1823. int power_on = 0;
  1824. list_for_each_entry(c, &bus->codec_list, list) {
  1825. if (c->power_on) {
  1826. power_on = 1;
  1827. break;
  1828. }
  1829. }
  1830. if (power_on)
  1831. azx_init_chip(chip);
  1832. else if (chip->running && power_save_controller &&
  1833. !bus->power_keep_link_on)
  1834. azx_stop_chip(chip);
  1835. }
  1836. #endif /* CONFIG_SND_HDA_POWER_SAVE */
  1837. #ifdef CONFIG_PM
  1838. /*
  1839. * power management
  1840. */
  1841. static int snd_hda_codecs_inuse(struct hda_bus *bus)
  1842. {
  1843. struct hda_codec *codec;
  1844. list_for_each_entry(codec, &bus->codec_list, list) {
  1845. if (snd_hda_codec_needs_resume(codec))
  1846. return 1;
  1847. }
  1848. return 0;
  1849. }
  1850. static int azx_suspend(struct pci_dev *pci, pm_message_t state)
  1851. {
  1852. struct snd_card *card = pci_get_drvdata(pci);
  1853. struct azx *chip = card->private_data;
  1854. int i;
  1855. snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
  1856. azx_clear_irq_pending(chip);
  1857. for (i = 0; i < AZX_MAX_PCMS; i++)
  1858. snd_pcm_suspend_all(chip->pcm[i]);
  1859. if (chip->initialized)
  1860. snd_hda_suspend(chip->bus);
  1861. azx_stop_chip(chip);
  1862. if (chip->irq >= 0) {
  1863. free_irq(chip->irq, chip);
  1864. chip->irq = -1;
  1865. }
  1866. if (chip->msi)
  1867. pci_disable_msi(chip->pci);
  1868. pci_disable_device(pci);
  1869. pci_save_state(pci);
  1870. pci_set_power_state(pci, pci_choose_state(pci, state));
  1871. return 0;
  1872. }
  1873. static int azx_resume(struct pci_dev *pci)
  1874. {
  1875. struct snd_card *card = pci_get_drvdata(pci);
  1876. struct azx *chip = card->private_data;
  1877. pci_set_power_state(pci, PCI_D0);
  1878. pci_restore_state(pci);
  1879. if (pci_enable_device(pci) < 0) {
  1880. printk(KERN_ERR "hda-intel: pci_enable_device failed, "
  1881. "disabling device\n");
  1882. snd_card_disconnect(card);
  1883. return -EIO;
  1884. }
  1885. pci_set_master(pci);
  1886. if (chip->msi)
  1887. if (pci_enable_msi(pci) < 0)
  1888. chip->msi = 0;
  1889. if (azx_acquire_irq(chip, 1) < 0)
  1890. return -EIO;
  1891. azx_init_pci(chip);
  1892. if (snd_hda_codecs_inuse(chip->bus))
  1893. azx_init_chip(chip);
  1894. snd_hda_resume(chip->bus);
  1895. snd_power_change_state(card, SNDRV_CTL_POWER_D0);
  1896. return 0;
  1897. }
  1898. #endif /* CONFIG_PM */
  1899. /*
  1900. * reboot notifier for hang-up problem at power-down
  1901. */
  1902. static int azx_halt(struct notifier_block *nb, unsigned long event, void *buf)
  1903. {
  1904. struct azx *chip = container_of(nb, struct azx, reboot_notifier);
  1905. snd_hda_bus_reboot_notify(chip->bus);
  1906. azx_stop_chip(chip);
  1907. return NOTIFY_OK;
  1908. }
  1909. static void azx_notifier_register(struct azx *chip)
  1910. {
  1911. chip->reboot_notifier.notifier_call = azx_halt;
  1912. register_reboot_notifier(&chip->reboot_notifier);
  1913. }
  1914. static void azx_notifier_unregister(struct azx *chip)
  1915. {
  1916. if (chip->reboot_notifier.notifier_call)
  1917. unregister_reboot_notifier(&chip->reboot_notifier);
  1918. }
  1919. /*
  1920. * destructor
  1921. */
  1922. static int azx_free(struct azx *chip)
  1923. {
  1924. int i;
  1925. azx_notifier_unregister(chip);
  1926. if (chip->initialized) {
  1927. azx_clear_irq_pending(chip);
  1928. for (i = 0; i < chip->num_streams; i++)
  1929. azx_stream_stop(chip, &chip->azx_dev[i]);
  1930. azx_stop_chip(chip);
  1931. }
  1932. if (chip->irq >= 0)
  1933. free_irq(chip->irq, (void*)chip);
  1934. if (chip->msi)
  1935. pci_disable_msi(chip->pci);
  1936. if (chip->remap_addr)
  1937. iounmap(chip->remap_addr);
  1938. if (chip->azx_dev) {
  1939. for (i = 0; i < chip->num_streams; i++)
  1940. if (chip->azx_dev[i].bdl.area)
  1941. snd_dma_free_pages(&chip->azx_dev[i].bdl);
  1942. }
  1943. if (chip->rb.area)
  1944. snd_dma_free_pages(&chip->rb);
  1945. if (chip->posbuf.area)
  1946. snd_dma_free_pages(&chip->posbuf);
  1947. pci_release_regions(chip->pci);
  1948. pci_disable_device(chip->pci);
  1949. kfree(chip->azx_dev);
  1950. kfree(chip);
  1951. return 0;
  1952. }
  1953. static int azx_dev_free(struct snd_device *device)
  1954. {
  1955. return azx_free(device->device_data);
  1956. }
  1957. /*
  1958. * white/black-listing for position_fix
  1959. */
  1960. static struct snd_pci_quirk position_fix_list[] __devinitdata = {
  1961. SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
  1962. SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
  1963. SND_PCI_QUIRK(0x103c, 0x306d, "HP dv3", POS_FIX_LPIB),
  1964. SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
  1965. SND_PCI_QUIRK(0x1462, 0x1002, "MSI Wind U115", POS_FIX_LPIB),
  1966. {}
  1967. };
  1968. static int __devinit check_position_fix(struct azx *chip, int fix)
  1969. {
  1970. const struct snd_pci_quirk *q;
  1971. switch (fix) {
  1972. case POS_FIX_LPIB:
  1973. case POS_FIX_POSBUF:
  1974. return fix;
  1975. }
  1976. /* Check VIA/ATI HD Audio Controller exist */
  1977. switch (chip->driver_type) {
  1978. case AZX_DRIVER_VIA:
  1979. case AZX_DRIVER_ATI:
  1980. chip->via_dmapos_patch = 1;
  1981. /* Use link position directly, avoid any transfer problem. */
  1982. return POS_FIX_LPIB;
  1983. }
  1984. chip->via_dmapos_patch = 0;
  1985. q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
  1986. if (q) {
  1987. printk(KERN_INFO
  1988. "hda_intel: position_fix set to %d "
  1989. "for device %04x:%04x\n",
  1990. q->value, q->subvendor, q->subdevice);
  1991. return q->value;
  1992. }
  1993. return POS_FIX_AUTO;
  1994. }
  1995. /*
  1996. * black-lists for probe_mask
  1997. */
  1998. static struct snd_pci_quirk probe_mask_list[] __devinitdata = {
  1999. /* Thinkpad often breaks the controller communication when accessing
  2000. * to the non-working (or non-existing) modem codec slot.
  2001. */
  2002. SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
  2003. SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
  2004. SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
  2005. /* broken BIOS */
  2006. SND_PCI_QUIRK(0x1028, 0x20ac, "Dell Studio Desktop", 0x01),
  2007. /* including bogus ALC268 in slot#2 that conflicts with ALC888 */
  2008. SND_PCI_QUIRK(0x17c0, 0x4085, "Medion MD96630", 0x01),
  2009. /* forced codec slots */
  2010. SND_PCI_QUIRK(0x1043, 0x1262, "ASUS W5Fm", 0x103),
  2011. SND_PCI_QUIRK(0x1046, 0x1262, "ASUS W5F", 0x103),
  2012. {}
  2013. };
  2014. #define AZX_FORCE_CODEC_MASK 0x100
  2015. static void __devinit check_probe_mask(struct azx *chip, int dev)
  2016. {
  2017. const struct snd_pci_quirk *q;
  2018. chip->codec_probe_mask = probe_mask[dev];
  2019. if (chip->codec_probe_mask == -1) {
  2020. q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
  2021. if (q) {
  2022. printk(KERN_INFO
  2023. "hda_intel: probe_mask set to 0x%x "
  2024. "for device %04x:%04x\n",
  2025. q->value, q->subvendor, q->subdevice);
  2026. chip->codec_probe_mask = q->value;
  2027. }
  2028. }
  2029. /* check forced option */
  2030. if (chip->codec_probe_mask != -1 &&
  2031. (chip->codec_probe_mask & AZX_FORCE_CODEC_MASK)) {
  2032. chip->codec_mask = chip->codec_probe_mask & 0xff;
  2033. printk(KERN_INFO "hda_intel: codec_mask forced to 0x%x\n",
  2034. chip->codec_mask);
  2035. }
  2036. }
  2037. /*
  2038. * white/black-list for enable_msi
  2039. */
  2040. static struct snd_pci_quirk msi_black_list[] __devinitdata = {
  2041. SND_PCI_QUIRK(0x1043, 0x81f2, "ASUS", 0), /* Athlon64 X2 + nvidia */
  2042. {}
  2043. };
  2044. static void __devinit check_msi(struct azx *chip)
  2045. {
  2046. const struct snd_pci_quirk *q;
  2047. if (enable_msi >= 0) {
  2048. chip->msi = !!enable_msi;
  2049. return;
  2050. }
  2051. chip->msi = 1; /* enable MSI as default */
  2052. q = snd_pci_quirk_lookup(chip->pci, msi_black_list);
  2053. if (q) {
  2054. printk(KERN_INFO
  2055. "hda_intel: msi for device %04x:%04x set to %d\n",
  2056. q->subvendor, q->subdevice, q->value);
  2057. chip->msi = q->value;
  2058. }
  2059. }
  2060. /*
  2061. * constructor
  2062. */
  2063. static int __devinit azx_create(struct snd_card *card, struct pci_dev *pci,
  2064. int dev, int driver_type,
  2065. struct azx **rchip)
  2066. {
  2067. struct azx *chip;
  2068. int i, err;
  2069. unsigned short gcap;
  2070. static struct snd_device_ops ops = {
  2071. .dev_free = azx_dev_free,
  2072. };
  2073. *rchip = NULL;
  2074. err = pci_enable_device(pci);
  2075. if (err < 0)
  2076. return err;
  2077. chip = kzalloc(sizeof(*chip), GFP_KERNEL);
  2078. if (!chip) {
  2079. snd_printk(KERN_ERR SFX "cannot allocate chip\n");
  2080. pci_disable_device(pci);
  2081. return -ENOMEM;
  2082. }
  2083. spin_lock_init(&chip->reg_lock);
  2084. mutex_init(&chip->open_mutex);
  2085. chip->card = card;
  2086. chip->pci = pci;
  2087. chip->irq = -1;
  2088. chip->driver_type = driver_type;
  2089. check_msi(chip);
  2090. chip->dev_index = dev;
  2091. INIT_WORK(&chip->irq_pending_work, azx_irq_pending_work);
  2092. chip->position_fix = check_position_fix(chip, position_fix[dev]);
  2093. check_probe_mask(chip, dev);
  2094. chip->single_cmd = single_cmd;
  2095. if (bdl_pos_adj[dev] < 0) {
  2096. switch (chip->driver_type) {
  2097. case AZX_DRIVER_ICH:
  2098. bdl_pos_adj[dev] = 1;
  2099. break;
  2100. default:
  2101. bdl_pos_adj[dev] = 32;
  2102. break;
  2103. }
  2104. }
  2105. #if BITS_PER_LONG != 64
  2106. /* Fix up base address on ULI M5461 */
  2107. if (chip->driver_type == AZX_DRIVER_ULI) {
  2108. u16 tmp3;
  2109. pci_read_config_word(pci, 0x40, &tmp3);
  2110. pci_write_config_word(pci, 0x40, tmp3 | 0x10);
  2111. pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
  2112. }
  2113. #endif
  2114. err = pci_request_regions(pci, "ICH HD audio");
  2115. if (err < 0) {
  2116. kfree(chip);
  2117. pci_disable_device(pci);
  2118. return err;
  2119. }
  2120. chip->addr = pci_resource_start(pci, 0);
  2121. chip->remap_addr = pci_ioremap_bar(pci, 0);
  2122. if (chip->remap_addr == NULL) {
  2123. snd_printk(KERN_ERR SFX "ioremap error\n");
  2124. err = -ENXIO;
  2125. goto errout;
  2126. }
  2127. if (chip->msi)
  2128. if (pci_enable_msi(pci) < 0)
  2129. chip->msi = 0;
  2130. if (azx_acquire_irq(chip, 0) < 0) {
  2131. err = -EBUSY;
  2132. goto errout;
  2133. }
  2134. pci_set_master(pci);
  2135. synchronize_irq(chip->irq);
  2136. gcap = azx_readw(chip, GCAP);
  2137. snd_printdd(SFX "chipset global capabilities = 0x%x\n", gcap);
  2138. /* disable SB600 64bit support for safety */
  2139. if ((chip->driver_type == AZX_DRIVER_ATI) ||
  2140. (chip->driver_type == AZX_DRIVER_ATIHDMI)) {
  2141. struct pci_dev *p_smbus;
  2142. p_smbus = pci_get_device(PCI_VENDOR_ID_ATI,
  2143. PCI_DEVICE_ID_ATI_SBX00_SMBUS,
  2144. NULL);
  2145. if (p_smbus) {
  2146. if (p_smbus->revision < 0x30)
  2147. gcap &= ~ICH6_GCAP_64OK;
  2148. pci_dev_put(p_smbus);
  2149. }
  2150. }
  2151. /* disable 64bit DMA address for Teradici */
  2152. /* it does not work with device 6549:1200 subsys e4a2:040b */
  2153. if (chip->driver_type == AZX_DRIVER_TERA)
  2154. gcap &= ~ICH6_GCAP_64OK;
  2155. /* allow 64bit DMA address if supported by H/W */
  2156. if ((gcap & ICH6_GCAP_64OK) && !pci_set_dma_mask(pci, DMA_BIT_MASK(64)))
  2157. pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(64));
  2158. else {
  2159. pci_set_dma_mask(pci, DMA_BIT_MASK(32));
  2160. pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(32));
  2161. }
  2162. /* read number of streams from GCAP register instead of using
  2163. * hardcoded value
  2164. */
  2165. chip->capture_streams = (gcap >> 8) & 0x0f;
  2166. chip->playback_streams = (gcap >> 12) & 0x0f;
  2167. if (!chip->playback_streams && !chip->capture_streams) {
  2168. /* gcap didn't give any info, switching to old method */
  2169. switch (chip->driver_type) {
  2170. case AZX_DRIVER_ULI:
  2171. chip->playback_streams = ULI_NUM_PLAYBACK;
  2172. chip->capture_streams = ULI_NUM_CAPTURE;
  2173. break;
  2174. case AZX_DRIVER_ATIHDMI:
  2175. chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
  2176. chip->capture_streams = ATIHDMI_NUM_CAPTURE;
  2177. break;
  2178. case AZX_DRIVER_GENERIC:
  2179. default:
  2180. chip->playback_streams = ICH6_NUM_PLAYBACK;
  2181. chip->capture_streams = ICH6_NUM_CAPTURE;
  2182. break;
  2183. }
  2184. }
  2185. chip->capture_index_offset = 0;
  2186. chip->playback_index_offset = chip->capture_streams;
  2187. chip->num_streams = chip->playback_streams + chip->capture_streams;
  2188. chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev),
  2189. GFP_KERNEL);
  2190. if (!chip->azx_dev) {
  2191. snd_printk(KERN_ERR SFX "cannot malloc azx_dev\n");
  2192. goto errout;
  2193. }
  2194. for (i = 0; i < chip->num_streams; i++) {
  2195. /* allocate memory for the BDL for each stream */
  2196. err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
  2197. snd_dma_pci_data(chip->pci),
  2198. BDL_SIZE, &chip->azx_dev[i].bdl);
  2199. if (err < 0) {
  2200. snd_printk(KERN_ERR SFX "cannot allocate BDL\n");
  2201. goto errout;
  2202. }
  2203. }
  2204. /* allocate memory for the position buffer */
  2205. err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
  2206. snd_dma_pci_data(chip->pci),
  2207. chip->num_streams * 8, &chip->posbuf);
  2208. if (err < 0) {
  2209. snd_printk(KERN_ERR SFX "cannot allocate posbuf\n");
  2210. goto errout;
  2211. }
  2212. /* allocate CORB/RIRB */
  2213. err = azx_alloc_cmd_io(chip);
  2214. if (err < 0)
  2215. goto errout;
  2216. /* initialize streams */
  2217. azx_init_stream(chip);
  2218. /* initialize chip */
  2219. azx_init_pci(chip);
  2220. azx_init_chip(chip);
  2221. /* codec detection */
  2222. if (!chip->codec_mask) {
  2223. snd_printk(KERN_ERR SFX "no codecs found!\n");
  2224. err = -ENODEV;
  2225. goto errout;
  2226. }
  2227. err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
  2228. if (err <0) {
  2229. snd_printk(KERN_ERR SFX "Error creating device [card]!\n");
  2230. goto errout;
  2231. }
  2232. strcpy(card->driver, "HDA-Intel");
  2233. strlcpy(card->shortname, driver_short_names[chip->driver_type],
  2234. sizeof(card->shortname));
  2235. snprintf(card->longname, sizeof(card->longname),
  2236. "%s at 0x%lx irq %i",
  2237. card->shortname, chip->addr, chip->irq);
  2238. *rchip = chip;
  2239. return 0;
  2240. errout:
  2241. azx_free(chip);
  2242. return err;
  2243. }
  2244. static void power_down_all_codecs(struct azx *chip)
  2245. {
  2246. #ifdef CONFIG_SND_HDA_POWER_SAVE
  2247. /* The codecs were powered up in snd_hda_codec_new().
  2248. * Now all initialization done, so turn them down if possible
  2249. */
  2250. struct hda_codec *codec;
  2251. list_for_each_entry(codec, &chip->bus->codec_list, list) {
  2252. snd_hda_power_down(codec);
  2253. }
  2254. #endif
  2255. }
  2256. static int __devinit azx_probe(struct pci_dev *pci,
  2257. const struct pci_device_id *pci_id)
  2258. {
  2259. static int dev;
  2260. struct snd_card *card;
  2261. struct azx *chip;
  2262. int err;
  2263. if (dev >= SNDRV_CARDS)
  2264. return -ENODEV;
  2265. if (!enable[dev]) {
  2266. dev++;
  2267. return -ENOENT;
  2268. }
  2269. err = snd_card_create(index[dev], id[dev], THIS_MODULE, 0, &card);
  2270. if (err < 0) {
  2271. snd_printk(KERN_ERR SFX "Error creating card!\n");
  2272. return err;
  2273. }
  2274. /* set this here since it's referred in snd_hda_load_patch() */
  2275. snd_card_set_dev(card, &pci->dev);
  2276. err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
  2277. if (err < 0)
  2278. goto out_free;
  2279. card->private_data = chip;
  2280. #ifdef CONFIG_SND_HDA_INPUT_BEEP
  2281. chip->beep_mode = beep_mode[dev];
  2282. #endif
  2283. /* create codec instances */
  2284. err = azx_codec_create(chip, model[dev]);
  2285. if (err < 0)
  2286. goto out_free;
  2287. #ifdef CONFIG_SND_HDA_PATCH_LOADER
  2288. if (patch[dev]) {
  2289. snd_printk(KERN_ERR SFX "Applying patch firmware '%s'\n",
  2290. patch[dev]);
  2291. err = snd_hda_load_patch(chip->bus, patch[dev]);
  2292. if (err < 0)
  2293. goto out_free;
  2294. }
  2295. #endif
  2296. if (!probe_only[dev]) {
  2297. err = azx_codec_configure(chip);
  2298. if (err < 0)
  2299. goto out_free;
  2300. }
  2301. /* create PCM streams */
  2302. err = snd_hda_build_pcms(chip->bus);
  2303. if (err < 0)
  2304. goto out_free;
  2305. /* create mixer controls */
  2306. err = azx_mixer_create(chip);
  2307. if (err < 0)
  2308. goto out_free;
  2309. err = snd_card_register(card);
  2310. if (err < 0)
  2311. goto out_free;
  2312. pci_set_drvdata(pci, card);
  2313. chip->running = 1;
  2314. power_down_all_codecs(chip);
  2315. azx_notifier_register(chip);
  2316. dev++;
  2317. return err;
  2318. out_free:
  2319. snd_card_free(card);
  2320. return err;
  2321. }
  2322. static void __devexit azx_remove(struct pci_dev *pci)
  2323. {
  2324. snd_card_free(pci_get_drvdata(pci));
  2325. pci_set_drvdata(pci, NULL);
  2326. }
  2327. /* PCI IDs */
  2328. static struct pci_device_id azx_ids[] = {
  2329. /* ICH 6..10 */
  2330. { PCI_DEVICE(0x8086, 0x2668), .driver_data = AZX_DRIVER_ICH },
  2331. { PCI_DEVICE(0x8086, 0x27d8), .driver_data = AZX_DRIVER_ICH },
  2332. { PCI_DEVICE(0x8086, 0x269a), .driver_data = AZX_DRIVER_ICH },
  2333. { PCI_DEVICE(0x8086, 0x284b), .driver_data = AZX_DRIVER_ICH },
  2334. { PCI_DEVICE(0x8086, 0x2911), .driver_data = AZX_DRIVER_ICH },
  2335. { PCI_DEVICE(0x8086, 0x293e), .driver_data = AZX_DRIVER_ICH },
  2336. { PCI_DEVICE(0x8086, 0x293f), .driver_data = AZX_DRIVER_ICH },
  2337. { PCI_DEVICE(0x8086, 0x3a3e), .driver_data = AZX_DRIVER_ICH },
  2338. { PCI_DEVICE(0x8086, 0x3a6e), .driver_data = AZX_DRIVER_ICH },
  2339. /* PCH */
  2340. { PCI_DEVICE(0x8086, 0x3b56), .driver_data = AZX_DRIVER_ICH },
  2341. /* SCH */
  2342. { PCI_DEVICE(0x8086, 0x811b), .driver_data = AZX_DRIVER_SCH },
  2343. /* ATI SB 450/600 */
  2344. { PCI_DEVICE(0x1002, 0x437b), .driver_data = AZX_DRIVER_ATI },
  2345. { PCI_DEVICE(0x1002, 0x4383), .driver_data = AZX_DRIVER_ATI },
  2346. /* ATI HDMI */
  2347. { PCI_DEVICE(0x1002, 0x793b), .driver_data = AZX_DRIVER_ATIHDMI },
  2348. { PCI_DEVICE(0x1002, 0x7919), .driver_data = AZX_DRIVER_ATIHDMI },
  2349. { PCI_DEVICE(0x1002, 0x960f), .driver_data = AZX_DRIVER_ATIHDMI },
  2350. { PCI_DEVICE(0x1002, 0x970f), .driver_data = AZX_DRIVER_ATIHDMI },
  2351. { PCI_DEVICE(0x1002, 0xaa00), .driver_data = AZX_DRIVER_ATIHDMI },
  2352. { PCI_DEVICE(0x1002, 0xaa08), .driver_data = AZX_DRIVER_ATIHDMI },
  2353. { PCI_DEVICE(0x1002, 0xaa10), .driver_data = AZX_DRIVER_ATIHDMI },
  2354. { PCI_DEVICE(0x1002, 0xaa18), .driver_data = AZX_DRIVER_ATIHDMI },
  2355. { PCI_DEVICE(0x1002, 0xaa20), .driver_data = AZX_DRIVER_ATIHDMI },
  2356. { PCI_DEVICE(0x1002, 0xaa28), .driver_data = AZX_DRIVER_ATIHDMI },
  2357. { PCI_DEVICE(0x1002, 0xaa30), .driver_data = AZX_DRIVER_ATIHDMI },
  2358. { PCI_DEVICE(0x1002, 0xaa38), .driver_data = AZX_DRIVER_ATIHDMI },
  2359. { PCI_DEVICE(0x1002, 0xaa40), .driver_data = AZX_DRIVER_ATIHDMI },
  2360. { PCI_DEVICE(0x1002, 0xaa48), .driver_data = AZX_DRIVER_ATIHDMI },
  2361. /* VIA VT8251/VT8237A */
  2362. { PCI_DEVICE(0x1106, 0x3288), .driver_data = AZX_DRIVER_VIA },
  2363. /* SIS966 */
  2364. { PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
  2365. /* ULI M5461 */
  2366. { PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
  2367. /* NVIDIA MCP */
  2368. { PCI_DEVICE(0x10de, 0x026c), .driver_data = AZX_DRIVER_NVIDIA },
  2369. { PCI_DEVICE(0x10de, 0x0371), .driver_data = AZX_DRIVER_NVIDIA },
  2370. { PCI_DEVICE(0x10de, 0x03e4), .driver_data = AZX_DRIVER_NVIDIA },
  2371. { PCI_DEVICE(0x10de, 0x03f0), .driver_data = AZX_DRIVER_NVIDIA },
  2372. { PCI_DEVICE(0x10de, 0x044a), .driver_data = AZX_DRIVER_NVIDIA },
  2373. { PCI_DEVICE(0x10de, 0x044b), .driver_data = AZX_DRIVER_NVIDIA },
  2374. { PCI_DEVICE(0x10de, 0x055c), .driver_data = AZX_DRIVER_NVIDIA },
  2375. { PCI_DEVICE(0x10de, 0x055d), .driver_data = AZX_DRIVER_NVIDIA },
  2376. { PCI_DEVICE(0x10de, 0x0590), .driver_data = AZX_DRIVER_NVIDIA },
  2377. { PCI_DEVICE(0x10de, 0x0774), .driver_data = AZX_DRIVER_NVIDIA },
  2378. { PCI_DEVICE(0x10de, 0x0775), .driver_data = AZX_DRIVER_NVIDIA },
  2379. { PCI_DEVICE(0x10de, 0x0776), .driver_data = AZX_DRIVER_NVIDIA },
  2380. { PCI_DEVICE(0x10de, 0x0777), .driver_data = AZX_DRIVER_NVIDIA },
  2381. { PCI_DEVICE(0x10de, 0x07fc), .driver_data = AZX_DRIVER_NVIDIA },
  2382. { PCI_DEVICE(0x10de, 0x07fd), .driver_data = AZX_DRIVER_NVIDIA },
  2383. { PCI_DEVICE(0x10de, 0x0ac0), .driver_data = AZX_DRIVER_NVIDIA },
  2384. { PCI_DEVICE(0x10de, 0x0ac1), .driver_data = AZX_DRIVER_NVIDIA },
  2385. { PCI_DEVICE(0x10de, 0x0ac2), .driver_data = AZX_DRIVER_NVIDIA },
  2386. { PCI_DEVICE(0x10de, 0x0ac3), .driver_data = AZX_DRIVER_NVIDIA },
  2387. { PCI_DEVICE(0x10de, 0x0be2), .driver_data = AZX_DRIVER_NVIDIA },
  2388. { PCI_DEVICE(0x10de, 0x0be3), .driver_data = AZX_DRIVER_NVIDIA },
  2389. { PCI_DEVICE(0x10de, 0x0be4), .driver_data = AZX_DRIVER_NVIDIA },
  2390. { PCI_DEVICE(0x10de, 0x0d94), .driver_data = AZX_DRIVER_NVIDIA },
  2391. { PCI_DEVICE(0x10de, 0x0d95), .driver_data = AZX_DRIVER_NVIDIA },
  2392. { PCI_DEVICE(0x10de, 0x0d96), .driver_data = AZX_DRIVER_NVIDIA },
  2393. { PCI_DEVICE(0x10de, 0x0d97), .driver_data = AZX_DRIVER_NVIDIA },
  2394. /* Teradici */
  2395. { PCI_DEVICE(0x6549, 0x1200), .driver_data = AZX_DRIVER_TERA },
  2396. /* Creative X-Fi (CA0110-IBG) */
  2397. #if !defined(CONFIG_SND_CTXFI) && !defined(CONFIG_SND_CTXFI_MODULE)
  2398. /* the following entry conflicts with snd-ctxfi driver,
  2399. * as ctxfi driver mutates from HD-audio to native mode with
  2400. * a special command sequence.
  2401. */
  2402. { PCI_DEVICE(PCI_VENDOR_ID_CREATIVE, PCI_ANY_ID),
  2403. .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
  2404. .class_mask = 0xffffff,
  2405. .driver_data = AZX_DRIVER_GENERIC },
  2406. #else
  2407. /* this entry seems still valid -- i.e. without emu20kx chip */
  2408. { PCI_DEVICE(0x1102, 0x0009), .driver_data = AZX_DRIVER_GENERIC },
  2409. #endif
  2410. /* AMD/ATI Generic, PCI class code and Vendor ID for HD Audio */
  2411. { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_ANY_ID),
  2412. .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
  2413. .class_mask = 0xffffff,
  2414. .driver_data = AZX_DRIVER_GENERIC },
  2415. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_ANY_ID),
  2416. .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
  2417. .class_mask = 0xffffff,
  2418. .driver_data = AZX_DRIVER_GENERIC },
  2419. { 0, }
  2420. };
  2421. MODULE_DEVICE_TABLE(pci, azx_ids);
  2422. /* pci_driver definition */
  2423. static struct pci_driver driver = {
  2424. .name = "HDA Intel",
  2425. .id_table = azx_ids,
  2426. .probe = azx_probe,
  2427. .remove = __devexit_p(azx_remove),
  2428. #ifdef CONFIG_PM
  2429. .suspend = azx_suspend,
  2430. .resume = azx_resume,
  2431. #endif
  2432. };
  2433. static int __init alsa_card_azx_init(void)
  2434. {
  2435. return pci_register_driver(&driver);
  2436. }
  2437. static void __exit alsa_card_azx_exit(void)
  2438. {
  2439. pci_unregister_driver(&driver);
  2440. }
  2441. module_init(alsa_card_azx_init)
  2442. module_exit(alsa_card_azx_exit)