i915_drm.h 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815
  1. /*
  2. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the
  14. * next paragraph) shall be included in all copies or substantial portions
  15. * of the Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  18. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  19. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  20. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  21. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  22. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  23. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  24. *
  25. */
  26. #ifndef _I915_DRM_H_
  27. #define _I915_DRM_H_
  28. #include "drm.h"
  29. /* Please note that modifications to all structs defined here are
  30. * subject to backwards-compatibility constraints.
  31. */
  32. /* Each region is a minimum of 16k, and there are at most 255 of them.
  33. */
  34. #define I915_NR_TEX_REGIONS 255 /* table size 2k - maximum due to use
  35. * of chars for next/prev indices */
  36. #define I915_LOG_MIN_TEX_REGION_SIZE 14
  37. typedef struct _drm_i915_init {
  38. enum {
  39. I915_INIT_DMA = 0x01,
  40. I915_CLEANUP_DMA = 0x02,
  41. I915_RESUME_DMA = 0x03
  42. } func;
  43. unsigned int mmio_offset;
  44. int sarea_priv_offset;
  45. unsigned int ring_start;
  46. unsigned int ring_end;
  47. unsigned int ring_size;
  48. unsigned int front_offset;
  49. unsigned int back_offset;
  50. unsigned int depth_offset;
  51. unsigned int w;
  52. unsigned int h;
  53. unsigned int pitch;
  54. unsigned int pitch_bits;
  55. unsigned int back_pitch;
  56. unsigned int depth_pitch;
  57. unsigned int cpp;
  58. unsigned int chipset;
  59. } drm_i915_init_t;
  60. typedef struct _drm_i915_sarea {
  61. struct drm_tex_region texList[I915_NR_TEX_REGIONS + 1];
  62. int last_upload; /* last time texture was uploaded */
  63. int last_enqueue; /* last time a buffer was enqueued */
  64. int last_dispatch; /* age of the most recently dispatched buffer */
  65. int ctxOwner; /* last context to upload state */
  66. int texAge;
  67. int pf_enabled; /* is pageflipping allowed? */
  68. int pf_active;
  69. int pf_current_page; /* which buffer is being displayed? */
  70. int perf_boxes; /* performance boxes to be displayed */
  71. int width, height; /* screen size in pixels */
  72. drm_handle_t front_handle;
  73. int front_offset;
  74. int front_size;
  75. drm_handle_t back_handle;
  76. int back_offset;
  77. int back_size;
  78. drm_handle_t depth_handle;
  79. int depth_offset;
  80. int depth_size;
  81. drm_handle_t tex_handle;
  82. int tex_offset;
  83. int tex_size;
  84. int log_tex_granularity;
  85. int pitch;
  86. int rotation; /* 0, 90, 180 or 270 */
  87. int rotated_offset;
  88. int rotated_size;
  89. int rotated_pitch;
  90. int virtualX, virtualY;
  91. unsigned int front_tiled;
  92. unsigned int back_tiled;
  93. unsigned int depth_tiled;
  94. unsigned int rotated_tiled;
  95. unsigned int rotated2_tiled;
  96. int pipeA_x;
  97. int pipeA_y;
  98. int pipeA_w;
  99. int pipeA_h;
  100. int pipeB_x;
  101. int pipeB_y;
  102. int pipeB_w;
  103. int pipeB_h;
  104. /* fill out some space for old userspace triple buffer */
  105. drm_handle_t unused_handle;
  106. __u32 unused1, unused2, unused3;
  107. /* buffer object handles for static buffers. May change
  108. * over the lifetime of the client.
  109. */
  110. __u32 front_bo_handle;
  111. __u32 back_bo_handle;
  112. __u32 unused_bo_handle;
  113. __u32 depth_bo_handle;
  114. } drm_i915_sarea_t;
  115. /* due to userspace building against these headers we need some compat here */
  116. #define planeA_x pipeA_x
  117. #define planeA_y pipeA_y
  118. #define planeA_w pipeA_w
  119. #define planeA_h pipeA_h
  120. #define planeB_x pipeB_x
  121. #define planeB_y pipeB_y
  122. #define planeB_w pipeB_w
  123. #define planeB_h pipeB_h
  124. /* Flags for perf_boxes
  125. */
  126. #define I915_BOX_RING_EMPTY 0x1
  127. #define I915_BOX_FLIP 0x2
  128. #define I915_BOX_WAIT 0x4
  129. #define I915_BOX_TEXTURE_LOAD 0x8
  130. #define I915_BOX_LOST_CONTEXT 0x10
  131. /* I915 specific ioctls
  132. * The device specific ioctl range is 0x40 to 0x79.
  133. */
  134. #define DRM_I915_INIT 0x00
  135. #define DRM_I915_FLUSH 0x01
  136. #define DRM_I915_FLIP 0x02
  137. #define DRM_I915_BATCHBUFFER 0x03
  138. #define DRM_I915_IRQ_EMIT 0x04
  139. #define DRM_I915_IRQ_WAIT 0x05
  140. #define DRM_I915_GETPARAM 0x06
  141. #define DRM_I915_SETPARAM 0x07
  142. #define DRM_I915_ALLOC 0x08
  143. #define DRM_I915_FREE 0x09
  144. #define DRM_I915_INIT_HEAP 0x0a
  145. #define DRM_I915_CMDBUFFER 0x0b
  146. #define DRM_I915_DESTROY_HEAP 0x0c
  147. #define DRM_I915_SET_VBLANK_PIPE 0x0d
  148. #define DRM_I915_GET_VBLANK_PIPE 0x0e
  149. #define DRM_I915_VBLANK_SWAP 0x0f
  150. #define DRM_I915_HWS_ADDR 0x11
  151. #define DRM_I915_GEM_INIT 0x13
  152. #define DRM_I915_GEM_EXECBUFFER 0x14
  153. #define DRM_I915_GEM_PIN 0x15
  154. #define DRM_I915_GEM_UNPIN 0x16
  155. #define DRM_I915_GEM_BUSY 0x17
  156. #define DRM_I915_GEM_THROTTLE 0x18
  157. #define DRM_I915_GEM_ENTERVT 0x19
  158. #define DRM_I915_GEM_LEAVEVT 0x1a
  159. #define DRM_I915_GEM_CREATE 0x1b
  160. #define DRM_I915_GEM_PREAD 0x1c
  161. #define DRM_I915_GEM_PWRITE 0x1d
  162. #define DRM_I915_GEM_MMAP 0x1e
  163. #define DRM_I915_GEM_SET_DOMAIN 0x1f
  164. #define DRM_I915_GEM_SW_FINISH 0x20
  165. #define DRM_I915_GEM_SET_TILING 0x21
  166. #define DRM_I915_GEM_GET_TILING 0x22
  167. #define DRM_I915_GEM_GET_APERTURE 0x23
  168. #define DRM_I915_GEM_MMAP_GTT 0x24
  169. #define DRM_I915_GET_PIPE_FROM_CRTC_ID 0x25
  170. #define DRM_I915_GEM_MADVISE 0x26
  171. #define DRM_I915_OVERLAY_PUT_IMAGE 0x27
  172. #define DRM_I915_OVERLAY_ATTRS 0x28
  173. #define DRM_I915_GEM_EXECBUFFER2 0x29
  174. #define DRM_IOCTL_I915_INIT DRM_IOW( DRM_COMMAND_BASE + DRM_I915_INIT, drm_i915_init_t)
  175. #define DRM_IOCTL_I915_FLUSH DRM_IO ( DRM_COMMAND_BASE + DRM_I915_FLUSH)
  176. #define DRM_IOCTL_I915_FLIP DRM_IO ( DRM_COMMAND_BASE + DRM_I915_FLIP)
  177. #define DRM_IOCTL_I915_BATCHBUFFER DRM_IOW( DRM_COMMAND_BASE + DRM_I915_BATCHBUFFER, drm_i915_batchbuffer_t)
  178. #define DRM_IOCTL_I915_IRQ_EMIT DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_IRQ_EMIT, drm_i915_irq_emit_t)
  179. #define DRM_IOCTL_I915_IRQ_WAIT DRM_IOW( DRM_COMMAND_BASE + DRM_I915_IRQ_WAIT, drm_i915_irq_wait_t)
  180. #define DRM_IOCTL_I915_GETPARAM DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GETPARAM, drm_i915_getparam_t)
  181. #define DRM_IOCTL_I915_SETPARAM DRM_IOW( DRM_COMMAND_BASE + DRM_I915_SETPARAM, drm_i915_setparam_t)
  182. #define DRM_IOCTL_I915_ALLOC DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_ALLOC, drm_i915_mem_alloc_t)
  183. #define DRM_IOCTL_I915_FREE DRM_IOW( DRM_COMMAND_BASE + DRM_I915_FREE, drm_i915_mem_free_t)
  184. #define DRM_IOCTL_I915_INIT_HEAP DRM_IOW( DRM_COMMAND_BASE + DRM_I915_INIT_HEAP, drm_i915_mem_init_heap_t)
  185. #define DRM_IOCTL_I915_CMDBUFFER DRM_IOW( DRM_COMMAND_BASE + DRM_I915_CMDBUFFER, drm_i915_cmdbuffer_t)
  186. #define DRM_IOCTL_I915_DESTROY_HEAP DRM_IOW( DRM_COMMAND_BASE + DRM_I915_DESTROY_HEAP, drm_i915_mem_destroy_heap_t)
  187. #define DRM_IOCTL_I915_SET_VBLANK_PIPE DRM_IOW( DRM_COMMAND_BASE + DRM_I915_SET_VBLANK_PIPE, drm_i915_vblank_pipe_t)
  188. #define DRM_IOCTL_I915_GET_VBLANK_PIPE DRM_IOR( DRM_COMMAND_BASE + DRM_I915_GET_VBLANK_PIPE, drm_i915_vblank_pipe_t)
  189. #define DRM_IOCTL_I915_VBLANK_SWAP DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_VBLANK_SWAP, drm_i915_vblank_swap_t)
  190. #define DRM_IOCTL_I915_GEM_INIT DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_INIT, struct drm_i915_gem_init)
  191. #define DRM_IOCTL_I915_GEM_EXECBUFFER DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_EXECBUFFER, struct drm_i915_gem_execbuffer)
  192. #define DRM_IOCTL_I915_GEM_EXECBUFFER2 DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_EXECBUFFER2, struct drm_i915_gem_execbuffer2)
  193. #define DRM_IOCTL_I915_GEM_PIN DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_PIN, struct drm_i915_gem_pin)
  194. #define DRM_IOCTL_I915_GEM_UNPIN DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_UNPIN, struct drm_i915_gem_unpin)
  195. #define DRM_IOCTL_I915_GEM_BUSY DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_BUSY, struct drm_i915_gem_busy)
  196. #define DRM_IOCTL_I915_GEM_THROTTLE DRM_IO ( DRM_COMMAND_BASE + DRM_I915_GEM_THROTTLE)
  197. #define DRM_IOCTL_I915_GEM_ENTERVT DRM_IO(DRM_COMMAND_BASE + DRM_I915_GEM_ENTERVT)
  198. #define DRM_IOCTL_I915_GEM_LEAVEVT DRM_IO(DRM_COMMAND_BASE + DRM_I915_GEM_LEAVEVT)
  199. #define DRM_IOCTL_I915_GEM_CREATE DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_CREATE, struct drm_i915_gem_create)
  200. #define DRM_IOCTL_I915_GEM_PREAD DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_PREAD, struct drm_i915_gem_pread)
  201. #define DRM_IOCTL_I915_GEM_PWRITE DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_PWRITE, struct drm_i915_gem_pwrite)
  202. #define DRM_IOCTL_I915_GEM_MMAP DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_MMAP, struct drm_i915_gem_mmap)
  203. #define DRM_IOCTL_I915_GEM_MMAP_GTT DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_MMAP_GTT, struct drm_i915_gem_mmap_gtt)
  204. #define DRM_IOCTL_I915_GEM_SET_DOMAIN DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_SET_DOMAIN, struct drm_i915_gem_set_domain)
  205. #define DRM_IOCTL_I915_GEM_SW_FINISH DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_SW_FINISH, struct drm_i915_gem_sw_finish)
  206. #define DRM_IOCTL_I915_GEM_SET_TILING DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GEM_SET_TILING, struct drm_i915_gem_set_tiling)
  207. #define DRM_IOCTL_I915_GEM_GET_TILING DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GEM_GET_TILING, struct drm_i915_gem_get_tiling)
  208. #define DRM_IOCTL_I915_GEM_GET_APERTURE DRM_IOR (DRM_COMMAND_BASE + DRM_I915_GEM_GET_APERTURE, struct drm_i915_gem_get_aperture)
  209. #define DRM_IOCTL_I915_GET_PIPE_FROM_CRTC_ID DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GET_PIPE_FROM_CRTC_ID, struct drm_i915_get_pipe_from_crtc_id)
  210. #define DRM_IOCTL_I915_GEM_MADVISE DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_MADVISE, struct drm_i915_gem_madvise)
  211. #define DRM_IOCTL_I915_OVERLAY_PUT_IMAGE DRM_IOW(DRM_COMMAND_BASE + DRM_IOCTL_I915_OVERLAY_ATTRS, struct drm_intel_overlay_put_image)
  212. #define DRM_IOCTL_I915_OVERLAY_ATTRS DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_OVERLAY_ATTRS, struct drm_intel_overlay_attrs)
  213. /* Allow drivers to submit batchbuffers directly to hardware, relying
  214. * on the security mechanisms provided by hardware.
  215. */
  216. typedef struct drm_i915_batchbuffer {
  217. int start; /* agp offset */
  218. int used; /* nr bytes in use */
  219. int DR1; /* hw flags for GFX_OP_DRAWRECT_INFO */
  220. int DR4; /* window origin for GFX_OP_DRAWRECT_INFO */
  221. int num_cliprects; /* mulitpass with multiple cliprects? */
  222. struct drm_clip_rect __user *cliprects; /* pointer to userspace cliprects */
  223. } drm_i915_batchbuffer_t;
  224. /* As above, but pass a pointer to userspace buffer which can be
  225. * validated by the kernel prior to sending to hardware.
  226. */
  227. typedef struct _drm_i915_cmdbuffer {
  228. char __user *buf; /* pointer to userspace command buffer */
  229. int sz; /* nr bytes in buf */
  230. int DR1; /* hw flags for GFX_OP_DRAWRECT_INFO */
  231. int DR4; /* window origin for GFX_OP_DRAWRECT_INFO */
  232. int num_cliprects; /* mulitpass with multiple cliprects? */
  233. struct drm_clip_rect __user *cliprects; /* pointer to userspace cliprects */
  234. } drm_i915_cmdbuffer_t;
  235. /* Userspace can request & wait on irq's:
  236. */
  237. typedef struct drm_i915_irq_emit {
  238. int __user *irq_seq;
  239. } drm_i915_irq_emit_t;
  240. typedef struct drm_i915_irq_wait {
  241. int irq_seq;
  242. } drm_i915_irq_wait_t;
  243. /* Ioctl to query kernel params:
  244. */
  245. #define I915_PARAM_IRQ_ACTIVE 1
  246. #define I915_PARAM_ALLOW_BATCHBUFFER 2
  247. #define I915_PARAM_LAST_DISPATCH 3
  248. #define I915_PARAM_CHIPSET_ID 4
  249. #define I915_PARAM_HAS_GEM 5
  250. #define I915_PARAM_NUM_FENCES_AVAIL 6
  251. #define I915_PARAM_HAS_OVERLAY 7
  252. #define I915_PARAM_HAS_PAGEFLIPPING 8
  253. #define I915_PARAM_HAS_EXECBUF2 9
  254. typedef struct drm_i915_getparam {
  255. int param;
  256. int __user *value;
  257. } drm_i915_getparam_t;
  258. /* Ioctl to set kernel params:
  259. */
  260. #define I915_SETPARAM_USE_MI_BATCHBUFFER_START 1
  261. #define I915_SETPARAM_TEX_LRU_LOG_GRANULARITY 2
  262. #define I915_SETPARAM_ALLOW_BATCHBUFFER 3
  263. #define I915_SETPARAM_NUM_USED_FENCES 4
  264. typedef struct drm_i915_setparam {
  265. int param;
  266. int value;
  267. } drm_i915_setparam_t;
  268. /* A memory manager for regions of shared memory:
  269. */
  270. #define I915_MEM_REGION_AGP 1
  271. typedef struct drm_i915_mem_alloc {
  272. int region;
  273. int alignment;
  274. int size;
  275. int __user *region_offset; /* offset from start of fb or agp */
  276. } drm_i915_mem_alloc_t;
  277. typedef struct drm_i915_mem_free {
  278. int region;
  279. int region_offset;
  280. } drm_i915_mem_free_t;
  281. typedef struct drm_i915_mem_init_heap {
  282. int region;
  283. int size;
  284. int start;
  285. } drm_i915_mem_init_heap_t;
  286. /* Allow memory manager to be torn down and re-initialized (eg on
  287. * rotate):
  288. */
  289. typedef struct drm_i915_mem_destroy_heap {
  290. int region;
  291. } drm_i915_mem_destroy_heap_t;
  292. /* Allow X server to configure which pipes to monitor for vblank signals
  293. */
  294. #define DRM_I915_VBLANK_PIPE_A 1
  295. #define DRM_I915_VBLANK_PIPE_B 2
  296. typedef struct drm_i915_vblank_pipe {
  297. int pipe;
  298. } drm_i915_vblank_pipe_t;
  299. /* Schedule buffer swap at given vertical blank:
  300. */
  301. typedef struct drm_i915_vblank_swap {
  302. drm_drawable_t drawable;
  303. enum drm_vblank_seq_type seqtype;
  304. unsigned int sequence;
  305. } drm_i915_vblank_swap_t;
  306. typedef struct drm_i915_hws_addr {
  307. __u64 addr;
  308. } drm_i915_hws_addr_t;
  309. struct drm_i915_gem_init {
  310. /**
  311. * Beginning offset in the GTT to be managed by the DRM memory
  312. * manager.
  313. */
  314. __u64 gtt_start;
  315. /**
  316. * Ending offset in the GTT to be managed by the DRM memory
  317. * manager.
  318. */
  319. __u64 gtt_end;
  320. };
  321. struct drm_i915_gem_create {
  322. /**
  323. * Requested size for the object.
  324. *
  325. * The (page-aligned) allocated size for the object will be returned.
  326. */
  327. __u64 size;
  328. /**
  329. * Returned handle for the object.
  330. *
  331. * Object handles are nonzero.
  332. */
  333. __u32 handle;
  334. __u32 pad;
  335. };
  336. struct drm_i915_gem_pread {
  337. /** Handle for the object being read. */
  338. __u32 handle;
  339. __u32 pad;
  340. /** Offset into the object to read from */
  341. __u64 offset;
  342. /** Length of data to read */
  343. __u64 size;
  344. /**
  345. * Pointer to write the data into.
  346. *
  347. * This is a fixed-size type for 32/64 compatibility.
  348. */
  349. __u64 data_ptr;
  350. };
  351. struct drm_i915_gem_pwrite {
  352. /** Handle for the object being written to. */
  353. __u32 handle;
  354. __u32 pad;
  355. /** Offset into the object to write to */
  356. __u64 offset;
  357. /** Length of data to write */
  358. __u64 size;
  359. /**
  360. * Pointer to read the data from.
  361. *
  362. * This is a fixed-size type for 32/64 compatibility.
  363. */
  364. __u64 data_ptr;
  365. };
  366. struct drm_i915_gem_mmap {
  367. /** Handle for the object being mapped. */
  368. __u32 handle;
  369. __u32 pad;
  370. /** Offset in the object to map. */
  371. __u64 offset;
  372. /**
  373. * Length of data to map.
  374. *
  375. * The value will be page-aligned.
  376. */
  377. __u64 size;
  378. /**
  379. * Returned pointer the data was mapped at.
  380. *
  381. * This is a fixed-size type for 32/64 compatibility.
  382. */
  383. __u64 addr_ptr;
  384. };
  385. struct drm_i915_gem_mmap_gtt {
  386. /** Handle for the object being mapped. */
  387. __u32 handle;
  388. __u32 pad;
  389. /**
  390. * Fake offset to use for subsequent mmap call
  391. *
  392. * This is a fixed-size type for 32/64 compatibility.
  393. */
  394. __u64 offset;
  395. };
  396. struct drm_i915_gem_set_domain {
  397. /** Handle for the object */
  398. __u32 handle;
  399. /** New read domains */
  400. __u32 read_domains;
  401. /** New write domain */
  402. __u32 write_domain;
  403. };
  404. struct drm_i915_gem_sw_finish {
  405. /** Handle for the object */
  406. __u32 handle;
  407. };
  408. struct drm_i915_gem_relocation_entry {
  409. /**
  410. * Handle of the buffer being pointed to by this relocation entry.
  411. *
  412. * It's appealing to make this be an index into the mm_validate_entry
  413. * list to refer to the buffer, but this allows the driver to create
  414. * a relocation list for state buffers and not re-write it per
  415. * exec using the buffer.
  416. */
  417. __u32 target_handle;
  418. /**
  419. * Value to be added to the offset of the target buffer to make up
  420. * the relocation entry.
  421. */
  422. __u32 delta;
  423. /** Offset in the buffer the relocation entry will be written into */
  424. __u64 offset;
  425. /**
  426. * Offset value of the target buffer that the relocation entry was last
  427. * written as.
  428. *
  429. * If the buffer has the same offset as last time, we can skip syncing
  430. * and writing the relocation. This value is written back out by
  431. * the execbuffer ioctl when the relocation is written.
  432. */
  433. __u64 presumed_offset;
  434. /**
  435. * Target memory domains read by this operation.
  436. */
  437. __u32 read_domains;
  438. /**
  439. * Target memory domains written by this operation.
  440. *
  441. * Note that only one domain may be written by the whole
  442. * execbuffer operation, so that where there are conflicts,
  443. * the application will get -EINVAL back.
  444. */
  445. __u32 write_domain;
  446. };
  447. /** @{
  448. * Intel memory domains
  449. *
  450. * Most of these just align with the various caches in
  451. * the system and are used to flush and invalidate as
  452. * objects end up cached in different domains.
  453. */
  454. /** CPU cache */
  455. #define I915_GEM_DOMAIN_CPU 0x00000001
  456. /** Render cache, used by 2D and 3D drawing */
  457. #define I915_GEM_DOMAIN_RENDER 0x00000002
  458. /** Sampler cache, used by texture engine */
  459. #define I915_GEM_DOMAIN_SAMPLER 0x00000004
  460. /** Command queue, used to load batch buffers */
  461. #define I915_GEM_DOMAIN_COMMAND 0x00000008
  462. /** Instruction cache, used by shader programs */
  463. #define I915_GEM_DOMAIN_INSTRUCTION 0x00000010
  464. /** Vertex address cache */
  465. #define I915_GEM_DOMAIN_VERTEX 0x00000020
  466. /** GTT domain - aperture and scanout */
  467. #define I915_GEM_DOMAIN_GTT 0x00000040
  468. /** @} */
  469. struct drm_i915_gem_exec_object {
  470. /**
  471. * User's handle for a buffer to be bound into the GTT for this
  472. * operation.
  473. */
  474. __u32 handle;
  475. /** Number of relocations to be performed on this buffer */
  476. __u32 relocation_count;
  477. /**
  478. * Pointer to array of struct drm_i915_gem_relocation_entry containing
  479. * the relocations to be performed in this buffer.
  480. */
  481. __u64 relocs_ptr;
  482. /** Required alignment in graphics aperture */
  483. __u64 alignment;
  484. /**
  485. * Returned value of the updated offset of the object, for future
  486. * presumed_offset writes.
  487. */
  488. __u64 offset;
  489. };
  490. struct drm_i915_gem_execbuffer {
  491. /**
  492. * List of buffers to be validated with their relocations to be
  493. * performend on them.
  494. *
  495. * This is a pointer to an array of struct drm_i915_gem_validate_entry.
  496. *
  497. * These buffers must be listed in an order such that all relocations
  498. * a buffer is performing refer to buffers that have already appeared
  499. * in the validate list.
  500. */
  501. __u64 buffers_ptr;
  502. __u32 buffer_count;
  503. /** Offset in the batchbuffer to start execution from. */
  504. __u32 batch_start_offset;
  505. /** Bytes used in batchbuffer from batch_start_offset */
  506. __u32 batch_len;
  507. __u32 DR1;
  508. __u32 DR4;
  509. __u32 num_cliprects;
  510. /** This is a struct drm_clip_rect *cliprects */
  511. __u64 cliprects_ptr;
  512. };
  513. struct drm_i915_gem_exec_object2 {
  514. /**
  515. * User's handle for a buffer to be bound into the GTT for this
  516. * operation.
  517. */
  518. __u32 handle;
  519. /** Number of relocations to be performed on this buffer */
  520. __u32 relocation_count;
  521. /**
  522. * Pointer to array of struct drm_i915_gem_relocation_entry containing
  523. * the relocations to be performed in this buffer.
  524. */
  525. __u64 relocs_ptr;
  526. /** Required alignment in graphics aperture */
  527. __u64 alignment;
  528. /**
  529. * Returned value of the updated offset of the object, for future
  530. * presumed_offset writes.
  531. */
  532. __u64 offset;
  533. #define EXEC_OBJECT_NEEDS_FENCE (1<<0)
  534. __u64 flags;
  535. __u64 rsvd1;
  536. __u64 rsvd2;
  537. };
  538. struct drm_i915_gem_execbuffer2 {
  539. /**
  540. * List of gem_exec_object2 structs
  541. */
  542. __u64 buffers_ptr;
  543. __u32 buffer_count;
  544. /** Offset in the batchbuffer to start execution from. */
  545. __u32 batch_start_offset;
  546. /** Bytes used in batchbuffer from batch_start_offset */
  547. __u32 batch_len;
  548. __u32 DR1;
  549. __u32 DR4;
  550. __u32 num_cliprects;
  551. /** This is a struct drm_clip_rect *cliprects */
  552. __u64 cliprects_ptr;
  553. __u64 flags; /* currently unused */
  554. __u64 rsvd1;
  555. __u64 rsvd2;
  556. };
  557. struct drm_i915_gem_pin {
  558. /** Handle of the buffer to be pinned. */
  559. __u32 handle;
  560. __u32 pad;
  561. /** alignment required within the aperture */
  562. __u64 alignment;
  563. /** Returned GTT offset of the buffer. */
  564. __u64 offset;
  565. };
  566. struct drm_i915_gem_unpin {
  567. /** Handle of the buffer to be unpinned. */
  568. __u32 handle;
  569. __u32 pad;
  570. };
  571. struct drm_i915_gem_busy {
  572. /** Handle of the buffer to check for busy */
  573. __u32 handle;
  574. /** Return busy status (1 if busy, 0 if idle) */
  575. __u32 busy;
  576. };
  577. #define I915_TILING_NONE 0
  578. #define I915_TILING_X 1
  579. #define I915_TILING_Y 2
  580. #define I915_BIT_6_SWIZZLE_NONE 0
  581. #define I915_BIT_6_SWIZZLE_9 1
  582. #define I915_BIT_6_SWIZZLE_9_10 2
  583. #define I915_BIT_6_SWIZZLE_9_11 3
  584. #define I915_BIT_6_SWIZZLE_9_10_11 4
  585. /* Not seen by userland */
  586. #define I915_BIT_6_SWIZZLE_UNKNOWN 5
  587. /* Seen by userland. */
  588. #define I915_BIT_6_SWIZZLE_9_17 6
  589. #define I915_BIT_6_SWIZZLE_9_10_17 7
  590. struct drm_i915_gem_set_tiling {
  591. /** Handle of the buffer to have its tiling state updated */
  592. __u32 handle;
  593. /**
  594. * Tiling mode for the object (I915_TILING_NONE, I915_TILING_X,
  595. * I915_TILING_Y).
  596. *
  597. * This value is to be set on request, and will be updated by the
  598. * kernel on successful return with the actual chosen tiling layout.
  599. *
  600. * The tiling mode may be demoted to I915_TILING_NONE when the system
  601. * has bit 6 swizzling that can't be managed correctly by GEM.
  602. *
  603. * Buffer contents become undefined when changing tiling_mode.
  604. */
  605. __u32 tiling_mode;
  606. /**
  607. * Stride in bytes for the object when in I915_TILING_X or
  608. * I915_TILING_Y.
  609. */
  610. __u32 stride;
  611. /**
  612. * Returned address bit 6 swizzling required for CPU access through
  613. * mmap mapping.
  614. */
  615. __u32 swizzle_mode;
  616. };
  617. struct drm_i915_gem_get_tiling {
  618. /** Handle of the buffer to get tiling state for. */
  619. __u32 handle;
  620. /**
  621. * Current tiling mode for the object (I915_TILING_NONE, I915_TILING_X,
  622. * I915_TILING_Y).
  623. */
  624. __u32 tiling_mode;
  625. /**
  626. * Returned address bit 6 swizzling required for CPU access through
  627. * mmap mapping.
  628. */
  629. __u32 swizzle_mode;
  630. };
  631. struct drm_i915_gem_get_aperture {
  632. /** Total size of the aperture used by i915_gem_execbuffer, in bytes */
  633. __u64 aper_size;
  634. /**
  635. * Available space in the aperture used by i915_gem_execbuffer, in
  636. * bytes
  637. */
  638. __u64 aper_available_size;
  639. };
  640. struct drm_i915_get_pipe_from_crtc_id {
  641. /** ID of CRTC being requested **/
  642. __u32 crtc_id;
  643. /** pipe of requested CRTC **/
  644. __u32 pipe;
  645. };
  646. #define I915_MADV_WILLNEED 0
  647. #define I915_MADV_DONTNEED 1
  648. #define __I915_MADV_PURGED 2 /* internal state */
  649. struct drm_i915_gem_madvise {
  650. /** Handle of the buffer to change the backing store advice */
  651. __u32 handle;
  652. /* Advice: either the buffer will be needed again in the near future,
  653. * or wont be and could be discarded under memory pressure.
  654. */
  655. __u32 madv;
  656. /** Whether the backing store still exists. */
  657. __u32 retained;
  658. };
  659. /* flags */
  660. #define I915_OVERLAY_TYPE_MASK 0xff
  661. #define I915_OVERLAY_YUV_PLANAR 0x01
  662. #define I915_OVERLAY_YUV_PACKED 0x02
  663. #define I915_OVERLAY_RGB 0x03
  664. #define I915_OVERLAY_DEPTH_MASK 0xff00
  665. #define I915_OVERLAY_RGB24 0x1000
  666. #define I915_OVERLAY_RGB16 0x2000
  667. #define I915_OVERLAY_RGB15 0x3000
  668. #define I915_OVERLAY_YUV422 0x0100
  669. #define I915_OVERLAY_YUV411 0x0200
  670. #define I915_OVERLAY_YUV420 0x0300
  671. #define I915_OVERLAY_YUV410 0x0400
  672. #define I915_OVERLAY_SWAP_MASK 0xff0000
  673. #define I915_OVERLAY_NO_SWAP 0x000000
  674. #define I915_OVERLAY_UV_SWAP 0x010000
  675. #define I915_OVERLAY_Y_SWAP 0x020000
  676. #define I915_OVERLAY_Y_AND_UV_SWAP 0x030000
  677. #define I915_OVERLAY_FLAGS_MASK 0xff000000
  678. #define I915_OVERLAY_ENABLE 0x01000000
  679. struct drm_intel_overlay_put_image {
  680. /* various flags and src format description */
  681. __u32 flags;
  682. /* source picture description */
  683. __u32 bo_handle;
  684. /* stride values and offsets are in bytes, buffer relative */
  685. __u16 stride_Y; /* stride for packed formats */
  686. __u16 stride_UV;
  687. __u32 offset_Y; /* offset for packet formats */
  688. __u32 offset_U;
  689. __u32 offset_V;
  690. /* in pixels */
  691. __u16 src_width;
  692. __u16 src_height;
  693. /* to compensate the scaling factors for partially covered surfaces */
  694. __u16 src_scan_width;
  695. __u16 src_scan_height;
  696. /* output crtc description */
  697. __u32 crtc_id;
  698. __u16 dst_x;
  699. __u16 dst_y;
  700. __u16 dst_width;
  701. __u16 dst_height;
  702. };
  703. /* flags */
  704. #define I915_OVERLAY_UPDATE_ATTRS (1<<0)
  705. #define I915_OVERLAY_UPDATE_GAMMA (1<<1)
  706. struct drm_intel_overlay_attrs {
  707. __u32 flags;
  708. __u32 color_key;
  709. __s32 brightness;
  710. __u32 contrast;
  711. __u32 saturation;
  712. __u32 gamma0;
  713. __u32 gamma1;
  714. __u32 gamma2;
  715. __u32 gamma3;
  716. __u32 gamma4;
  717. __u32 gamma5;
  718. };
  719. #endif /* _I915_DRM_H_ */