mb862xxfb.c 27 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075
  1. /*
  2. * drivers/mb862xx/mb862xxfb.c
  3. *
  4. * Fujitsu Carmine/Coral-P(A)/Lime framebuffer driver
  5. *
  6. * (C) 2008 Anatolij Gustschin <agust@denx.de>
  7. * DENX Software Engineering
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. *
  13. */
  14. #undef DEBUG
  15. #include <linux/fb.h>
  16. #include <linux/delay.h>
  17. #include <linux/init.h>
  18. #include <linux/interrupt.h>
  19. #include <linux/pci.h>
  20. #if defined(CONFIG_OF)
  21. #include <linux/of_platform.h>
  22. #endif
  23. #include "mb862xxfb.h"
  24. #include "mb862xx_reg.h"
  25. #define NR_PALETTE 256
  26. #define MB862XX_MEM_SIZE 0x1000000
  27. #define CORALP_MEM_SIZE 0x4000000
  28. #define CARMINE_MEM_SIZE 0x8000000
  29. #define DRV_NAME "mb862xxfb"
  30. #if defined(CONFIG_LWMON5)
  31. static struct mb862xx_gc_mode lwmon5_gc_mode = {
  32. /* Mode for Sharp LQ104V1DG61 TFT LCD Panel */
  33. { "640x480", 60, 640, 480, 40000, 48, 16, 32, 11, 96, 2, 0, 0, 0 },
  34. /* 16 bits/pixel, 32MB, 100MHz, SDRAM memory mode value */
  35. 16, 0x2000000, GC_CCF_COT_100, 0x414fb7f2
  36. };
  37. #endif
  38. #if defined(CONFIG_SOCRATES)
  39. static struct mb862xx_gc_mode socrates_gc_mode = {
  40. /* Mode for Prime View PM070WL4 TFT LCD Panel */
  41. { "800x480", 45, 800, 480, 40000, 86, 42, 33, 10, 128, 2, 0, 0, 0 },
  42. /* 16 bits/pixel, 16MB, 133MHz, SDRAM memory mode value */
  43. 16, 0x1000000, GC_CCF_COT_133, 0x4157ba63
  44. };
  45. #endif
  46. /* Helpers */
  47. static inline int h_total(struct fb_var_screeninfo *var)
  48. {
  49. return var->xres + var->left_margin +
  50. var->right_margin + var->hsync_len;
  51. }
  52. static inline int v_total(struct fb_var_screeninfo *var)
  53. {
  54. return var->yres + var->upper_margin +
  55. var->lower_margin + var->vsync_len;
  56. }
  57. static inline int hsp(struct fb_var_screeninfo *var)
  58. {
  59. return var->xres + var->right_margin - 1;
  60. }
  61. static inline int vsp(struct fb_var_screeninfo *var)
  62. {
  63. return var->yres + var->lower_margin - 1;
  64. }
  65. static inline int d_pitch(struct fb_var_screeninfo *var)
  66. {
  67. return var->xres * var->bits_per_pixel / 8;
  68. }
  69. static inline unsigned int chan_to_field(unsigned int chan,
  70. struct fb_bitfield *bf)
  71. {
  72. chan &= 0xffff;
  73. chan >>= 16 - bf->length;
  74. return chan << bf->offset;
  75. }
  76. static int mb862xxfb_setcolreg(unsigned regno,
  77. unsigned red, unsigned green, unsigned blue,
  78. unsigned transp, struct fb_info *info)
  79. {
  80. struct mb862xxfb_par *par = info->par;
  81. unsigned int val;
  82. switch (info->fix.visual) {
  83. case FB_VISUAL_TRUECOLOR:
  84. if (regno < 16) {
  85. val = chan_to_field(red, &info->var.red);
  86. val |= chan_to_field(green, &info->var.green);
  87. val |= chan_to_field(blue, &info->var.blue);
  88. par->pseudo_palette[regno] = val;
  89. }
  90. break;
  91. case FB_VISUAL_PSEUDOCOLOR:
  92. if (regno < 256) {
  93. val = (red >> 8) << 16;
  94. val |= (green >> 8) << 8;
  95. val |= blue >> 8;
  96. outreg(disp, GC_L0PAL0 + (regno * 4), val);
  97. }
  98. break;
  99. default:
  100. return 1; /* unsupported type */
  101. }
  102. return 0;
  103. }
  104. static int mb862xxfb_check_var(struct fb_var_screeninfo *var,
  105. struct fb_info *fbi)
  106. {
  107. unsigned long tmp;
  108. if (fbi->dev)
  109. dev_dbg(fbi->dev, "%s\n", __func__);
  110. /* check if these values fit into the registers */
  111. if (var->hsync_len > 255 || var->vsync_len > 255)
  112. return -EINVAL;
  113. if ((var->xres + var->right_margin) >= 4096)
  114. return -EINVAL;
  115. if ((var->yres + var->lower_margin) > 4096)
  116. return -EINVAL;
  117. if (h_total(var) > 4096 || v_total(var) > 4096)
  118. return -EINVAL;
  119. if (var->xres_virtual > 4096 || var->yres_virtual > 4096)
  120. return -EINVAL;
  121. if (var->bits_per_pixel <= 8)
  122. var->bits_per_pixel = 8;
  123. else if (var->bits_per_pixel <= 16)
  124. var->bits_per_pixel = 16;
  125. else if (var->bits_per_pixel <= 32)
  126. var->bits_per_pixel = 32;
  127. /*
  128. * can cope with 8,16 or 24/32bpp if resulting
  129. * pitch is divisible by 64 without remainder
  130. */
  131. if (d_pitch(&fbi->var) % GC_L0M_L0W_UNIT) {
  132. int r;
  133. var->bits_per_pixel = 0;
  134. do {
  135. var->bits_per_pixel += 8;
  136. r = d_pitch(&fbi->var) % GC_L0M_L0W_UNIT;
  137. } while (r && var->bits_per_pixel <= 32);
  138. if (d_pitch(&fbi->var) % GC_L0M_L0W_UNIT)
  139. return -EINVAL;
  140. }
  141. /* line length is going to be 128 bit aligned */
  142. tmp = (var->xres * var->bits_per_pixel) / 8;
  143. if ((tmp & 15) != 0)
  144. return -EINVAL;
  145. /* set r/g/b positions and validate bpp */
  146. switch (var->bits_per_pixel) {
  147. case 8:
  148. var->red.length = var->bits_per_pixel;
  149. var->green.length = var->bits_per_pixel;
  150. var->blue.length = var->bits_per_pixel;
  151. var->red.offset = 0;
  152. var->green.offset = 0;
  153. var->blue.offset = 0;
  154. var->transp.length = 0;
  155. break;
  156. case 16:
  157. var->red.length = 5;
  158. var->green.length = 5;
  159. var->blue.length = 5;
  160. var->red.offset = 10;
  161. var->green.offset = 5;
  162. var->blue.offset = 0;
  163. var->transp.length = 0;
  164. break;
  165. case 24:
  166. case 32:
  167. var->transp.length = 8;
  168. var->red.length = 8;
  169. var->green.length = 8;
  170. var->blue.length = 8;
  171. var->transp.offset = 24;
  172. var->red.offset = 16;
  173. var->green.offset = 8;
  174. var->blue.offset = 0;
  175. break;
  176. default:
  177. return -EINVAL;
  178. }
  179. return 0;
  180. }
  181. /*
  182. * set display parameters
  183. */
  184. static int mb862xxfb_set_par(struct fb_info *fbi)
  185. {
  186. struct mb862xxfb_par *par = fbi->par;
  187. unsigned long reg, sc;
  188. dev_dbg(par->dev, "%s\n", __func__);
  189. if (par->type == BT_CORALP)
  190. mb862xxfb_init_accel(fbi, fbi->var.xres);
  191. if (par->pre_init)
  192. return 0;
  193. /* disp off */
  194. reg = inreg(disp, GC_DCM1);
  195. reg &= ~GC_DCM01_DEN;
  196. outreg(disp, GC_DCM1, reg);
  197. /* set display reference clock div. */
  198. sc = par->refclk / (1000000 / fbi->var.pixclock) - 1;
  199. reg = inreg(disp, GC_DCM1);
  200. reg &= ~(GC_DCM01_CKS | GC_DCM01_RESV | GC_DCM01_SC);
  201. reg |= sc << 8;
  202. outreg(disp, GC_DCM1, reg);
  203. dev_dbg(par->dev, "SC 0x%lx\n", sc);
  204. /* disp dimension, format */
  205. reg = pack(d_pitch(&fbi->var) / GC_L0M_L0W_UNIT,
  206. (fbi->var.yres - 1));
  207. if (fbi->var.bits_per_pixel == 16)
  208. reg |= GC_L0M_L0C_16;
  209. outreg(disp, GC_L0M, reg);
  210. if (fbi->var.bits_per_pixel == 32) {
  211. reg = inreg(disp, GC_L0EM);
  212. outreg(disp, GC_L0EM, reg | GC_L0EM_L0EC_24);
  213. }
  214. outreg(disp, GC_WY_WX, 0);
  215. reg = pack(fbi->var.yres - 1, fbi->var.xres);
  216. outreg(disp, GC_WH_WW, reg);
  217. outreg(disp, GC_L0OA0, 0);
  218. outreg(disp, GC_L0DA0, 0);
  219. outreg(disp, GC_L0DY_L0DX, 0);
  220. outreg(disp, GC_L0WY_L0WX, 0);
  221. outreg(disp, GC_L0WH_L0WW, reg);
  222. /* both HW-cursors off */
  223. reg = inreg(disp, GC_CPM_CUTC);
  224. reg &= ~(GC_CPM_CEN0 | GC_CPM_CEN1);
  225. outreg(disp, GC_CPM_CUTC, reg);
  226. /* timings */
  227. reg = pack(fbi->var.xres - 1, fbi->var.xres - 1);
  228. outreg(disp, GC_HDB_HDP, reg);
  229. reg = pack((fbi->var.yres - 1), vsp(&fbi->var));
  230. outreg(disp, GC_VDP_VSP, reg);
  231. reg = ((fbi->var.vsync_len - 1) << 24) |
  232. pack((fbi->var.hsync_len - 1), hsp(&fbi->var));
  233. outreg(disp, GC_VSW_HSW_HSP, reg);
  234. outreg(disp, GC_HTP, pack(h_total(&fbi->var) - 1, 0));
  235. outreg(disp, GC_VTR, pack(v_total(&fbi->var) - 1, 0));
  236. /* display on */
  237. reg = inreg(disp, GC_DCM1);
  238. reg |= GC_DCM01_DEN | GC_DCM01_L0E;
  239. reg &= ~GC_DCM01_ESY;
  240. outreg(disp, GC_DCM1, reg);
  241. return 0;
  242. }
  243. static int mb862xxfb_pan(struct fb_var_screeninfo *var,
  244. struct fb_info *info)
  245. {
  246. struct mb862xxfb_par *par = info->par;
  247. unsigned long reg;
  248. reg = pack(var->yoffset, var->xoffset);
  249. outreg(disp, GC_L0WY_L0WX, reg);
  250. reg = pack(var->yres_virtual, var->xres_virtual);
  251. outreg(disp, GC_L0WH_L0WW, reg);
  252. return 0;
  253. }
  254. static int mb862xxfb_blank(int mode, struct fb_info *fbi)
  255. {
  256. struct mb862xxfb_par *par = fbi->par;
  257. unsigned long reg;
  258. dev_dbg(fbi->dev, "blank mode=%d\n", mode);
  259. switch (mode) {
  260. case FB_BLANK_POWERDOWN:
  261. reg = inreg(disp, GC_DCM1);
  262. reg &= ~GC_DCM01_DEN;
  263. outreg(disp, GC_DCM1, reg);
  264. break;
  265. case FB_BLANK_UNBLANK:
  266. reg = inreg(disp, GC_DCM1);
  267. reg |= GC_DCM01_DEN;
  268. outreg(disp, GC_DCM1, reg);
  269. break;
  270. case FB_BLANK_NORMAL:
  271. case FB_BLANK_VSYNC_SUSPEND:
  272. case FB_BLANK_HSYNC_SUSPEND:
  273. default:
  274. return 1;
  275. }
  276. return 0;
  277. }
  278. /* framebuffer ops */
  279. static struct fb_ops mb862xxfb_ops = {
  280. .owner = THIS_MODULE,
  281. .fb_check_var = mb862xxfb_check_var,
  282. .fb_set_par = mb862xxfb_set_par,
  283. .fb_setcolreg = mb862xxfb_setcolreg,
  284. .fb_blank = mb862xxfb_blank,
  285. .fb_pan_display = mb862xxfb_pan,
  286. .fb_fillrect = cfb_fillrect,
  287. .fb_copyarea = cfb_copyarea,
  288. .fb_imageblit = cfb_imageblit,
  289. };
  290. /* initialize fb_info data */
  291. static int mb862xxfb_init_fbinfo(struct fb_info *fbi)
  292. {
  293. struct mb862xxfb_par *par = fbi->par;
  294. struct mb862xx_gc_mode *mode = par->gc_mode;
  295. unsigned long reg;
  296. fbi->fbops = &mb862xxfb_ops;
  297. fbi->pseudo_palette = par->pseudo_palette;
  298. fbi->screen_base = par->fb_base;
  299. fbi->screen_size = par->mapped_vram;
  300. strcpy(fbi->fix.id, DRV_NAME);
  301. fbi->fix.smem_start = (unsigned long)par->fb_base_phys;
  302. fbi->fix.smem_len = par->mapped_vram;
  303. fbi->fix.mmio_start = (unsigned long)par->mmio_base_phys;
  304. fbi->fix.mmio_len = par->mmio_len;
  305. fbi->fix.accel = FB_ACCEL_NONE;
  306. fbi->fix.type = FB_TYPE_PACKED_PIXELS;
  307. fbi->fix.type_aux = 0;
  308. fbi->fix.xpanstep = 1;
  309. fbi->fix.ypanstep = 1;
  310. fbi->fix.ywrapstep = 0;
  311. reg = inreg(disp, GC_DCM1);
  312. if (reg & GC_DCM01_DEN && reg & GC_DCM01_L0E) {
  313. /* get the disp mode from active display cfg */
  314. unsigned long sc = ((reg & GC_DCM01_SC) >> 8) + 1;
  315. unsigned long hsp, vsp, ht, vt;
  316. dev_dbg(par->dev, "using bootloader's disp. mode\n");
  317. fbi->var.pixclock = (sc * 1000000) / par->refclk;
  318. fbi->var.xres = (inreg(disp, GC_HDB_HDP) & 0x0fff) + 1;
  319. reg = inreg(disp, GC_VDP_VSP);
  320. fbi->var.yres = ((reg >> 16) & 0x0fff) + 1;
  321. vsp = (reg & 0x0fff) + 1;
  322. fbi->var.xres_virtual = fbi->var.xres;
  323. fbi->var.yres_virtual = fbi->var.yres;
  324. reg = inreg(disp, GC_L0EM);
  325. if (reg & GC_L0EM_L0EC_24) {
  326. fbi->var.bits_per_pixel = 32;
  327. } else {
  328. reg = inreg(disp, GC_L0M);
  329. if (reg & GC_L0M_L0C_16)
  330. fbi->var.bits_per_pixel = 16;
  331. else
  332. fbi->var.bits_per_pixel = 8;
  333. }
  334. reg = inreg(disp, GC_VSW_HSW_HSP);
  335. fbi->var.hsync_len = ((reg & 0xff0000) >> 16) + 1;
  336. fbi->var.vsync_len = ((reg & 0x3f000000) >> 24) + 1;
  337. hsp = (reg & 0xffff) + 1;
  338. ht = ((inreg(disp, GC_HTP) & 0xfff0000) >> 16) + 1;
  339. fbi->var.right_margin = hsp - fbi->var.xres;
  340. fbi->var.left_margin = ht - hsp - fbi->var.hsync_len;
  341. vt = ((inreg(disp, GC_VTR) & 0xfff0000) >> 16) + 1;
  342. fbi->var.lower_margin = vsp - fbi->var.yres;
  343. fbi->var.upper_margin = vt - vsp - fbi->var.vsync_len;
  344. } else if (mode) {
  345. dev_dbg(par->dev, "using supplied mode\n");
  346. fb_videomode_to_var(&fbi->var, (struct fb_videomode *)mode);
  347. fbi->var.bits_per_pixel = mode->def_bpp ? mode->def_bpp : 8;
  348. } else {
  349. int ret;
  350. ret = fb_find_mode(&fbi->var, fbi, "640x480-16@60",
  351. NULL, 0, NULL, 16);
  352. if (ret == 0 || ret == 4) {
  353. dev_err(par->dev,
  354. "failed to get initial mode\n");
  355. return -EINVAL;
  356. }
  357. }
  358. fbi->var.xoffset = 0;
  359. fbi->var.yoffset = 0;
  360. fbi->var.grayscale = 0;
  361. fbi->var.nonstd = 0;
  362. fbi->var.height = -1;
  363. fbi->var.width = -1;
  364. fbi->var.accel_flags = 0;
  365. fbi->var.vmode = FB_VMODE_NONINTERLACED;
  366. fbi->var.activate = FB_ACTIVATE_NOW;
  367. fbi->flags = FBINFO_DEFAULT |
  368. #ifdef __BIG_ENDIAN
  369. FBINFO_FOREIGN_ENDIAN |
  370. #endif
  371. FBINFO_HWACCEL_XPAN |
  372. FBINFO_HWACCEL_YPAN;
  373. /* check and possibly fix bpp */
  374. if ((fbi->fbops->fb_check_var)(&fbi->var, fbi))
  375. dev_err(par->dev, "check_var() failed on initial setup?\n");
  376. fbi->fix.visual = fbi->var.bits_per_pixel == 8 ?
  377. FB_VISUAL_PSEUDOCOLOR : FB_VISUAL_TRUECOLOR;
  378. fbi->fix.line_length = (fbi->var.xres_virtual *
  379. fbi->var.bits_per_pixel) / 8;
  380. return 0;
  381. }
  382. /*
  383. * show some display controller and cursor registers
  384. */
  385. static ssize_t mb862xxfb_show_dispregs(struct device *dev,
  386. struct device_attribute *attr, char *buf)
  387. {
  388. struct fb_info *fbi = dev_get_drvdata(dev);
  389. struct mb862xxfb_par *par = fbi->par;
  390. char *ptr = buf;
  391. unsigned int reg;
  392. for (reg = GC_DCM0; reg <= GC_L0DY_L0DX; reg += 4)
  393. ptr += sprintf(ptr, "%08x = %08x\n",
  394. reg, inreg(disp, reg));
  395. for (reg = GC_CPM_CUTC; reg <= GC_CUY1_CUX1; reg += 4)
  396. ptr += sprintf(ptr, "%08x = %08x\n",
  397. reg, inreg(disp, reg));
  398. for (reg = GC_DCM1; reg <= GC_L0WH_L0WW; reg += 4)
  399. ptr += sprintf(ptr, "%08x = %08x\n",
  400. reg, inreg(disp, reg));
  401. for (reg = 0x400; reg <= 0x410; reg += 4)
  402. ptr += sprintf(ptr, "geo %08x = %08x\n",
  403. reg, inreg(geo, reg));
  404. for (reg = 0x400; reg <= 0x410; reg += 4)
  405. ptr += sprintf(ptr, "draw %08x = %08x\n",
  406. reg, inreg(draw, reg));
  407. for (reg = 0x440; reg <= 0x450; reg += 4)
  408. ptr += sprintf(ptr, "draw %08x = %08x\n",
  409. reg, inreg(draw, reg));
  410. return ptr - buf;
  411. }
  412. static DEVICE_ATTR(dispregs, 0444, mb862xxfb_show_dispregs, NULL);
  413. irqreturn_t mb862xx_intr(int irq, void *dev_id)
  414. {
  415. struct mb862xxfb_par *par = (struct mb862xxfb_par *) dev_id;
  416. unsigned long reg_ist, mask;
  417. if (!par)
  418. return IRQ_NONE;
  419. if (par->type == BT_CARMINE) {
  420. /* Get Interrupt Status */
  421. reg_ist = inreg(ctrl, GC_CTRL_STATUS);
  422. mask = inreg(ctrl, GC_CTRL_INT_MASK);
  423. if (reg_ist == 0)
  424. return IRQ_HANDLED;
  425. reg_ist &= mask;
  426. if (reg_ist == 0)
  427. return IRQ_HANDLED;
  428. /* Clear interrupt status */
  429. outreg(ctrl, 0x0, reg_ist);
  430. } else {
  431. /* Get status */
  432. reg_ist = inreg(host, GC_IST);
  433. mask = inreg(host, GC_IMASK);
  434. reg_ist &= mask;
  435. if (reg_ist == 0)
  436. return IRQ_HANDLED;
  437. /* Clear status */
  438. outreg(host, GC_IST, ~reg_ist);
  439. }
  440. return IRQ_HANDLED;
  441. }
  442. #if defined(CONFIG_FB_MB862XX_LIME)
  443. /*
  444. * GDC (Lime, Coral(B/Q), Mint, ...) on host bus
  445. */
  446. static int mb862xx_gdc_init(struct mb862xxfb_par *par)
  447. {
  448. unsigned long ccf, mmr;
  449. unsigned long ver, rev;
  450. if (!par)
  451. return -ENODEV;
  452. #if defined(CONFIG_FB_PRE_INIT_FB)
  453. par->pre_init = 1;
  454. #endif
  455. par->host = par->mmio_base;
  456. par->i2c = par->mmio_base + MB862XX_I2C_BASE;
  457. par->disp = par->mmio_base + MB862XX_DISP_BASE;
  458. par->cap = par->mmio_base + MB862XX_CAP_BASE;
  459. par->draw = par->mmio_base + MB862XX_DRAW_BASE;
  460. par->geo = par->mmio_base + MB862XX_GEO_BASE;
  461. par->pio = par->mmio_base + MB862XX_PIO_BASE;
  462. par->refclk = GC_DISP_REFCLK_400;
  463. ver = inreg(host, GC_CID);
  464. rev = inreg(pio, GC_REVISION);
  465. if ((ver == 0x303) && (rev & 0xffffff00) == 0x20050100) {
  466. dev_info(par->dev, "Fujitsu Lime v1.%d found\n",
  467. (int)rev & 0xff);
  468. par->type = BT_LIME;
  469. ccf = par->gc_mode ? par->gc_mode->ccf : GC_CCF_COT_100;
  470. mmr = par->gc_mode ? par->gc_mode->mmr : 0x414fb7f2;
  471. } else {
  472. dev_info(par->dev, "? GDC, CID/Rev.: 0x%lx/0x%lx \n", ver, rev);
  473. return -ENODEV;
  474. }
  475. if (!par->pre_init) {
  476. outreg(host, GC_CCF, ccf);
  477. udelay(200);
  478. outreg(host, GC_MMR, mmr);
  479. udelay(10);
  480. }
  481. /* interrupt status */
  482. outreg(host, GC_IST, 0);
  483. outreg(host, GC_IMASK, GC_INT_EN);
  484. return 0;
  485. }
  486. static int __devinit of_platform_mb862xx_probe(struct of_device *ofdev,
  487. const struct of_device_id *id)
  488. {
  489. struct device_node *np = ofdev->node;
  490. struct device *dev = &ofdev->dev;
  491. struct mb862xxfb_par *par;
  492. struct fb_info *info;
  493. struct resource res;
  494. resource_size_t res_size;
  495. unsigned long ret = -ENODEV;
  496. if (of_address_to_resource(np, 0, &res)) {
  497. dev_err(dev, "Invalid address\n");
  498. return -ENXIO;
  499. }
  500. info = framebuffer_alloc(sizeof(struct mb862xxfb_par), dev);
  501. if (info == NULL) {
  502. dev_err(dev, "cannot allocate framebuffer\n");
  503. return -ENOMEM;
  504. }
  505. par = info->par;
  506. par->info = info;
  507. par->dev = dev;
  508. par->irq = irq_of_parse_and_map(np, 0);
  509. if (par->irq == NO_IRQ) {
  510. dev_err(dev, "failed to map irq\n");
  511. ret = -ENODEV;
  512. goto fbrel;
  513. }
  514. res_size = 1 + res.end - res.start;
  515. par->res = request_mem_region(res.start, res_size, DRV_NAME);
  516. if (par->res == NULL) {
  517. dev_err(dev, "Cannot claim framebuffer/mmio\n");
  518. ret = -ENXIO;
  519. goto irqdisp;
  520. }
  521. #if defined(CONFIG_LWMON5)
  522. par->gc_mode = &lwmon5_gc_mode;
  523. #endif
  524. #if defined(CONFIG_SOCRATES)
  525. par->gc_mode = &socrates_gc_mode;
  526. #endif
  527. par->fb_base_phys = res.start;
  528. par->mmio_base_phys = res.start + MB862XX_MMIO_BASE;
  529. par->mmio_len = MB862XX_MMIO_SIZE;
  530. if (par->gc_mode)
  531. par->mapped_vram = par->gc_mode->max_vram;
  532. else
  533. par->mapped_vram = MB862XX_MEM_SIZE;
  534. par->fb_base = ioremap(par->fb_base_phys, par->mapped_vram);
  535. if (par->fb_base == NULL) {
  536. dev_err(dev, "Cannot map framebuffer\n");
  537. goto rel_reg;
  538. }
  539. par->mmio_base = ioremap(par->mmio_base_phys, par->mmio_len);
  540. if (par->mmio_base == NULL) {
  541. dev_err(dev, "Cannot map registers\n");
  542. goto fb_unmap;
  543. }
  544. dev_dbg(dev, "fb phys 0x%llx 0x%lx\n",
  545. (u64)par->fb_base_phys, (ulong)par->mapped_vram);
  546. dev_dbg(dev, "mmio phys 0x%llx 0x%lx, (irq = %d)\n",
  547. (u64)par->mmio_base_phys, (ulong)par->mmio_len, par->irq);
  548. if (mb862xx_gdc_init(par))
  549. goto io_unmap;
  550. if (request_irq(par->irq, mb862xx_intr, IRQF_DISABLED,
  551. DRV_NAME, (void *)par)) {
  552. dev_err(dev, "Cannot request irq\n");
  553. goto io_unmap;
  554. }
  555. mb862xxfb_init_fbinfo(info);
  556. if (fb_alloc_cmap(&info->cmap, NR_PALETTE, 0) < 0) {
  557. dev_err(dev, "Could not allocate cmap for fb_info.\n");
  558. goto free_irq;
  559. }
  560. if ((info->fbops->fb_set_par)(info))
  561. dev_err(dev, "set_var() failed on initial setup?\n");
  562. if (register_framebuffer(info)) {
  563. dev_err(dev, "failed to register framebuffer\n");
  564. goto rel_cmap;
  565. }
  566. dev_set_drvdata(dev, info);
  567. if (device_create_file(dev, &dev_attr_dispregs))
  568. dev_err(dev, "Can't create sysfs regdump file\n");
  569. return 0;
  570. rel_cmap:
  571. fb_dealloc_cmap(&info->cmap);
  572. free_irq:
  573. outreg(host, GC_IMASK, 0);
  574. free_irq(par->irq, (void *)par);
  575. io_unmap:
  576. iounmap(par->mmio_base);
  577. fb_unmap:
  578. iounmap(par->fb_base);
  579. rel_reg:
  580. release_mem_region(res.start, res_size);
  581. irqdisp:
  582. irq_dispose_mapping(par->irq);
  583. fbrel:
  584. dev_set_drvdata(dev, NULL);
  585. framebuffer_release(info);
  586. return ret;
  587. }
  588. static int __devexit of_platform_mb862xx_remove(struct of_device *ofdev)
  589. {
  590. struct fb_info *fbi = dev_get_drvdata(&ofdev->dev);
  591. struct mb862xxfb_par *par = fbi->par;
  592. resource_size_t res_size = 1 + par->res->end - par->res->start;
  593. unsigned long reg;
  594. dev_dbg(fbi->dev, "%s release\n", fbi->fix.id);
  595. /* display off */
  596. reg = inreg(disp, GC_DCM1);
  597. reg &= ~(GC_DCM01_DEN | GC_DCM01_L0E);
  598. outreg(disp, GC_DCM1, reg);
  599. /* disable interrupts */
  600. outreg(host, GC_IMASK, 0);
  601. free_irq(par->irq, (void *)par);
  602. irq_dispose_mapping(par->irq);
  603. device_remove_file(&ofdev->dev, &dev_attr_dispregs);
  604. unregister_framebuffer(fbi);
  605. fb_dealloc_cmap(&fbi->cmap);
  606. iounmap(par->mmio_base);
  607. iounmap(par->fb_base);
  608. dev_set_drvdata(&ofdev->dev, NULL);
  609. release_mem_region(par->res->start, res_size);
  610. framebuffer_release(fbi);
  611. return 0;
  612. }
  613. /*
  614. * common types
  615. */
  616. static struct of_device_id __devinitdata of_platform_mb862xx_tbl[] = {
  617. { .compatible = "fujitsu,MB86276", },
  618. { .compatible = "fujitsu,lime", },
  619. { .compatible = "fujitsu,MB86277", },
  620. { .compatible = "fujitsu,mint", },
  621. { .compatible = "fujitsu,MB86293", },
  622. { .compatible = "fujitsu,MB86294", },
  623. { .compatible = "fujitsu,coral", },
  624. { /* end */ }
  625. };
  626. static struct of_platform_driver of_platform_mb862xxfb_driver = {
  627. .owner = THIS_MODULE,
  628. .name = DRV_NAME,
  629. .match_table = of_platform_mb862xx_tbl,
  630. .probe = of_platform_mb862xx_probe,
  631. .remove = __devexit_p(of_platform_mb862xx_remove),
  632. };
  633. #endif
  634. #if defined(CONFIG_FB_MB862XX_PCI_GDC)
  635. static int coralp_init(struct mb862xxfb_par *par)
  636. {
  637. int cn, ver;
  638. par->host = par->mmio_base;
  639. par->i2c = par->mmio_base + MB862XX_I2C_BASE;
  640. par->disp = par->mmio_base + MB862XX_DISP_BASE;
  641. par->cap = par->mmio_base + MB862XX_CAP_BASE;
  642. par->draw = par->mmio_base + MB862XX_DRAW_BASE;
  643. par->geo = par->mmio_base + MB862XX_GEO_BASE;
  644. par->pio = par->mmio_base + MB862XX_PIO_BASE;
  645. par->refclk = GC_DISP_REFCLK_400;
  646. ver = inreg(host, GC_CID);
  647. cn = (ver & GC_CID_CNAME_MSK) >> 8;
  648. ver = ver & GC_CID_VERSION_MSK;
  649. if (cn == 3) {
  650. dev_info(par->dev, "Fujitsu Coral-%s GDC Rev.%d found\n",\
  651. (ver == 6) ? "P" : (ver == 8) ? "PA" : "?",
  652. par->pdev->revision);
  653. outreg(host, GC_CCF, GC_CCF_CGE_166 | GC_CCF_COT_133);
  654. udelay(200);
  655. outreg(host, GC_MMR, GC_MMR_CORALP_EVB_VAL);
  656. udelay(10);
  657. /* Clear interrupt status */
  658. outreg(host, GC_IST, 0);
  659. } else {
  660. return -ENODEV;
  661. }
  662. return 0;
  663. }
  664. static int init_dram_ctrl(struct mb862xxfb_par *par)
  665. {
  666. unsigned long i = 0;
  667. /*
  668. * Set io mode first! Spec. says IC may be destroyed
  669. * if not set to SSTL2/LVCMOS before init.
  670. */
  671. outreg(dram_ctrl, GC_DCTL_IOCONT1_IOCONT0, GC_EVB_DCTL_IOCONT1_IOCONT0);
  672. /* DRAM init */
  673. outreg(dram_ctrl, GC_DCTL_MODE_ADD, GC_EVB_DCTL_MODE_ADD);
  674. outreg(dram_ctrl, GC_DCTL_SETTIME1_EMODE, GC_EVB_DCTL_SETTIME1_EMODE);
  675. outreg(dram_ctrl, GC_DCTL_REFRESH_SETTIME2,
  676. GC_EVB_DCTL_REFRESH_SETTIME2);
  677. outreg(dram_ctrl, GC_DCTL_RSV2_RSV1, GC_EVB_DCTL_RSV2_RSV1);
  678. outreg(dram_ctrl, GC_DCTL_DDRIF2_DDRIF1, GC_EVB_DCTL_DDRIF2_DDRIF1);
  679. outreg(dram_ctrl, GC_DCTL_RSV0_STATES, GC_EVB_DCTL_RSV0_STATES);
  680. /* DLL reset done? */
  681. while ((inreg(dram_ctrl, GC_DCTL_RSV0_STATES) & GC_DCTL_STATES_MSK)) {
  682. udelay(GC_DCTL_INIT_WAIT_INTERVAL);
  683. if (i++ > GC_DCTL_INIT_WAIT_CNT) {
  684. dev_err(par->dev, "VRAM init failed.\n");
  685. return -EINVAL;
  686. }
  687. }
  688. outreg(dram_ctrl, GC_DCTL_MODE_ADD, GC_EVB_DCTL_MODE_ADD_AFT_RST);
  689. outreg(dram_ctrl, GC_DCTL_RSV0_STATES, GC_EVB_DCTL_RSV0_STATES_AFT_RST);
  690. return 0;
  691. }
  692. static int carmine_init(struct mb862xxfb_par *par)
  693. {
  694. unsigned long reg;
  695. par->ctrl = par->mmio_base + MB86297_CTRL_BASE;
  696. par->i2c = par->mmio_base + MB86297_I2C_BASE;
  697. par->disp = par->mmio_base + MB86297_DISP0_BASE;
  698. par->disp1 = par->mmio_base + MB86297_DISP1_BASE;
  699. par->cap = par->mmio_base + MB86297_CAP0_BASE;
  700. par->cap1 = par->mmio_base + MB86297_CAP1_BASE;
  701. par->draw = par->mmio_base + MB86297_DRAW_BASE;
  702. par->dram_ctrl = par->mmio_base + MB86297_DRAMCTRL_BASE;
  703. par->wrback = par->mmio_base + MB86297_WRBACK_BASE;
  704. par->refclk = GC_DISP_REFCLK_533;
  705. /* warm up */
  706. reg = GC_CTRL_CLK_EN_DRAM | GC_CTRL_CLK_EN_2D3D | GC_CTRL_CLK_EN_DISP0;
  707. outreg(ctrl, GC_CTRL_CLK_ENABLE, reg);
  708. /* check for engine module revision */
  709. if (inreg(draw, GC_2D3D_REV) == GC_RE_REVISION)
  710. dev_info(par->dev, "Fujitsu Carmine GDC Rev.%d found\n",
  711. par->pdev->revision);
  712. else
  713. goto err_init;
  714. reg &= ~GC_CTRL_CLK_EN_2D3D;
  715. outreg(ctrl, GC_CTRL_CLK_ENABLE, reg);
  716. /* set up vram */
  717. if (init_dram_ctrl(par) < 0)
  718. goto err_init;
  719. outreg(ctrl, GC_CTRL_INT_MASK, 0);
  720. return 0;
  721. err_init:
  722. outreg(ctrl, GC_CTRL_CLK_ENABLE, 0);
  723. return -EINVAL;
  724. }
  725. static inline int mb862xx_pci_gdc_init(struct mb862xxfb_par *par)
  726. {
  727. switch (par->type) {
  728. case BT_CORALP:
  729. return coralp_init(par);
  730. case BT_CARMINE:
  731. return carmine_init(par);
  732. default:
  733. return -ENODEV;
  734. }
  735. }
  736. #define CHIP_ID(id) \
  737. { PCI_DEVICE(PCI_VENDOR_ID_FUJITSU_LIMITED, id) }
  738. static struct pci_device_id mb862xx_pci_tbl[] __devinitdata = {
  739. /* MB86295/MB86296 */
  740. CHIP_ID(PCI_DEVICE_ID_FUJITSU_CORALP),
  741. CHIP_ID(PCI_DEVICE_ID_FUJITSU_CORALPA),
  742. /* MB86297 */
  743. CHIP_ID(PCI_DEVICE_ID_FUJITSU_CARMINE),
  744. { 0, }
  745. };
  746. MODULE_DEVICE_TABLE(pci, mb862xx_pci_tbl);
  747. static int __devinit mb862xx_pci_probe(struct pci_dev *pdev,
  748. const struct pci_device_id *ent)
  749. {
  750. struct mb862xxfb_par *par;
  751. struct fb_info *info;
  752. struct device *dev = &pdev->dev;
  753. int ret;
  754. ret = pci_enable_device(pdev);
  755. if (ret < 0) {
  756. dev_err(dev, "Cannot enable PCI device\n");
  757. goto out;
  758. }
  759. info = framebuffer_alloc(sizeof(struct mb862xxfb_par), dev);
  760. if (!info) {
  761. dev_err(dev, "framebuffer alloc failed\n");
  762. ret = -ENOMEM;
  763. goto dis_dev;
  764. }
  765. par = info->par;
  766. par->info = info;
  767. par->dev = dev;
  768. par->pdev = pdev;
  769. par->irq = pdev->irq;
  770. ret = pci_request_regions(pdev, DRV_NAME);
  771. if (ret < 0) {
  772. dev_err(dev, "Cannot reserve region(s) for PCI device\n");
  773. goto rel_fb;
  774. }
  775. switch (pdev->device) {
  776. case PCI_DEVICE_ID_FUJITSU_CORALP:
  777. case PCI_DEVICE_ID_FUJITSU_CORALPA:
  778. par->fb_base_phys = pci_resource_start(par->pdev, 0);
  779. par->mapped_vram = CORALP_MEM_SIZE;
  780. par->mmio_base_phys = par->fb_base_phys + MB862XX_MMIO_BASE;
  781. par->mmio_len = MB862XX_MMIO_SIZE;
  782. par->type = BT_CORALP;
  783. break;
  784. case PCI_DEVICE_ID_FUJITSU_CARMINE:
  785. par->fb_base_phys = pci_resource_start(par->pdev, 2);
  786. par->mmio_base_phys = pci_resource_start(par->pdev, 3);
  787. par->mmio_len = pci_resource_len(par->pdev, 3);
  788. par->mapped_vram = CARMINE_MEM_SIZE;
  789. par->type = BT_CARMINE;
  790. break;
  791. default:
  792. /* should never occur */
  793. goto rel_reg;
  794. }
  795. par->fb_base = ioremap(par->fb_base_phys, par->mapped_vram);
  796. if (par->fb_base == NULL) {
  797. dev_err(dev, "Cannot map framebuffer\n");
  798. goto rel_reg;
  799. }
  800. par->mmio_base = ioremap(par->mmio_base_phys, par->mmio_len);
  801. if (par->mmio_base == NULL) {
  802. dev_err(dev, "Cannot map registers\n");
  803. ret = -EIO;
  804. goto fb_unmap;
  805. }
  806. dev_dbg(dev, "fb phys 0x%llx 0x%lx\n",
  807. (unsigned long long)par->fb_base_phys, (ulong)par->mapped_vram);
  808. dev_dbg(dev, "mmio phys 0x%llx 0x%lx\n",
  809. (unsigned long long)par->mmio_base_phys, (ulong)par->mmio_len);
  810. if (mb862xx_pci_gdc_init(par))
  811. goto io_unmap;
  812. if (request_irq(par->irq, mb862xx_intr, IRQF_DISABLED | IRQF_SHARED,
  813. DRV_NAME, (void *)par)) {
  814. dev_err(dev, "Cannot request irq\n");
  815. goto io_unmap;
  816. }
  817. mb862xxfb_init_fbinfo(info);
  818. if (fb_alloc_cmap(&info->cmap, NR_PALETTE, 0) < 0) {
  819. dev_err(dev, "Could not allocate cmap for fb_info.\n");
  820. ret = -ENOMEM;
  821. goto free_irq;
  822. }
  823. if ((info->fbops->fb_set_par)(info))
  824. dev_err(dev, "set_var() failed on initial setup?\n");
  825. ret = register_framebuffer(info);
  826. if (ret < 0) {
  827. dev_err(dev, "failed to register framebuffer\n");
  828. goto rel_cmap;
  829. }
  830. pci_set_drvdata(pdev, info);
  831. if (device_create_file(dev, &dev_attr_dispregs))
  832. dev_err(dev, "Can't create sysfs regdump file\n");
  833. if (par->type == BT_CARMINE)
  834. outreg(ctrl, GC_CTRL_INT_MASK, GC_CARMINE_INT_EN);
  835. else
  836. outreg(host, GC_IMASK, GC_INT_EN);
  837. return 0;
  838. rel_cmap:
  839. fb_dealloc_cmap(&info->cmap);
  840. free_irq:
  841. free_irq(par->irq, (void *)par);
  842. io_unmap:
  843. iounmap(par->mmio_base);
  844. fb_unmap:
  845. iounmap(par->fb_base);
  846. rel_reg:
  847. pci_release_regions(pdev);
  848. rel_fb:
  849. framebuffer_release(info);
  850. dis_dev:
  851. pci_disable_device(pdev);
  852. out:
  853. return ret;
  854. }
  855. static void __devexit mb862xx_pci_remove(struct pci_dev *pdev)
  856. {
  857. struct fb_info *fbi = pci_get_drvdata(pdev);
  858. struct mb862xxfb_par *par = fbi->par;
  859. unsigned long reg;
  860. dev_dbg(fbi->dev, "%s release\n", fbi->fix.id);
  861. /* display off */
  862. reg = inreg(disp, GC_DCM1);
  863. reg &= ~(GC_DCM01_DEN | GC_DCM01_L0E);
  864. outreg(disp, GC_DCM1, reg);
  865. if (par->type == BT_CARMINE) {
  866. outreg(ctrl, GC_CTRL_INT_MASK, 0);
  867. outreg(ctrl, GC_CTRL_CLK_ENABLE, 0);
  868. } else {
  869. outreg(host, GC_IMASK, 0);
  870. }
  871. device_remove_file(&pdev->dev, &dev_attr_dispregs);
  872. pci_set_drvdata(pdev, NULL);
  873. unregister_framebuffer(fbi);
  874. fb_dealloc_cmap(&fbi->cmap);
  875. free_irq(par->irq, (void *)par);
  876. iounmap(par->mmio_base);
  877. iounmap(par->fb_base);
  878. pci_release_regions(pdev);
  879. framebuffer_release(fbi);
  880. pci_disable_device(pdev);
  881. }
  882. static struct pci_driver mb862xxfb_pci_driver = {
  883. .name = DRV_NAME,
  884. .id_table = mb862xx_pci_tbl,
  885. .probe = mb862xx_pci_probe,
  886. .remove = __devexit_p(mb862xx_pci_remove),
  887. };
  888. #endif
  889. static int __devinit mb862xxfb_init(void)
  890. {
  891. int ret = -ENODEV;
  892. #if defined(CONFIG_FB_MB862XX_LIME)
  893. ret = of_register_platform_driver(&of_platform_mb862xxfb_driver);
  894. #endif
  895. #if defined(CONFIG_FB_MB862XX_PCI_GDC)
  896. ret = pci_register_driver(&mb862xxfb_pci_driver);
  897. #endif
  898. return ret;
  899. }
  900. static void __exit mb862xxfb_exit(void)
  901. {
  902. #if defined(CONFIG_FB_MB862XX_LIME)
  903. of_unregister_platform_driver(&of_platform_mb862xxfb_driver);
  904. #endif
  905. #if defined(CONFIG_FB_MB862XX_PCI_GDC)
  906. pci_unregister_driver(&mb862xxfb_pci_driver);
  907. #endif
  908. }
  909. module_init(mb862xxfb_init);
  910. module_exit(mb862xxfb_exit);
  911. MODULE_DESCRIPTION("Fujitsu MB862xx Framebuffer driver");
  912. MODULE_AUTHOR("Anatolij Gustschin <agust@denx.de>");
  913. MODULE_LICENSE("GPL v2");