da8xx-fb.c 24 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025
  1. /*
  2. * Copyright (C) 2008-2009 MontaVista Software Inc.
  3. * Copyright (C) 2008-2009 Texas Instruments Inc
  4. *
  5. * Based on the LCD driver for TI Avalanche processors written by
  6. * Ajay Singh and Shalom Hai.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option)any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  21. */
  22. #include <linux/module.h>
  23. #include <linux/kernel.h>
  24. #include <linux/fb.h>
  25. #include <linux/dma-mapping.h>
  26. #include <linux/device.h>
  27. #include <linux/platform_device.h>
  28. #include <linux/uaccess.h>
  29. #include <linux/interrupt.h>
  30. #include <linux/clk.h>
  31. #include <linux/cpufreq.h>
  32. #include <linux/console.h>
  33. #include <video/da8xx-fb.h>
  34. #define DRIVER_NAME "da8xx_lcdc"
  35. /* LCD Status Register */
  36. #define LCD_END_OF_FRAME0 BIT(8)
  37. #define LCD_FIFO_UNDERFLOW BIT(5)
  38. #define LCD_SYNC_LOST BIT(2)
  39. /* LCD DMA Control Register */
  40. #define LCD_DMA_BURST_SIZE(x) ((x) << 4)
  41. #define LCD_DMA_BURST_1 0x0
  42. #define LCD_DMA_BURST_2 0x1
  43. #define LCD_DMA_BURST_4 0x2
  44. #define LCD_DMA_BURST_8 0x3
  45. #define LCD_DMA_BURST_16 0x4
  46. #define LCD_END_OF_FRAME_INT_ENA BIT(2)
  47. #define LCD_DUAL_FRAME_BUFFER_ENABLE BIT(0)
  48. /* LCD Control Register */
  49. #define LCD_CLK_DIVISOR(x) ((x) << 8)
  50. #define LCD_RASTER_MODE 0x01
  51. /* LCD Raster Control Register */
  52. #define LCD_PALETTE_LOAD_MODE(x) ((x) << 20)
  53. #define PALETTE_AND_DATA 0x00
  54. #define PALETTE_ONLY 0x01
  55. #define LCD_MONO_8BIT_MODE BIT(9)
  56. #define LCD_RASTER_ORDER BIT(8)
  57. #define LCD_TFT_MODE BIT(7)
  58. #define LCD_UNDERFLOW_INT_ENA BIT(6)
  59. #define LCD_MONOCHROME_MODE BIT(1)
  60. #define LCD_RASTER_ENABLE BIT(0)
  61. #define LCD_TFT_ALT_ENABLE BIT(23)
  62. #define LCD_STN_565_ENABLE BIT(24)
  63. /* LCD Raster Timing 2 Register */
  64. #define LCD_AC_BIAS_TRANSITIONS_PER_INT(x) ((x) << 16)
  65. #define LCD_AC_BIAS_FREQUENCY(x) ((x) << 8)
  66. #define LCD_SYNC_CTRL BIT(25)
  67. #define LCD_SYNC_EDGE BIT(24)
  68. #define LCD_INVERT_PIXEL_CLOCK BIT(22)
  69. #define LCD_INVERT_LINE_CLOCK BIT(21)
  70. #define LCD_INVERT_FRAME_CLOCK BIT(20)
  71. /* LCD Block */
  72. #define LCD_CTRL_REG 0x4
  73. #define LCD_STAT_REG 0x8
  74. #define LCD_RASTER_CTRL_REG 0x28
  75. #define LCD_RASTER_TIMING_0_REG 0x2C
  76. #define LCD_RASTER_TIMING_1_REG 0x30
  77. #define LCD_RASTER_TIMING_2_REG 0x34
  78. #define LCD_DMA_CTRL_REG 0x40
  79. #define LCD_DMA_FRM_BUF_BASE_ADDR_0_REG 0x44
  80. #define LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG 0x48
  81. #define WSI_TIMEOUT 50
  82. #define PALETTE_SIZE 256
  83. #define LEFT_MARGIN 64
  84. #define RIGHT_MARGIN 64
  85. #define UPPER_MARGIN 32
  86. #define LOWER_MARGIN 32
  87. static resource_size_t da8xx_fb_reg_base;
  88. static struct resource *lcdc_regs;
  89. static inline unsigned int lcdc_read(unsigned int addr)
  90. {
  91. return (unsigned int)__raw_readl(da8xx_fb_reg_base + (addr));
  92. }
  93. static inline void lcdc_write(unsigned int val, unsigned int addr)
  94. {
  95. __raw_writel(val, da8xx_fb_reg_base + (addr));
  96. }
  97. struct da8xx_fb_par {
  98. resource_size_t p_palette_base;
  99. unsigned char *v_palette_base;
  100. struct clk *lcdc_clk;
  101. int irq;
  102. unsigned short pseudo_palette[16];
  103. unsigned int databuf_sz;
  104. unsigned int palette_sz;
  105. unsigned int pxl_clk;
  106. int blank;
  107. #ifdef CONFIG_CPU_FREQ
  108. struct notifier_block freq_transition;
  109. #endif
  110. void (*panel_power_ctrl)(int);
  111. };
  112. /* Variable Screen Information */
  113. static struct fb_var_screeninfo da8xx_fb_var __devinitdata = {
  114. .xoffset = 0,
  115. .yoffset = 0,
  116. .transp = {0, 0, 0},
  117. .nonstd = 0,
  118. .activate = 0,
  119. .height = -1,
  120. .width = -1,
  121. .pixclock = 46666, /* 46us - AUO display */
  122. .accel_flags = 0,
  123. .left_margin = LEFT_MARGIN,
  124. .right_margin = RIGHT_MARGIN,
  125. .upper_margin = UPPER_MARGIN,
  126. .lower_margin = LOWER_MARGIN,
  127. .sync = 0,
  128. .vmode = FB_VMODE_NONINTERLACED
  129. };
  130. static struct fb_fix_screeninfo da8xx_fb_fix __devinitdata = {
  131. .id = "DA8xx FB Drv",
  132. .type = FB_TYPE_PACKED_PIXELS,
  133. .type_aux = 0,
  134. .visual = FB_VISUAL_PSEUDOCOLOR,
  135. .xpanstep = 1,
  136. .ypanstep = 1,
  137. .ywrapstep = 1,
  138. .accel = FB_ACCEL_NONE
  139. };
  140. struct da8xx_panel {
  141. const char name[25]; /* Full name <vendor>_<model> */
  142. unsigned short width;
  143. unsigned short height;
  144. int hfp; /* Horizontal front porch */
  145. int hbp; /* Horizontal back porch */
  146. int hsw; /* Horizontal Sync Pulse Width */
  147. int vfp; /* Vertical front porch */
  148. int vbp; /* Vertical back porch */
  149. int vsw; /* Vertical Sync Pulse Width */
  150. unsigned int pxl_clk; /* Pixel clock */
  151. unsigned char invert_pxl_clk; /* Invert Pixel clock */
  152. };
  153. static struct da8xx_panel known_lcd_panels[] = {
  154. /* Sharp LCD035Q3DG01 */
  155. [0] = {
  156. .name = "Sharp_LCD035Q3DG01",
  157. .width = 320,
  158. .height = 240,
  159. .hfp = 8,
  160. .hbp = 6,
  161. .hsw = 0,
  162. .vfp = 2,
  163. .vbp = 2,
  164. .vsw = 0,
  165. .pxl_clk = 4608000,
  166. .invert_pxl_clk = 1,
  167. },
  168. /* Sharp LK043T1DG01 */
  169. [1] = {
  170. .name = "Sharp_LK043T1DG01",
  171. .width = 480,
  172. .height = 272,
  173. .hfp = 2,
  174. .hbp = 2,
  175. .hsw = 41,
  176. .vfp = 2,
  177. .vbp = 2,
  178. .vsw = 10,
  179. .pxl_clk = 7833600,
  180. .invert_pxl_clk = 0,
  181. },
  182. };
  183. /* Enable the Raster Engine of the LCD Controller */
  184. static inline void lcd_enable_raster(void)
  185. {
  186. u32 reg;
  187. reg = lcdc_read(LCD_RASTER_CTRL_REG);
  188. if (!(reg & LCD_RASTER_ENABLE))
  189. lcdc_write(reg | LCD_RASTER_ENABLE, LCD_RASTER_CTRL_REG);
  190. }
  191. /* Disable the Raster Engine of the LCD Controller */
  192. static inline void lcd_disable_raster(void)
  193. {
  194. u32 reg;
  195. reg = lcdc_read(LCD_RASTER_CTRL_REG);
  196. if (reg & LCD_RASTER_ENABLE)
  197. lcdc_write(reg & ~LCD_RASTER_ENABLE, LCD_RASTER_CTRL_REG);
  198. }
  199. static void lcd_blit(int load_mode, struct da8xx_fb_par *par)
  200. {
  201. u32 tmp = par->p_palette_base + par->databuf_sz - 4;
  202. u32 reg;
  203. /* Update the databuf in the hw. */
  204. lcdc_write(par->p_palette_base, LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  205. lcdc_write(tmp, LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  206. /* Start the DMA. */
  207. reg = lcdc_read(LCD_RASTER_CTRL_REG);
  208. reg &= ~(3 << 20);
  209. if (load_mode == LOAD_DATA)
  210. reg |= LCD_PALETTE_LOAD_MODE(PALETTE_AND_DATA);
  211. else if (load_mode == LOAD_PALETTE)
  212. reg |= LCD_PALETTE_LOAD_MODE(PALETTE_ONLY);
  213. lcdc_write(reg, LCD_RASTER_CTRL_REG);
  214. }
  215. /* Configure the Burst Size of DMA */
  216. static int lcd_cfg_dma(int burst_size)
  217. {
  218. u32 reg;
  219. reg = lcdc_read(LCD_DMA_CTRL_REG) & 0x00000001;
  220. switch (burst_size) {
  221. case 1:
  222. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_1);
  223. break;
  224. case 2:
  225. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_2);
  226. break;
  227. case 4:
  228. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_4);
  229. break;
  230. case 8:
  231. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_8);
  232. break;
  233. case 16:
  234. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_16);
  235. break;
  236. default:
  237. return -EINVAL;
  238. }
  239. lcdc_write(reg, LCD_DMA_CTRL_REG);
  240. return 0;
  241. }
  242. static void lcd_cfg_ac_bias(int period, int transitions_per_int)
  243. {
  244. u32 reg;
  245. /* Set the AC Bias Period and Number of Transisitons per Interrupt */
  246. reg = lcdc_read(LCD_RASTER_TIMING_2_REG) & 0xFFF00000;
  247. reg |= LCD_AC_BIAS_FREQUENCY(period) |
  248. LCD_AC_BIAS_TRANSITIONS_PER_INT(transitions_per_int);
  249. lcdc_write(reg, LCD_RASTER_TIMING_2_REG);
  250. }
  251. static void lcd_cfg_horizontal_sync(int back_porch, int pulse_width,
  252. int front_porch)
  253. {
  254. u32 reg;
  255. reg = lcdc_read(LCD_RASTER_TIMING_0_REG) & 0xf;
  256. reg |= ((back_porch & 0xff) << 24)
  257. | ((front_porch & 0xff) << 16)
  258. | ((pulse_width & 0x3f) << 10);
  259. lcdc_write(reg, LCD_RASTER_TIMING_0_REG);
  260. }
  261. static void lcd_cfg_vertical_sync(int back_porch, int pulse_width,
  262. int front_porch)
  263. {
  264. u32 reg;
  265. reg = lcdc_read(LCD_RASTER_TIMING_1_REG) & 0x3ff;
  266. reg |= ((back_porch & 0xff) << 24)
  267. | ((front_porch & 0xff) << 16)
  268. | ((pulse_width & 0x3f) << 10);
  269. lcdc_write(reg, LCD_RASTER_TIMING_1_REG);
  270. }
  271. static int lcd_cfg_display(const struct lcd_ctrl_config *cfg)
  272. {
  273. u32 reg;
  274. reg = lcdc_read(LCD_RASTER_CTRL_REG) & ~(LCD_TFT_MODE |
  275. LCD_MONO_8BIT_MODE |
  276. LCD_MONOCHROME_MODE);
  277. switch (cfg->p_disp_panel->panel_shade) {
  278. case MONOCHROME:
  279. reg |= LCD_MONOCHROME_MODE;
  280. if (cfg->mono_8bit_mode)
  281. reg |= LCD_MONO_8BIT_MODE;
  282. break;
  283. case COLOR_ACTIVE:
  284. reg |= LCD_TFT_MODE;
  285. if (cfg->tft_alt_mode)
  286. reg |= LCD_TFT_ALT_ENABLE;
  287. break;
  288. case COLOR_PASSIVE:
  289. if (cfg->stn_565_mode)
  290. reg |= LCD_STN_565_ENABLE;
  291. break;
  292. default:
  293. return -EINVAL;
  294. }
  295. /* enable additional interrupts here */
  296. reg |= LCD_UNDERFLOW_INT_ENA;
  297. lcdc_write(reg, LCD_RASTER_CTRL_REG);
  298. reg = lcdc_read(LCD_RASTER_TIMING_2_REG);
  299. if (cfg->sync_ctrl)
  300. reg |= LCD_SYNC_CTRL;
  301. else
  302. reg &= ~LCD_SYNC_CTRL;
  303. if (cfg->sync_edge)
  304. reg |= LCD_SYNC_EDGE;
  305. else
  306. reg &= ~LCD_SYNC_EDGE;
  307. if (cfg->invert_line_clock)
  308. reg |= LCD_INVERT_LINE_CLOCK;
  309. else
  310. reg &= ~LCD_INVERT_LINE_CLOCK;
  311. if (cfg->invert_frm_clock)
  312. reg |= LCD_INVERT_FRAME_CLOCK;
  313. else
  314. reg &= ~LCD_INVERT_FRAME_CLOCK;
  315. lcdc_write(reg, LCD_RASTER_TIMING_2_REG);
  316. return 0;
  317. }
  318. static int lcd_cfg_frame_buffer(struct da8xx_fb_par *par, u32 width, u32 height,
  319. u32 bpp, u32 raster_order)
  320. {
  321. u32 bpl, reg;
  322. /* Disable Dual Frame Buffer. */
  323. reg = lcdc_read(LCD_DMA_CTRL_REG);
  324. lcdc_write(reg & ~LCD_DUAL_FRAME_BUFFER_ENABLE,
  325. LCD_DMA_CTRL_REG);
  326. /* Set the Panel Width */
  327. /* Pixels per line = (PPL + 1)*16 */
  328. /*0x3F in bits 4..9 gives max horisontal resolution = 1024 pixels*/
  329. width &= 0x3f0;
  330. reg = lcdc_read(LCD_RASTER_TIMING_0_REG);
  331. reg &= 0xfffffc00;
  332. reg |= ((width >> 4) - 1) << 4;
  333. lcdc_write(reg, LCD_RASTER_TIMING_0_REG);
  334. /* Set the Panel Height */
  335. reg = lcdc_read(LCD_RASTER_TIMING_1_REG);
  336. reg = ((height - 1) & 0x3ff) | (reg & 0xfffffc00);
  337. lcdc_write(reg, LCD_RASTER_TIMING_1_REG);
  338. /* Set the Raster Order of the Frame Buffer */
  339. reg = lcdc_read(LCD_RASTER_CTRL_REG) & ~(1 << 8);
  340. if (raster_order)
  341. reg |= LCD_RASTER_ORDER;
  342. lcdc_write(reg, LCD_RASTER_CTRL_REG);
  343. switch (bpp) {
  344. case 1:
  345. case 2:
  346. case 4:
  347. case 16:
  348. par->palette_sz = 16 * 2;
  349. break;
  350. case 8:
  351. par->palette_sz = 256 * 2;
  352. break;
  353. default:
  354. return -EINVAL;
  355. }
  356. bpl = width * bpp / 8;
  357. par->databuf_sz = height * bpl + par->palette_sz;
  358. return 0;
  359. }
  360. static int fb_setcolreg(unsigned regno, unsigned red, unsigned green,
  361. unsigned blue, unsigned transp,
  362. struct fb_info *info)
  363. {
  364. struct da8xx_fb_par *par = info->par;
  365. unsigned short *palette = (unsigned short *)par->v_palette_base;
  366. u_short pal;
  367. if (regno > 255)
  368. return 1;
  369. if (info->fix.visual == FB_VISUAL_DIRECTCOLOR)
  370. return 1;
  371. if (info->var.bits_per_pixel == 8) {
  372. red >>= 4;
  373. green >>= 8;
  374. blue >>= 12;
  375. pal = (red & 0x0f00);
  376. pal |= (green & 0x00f0);
  377. pal |= (blue & 0x000f);
  378. palette[regno] = pal;
  379. } else if ((info->var.bits_per_pixel == 16) && regno < 16) {
  380. red >>= (16 - info->var.red.length);
  381. red <<= info->var.red.offset;
  382. green >>= (16 - info->var.green.length);
  383. green <<= info->var.green.offset;
  384. blue >>= (16 - info->var.blue.length);
  385. blue <<= info->var.blue.offset;
  386. par->pseudo_palette[regno] = red | green | blue;
  387. palette[0] = 0x4000;
  388. }
  389. return 0;
  390. }
  391. static void lcd_reset(struct da8xx_fb_par *par)
  392. {
  393. /* Disable the Raster if previously Enabled */
  394. lcd_disable_raster();
  395. /* DMA has to be disabled */
  396. lcdc_write(0, LCD_DMA_CTRL_REG);
  397. lcdc_write(0, LCD_RASTER_CTRL_REG);
  398. }
  399. static void lcd_calc_clk_divider(struct da8xx_fb_par *par)
  400. {
  401. unsigned int lcd_clk, div;
  402. lcd_clk = clk_get_rate(par->lcdc_clk);
  403. div = lcd_clk / par->pxl_clk;
  404. /* Configure the LCD clock divisor. */
  405. lcdc_write(LCD_CLK_DIVISOR(div) |
  406. (LCD_RASTER_MODE & 0x1), LCD_CTRL_REG);
  407. }
  408. static int lcd_init(struct da8xx_fb_par *par, const struct lcd_ctrl_config *cfg,
  409. struct da8xx_panel *panel)
  410. {
  411. u32 bpp;
  412. int ret = 0;
  413. lcd_reset(par);
  414. /* Calculate the divider */
  415. lcd_calc_clk_divider(par);
  416. if (panel->invert_pxl_clk)
  417. lcdc_write((lcdc_read(LCD_RASTER_TIMING_2_REG) |
  418. LCD_INVERT_PIXEL_CLOCK), LCD_RASTER_TIMING_2_REG);
  419. else
  420. lcdc_write((lcdc_read(LCD_RASTER_TIMING_2_REG) &
  421. ~LCD_INVERT_PIXEL_CLOCK), LCD_RASTER_TIMING_2_REG);
  422. /* Configure the DMA burst size. */
  423. ret = lcd_cfg_dma(cfg->dma_burst_sz);
  424. if (ret < 0)
  425. return ret;
  426. /* Configure the AC bias properties. */
  427. lcd_cfg_ac_bias(cfg->ac_bias, cfg->ac_bias_intrpt);
  428. /* Configure the vertical and horizontal sync properties. */
  429. lcd_cfg_vertical_sync(panel->vbp, panel->vsw, panel->vfp);
  430. lcd_cfg_horizontal_sync(panel->hbp, panel->hsw, panel->hfp);
  431. /* Configure for disply */
  432. ret = lcd_cfg_display(cfg);
  433. if (ret < 0)
  434. return ret;
  435. if (QVGA != cfg->p_disp_panel->panel_type)
  436. return -EINVAL;
  437. if (cfg->bpp <= cfg->p_disp_panel->max_bpp &&
  438. cfg->bpp >= cfg->p_disp_panel->min_bpp)
  439. bpp = cfg->bpp;
  440. else
  441. bpp = cfg->p_disp_panel->max_bpp;
  442. if (bpp == 12)
  443. bpp = 16;
  444. ret = lcd_cfg_frame_buffer(par, (unsigned int)panel->width,
  445. (unsigned int)panel->height, bpp,
  446. cfg->raster_order);
  447. if (ret < 0)
  448. return ret;
  449. /* Configure FDD */
  450. lcdc_write((lcdc_read(LCD_RASTER_CTRL_REG) & 0xfff00fff) |
  451. (cfg->fdd << 12), LCD_RASTER_CTRL_REG);
  452. return 0;
  453. }
  454. static irqreturn_t lcdc_irq_handler(int irq, void *arg)
  455. {
  456. u32 stat = lcdc_read(LCD_STAT_REG);
  457. if ((stat & LCD_SYNC_LOST) && (stat & LCD_FIFO_UNDERFLOW)) {
  458. lcd_disable_raster();
  459. lcdc_write(stat, LCD_STAT_REG);
  460. lcd_enable_raster();
  461. } else
  462. lcdc_write(stat, LCD_STAT_REG);
  463. return IRQ_HANDLED;
  464. }
  465. static int fb_check_var(struct fb_var_screeninfo *var,
  466. struct fb_info *info)
  467. {
  468. int err = 0;
  469. switch (var->bits_per_pixel) {
  470. case 1:
  471. case 8:
  472. var->red.offset = 0;
  473. var->red.length = 8;
  474. var->green.offset = 0;
  475. var->green.length = 8;
  476. var->blue.offset = 0;
  477. var->blue.length = 8;
  478. var->transp.offset = 0;
  479. var->transp.length = 0;
  480. break;
  481. case 4:
  482. var->red.offset = 0;
  483. var->red.length = 4;
  484. var->green.offset = 0;
  485. var->green.length = 4;
  486. var->blue.offset = 0;
  487. var->blue.length = 4;
  488. var->transp.offset = 0;
  489. var->transp.length = 0;
  490. break;
  491. case 16: /* RGB 565 */
  492. var->red.offset = 11;
  493. var->red.length = 5;
  494. var->green.offset = 5;
  495. var->green.length = 6;
  496. var->blue.offset = 0;
  497. var->blue.length = 5;
  498. var->transp.offset = 0;
  499. var->transp.length = 0;
  500. break;
  501. default:
  502. err = -EINVAL;
  503. }
  504. var->red.msb_right = 0;
  505. var->green.msb_right = 0;
  506. var->blue.msb_right = 0;
  507. var->transp.msb_right = 0;
  508. return err;
  509. }
  510. #ifdef CONFIG_CPU_FREQ
  511. static int lcd_da8xx_cpufreq_transition(struct notifier_block *nb,
  512. unsigned long val, void *data)
  513. {
  514. struct da8xx_fb_par *par;
  515. par = container_of(nb, struct da8xx_fb_par, freq_transition);
  516. if (val == CPUFREQ_PRECHANGE) {
  517. lcd_disable_raster();
  518. } else if (val == CPUFREQ_POSTCHANGE) {
  519. lcd_calc_clk_divider(par);
  520. lcd_enable_raster();
  521. }
  522. return 0;
  523. }
  524. static inline int lcd_da8xx_cpufreq_register(struct da8xx_fb_par *par)
  525. {
  526. par->freq_transition.notifier_call = lcd_da8xx_cpufreq_transition;
  527. return cpufreq_register_notifier(&par->freq_transition,
  528. CPUFREQ_TRANSITION_NOTIFIER);
  529. }
  530. static inline void lcd_da8xx_cpufreq_deregister(struct da8xx_fb_par *par)
  531. {
  532. cpufreq_unregister_notifier(&par->freq_transition,
  533. CPUFREQ_TRANSITION_NOTIFIER);
  534. }
  535. #endif
  536. static int __devexit fb_remove(struct platform_device *dev)
  537. {
  538. struct fb_info *info = dev_get_drvdata(&dev->dev);
  539. if (info) {
  540. struct da8xx_fb_par *par = info->par;
  541. #ifdef CONFIG_CPU_FREQ
  542. lcd_da8xx_cpufreq_deregister(par);
  543. #endif
  544. if (par->panel_power_ctrl)
  545. par->panel_power_ctrl(0);
  546. lcd_disable_raster();
  547. lcdc_write(0, LCD_RASTER_CTRL_REG);
  548. /* disable DMA */
  549. lcdc_write(0, LCD_DMA_CTRL_REG);
  550. unregister_framebuffer(info);
  551. fb_dealloc_cmap(&info->cmap);
  552. dma_free_coherent(NULL, par->databuf_sz + PAGE_SIZE,
  553. info->screen_base - PAGE_SIZE,
  554. info->fix.smem_start);
  555. free_irq(par->irq, par);
  556. clk_disable(par->lcdc_clk);
  557. clk_put(par->lcdc_clk);
  558. framebuffer_release(info);
  559. iounmap((void __iomem *)da8xx_fb_reg_base);
  560. release_mem_region(lcdc_regs->start, resource_size(lcdc_regs));
  561. }
  562. return 0;
  563. }
  564. static int fb_ioctl(struct fb_info *info, unsigned int cmd,
  565. unsigned long arg)
  566. {
  567. struct lcd_sync_arg sync_arg;
  568. switch (cmd) {
  569. case FBIOGET_CONTRAST:
  570. case FBIOPUT_CONTRAST:
  571. case FBIGET_BRIGHTNESS:
  572. case FBIPUT_BRIGHTNESS:
  573. case FBIGET_COLOR:
  574. case FBIPUT_COLOR:
  575. return -ENOTTY;
  576. case FBIPUT_HSYNC:
  577. if (copy_from_user(&sync_arg, (char *)arg,
  578. sizeof(struct lcd_sync_arg)))
  579. return -EFAULT;
  580. lcd_cfg_horizontal_sync(sync_arg.back_porch,
  581. sync_arg.pulse_width,
  582. sync_arg.front_porch);
  583. break;
  584. case FBIPUT_VSYNC:
  585. if (copy_from_user(&sync_arg, (char *)arg,
  586. sizeof(struct lcd_sync_arg)))
  587. return -EFAULT;
  588. lcd_cfg_vertical_sync(sync_arg.back_porch,
  589. sync_arg.pulse_width,
  590. sync_arg.front_porch);
  591. break;
  592. default:
  593. return -EINVAL;
  594. }
  595. return 0;
  596. }
  597. static int cfb_blank(int blank, struct fb_info *info)
  598. {
  599. struct da8xx_fb_par *par = info->par;
  600. int ret = 0;
  601. if (par->blank == blank)
  602. return 0;
  603. par->blank = blank;
  604. switch (blank) {
  605. case FB_BLANK_UNBLANK:
  606. if (par->panel_power_ctrl)
  607. par->panel_power_ctrl(1);
  608. lcd_enable_raster();
  609. break;
  610. case FB_BLANK_POWERDOWN:
  611. if (par->panel_power_ctrl)
  612. par->panel_power_ctrl(0);
  613. lcd_disable_raster();
  614. break;
  615. default:
  616. ret = -EINVAL;
  617. }
  618. return ret;
  619. }
  620. static struct fb_ops da8xx_fb_ops = {
  621. .owner = THIS_MODULE,
  622. .fb_check_var = fb_check_var,
  623. .fb_setcolreg = fb_setcolreg,
  624. .fb_ioctl = fb_ioctl,
  625. .fb_fillrect = cfb_fillrect,
  626. .fb_copyarea = cfb_copyarea,
  627. .fb_imageblit = cfb_imageblit,
  628. .fb_blank = cfb_blank,
  629. };
  630. static int __init fb_probe(struct platform_device *device)
  631. {
  632. struct da8xx_lcdc_platform_data *fb_pdata =
  633. device->dev.platform_data;
  634. struct lcd_ctrl_config *lcd_cfg;
  635. struct da8xx_panel *lcdc_info;
  636. struct fb_info *da8xx_fb_info;
  637. struct clk *fb_clk = NULL;
  638. struct da8xx_fb_par *par;
  639. resource_size_t len;
  640. int ret, i;
  641. if (fb_pdata == NULL) {
  642. dev_err(&device->dev, "Can not get platform data\n");
  643. return -ENOENT;
  644. }
  645. lcdc_regs = platform_get_resource(device, IORESOURCE_MEM, 0);
  646. if (!lcdc_regs) {
  647. dev_err(&device->dev,
  648. "Can not get memory resource for LCD controller\n");
  649. return -ENOENT;
  650. }
  651. len = resource_size(lcdc_regs);
  652. lcdc_regs = request_mem_region(lcdc_regs->start, len, lcdc_regs->name);
  653. if (!lcdc_regs)
  654. return -EBUSY;
  655. da8xx_fb_reg_base = (resource_size_t)ioremap(lcdc_regs->start, len);
  656. if (!da8xx_fb_reg_base) {
  657. ret = -EBUSY;
  658. goto err_request_mem;
  659. }
  660. fb_clk = clk_get(&device->dev, NULL);
  661. if (IS_ERR(fb_clk)) {
  662. dev_err(&device->dev, "Can not get device clock\n");
  663. ret = -ENODEV;
  664. goto err_ioremap;
  665. }
  666. ret = clk_enable(fb_clk);
  667. if (ret)
  668. goto err_clk_put;
  669. for (i = 0, lcdc_info = known_lcd_panels;
  670. i < ARRAY_SIZE(known_lcd_panels);
  671. i++, lcdc_info++) {
  672. if (strcmp(fb_pdata->type, lcdc_info->name) == 0)
  673. break;
  674. }
  675. if (i == ARRAY_SIZE(known_lcd_panels)) {
  676. dev_err(&device->dev, "GLCD: No valid panel found\n");
  677. ret = -ENODEV;
  678. goto err_clk_disable;
  679. } else
  680. dev_info(&device->dev, "GLCD: Found %s panel\n",
  681. fb_pdata->type);
  682. lcd_cfg = (struct lcd_ctrl_config *)fb_pdata->controller_data;
  683. da8xx_fb_info = framebuffer_alloc(sizeof(struct da8xx_fb_par),
  684. &device->dev);
  685. if (!da8xx_fb_info) {
  686. dev_dbg(&device->dev, "Memory allocation failed for fb_info\n");
  687. ret = -ENOMEM;
  688. goto err_clk_disable;
  689. }
  690. par = da8xx_fb_info->par;
  691. par->lcdc_clk = fb_clk;
  692. par->pxl_clk = lcdc_info->pxl_clk;
  693. if (fb_pdata->panel_power_ctrl) {
  694. par->panel_power_ctrl = fb_pdata->panel_power_ctrl;
  695. par->panel_power_ctrl(1);
  696. }
  697. if (lcd_init(par, lcd_cfg, lcdc_info) < 0) {
  698. dev_err(&device->dev, "lcd_init failed\n");
  699. ret = -EFAULT;
  700. goto err_release_fb;
  701. }
  702. /* allocate frame buffer */
  703. da8xx_fb_info->screen_base = dma_alloc_coherent(NULL,
  704. par->databuf_sz + PAGE_SIZE,
  705. (resource_size_t *)
  706. &da8xx_fb_info->fix.smem_start,
  707. GFP_KERNEL | GFP_DMA);
  708. if (!da8xx_fb_info->screen_base) {
  709. dev_err(&device->dev,
  710. "GLCD: kmalloc for frame buffer failed\n");
  711. ret = -EINVAL;
  712. goto err_release_fb;
  713. }
  714. /* move palette base pointer by (PAGE_SIZE - palette_sz) bytes */
  715. par->v_palette_base = da8xx_fb_info->screen_base +
  716. (PAGE_SIZE - par->palette_sz);
  717. par->p_palette_base = da8xx_fb_info->fix.smem_start +
  718. (PAGE_SIZE - par->palette_sz);
  719. /* the rest of the frame buffer is pixel data */
  720. da8xx_fb_info->screen_base = par->v_palette_base + par->palette_sz;
  721. da8xx_fb_fix.smem_start = par->p_palette_base + par->palette_sz;
  722. da8xx_fb_fix.smem_len = par->databuf_sz - par->palette_sz;
  723. da8xx_fb_fix.line_length = (lcdc_info->width * lcd_cfg->bpp) / 8;
  724. par->irq = platform_get_irq(device, 0);
  725. if (par->irq < 0) {
  726. ret = -ENOENT;
  727. goto err_release_fb_mem;
  728. }
  729. ret = request_irq(par->irq, lcdc_irq_handler, 0, DRIVER_NAME, par);
  730. if (ret)
  731. goto err_release_fb_mem;
  732. /* Initialize par */
  733. da8xx_fb_info->var.bits_per_pixel = lcd_cfg->bpp;
  734. da8xx_fb_var.xres = lcdc_info->width;
  735. da8xx_fb_var.xres_virtual = lcdc_info->width;
  736. da8xx_fb_var.yres = lcdc_info->height;
  737. da8xx_fb_var.yres_virtual = lcdc_info->height;
  738. da8xx_fb_var.grayscale =
  739. lcd_cfg->p_disp_panel->panel_shade == MONOCHROME ? 1 : 0;
  740. da8xx_fb_var.bits_per_pixel = lcd_cfg->bpp;
  741. da8xx_fb_var.hsync_len = lcdc_info->hsw;
  742. da8xx_fb_var.vsync_len = lcdc_info->vsw;
  743. /* Initialize fbinfo */
  744. da8xx_fb_info->flags = FBINFO_FLAG_DEFAULT;
  745. da8xx_fb_info->fix = da8xx_fb_fix;
  746. da8xx_fb_info->var = da8xx_fb_var;
  747. da8xx_fb_info->fbops = &da8xx_fb_ops;
  748. da8xx_fb_info->pseudo_palette = par->pseudo_palette;
  749. da8xx_fb_info->fix.visual = (da8xx_fb_info->var.bits_per_pixel <= 8) ?
  750. FB_VISUAL_PSEUDOCOLOR : FB_VISUAL_TRUECOLOR;
  751. ret = fb_alloc_cmap(&da8xx_fb_info->cmap, PALETTE_SIZE, 0);
  752. if (ret)
  753. goto err_free_irq;
  754. /* First palette_sz byte of the frame buffer is the palette */
  755. da8xx_fb_info->cmap.len = par->palette_sz;
  756. /* Flush the buffer to the screen. */
  757. lcd_blit(LOAD_DATA, par);
  758. /* initialize var_screeninfo */
  759. da8xx_fb_var.activate = FB_ACTIVATE_FORCE;
  760. fb_set_var(da8xx_fb_info, &da8xx_fb_var);
  761. dev_set_drvdata(&device->dev, da8xx_fb_info);
  762. /* Register the Frame Buffer */
  763. if (register_framebuffer(da8xx_fb_info) < 0) {
  764. dev_err(&device->dev,
  765. "GLCD: Frame Buffer Registration Failed!\n");
  766. ret = -EINVAL;
  767. goto err_dealloc_cmap;
  768. }
  769. #ifdef CONFIG_CPU_FREQ
  770. ret = lcd_da8xx_cpufreq_register(par);
  771. if (ret) {
  772. dev_err(&device->dev, "failed to register cpufreq\n");
  773. goto err_cpu_freq;
  774. }
  775. #endif
  776. /* enable raster engine */
  777. lcd_enable_raster();
  778. return 0;
  779. #ifdef CONFIG_CPU_FREQ
  780. err_cpu_freq:
  781. unregister_framebuffer(da8xx_fb_info);
  782. #endif
  783. err_dealloc_cmap:
  784. fb_dealloc_cmap(&da8xx_fb_info->cmap);
  785. err_free_irq:
  786. free_irq(par->irq, par);
  787. err_release_fb_mem:
  788. dma_free_coherent(NULL, par->databuf_sz + PAGE_SIZE,
  789. da8xx_fb_info->screen_base - PAGE_SIZE,
  790. da8xx_fb_info->fix.smem_start);
  791. err_release_fb:
  792. framebuffer_release(da8xx_fb_info);
  793. err_clk_disable:
  794. clk_disable(fb_clk);
  795. err_clk_put:
  796. clk_put(fb_clk);
  797. err_ioremap:
  798. iounmap((void __iomem *)da8xx_fb_reg_base);
  799. err_request_mem:
  800. release_mem_region(lcdc_regs->start, len);
  801. return ret;
  802. }
  803. #ifdef CONFIG_PM
  804. static int fb_suspend(struct platform_device *dev, pm_message_t state)
  805. {
  806. struct fb_info *info = platform_get_drvdata(dev);
  807. struct da8xx_fb_par *par = info->par;
  808. acquire_console_sem();
  809. if (par->panel_power_ctrl)
  810. par->panel_power_ctrl(0);
  811. fb_set_suspend(info, 1);
  812. lcd_disable_raster();
  813. clk_disable(par->lcdc_clk);
  814. release_console_sem();
  815. return 0;
  816. }
  817. static int fb_resume(struct platform_device *dev)
  818. {
  819. struct fb_info *info = platform_get_drvdata(dev);
  820. struct da8xx_fb_par *par = info->par;
  821. acquire_console_sem();
  822. if (par->panel_power_ctrl)
  823. par->panel_power_ctrl(1);
  824. clk_enable(par->lcdc_clk);
  825. lcd_enable_raster();
  826. fb_set_suspend(info, 0);
  827. release_console_sem();
  828. return 0;
  829. }
  830. #else
  831. #define fb_suspend NULL
  832. #define fb_resume NULL
  833. #endif
  834. static struct platform_driver da8xx_fb_driver = {
  835. .probe = fb_probe,
  836. .remove = fb_remove,
  837. .suspend = fb_suspend,
  838. .resume = fb_resume,
  839. .driver = {
  840. .name = DRIVER_NAME,
  841. .owner = THIS_MODULE,
  842. },
  843. };
  844. static int __init da8xx_fb_init(void)
  845. {
  846. return platform_driver_register(&da8xx_fb_driver);
  847. }
  848. static void __exit da8xx_fb_cleanup(void)
  849. {
  850. platform_driver_unregister(&da8xx_fb_driver);
  851. }
  852. module_init(da8xx_fb_init);
  853. module_exit(da8xx_fb_cleanup);
  854. MODULE_DESCRIPTION("Framebuffer driver for TI da8xx/omap-l1xx");
  855. MODULE_AUTHOR("Texas Instruments");
  856. MODULE_LICENSE("GPL");