atmel_lcdfb.c 31 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115
  1. /*
  2. * Driver for AT91/AT32 LCD Controller
  3. *
  4. * Copyright (C) 2007 Atmel Corporation
  5. *
  6. * This file is subject to the terms and conditions of the GNU General Public
  7. * License. See the file COPYING in the main directory of this archive for
  8. * more details.
  9. */
  10. #include <linux/kernel.h>
  11. #include <linux/platform_device.h>
  12. #include <linux/dma-mapping.h>
  13. #include <linux/interrupt.h>
  14. #include <linux/clk.h>
  15. #include <linux/fb.h>
  16. #include <linux/init.h>
  17. #include <linux/delay.h>
  18. #include <linux/backlight.h>
  19. #include <mach/board.h>
  20. #include <mach/cpu.h>
  21. #include <mach/gpio.h>
  22. #include <video/atmel_lcdc.h>
  23. #define lcdc_readl(sinfo, reg) __raw_readl((sinfo)->mmio+(reg))
  24. #define lcdc_writel(sinfo, reg, val) __raw_writel((val), (sinfo)->mmio+(reg))
  25. /* configurable parameters */
  26. #define ATMEL_LCDC_CVAL_DEFAULT 0xc8
  27. #define ATMEL_LCDC_DMA_BURST_LEN 8 /* words */
  28. #define ATMEL_LCDC_FIFO_SIZE 512 /* words */
  29. #if defined(CONFIG_ARCH_AT91)
  30. #define ATMEL_LCDFB_FBINFO_DEFAULT (FBINFO_DEFAULT \
  31. | FBINFO_PARTIAL_PAN_OK \
  32. | FBINFO_HWACCEL_YPAN)
  33. static inline void atmel_lcdfb_update_dma2d(struct atmel_lcdfb_info *sinfo,
  34. struct fb_var_screeninfo *var)
  35. {
  36. }
  37. #elif defined(CONFIG_AVR32)
  38. #define ATMEL_LCDFB_FBINFO_DEFAULT (FBINFO_DEFAULT \
  39. | FBINFO_PARTIAL_PAN_OK \
  40. | FBINFO_HWACCEL_XPAN \
  41. | FBINFO_HWACCEL_YPAN)
  42. static void atmel_lcdfb_update_dma2d(struct atmel_lcdfb_info *sinfo,
  43. struct fb_var_screeninfo *var)
  44. {
  45. u32 dma2dcfg;
  46. u32 pixeloff;
  47. pixeloff = (var->xoffset * var->bits_per_pixel) & 0x1f;
  48. dma2dcfg = ((var->xres_virtual - var->xres) * var->bits_per_pixel) / 8;
  49. dma2dcfg |= pixeloff << ATMEL_LCDC_PIXELOFF_OFFSET;
  50. lcdc_writel(sinfo, ATMEL_LCDC_DMA2DCFG, dma2dcfg);
  51. /* Update configuration */
  52. lcdc_writel(sinfo, ATMEL_LCDC_DMACON,
  53. lcdc_readl(sinfo, ATMEL_LCDC_DMACON)
  54. | ATMEL_LCDC_DMAUPDT);
  55. }
  56. #endif
  57. static const u32 contrast_ctr = ATMEL_LCDC_PS_DIV8
  58. | ATMEL_LCDC_POL_POSITIVE
  59. | ATMEL_LCDC_ENA_PWMENABLE;
  60. #ifdef CONFIG_BACKLIGHT_ATMEL_LCDC
  61. /* some bl->props field just changed */
  62. static int atmel_bl_update_status(struct backlight_device *bl)
  63. {
  64. struct atmel_lcdfb_info *sinfo = bl_get_data(bl);
  65. int power = sinfo->bl_power;
  66. int brightness = bl->props.brightness;
  67. /* REVISIT there may be a meaningful difference between
  68. * fb_blank and power ... there seem to be some cases
  69. * this doesn't handle correctly.
  70. */
  71. if (bl->props.fb_blank != sinfo->bl_power)
  72. power = bl->props.fb_blank;
  73. else if (bl->props.power != sinfo->bl_power)
  74. power = bl->props.power;
  75. if (brightness < 0 && power == FB_BLANK_UNBLANK)
  76. brightness = lcdc_readl(sinfo, ATMEL_LCDC_CONTRAST_VAL);
  77. else if (power != FB_BLANK_UNBLANK)
  78. brightness = 0;
  79. lcdc_writel(sinfo, ATMEL_LCDC_CONTRAST_VAL, brightness);
  80. lcdc_writel(sinfo, ATMEL_LCDC_CONTRAST_CTR,
  81. brightness ? contrast_ctr : 0);
  82. bl->props.fb_blank = bl->props.power = sinfo->bl_power = power;
  83. return 0;
  84. }
  85. static int atmel_bl_get_brightness(struct backlight_device *bl)
  86. {
  87. struct atmel_lcdfb_info *sinfo = bl_get_data(bl);
  88. return lcdc_readl(sinfo, ATMEL_LCDC_CONTRAST_VAL);
  89. }
  90. static struct backlight_ops atmel_lcdc_bl_ops = {
  91. .update_status = atmel_bl_update_status,
  92. .get_brightness = atmel_bl_get_brightness,
  93. };
  94. static void init_backlight(struct atmel_lcdfb_info *sinfo)
  95. {
  96. struct backlight_device *bl;
  97. sinfo->bl_power = FB_BLANK_UNBLANK;
  98. if (sinfo->backlight)
  99. return;
  100. bl = backlight_device_register("backlight", &sinfo->pdev->dev,
  101. sinfo, &atmel_lcdc_bl_ops);
  102. if (IS_ERR(bl)) {
  103. dev_err(&sinfo->pdev->dev, "error %ld on backlight register\n",
  104. PTR_ERR(bl));
  105. return;
  106. }
  107. sinfo->backlight = bl;
  108. bl->props.power = FB_BLANK_UNBLANK;
  109. bl->props.fb_blank = FB_BLANK_UNBLANK;
  110. bl->props.max_brightness = 0xff;
  111. bl->props.brightness = atmel_bl_get_brightness(bl);
  112. }
  113. static void exit_backlight(struct atmel_lcdfb_info *sinfo)
  114. {
  115. if (sinfo->backlight)
  116. backlight_device_unregister(sinfo->backlight);
  117. }
  118. #else
  119. static void init_backlight(struct atmel_lcdfb_info *sinfo)
  120. {
  121. dev_warn(&sinfo->pdev->dev, "backlight control is not available\n");
  122. }
  123. static void exit_backlight(struct atmel_lcdfb_info *sinfo)
  124. {
  125. }
  126. #endif
  127. static void init_contrast(struct atmel_lcdfb_info *sinfo)
  128. {
  129. /* have some default contrast/backlight settings */
  130. lcdc_writel(sinfo, ATMEL_LCDC_CONTRAST_CTR, contrast_ctr);
  131. lcdc_writel(sinfo, ATMEL_LCDC_CONTRAST_VAL, ATMEL_LCDC_CVAL_DEFAULT);
  132. if (sinfo->lcdcon_is_backlight)
  133. init_backlight(sinfo);
  134. }
  135. static struct fb_fix_screeninfo atmel_lcdfb_fix __initdata = {
  136. .type = FB_TYPE_PACKED_PIXELS,
  137. .visual = FB_VISUAL_TRUECOLOR,
  138. .xpanstep = 0,
  139. .ypanstep = 1,
  140. .ywrapstep = 0,
  141. .accel = FB_ACCEL_NONE,
  142. };
  143. static unsigned long compute_hozval(unsigned long xres, unsigned long lcdcon2)
  144. {
  145. unsigned long value;
  146. if (!(cpu_is_at91sam9261() || cpu_is_at91sam9g10()
  147. || cpu_is_at32ap7000()))
  148. return xres;
  149. value = xres;
  150. if ((lcdcon2 & ATMEL_LCDC_DISTYPE) != ATMEL_LCDC_DISTYPE_TFT) {
  151. /* STN display */
  152. if ((lcdcon2 & ATMEL_LCDC_DISTYPE) == ATMEL_LCDC_DISTYPE_STNCOLOR) {
  153. value *= 3;
  154. }
  155. if ( (lcdcon2 & ATMEL_LCDC_IFWIDTH) == ATMEL_LCDC_IFWIDTH_4
  156. || ( (lcdcon2 & ATMEL_LCDC_IFWIDTH) == ATMEL_LCDC_IFWIDTH_8
  157. && (lcdcon2 & ATMEL_LCDC_SCANMOD) == ATMEL_LCDC_SCANMOD_DUAL ))
  158. value = DIV_ROUND_UP(value, 4);
  159. else
  160. value = DIV_ROUND_UP(value, 8);
  161. }
  162. return value;
  163. }
  164. static void atmel_lcdfb_stop_nowait(struct atmel_lcdfb_info *sinfo)
  165. {
  166. /* Turn off the LCD controller and the DMA controller */
  167. lcdc_writel(sinfo, ATMEL_LCDC_PWRCON,
  168. sinfo->guard_time << ATMEL_LCDC_GUARDT_OFFSET);
  169. /* Wait for the LCDC core to become idle */
  170. while (lcdc_readl(sinfo, ATMEL_LCDC_PWRCON) & ATMEL_LCDC_BUSY)
  171. msleep(10);
  172. lcdc_writel(sinfo, ATMEL_LCDC_DMACON, 0);
  173. }
  174. static void atmel_lcdfb_stop(struct atmel_lcdfb_info *sinfo)
  175. {
  176. atmel_lcdfb_stop_nowait(sinfo);
  177. /* Wait for DMA engine to become idle... */
  178. while (lcdc_readl(sinfo, ATMEL_LCDC_DMACON) & ATMEL_LCDC_DMABUSY)
  179. msleep(10);
  180. }
  181. static void atmel_lcdfb_start(struct atmel_lcdfb_info *sinfo)
  182. {
  183. lcdc_writel(sinfo, ATMEL_LCDC_DMACON, sinfo->default_dmacon);
  184. lcdc_writel(sinfo, ATMEL_LCDC_PWRCON,
  185. (sinfo->guard_time << ATMEL_LCDC_GUARDT_OFFSET)
  186. | ATMEL_LCDC_PWR);
  187. }
  188. static void atmel_lcdfb_update_dma(struct fb_info *info,
  189. struct fb_var_screeninfo *var)
  190. {
  191. struct atmel_lcdfb_info *sinfo = info->par;
  192. struct fb_fix_screeninfo *fix = &info->fix;
  193. unsigned long dma_addr;
  194. dma_addr = (fix->smem_start + var->yoffset * fix->line_length
  195. + var->xoffset * var->bits_per_pixel / 8);
  196. dma_addr &= ~3UL;
  197. /* Set framebuffer DMA base address and pixel offset */
  198. lcdc_writel(sinfo, ATMEL_LCDC_DMABADDR1, dma_addr);
  199. atmel_lcdfb_update_dma2d(sinfo, var);
  200. }
  201. static inline void atmel_lcdfb_free_video_memory(struct atmel_lcdfb_info *sinfo)
  202. {
  203. struct fb_info *info = sinfo->info;
  204. dma_free_writecombine(info->device, info->fix.smem_len,
  205. info->screen_base, info->fix.smem_start);
  206. }
  207. /**
  208. * atmel_lcdfb_alloc_video_memory - Allocate framebuffer memory
  209. * @sinfo: the frame buffer to allocate memory for
  210. *
  211. * This function is called only from the atmel_lcdfb_probe()
  212. * so no locking by fb_info->mm_lock around smem_len setting is needed.
  213. */
  214. static int atmel_lcdfb_alloc_video_memory(struct atmel_lcdfb_info *sinfo)
  215. {
  216. struct fb_info *info = sinfo->info;
  217. struct fb_var_screeninfo *var = &info->var;
  218. unsigned int smem_len;
  219. smem_len = (var->xres_virtual * var->yres_virtual
  220. * ((var->bits_per_pixel + 7) / 8));
  221. info->fix.smem_len = max(smem_len, sinfo->smem_len);
  222. info->screen_base = dma_alloc_writecombine(info->device, info->fix.smem_len,
  223. (dma_addr_t *)&info->fix.smem_start, GFP_KERNEL);
  224. if (!info->screen_base) {
  225. return -ENOMEM;
  226. }
  227. memset(info->screen_base, 0, info->fix.smem_len);
  228. return 0;
  229. }
  230. static const struct fb_videomode *atmel_lcdfb_choose_mode(struct fb_var_screeninfo *var,
  231. struct fb_info *info)
  232. {
  233. struct fb_videomode varfbmode;
  234. const struct fb_videomode *fbmode = NULL;
  235. fb_var_to_videomode(&varfbmode, var);
  236. fbmode = fb_find_nearest_mode(&varfbmode, &info->modelist);
  237. if (fbmode)
  238. fb_videomode_to_var(var, fbmode);
  239. return fbmode;
  240. }
  241. /**
  242. * atmel_lcdfb_check_var - Validates a var passed in.
  243. * @var: frame buffer variable screen structure
  244. * @info: frame buffer structure that represents a single frame buffer
  245. *
  246. * Checks to see if the hardware supports the state requested by
  247. * var passed in. This function does not alter the hardware
  248. * state!!! This means the data stored in struct fb_info and
  249. * struct atmel_lcdfb_info do not change. This includes the var
  250. * inside of struct fb_info. Do NOT change these. This function
  251. * can be called on its own if we intent to only test a mode and
  252. * not actually set it. The stuff in modedb.c is a example of
  253. * this. If the var passed in is slightly off by what the
  254. * hardware can support then we alter the var PASSED in to what
  255. * we can do. If the hardware doesn't support mode change a
  256. * -EINVAL will be returned by the upper layers. You don't need
  257. * to implement this function then. If you hardware doesn't
  258. * support changing the resolution then this function is not
  259. * needed. In this case the driver would just provide a var that
  260. * represents the static state the screen is in.
  261. *
  262. * Returns negative errno on error, or zero on success.
  263. */
  264. static int atmel_lcdfb_check_var(struct fb_var_screeninfo *var,
  265. struct fb_info *info)
  266. {
  267. struct device *dev = info->device;
  268. struct atmel_lcdfb_info *sinfo = info->par;
  269. unsigned long clk_value_khz;
  270. clk_value_khz = clk_get_rate(sinfo->lcdc_clk) / 1000;
  271. dev_dbg(dev, "%s:\n", __func__);
  272. if (!(var->pixclock && var->bits_per_pixel)) {
  273. /* choose a suitable mode if possible */
  274. if (!atmel_lcdfb_choose_mode(var, info)) {
  275. dev_err(dev, "needed value not specified\n");
  276. return -EINVAL;
  277. }
  278. }
  279. dev_dbg(dev, " resolution: %ux%u\n", var->xres, var->yres);
  280. dev_dbg(dev, " pixclk: %lu KHz\n", PICOS2KHZ(var->pixclock));
  281. dev_dbg(dev, " bpp: %u\n", var->bits_per_pixel);
  282. dev_dbg(dev, " clk: %lu KHz\n", clk_value_khz);
  283. if (PICOS2KHZ(var->pixclock) > clk_value_khz) {
  284. dev_err(dev, "%lu KHz pixel clock is too fast\n", PICOS2KHZ(var->pixclock));
  285. return -EINVAL;
  286. }
  287. /* Do not allow to have real resoulution larger than virtual */
  288. if (var->xres > var->xres_virtual)
  289. var->xres_virtual = var->xres;
  290. if (var->yres > var->yres_virtual)
  291. var->yres_virtual = var->yres;
  292. /* Force same alignment for each line */
  293. var->xres = (var->xres + 3) & ~3UL;
  294. var->xres_virtual = (var->xres_virtual + 3) & ~3UL;
  295. var->red.msb_right = var->green.msb_right = var->blue.msb_right = 0;
  296. var->transp.msb_right = 0;
  297. var->transp.offset = var->transp.length = 0;
  298. var->xoffset = var->yoffset = 0;
  299. if (info->fix.smem_len) {
  300. unsigned int smem_len = (var->xres_virtual * var->yres_virtual
  301. * ((var->bits_per_pixel + 7) / 8));
  302. if (smem_len > info->fix.smem_len)
  303. return -EINVAL;
  304. }
  305. /* Saturate vertical and horizontal timings at maximum values */
  306. var->vsync_len = min_t(u32, var->vsync_len,
  307. (ATMEL_LCDC_VPW >> ATMEL_LCDC_VPW_OFFSET) + 1);
  308. var->upper_margin = min_t(u32, var->upper_margin,
  309. ATMEL_LCDC_VBP >> ATMEL_LCDC_VBP_OFFSET);
  310. var->lower_margin = min_t(u32, var->lower_margin,
  311. ATMEL_LCDC_VFP);
  312. var->right_margin = min_t(u32, var->right_margin,
  313. (ATMEL_LCDC_HFP >> ATMEL_LCDC_HFP_OFFSET) + 1);
  314. var->hsync_len = min_t(u32, var->hsync_len,
  315. (ATMEL_LCDC_HPW >> ATMEL_LCDC_HPW_OFFSET) + 1);
  316. var->left_margin = min_t(u32, var->left_margin,
  317. ATMEL_LCDC_HBP + 1);
  318. /* Some parameters can't be zero */
  319. var->vsync_len = max_t(u32, var->vsync_len, 1);
  320. var->right_margin = max_t(u32, var->right_margin, 1);
  321. var->hsync_len = max_t(u32, var->hsync_len, 1);
  322. var->left_margin = max_t(u32, var->left_margin, 1);
  323. switch (var->bits_per_pixel) {
  324. case 1:
  325. case 2:
  326. case 4:
  327. case 8:
  328. var->red.offset = var->green.offset = var->blue.offset = 0;
  329. var->red.length = var->green.length = var->blue.length
  330. = var->bits_per_pixel;
  331. break;
  332. case 15:
  333. case 16:
  334. if (sinfo->lcd_wiring_mode == ATMEL_LCDC_WIRING_RGB) {
  335. /* RGB:565 mode */
  336. var->red.offset = 11;
  337. var->blue.offset = 0;
  338. var->green.length = 6;
  339. } else if (sinfo->lcd_wiring_mode == ATMEL_LCDC_WIRING_RGB555) {
  340. var->red.offset = 10;
  341. var->blue.offset = 0;
  342. var->green.length = 5;
  343. } else {
  344. /* BGR:555 mode */
  345. var->red.offset = 0;
  346. var->blue.offset = 10;
  347. var->green.length = 5;
  348. }
  349. var->green.offset = 5;
  350. var->red.length = var->blue.length = 5;
  351. break;
  352. case 32:
  353. var->transp.offset = 24;
  354. var->transp.length = 8;
  355. /* fall through */
  356. case 24:
  357. if (sinfo->lcd_wiring_mode == ATMEL_LCDC_WIRING_RGB) {
  358. /* RGB:888 mode */
  359. var->red.offset = 16;
  360. var->blue.offset = 0;
  361. } else {
  362. /* BGR:888 mode */
  363. var->red.offset = 0;
  364. var->blue.offset = 16;
  365. }
  366. var->green.offset = 8;
  367. var->red.length = var->green.length = var->blue.length = 8;
  368. break;
  369. default:
  370. dev_err(dev, "color depth %d not supported\n",
  371. var->bits_per_pixel);
  372. return -EINVAL;
  373. }
  374. return 0;
  375. }
  376. /*
  377. * LCD reset sequence
  378. */
  379. static void atmel_lcdfb_reset(struct atmel_lcdfb_info *sinfo)
  380. {
  381. might_sleep();
  382. atmel_lcdfb_stop(sinfo);
  383. atmel_lcdfb_start(sinfo);
  384. }
  385. /**
  386. * atmel_lcdfb_set_par - Alters the hardware state.
  387. * @info: frame buffer structure that represents a single frame buffer
  388. *
  389. * Using the fb_var_screeninfo in fb_info we set the resolution
  390. * of the this particular framebuffer. This function alters the
  391. * par AND the fb_fix_screeninfo stored in fb_info. It doesn't
  392. * not alter var in fb_info since we are using that data. This
  393. * means we depend on the data in var inside fb_info to be
  394. * supported by the hardware. atmel_lcdfb_check_var is always called
  395. * before atmel_lcdfb_set_par to ensure this. Again if you can't
  396. * change the resolution you don't need this function.
  397. *
  398. */
  399. static int atmel_lcdfb_set_par(struct fb_info *info)
  400. {
  401. struct atmel_lcdfb_info *sinfo = info->par;
  402. unsigned long hozval_linesz;
  403. unsigned long value;
  404. unsigned long clk_value_khz;
  405. unsigned long bits_per_line;
  406. unsigned long pix_factor = 2;
  407. might_sleep();
  408. dev_dbg(info->device, "%s:\n", __func__);
  409. dev_dbg(info->device, " * resolution: %ux%u (%ux%u virtual)\n",
  410. info->var.xres, info->var.yres,
  411. info->var.xres_virtual, info->var.yres_virtual);
  412. atmel_lcdfb_stop_nowait(sinfo);
  413. if (info->var.bits_per_pixel == 1)
  414. info->fix.visual = FB_VISUAL_MONO01;
  415. else if (info->var.bits_per_pixel <= 8)
  416. info->fix.visual = FB_VISUAL_PSEUDOCOLOR;
  417. else
  418. info->fix.visual = FB_VISUAL_TRUECOLOR;
  419. bits_per_line = info->var.xres_virtual * info->var.bits_per_pixel;
  420. info->fix.line_length = DIV_ROUND_UP(bits_per_line, 8);
  421. /* Re-initialize the DMA engine... */
  422. dev_dbg(info->device, " * update DMA engine\n");
  423. atmel_lcdfb_update_dma(info, &info->var);
  424. /* ...set frame size and burst length = 8 words (?) */
  425. value = (info->var.yres * info->var.xres * info->var.bits_per_pixel) / 32;
  426. value |= ((ATMEL_LCDC_DMA_BURST_LEN - 1) << ATMEL_LCDC_BLENGTH_OFFSET);
  427. lcdc_writel(sinfo, ATMEL_LCDC_DMAFRMCFG, value);
  428. /* Now, the LCDC core... */
  429. /* Set pixel clock */
  430. if (cpu_is_at91sam9g45() && !cpu_is_at91sam9g45es())
  431. pix_factor = 1;
  432. clk_value_khz = clk_get_rate(sinfo->lcdc_clk) / 1000;
  433. value = DIV_ROUND_UP(clk_value_khz, PICOS2KHZ(info->var.pixclock));
  434. if (value < pix_factor) {
  435. dev_notice(info->device, "Bypassing pixel clock divider\n");
  436. lcdc_writel(sinfo, ATMEL_LCDC_LCDCON1, ATMEL_LCDC_BYPASS);
  437. } else {
  438. value = (value / pix_factor) - 1;
  439. dev_dbg(info->device, " * programming CLKVAL = 0x%08lx\n",
  440. value);
  441. lcdc_writel(sinfo, ATMEL_LCDC_LCDCON1,
  442. value << ATMEL_LCDC_CLKVAL_OFFSET);
  443. info->var.pixclock =
  444. KHZ2PICOS(clk_value_khz / (pix_factor * (value + 1)));
  445. dev_dbg(info->device, " updated pixclk: %lu KHz\n",
  446. PICOS2KHZ(info->var.pixclock));
  447. }
  448. /* Initialize control register 2 */
  449. value = sinfo->default_lcdcon2;
  450. if (!(info->var.sync & FB_SYNC_HOR_HIGH_ACT))
  451. value |= ATMEL_LCDC_INVLINE_INVERTED;
  452. if (!(info->var.sync & FB_SYNC_VERT_HIGH_ACT))
  453. value |= ATMEL_LCDC_INVFRAME_INVERTED;
  454. switch (info->var.bits_per_pixel) {
  455. case 1: value |= ATMEL_LCDC_PIXELSIZE_1; break;
  456. case 2: value |= ATMEL_LCDC_PIXELSIZE_2; break;
  457. case 4: value |= ATMEL_LCDC_PIXELSIZE_4; break;
  458. case 8: value |= ATMEL_LCDC_PIXELSIZE_8; break;
  459. case 15: /* fall through */
  460. case 16: value |= ATMEL_LCDC_PIXELSIZE_16; break;
  461. case 24: value |= ATMEL_LCDC_PIXELSIZE_24; break;
  462. case 32: value |= ATMEL_LCDC_PIXELSIZE_32; break;
  463. default: BUG(); break;
  464. }
  465. dev_dbg(info->device, " * LCDCON2 = %08lx\n", value);
  466. lcdc_writel(sinfo, ATMEL_LCDC_LCDCON2, value);
  467. /* Vertical timing */
  468. value = (info->var.vsync_len - 1) << ATMEL_LCDC_VPW_OFFSET;
  469. value |= info->var.upper_margin << ATMEL_LCDC_VBP_OFFSET;
  470. value |= info->var.lower_margin;
  471. dev_dbg(info->device, " * LCDTIM1 = %08lx\n", value);
  472. lcdc_writel(sinfo, ATMEL_LCDC_TIM1, value);
  473. /* Horizontal timing */
  474. value = (info->var.right_margin - 1) << ATMEL_LCDC_HFP_OFFSET;
  475. value |= (info->var.hsync_len - 1) << ATMEL_LCDC_HPW_OFFSET;
  476. value |= (info->var.left_margin - 1);
  477. dev_dbg(info->device, " * LCDTIM2 = %08lx\n", value);
  478. lcdc_writel(sinfo, ATMEL_LCDC_TIM2, value);
  479. /* Horizontal value (aka line size) */
  480. hozval_linesz = compute_hozval(info->var.xres,
  481. lcdc_readl(sinfo, ATMEL_LCDC_LCDCON2));
  482. /* Display size */
  483. value = (hozval_linesz - 1) << ATMEL_LCDC_HOZVAL_OFFSET;
  484. value |= info->var.yres - 1;
  485. dev_dbg(info->device, " * LCDFRMCFG = %08lx\n", value);
  486. lcdc_writel(sinfo, ATMEL_LCDC_LCDFRMCFG, value);
  487. /* FIFO Threshold: Use formula from data sheet */
  488. value = ATMEL_LCDC_FIFO_SIZE - (2 * ATMEL_LCDC_DMA_BURST_LEN + 3);
  489. lcdc_writel(sinfo, ATMEL_LCDC_FIFO, value);
  490. /* Toggle LCD_MODE every frame */
  491. lcdc_writel(sinfo, ATMEL_LCDC_MVAL, 0);
  492. /* Disable all interrupts */
  493. lcdc_writel(sinfo, ATMEL_LCDC_IDR, ~0UL);
  494. /* Enable FIFO & DMA errors */
  495. lcdc_writel(sinfo, ATMEL_LCDC_IER, ATMEL_LCDC_UFLWI | ATMEL_LCDC_OWRI | ATMEL_LCDC_MERI);
  496. /* ...wait for DMA engine to become idle... */
  497. while (lcdc_readl(sinfo, ATMEL_LCDC_DMACON) & ATMEL_LCDC_DMABUSY)
  498. msleep(10);
  499. atmel_lcdfb_start(sinfo);
  500. dev_dbg(info->device, " * DONE\n");
  501. return 0;
  502. }
  503. static inline unsigned int chan_to_field(unsigned int chan, const struct fb_bitfield *bf)
  504. {
  505. chan &= 0xffff;
  506. chan >>= 16 - bf->length;
  507. return chan << bf->offset;
  508. }
  509. /**
  510. * atmel_lcdfb_setcolreg - Optional function. Sets a color register.
  511. * @regno: Which register in the CLUT we are programming
  512. * @red: The red value which can be up to 16 bits wide
  513. * @green: The green value which can be up to 16 bits wide
  514. * @blue: The blue value which can be up to 16 bits wide.
  515. * @transp: If supported the alpha value which can be up to 16 bits wide.
  516. * @info: frame buffer info structure
  517. *
  518. * Set a single color register. The values supplied have a 16 bit
  519. * magnitude which needs to be scaled in this function for the hardware.
  520. * Things to take into consideration are how many color registers, if
  521. * any, are supported with the current color visual. With truecolor mode
  522. * no color palettes are supported. Here a psuedo palette is created
  523. * which we store the value in pseudo_palette in struct fb_info. For
  524. * pseudocolor mode we have a limited color palette. To deal with this
  525. * we can program what color is displayed for a particular pixel value.
  526. * DirectColor is similar in that we can program each color field. If
  527. * we have a static colormap we don't need to implement this function.
  528. *
  529. * Returns negative errno on error, or zero on success. In an
  530. * ideal world, this would have been the case, but as it turns
  531. * out, the other drivers return 1 on failure, so that's what
  532. * we're going to do.
  533. */
  534. static int atmel_lcdfb_setcolreg(unsigned int regno, unsigned int red,
  535. unsigned int green, unsigned int blue,
  536. unsigned int transp, struct fb_info *info)
  537. {
  538. struct atmel_lcdfb_info *sinfo = info->par;
  539. unsigned int val;
  540. u32 *pal;
  541. int ret = 1;
  542. if (info->var.grayscale)
  543. red = green = blue = (19595 * red + 38470 * green
  544. + 7471 * blue) >> 16;
  545. switch (info->fix.visual) {
  546. case FB_VISUAL_TRUECOLOR:
  547. if (regno < 16) {
  548. pal = info->pseudo_palette;
  549. val = chan_to_field(red, &info->var.red);
  550. val |= chan_to_field(green, &info->var.green);
  551. val |= chan_to_field(blue, &info->var.blue);
  552. pal[regno] = val;
  553. ret = 0;
  554. }
  555. break;
  556. case FB_VISUAL_PSEUDOCOLOR:
  557. if (regno < 256) {
  558. val = ((red >> 11) & 0x001f);
  559. val |= ((green >> 6) & 0x03e0);
  560. val |= ((blue >> 1) & 0x7c00);
  561. /*
  562. * TODO: intensity bit. Maybe something like
  563. * ~(red[10] ^ green[10] ^ blue[10]) & 1
  564. */
  565. lcdc_writel(sinfo, ATMEL_LCDC_LUT(regno), val);
  566. ret = 0;
  567. }
  568. break;
  569. case FB_VISUAL_MONO01:
  570. if (regno < 2) {
  571. val = (regno == 0) ? 0x00 : 0x1F;
  572. lcdc_writel(sinfo, ATMEL_LCDC_LUT(regno), val);
  573. ret = 0;
  574. }
  575. break;
  576. }
  577. return ret;
  578. }
  579. static int atmel_lcdfb_pan_display(struct fb_var_screeninfo *var,
  580. struct fb_info *info)
  581. {
  582. dev_dbg(info->device, "%s\n", __func__);
  583. atmel_lcdfb_update_dma(info, var);
  584. return 0;
  585. }
  586. static struct fb_ops atmel_lcdfb_ops = {
  587. .owner = THIS_MODULE,
  588. .fb_check_var = atmel_lcdfb_check_var,
  589. .fb_set_par = atmel_lcdfb_set_par,
  590. .fb_setcolreg = atmel_lcdfb_setcolreg,
  591. .fb_pan_display = atmel_lcdfb_pan_display,
  592. .fb_fillrect = cfb_fillrect,
  593. .fb_copyarea = cfb_copyarea,
  594. .fb_imageblit = cfb_imageblit,
  595. };
  596. static irqreturn_t atmel_lcdfb_interrupt(int irq, void *dev_id)
  597. {
  598. struct fb_info *info = dev_id;
  599. struct atmel_lcdfb_info *sinfo = info->par;
  600. u32 status;
  601. status = lcdc_readl(sinfo, ATMEL_LCDC_ISR);
  602. if (status & ATMEL_LCDC_UFLWI) {
  603. dev_warn(info->device, "FIFO underflow %#x\n", status);
  604. /* reset DMA and FIFO to avoid screen shifting */
  605. schedule_work(&sinfo->task);
  606. }
  607. lcdc_writel(sinfo, ATMEL_LCDC_ICR, status);
  608. return IRQ_HANDLED;
  609. }
  610. /*
  611. * LCD controller task (to reset the LCD)
  612. */
  613. static void atmel_lcdfb_task(struct work_struct *work)
  614. {
  615. struct atmel_lcdfb_info *sinfo =
  616. container_of(work, struct atmel_lcdfb_info, task);
  617. atmel_lcdfb_reset(sinfo);
  618. }
  619. static int __init atmel_lcdfb_init_fbinfo(struct atmel_lcdfb_info *sinfo)
  620. {
  621. struct fb_info *info = sinfo->info;
  622. int ret = 0;
  623. info->var.activate |= FB_ACTIVATE_FORCE | FB_ACTIVATE_NOW;
  624. dev_info(info->device,
  625. "%luKiB frame buffer at %08lx (mapped at %p)\n",
  626. (unsigned long)info->fix.smem_len / 1024,
  627. (unsigned long)info->fix.smem_start,
  628. info->screen_base);
  629. /* Allocate colormap */
  630. ret = fb_alloc_cmap(&info->cmap, 256, 0);
  631. if (ret < 0)
  632. dev_err(info->device, "Alloc color map failed\n");
  633. return ret;
  634. }
  635. static void atmel_lcdfb_start_clock(struct atmel_lcdfb_info *sinfo)
  636. {
  637. if (sinfo->bus_clk)
  638. clk_enable(sinfo->bus_clk);
  639. clk_enable(sinfo->lcdc_clk);
  640. }
  641. static void atmel_lcdfb_stop_clock(struct atmel_lcdfb_info *sinfo)
  642. {
  643. if (sinfo->bus_clk)
  644. clk_disable(sinfo->bus_clk);
  645. clk_disable(sinfo->lcdc_clk);
  646. }
  647. static int __init atmel_lcdfb_probe(struct platform_device *pdev)
  648. {
  649. struct device *dev = &pdev->dev;
  650. struct fb_info *info;
  651. struct atmel_lcdfb_info *sinfo;
  652. struct atmel_lcdfb_info *pdata_sinfo;
  653. struct fb_videomode fbmode;
  654. struct resource *regs = NULL;
  655. struct resource *map = NULL;
  656. int ret;
  657. dev_dbg(dev, "%s BEGIN\n", __func__);
  658. ret = -ENOMEM;
  659. info = framebuffer_alloc(sizeof(struct atmel_lcdfb_info), dev);
  660. if (!info) {
  661. dev_err(dev, "cannot allocate memory\n");
  662. goto out;
  663. }
  664. sinfo = info->par;
  665. if (dev->platform_data) {
  666. pdata_sinfo = (struct atmel_lcdfb_info *)dev->platform_data;
  667. sinfo->default_bpp = pdata_sinfo->default_bpp;
  668. sinfo->default_dmacon = pdata_sinfo->default_dmacon;
  669. sinfo->default_lcdcon2 = pdata_sinfo->default_lcdcon2;
  670. sinfo->default_monspecs = pdata_sinfo->default_monspecs;
  671. sinfo->atmel_lcdfb_power_control = pdata_sinfo->atmel_lcdfb_power_control;
  672. sinfo->guard_time = pdata_sinfo->guard_time;
  673. sinfo->smem_len = pdata_sinfo->smem_len;
  674. sinfo->lcdcon_is_backlight = pdata_sinfo->lcdcon_is_backlight;
  675. sinfo->lcd_wiring_mode = pdata_sinfo->lcd_wiring_mode;
  676. } else {
  677. dev_err(dev, "cannot get default configuration\n");
  678. goto free_info;
  679. }
  680. sinfo->info = info;
  681. sinfo->pdev = pdev;
  682. strcpy(info->fix.id, sinfo->pdev->name);
  683. info->flags = ATMEL_LCDFB_FBINFO_DEFAULT;
  684. info->pseudo_palette = sinfo->pseudo_palette;
  685. info->fbops = &atmel_lcdfb_ops;
  686. memcpy(&info->monspecs, sinfo->default_monspecs, sizeof(info->monspecs));
  687. info->fix = atmel_lcdfb_fix;
  688. /* Enable LCDC Clocks */
  689. if (cpu_is_at91sam9261() || cpu_is_at91sam9g10()
  690. || cpu_is_at32ap7000()) {
  691. sinfo->bus_clk = clk_get(dev, "hck1");
  692. if (IS_ERR(sinfo->bus_clk)) {
  693. ret = PTR_ERR(sinfo->bus_clk);
  694. goto free_info;
  695. }
  696. }
  697. sinfo->lcdc_clk = clk_get(dev, "lcdc_clk");
  698. if (IS_ERR(sinfo->lcdc_clk)) {
  699. ret = PTR_ERR(sinfo->lcdc_clk);
  700. goto put_bus_clk;
  701. }
  702. atmel_lcdfb_start_clock(sinfo);
  703. ret = fb_find_mode(&info->var, info, NULL, info->monspecs.modedb,
  704. info->monspecs.modedb_len, info->monspecs.modedb,
  705. sinfo->default_bpp);
  706. if (!ret) {
  707. dev_err(dev, "no suitable video mode found\n");
  708. goto stop_clk;
  709. }
  710. regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  711. if (!regs) {
  712. dev_err(dev, "resources unusable\n");
  713. ret = -ENXIO;
  714. goto stop_clk;
  715. }
  716. sinfo->irq_base = platform_get_irq(pdev, 0);
  717. if (sinfo->irq_base < 0) {
  718. dev_err(dev, "unable to get irq\n");
  719. ret = sinfo->irq_base;
  720. goto stop_clk;
  721. }
  722. /* Initialize video memory */
  723. map = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  724. if (map) {
  725. /* use a pre-allocated memory buffer */
  726. info->fix.smem_start = map->start;
  727. info->fix.smem_len = map->end - map->start + 1;
  728. if (!request_mem_region(info->fix.smem_start,
  729. info->fix.smem_len, pdev->name)) {
  730. ret = -EBUSY;
  731. goto stop_clk;
  732. }
  733. info->screen_base = ioremap(info->fix.smem_start, info->fix.smem_len);
  734. if (!info->screen_base)
  735. goto release_intmem;
  736. /*
  737. * Don't clear the framebuffer -- someone may have set
  738. * up a splash image.
  739. */
  740. } else {
  741. /* alocate memory buffer */
  742. ret = atmel_lcdfb_alloc_video_memory(sinfo);
  743. if (ret < 0) {
  744. dev_err(dev, "cannot allocate framebuffer: %d\n", ret);
  745. goto stop_clk;
  746. }
  747. }
  748. /* LCDC registers */
  749. info->fix.mmio_start = regs->start;
  750. info->fix.mmio_len = regs->end - regs->start + 1;
  751. if (!request_mem_region(info->fix.mmio_start,
  752. info->fix.mmio_len, pdev->name)) {
  753. ret = -EBUSY;
  754. goto free_fb;
  755. }
  756. sinfo->mmio = ioremap(info->fix.mmio_start, info->fix.mmio_len);
  757. if (!sinfo->mmio) {
  758. dev_err(dev, "cannot map LCDC registers\n");
  759. goto release_mem;
  760. }
  761. /* Initialize PWM for contrast or backlight ("off") */
  762. init_contrast(sinfo);
  763. /* interrupt */
  764. ret = request_irq(sinfo->irq_base, atmel_lcdfb_interrupt, 0, pdev->name, info);
  765. if (ret) {
  766. dev_err(dev, "request_irq failed: %d\n", ret);
  767. goto unmap_mmio;
  768. }
  769. /* Some operations on the LCDC might sleep and
  770. * require a preemptible task context */
  771. INIT_WORK(&sinfo->task, atmel_lcdfb_task);
  772. ret = atmel_lcdfb_init_fbinfo(sinfo);
  773. if (ret < 0) {
  774. dev_err(dev, "init fbinfo failed: %d\n", ret);
  775. goto unregister_irqs;
  776. }
  777. /*
  778. * This makes sure that our colour bitfield
  779. * descriptors are correctly initialised.
  780. */
  781. atmel_lcdfb_check_var(&info->var, info);
  782. ret = fb_set_var(info, &info->var);
  783. if (ret) {
  784. dev_warn(dev, "unable to set display parameters\n");
  785. goto free_cmap;
  786. }
  787. dev_set_drvdata(dev, info);
  788. /*
  789. * Tell the world that we're ready to go
  790. */
  791. ret = register_framebuffer(info);
  792. if (ret < 0) {
  793. dev_err(dev, "failed to register framebuffer device: %d\n", ret);
  794. goto reset_drvdata;
  795. }
  796. /* add selected videomode to modelist */
  797. fb_var_to_videomode(&fbmode, &info->var);
  798. fb_add_videomode(&fbmode, &info->modelist);
  799. /* Power up the LCDC screen */
  800. if (sinfo->atmel_lcdfb_power_control)
  801. sinfo->atmel_lcdfb_power_control(1);
  802. dev_info(dev, "fb%d: Atmel LCDC at 0x%08lx (mapped at %p), irq %d\n",
  803. info->node, info->fix.mmio_start, sinfo->mmio, sinfo->irq_base);
  804. return 0;
  805. reset_drvdata:
  806. dev_set_drvdata(dev, NULL);
  807. free_cmap:
  808. fb_dealloc_cmap(&info->cmap);
  809. unregister_irqs:
  810. cancel_work_sync(&sinfo->task);
  811. free_irq(sinfo->irq_base, info);
  812. unmap_mmio:
  813. exit_backlight(sinfo);
  814. iounmap(sinfo->mmio);
  815. release_mem:
  816. release_mem_region(info->fix.mmio_start, info->fix.mmio_len);
  817. free_fb:
  818. if (map)
  819. iounmap(info->screen_base);
  820. else
  821. atmel_lcdfb_free_video_memory(sinfo);
  822. release_intmem:
  823. if (map)
  824. release_mem_region(info->fix.smem_start, info->fix.smem_len);
  825. stop_clk:
  826. atmel_lcdfb_stop_clock(sinfo);
  827. clk_put(sinfo->lcdc_clk);
  828. put_bus_clk:
  829. if (sinfo->bus_clk)
  830. clk_put(sinfo->bus_clk);
  831. free_info:
  832. framebuffer_release(info);
  833. out:
  834. dev_dbg(dev, "%s FAILED\n", __func__);
  835. return ret;
  836. }
  837. static int __exit atmel_lcdfb_remove(struct platform_device *pdev)
  838. {
  839. struct device *dev = &pdev->dev;
  840. struct fb_info *info = dev_get_drvdata(dev);
  841. struct atmel_lcdfb_info *sinfo;
  842. if (!info || !info->par)
  843. return 0;
  844. sinfo = info->par;
  845. cancel_work_sync(&sinfo->task);
  846. exit_backlight(sinfo);
  847. if (sinfo->atmel_lcdfb_power_control)
  848. sinfo->atmel_lcdfb_power_control(0);
  849. unregister_framebuffer(info);
  850. atmel_lcdfb_stop_clock(sinfo);
  851. clk_put(sinfo->lcdc_clk);
  852. if (sinfo->bus_clk)
  853. clk_put(sinfo->bus_clk);
  854. fb_dealloc_cmap(&info->cmap);
  855. free_irq(sinfo->irq_base, info);
  856. iounmap(sinfo->mmio);
  857. release_mem_region(info->fix.mmio_start, info->fix.mmio_len);
  858. if (platform_get_resource(pdev, IORESOURCE_MEM, 1)) {
  859. iounmap(info->screen_base);
  860. release_mem_region(info->fix.smem_start, info->fix.smem_len);
  861. } else {
  862. atmel_lcdfb_free_video_memory(sinfo);
  863. }
  864. dev_set_drvdata(dev, NULL);
  865. framebuffer_release(info);
  866. return 0;
  867. }
  868. #ifdef CONFIG_PM
  869. static int atmel_lcdfb_suspend(struct platform_device *pdev, pm_message_t mesg)
  870. {
  871. struct fb_info *info = platform_get_drvdata(pdev);
  872. struct atmel_lcdfb_info *sinfo = info->par;
  873. /*
  874. * We don't want to handle interrupts while the clock is
  875. * stopped. It may take forever.
  876. */
  877. lcdc_writel(sinfo, ATMEL_LCDC_IDR, ~0UL);
  878. sinfo->saved_lcdcon = lcdc_readl(sinfo, ATMEL_LCDC_CONTRAST_VAL);
  879. lcdc_writel(sinfo, ATMEL_LCDC_CONTRAST_CTR, 0);
  880. if (sinfo->atmel_lcdfb_power_control)
  881. sinfo->atmel_lcdfb_power_control(0);
  882. atmel_lcdfb_stop(sinfo);
  883. atmel_lcdfb_stop_clock(sinfo);
  884. return 0;
  885. }
  886. static int atmel_lcdfb_resume(struct platform_device *pdev)
  887. {
  888. struct fb_info *info = platform_get_drvdata(pdev);
  889. struct atmel_lcdfb_info *sinfo = info->par;
  890. atmel_lcdfb_start_clock(sinfo);
  891. atmel_lcdfb_start(sinfo);
  892. if (sinfo->atmel_lcdfb_power_control)
  893. sinfo->atmel_lcdfb_power_control(1);
  894. lcdc_writel(sinfo, ATMEL_LCDC_CONTRAST_CTR, sinfo->saved_lcdcon);
  895. /* Enable FIFO & DMA errors */
  896. lcdc_writel(sinfo, ATMEL_LCDC_IER, ATMEL_LCDC_UFLWI
  897. | ATMEL_LCDC_OWRI | ATMEL_LCDC_MERI);
  898. return 0;
  899. }
  900. #else
  901. #define atmel_lcdfb_suspend NULL
  902. #define atmel_lcdfb_resume NULL
  903. #endif
  904. static struct platform_driver atmel_lcdfb_driver = {
  905. .remove = __exit_p(atmel_lcdfb_remove),
  906. .suspend = atmel_lcdfb_suspend,
  907. .resume = atmel_lcdfb_resume,
  908. .driver = {
  909. .name = "atmel_lcdfb",
  910. .owner = THIS_MODULE,
  911. },
  912. };
  913. static int __init atmel_lcdfb_init(void)
  914. {
  915. return platform_driver_probe(&atmel_lcdfb_driver, atmel_lcdfb_probe);
  916. }
  917. static void __exit atmel_lcdfb_exit(void)
  918. {
  919. platform_driver_unregister(&atmel_lcdfb_driver);
  920. }
  921. module_init(atmel_lcdfb_init);
  922. module_exit(atmel_lcdfb_exit);
  923. MODULE_DESCRIPTION("AT91/AT32 LCD Controller framebuffer driver");
  924. MODULE_AUTHOR("Nicolas Ferre <nicolas.ferre@atmel.com>");
  925. MODULE_LICENSE("GPL");