omap2430.c 7.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321
  1. /*
  2. * Copyright (C) 2005-2007 by Texas Instruments
  3. * Some code has been taken from tusb6010.c
  4. * Copyrights for that are attributable to:
  5. * Copyright (C) 2006 Nokia Corporation
  6. * Tony Lindgren <tony@atomide.com>
  7. *
  8. * This file is part of the Inventra Controller Driver for Linux.
  9. *
  10. * The Inventra Controller Driver for Linux is free software; you
  11. * can redistribute it and/or modify it under the terms of the GNU
  12. * General Public License version 2 as published by the Free Software
  13. * Foundation.
  14. *
  15. * The Inventra Controller Driver for Linux is distributed in
  16. * the hope that it will be useful, but WITHOUT ANY WARRANTY;
  17. * without even the implied warranty of MERCHANTABILITY or
  18. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
  19. * License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with The Inventra Controller Driver for Linux ; if not,
  23. * write to the Free Software Foundation, Inc., 59 Temple Place,
  24. * Suite 330, Boston, MA 02111-1307 USA
  25. *
  26. */
  27. #include <linux/module.h>
  28. #include <linux/kernel.h>
  29. #include <linux/sched.h>
  30. #include <linux/slab.h>
  31. #include <linux/init.h>
  32. #include <linux/list.h>
  33. #include <linux/clk.h>
  34. #include <linux/io.h>
  35. #include <asm/mach-types.h>
  36. #include <mach/hardware.h>
  37. #include <plat/mux.h>
  38. #include "musb_core.h"
  39. #include "omap2430.h"
  40. #ifdef CONFIG_ARCH_OMAP3430
  41. #define get_cpu_rev() 2
  42. #endif
  43. static struct timer_list musb_idle_timer;
  44. static void musb_do_idle(unsigned long _musb)
  45. {
  46. struct musb *musb = (void *)_musb;
  47. unsigned long flags;
  48. #ifdef CONFIG_USB_MUSB_HDRC_HCD
  49. u8 power;
  50. #endif
  51. u8 devctl;
  52. spin_lock_irqsave(&musb->lock, flags);
  53. devctl = musb_readb(musb->mregs, MUSB_DEVCTL);
  54. switch (musb->xceiv->state) {
  55. case OTG_STATE_A_WAIT_BCON:
  56. devctl &= ~MUSB_DEVCTL_SESSION;
  57. musb_writeb(musb->mregs, MUSB_DEVCTL, devctl);
  58. devctl = musb_readb(musb->mregs, MUSB_DEVCTL);
  59. if (devctl & MUSB_DEVCTL_BDEVICE) {
  60. musb->xceiv->state = OTG_STATE_B_IDLE;
  61. MUSB_DEV_MODE(musb);
  62. } else {
  63. musb->xceiv->state = OTG_STATE_A_IDLE;
  64. MUSB_HST_MODE(musb);
  65. }
  66. break;
  67. #ifdef CONFIG_USB_MUSB_HDRC_HCD
  68. case OTG_STATE_A_SUSPEND:
  69. /* finish RESUME signaling? */
  70. if (musb->port1_status & MUSB_PORT_STAT_RESUME) {
  71. power = musb_readb(musb->mregs, MUSB_POWER);
  72. power &= ~MUSB_POWER_RESUME;
  73. DBG(1, "root port resume stopped, power %02x\n", power);
  74. musb_writeb(musb->mregs, MUSB_POWER, power);
  75. musb->is_active = 1;
  76. musb->port1_status &= ~(USB_PORT_STAT_SUSPEND
  77. | MUSB_PORT_STAT_RESUME);
  78. musb->port1_status |= USB_PORT_STAT_C_SUSPEND << 16;
  79. usb_hcd_poll_rh_status(musb_to_hcd(musb));
  80. /* NOTE: it might really be A_WAIT_BCON ... */
  81. musb->xceiv->state = OTG_STATE_A_HOST;
  82. }
  83. break;
  84. #endif
  85. #ifdef CONFIG_USB_MUSB_HDRC_HCD
  86. case OTG_STATE_A_HOST:
  87. devctl = musb_readb(musb->mregs, MUSB_DEVCTL);
  88. if (devctl & MUSB_DEVCTL_BDEVICE)
  89. musb->xceiv->state = OTG_STATE_B_IDLE;
  90. else
  91. musb->xceiv->state = OTG_STATE_A_WAIT_BCON;
  92. #endif
  93. default:
  94. break;
  95. }
  96. spin_unlock_irqrestore(&musb->lock, flags);
  97. }
  98. void musb_platform_try_idle(struct musb *musb, unsigned long timeout)
  99. {
  100. unsigned long default_timeout = jiffies + msecs_to_jiffies(3);
  101. static unsigned long last_timer;
  102. if (timeout == 0)
  103. timeout = default_timeout;
  104. /* Never idle if active, or when VBUS timeout is not set as host */
  105. if (musb->is_active || ((musb->a_wait_bcon == 0)
  106. && (musb->xceiv->state == OTG_STATE_A_WAIT_BCON))) {
  107. DBG(4, "%s active, deleting timer\n", otg_state_string(musb));
  108. del_timer(&musb_idle_timer);
  109. last_timer = jiffies;
  110. return;
  111. }
  112. if (time_after(last_timer, timeout)) {
  113. if (!timer_pending(&musb_idle_timer))
  114. last_timer = timeout;
  115. else {
  116. DBG(4, "Longer idle timer already pending, ignoring\n");
  117. return;
  118. }
  119. }
  120. last_timer = timeout;
  121. DBG(4, "%s inactive, for idle timer for %lu ms\n",
  122. otg_state_string(musb),
  123. (unsigned long)jiffies_to_msecs(timeout - jiffies));
  124. mod_timer(&musb_idle_timer, timeout);
  125. }
  126. void musb_platform_enable(struct musb *musb)
  127. {
  128. }
  129. void musb_platform_disable(struct musb *musb)
  130. {
  131. }
  132. static void omap_vbus_power(struct musb *musb, int is_on, int sleeping)
  133. {
  134. }
  135. static void omap_set_vbus(struct musb *musb, int is_on)
  136. {
  137. u8 devctl;
  138. /* HDRC controls CPEN, but beware current surges during device
  139. * connect. They can trigger transient overcurrent conditions
  140. * that must be ignored.
  141. */
  142. devctl = musb_readb(musb->mregs, MUSB_DEVCTL);
  143. if (is_on) {
  144. musb->is_active = 1;
  145. musb->xceiv->default_a = 1;
  146. musb->xceiv->state = OTG_STATE_A_WAIT_VRISE;
  147. devctl |= MUSB_DEVCTL_SESSION;
  148. MUSB_HST_MODE(musb);
  149. } else {
  150. musb->is_active = 0;
  151. /* NOTE: we're skipping A_WAIT_VFALL -> A_IDLE and
  152. * jumping right to B_IDLE...
  153. */
  154. musb->xceiv->default_a = 0;
  155. musb->xceiv->state = OTG_STATE_B_IDLE;
  156. devctl &= ~MUSB_DEVCTL_SESSION;
  157. MUSB_DEV_MODE(musb);
  158. }
  159. musb_writeb(musb->mregs, MUSB_DEVCTL, devctl);
  160. DBG(1, "VBUS %s, devctl %02x "
  161. /* otg %3x conf %08x prcm %08x */ "\n",
  162. otg_state_string(musb),
  163. musb_readb(musb->mregs, MUSB_DEVCTL));
  164. }
  165. static int musb_platform_resume(struct musb *musb);
  166. int musb_platform_set_mode(struct musb *musb, u8 musb_mode)
  167. {
  168. u8 devctl = musb_readb(musb->mregs, MUSB_DEVCTL);
  169. devctl |= MUSB_DEVCTL_SESSION;
  170. musb_writeb(musb->mregs, MUSB_DEVCTL, devctl);
  171. return 0;
  172. }
  173. int __init musb_platform_init(struct musb *musb)
  174. {
  175. u32 l;
  176. #if defined(CONFIG_ARCH_OMAP2430)
  177. omap_cfg_reg(AE5_2430_USB0HS_STP);
  178. #endif
  179. /* We require some kind of external transceiver, hooked
  180. * up through ULPI. TWL4030-family PMICs include one,
  181. * which needs a driver, drivers aren't always needed.
  182. */
  183. musb->xceiv = otg_get_transceiver();
  184. if (!musb->xceiv) {
  185. pr_err("HS USB OTG: no transceiver configured\n");
  186. return -ENODEV;
  187. }
  188. musb_platform_resume(musb);
  189. l = omap_readl(OTG_SYSCONFIG);
  190. l &= ~ENABLEWAKEUP; /* disable wakeup */
  191. l &= ~NOSTDBY; /* remove possible nostdby */
  192. l |= SMARTSTDBY; /* enable smart standby */
  193. l &= ~AUTOIDLE; /* disable auto idle */
  194. l &= ~NOIDLE; /* remove possible noidle */
  195. l |= SMARTIDLE; /* enable smart idle */
  196. /*
  197. * MUSB AUTOIDLE don't work in 3430.
  198. * Workaround by Richard Woodruff/TI
  199. */
  200. if (!cpu_is_omap3430())
  201. l |= AUTOIDLE; /* enable auto idle */
  202. omap_writel(l, OTG_SYSCONFIG);
  203. l = omap_readl(OTG_INTERFSEL);
  204. l |= ULPI_12PIN;
  205. omap_writel(l, OTG_INTERFSEL);
  206. pr_debug("HS USB OTG: revision 0x%x, sysconfig 0x%02x, "
  207. "sysstatus 0x%x, intrfsel 0x%x, simenable 0x%x\n",
  208. omap_readl(OTG_REVISION), omap_readl(OTG_SYSCONFIG),
  209. omap_readl(OTG_SYSSTATUS), omap_readl(OTG_INTERFSEL),
  210. omap_readl(OTG_SIMENABLE));
  211. omap_vbus_power(musb, musb->board_mode == MUSB_HOST, 1);
  212. if (is_host_enabled(musb))
  213. musb->board_set_vbus = omap_set_vbus;
  214. setup_timer(&musb_idle_timer, musb_do_idle, (unsigned long) musb);
  215. return 0;
  216. }
  217. int musb_platform_suspend(struct musb *musb)
  218. {
  219. u32 l;
  220. if (!musb->clock)
  221. return 0;
  222. /* in any role */
  223. l = omap_readl(OTG_FORCESTDBY);
  224. l |= ENABLEFORCE; /* enable MSTANDBY */
  225. omap_writel(l, OTG_FORCESTDBY);
  226. l = omap_readl(OTG_SYSCONFIG);
  227. l |= ENABLEWAKEUP; /* enable wakeup */
  228. omap_writel(l, OTG_SYSCONFIG);
  229. otg_set_suspend(musb->xceiv, 1);
  230. if (musb->set_clock)
  231. musb->set_clock(musb->clock, 0);
  232. else
  233. clk_disable(musb->clock);
  234. return 0;
  235. }
  236. static int musb_platform_resume(struct musb *musb)
  237. {
  238. u32 l;
  239. if (!musb->clock)
  240. return 0;
  241. otg_set_suspend(musb->xceiv, 0);
  242. if (musb->set_clock)
  243. musb->set_clock(musb->clock, 1);
  244. else
  245. clk_enable(musb->clock);
  246. l = omap_readl(OTG_SYSCONFIG);
  247. l &= ~ENABLEWAKEUP; /* disable wakeup */
  248. omap_writel(l, OTG_SYSCONFIG);
  249. l = omap_readl(OTG_FORCESTDBY);
  250. l &= ~ENABLEFORCE; /* disable MSTANDBY */
  251. omap_writel(l, OTG_FORCESTDBY);
  252. return 0;
  253. }
  254. int musb_platform_exit(struct musb *musb)
  255. {
  256. omap_vbus_power(musb, 0 /*off*/, 1);
  257. musb_platform_suspend(musb);
  258. clk_put(musb->clock);
  259. musb->clock = NULL;
  260. return 0;
  261. }