fsl_udc_core.c 65 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491
  1. /*
  2. * Copyright (C) 2004-2007 Freescale Semicondutor, Inc. All rights reserved.
  3. *
  4. * Author: Li Yang <leoli@freescale.com>
  5. * Jiang Bo <tanya.jiang@freescale.com>
  6. *
  7. * Description:
  8. * Freescale high-speed USB SOC DR module device controller driver.
  9. * This can be found on MPC8349E/MPC8313E cpus.
  10. * The driver is previously named as mpc_udc. Based on bare board
  11. * code from Dave Liu and Shlomi Gridish.
  12. *
  13. * This program is free software; you can redistribute it and/or modify it
  14. * under the terms of the GNU General Public License as published by the
  15. * Free Software Foundation; either version 2 of the License, or (at your
  16. * option) any later version.
  17. */
  18. #undef VERBOSE
  19. #include <linux/module.h>
  20. #include <linux/kernel.h>
  21. #include <linux/ioport.h>
  22. #include <linux/types.h>
  23. #include <linux/errno.h>
  24. #include <linux/slab.h>
  25. #include <linux/init.h>
  26. #include <linux/list.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/proc_fs.h>
  29. #include <linux/mm.h>
  30. #include <linux/moduleparam.h>
  31. #include <linux/device.h>
  32. #include <linux/usb/ch9.h>
  33. #include <linux/usb/gadget.h>
  34. #include <linux/usb/otg.h>
  35. #include <linux/dma-mapping.h>
  36. #include <linux/platform_device.h>
  37. #include <linux/fsl_devices.h>
  38. #include <linux/dmapool.h>
  39. #include <linux/delay.h>
  40. #include <asm/byteorder.h>
  41. #include <asm/io.h>
  42. #include <asm/system.h>
  43. #include <asm/unaligned.h>
  44. #include <asm/dma.h>
  45. #include "fsl_usb2_udc.h"
  46. #define DRIVER_DESC "Freescale High-Speed USB SOC Device Controller driver"
  47. #define DRIVER_AUTHOR "Li Yang/Jiang Bo"
  48. #define DRIVER_VERSION "Apr 20, 2007"
  49. #define DMA_ADDR_INVALID (~(dma_addr_t)0)
  50. static const char driver_name[] = "fsl-usb2-udc";
  51. static const char driver_desc[] = DRIVER_DESC;
  52. static struct usb_dr_device *dr_regs;
  53. #ifndef CONFIG_ARCH_MXC
  54. static struct usb_sys_interface *usb_sys_regs;
  55. #endif
  56. /* it is initialized in probe() */
  57. static struct fsl_udc *udc_controller = NULL;
  58. static const struct usb_endpoint_descriptor
  59. fsl_ep0_desc = {
  60. .bLength = USB_DT_ENDPOINT_SIZE,
  61. .bDescriptorType = USB_DT_ENDPOINT,
  62. .bEndpointAddress = 0,
  63. .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
  64. .wMaxPacketSize = USB_MAX_CTRL_PAYLOAD,
  65. };
  66. static void fsl_ep_fifo_flush(struct usb_ep *_ep);
  67. #ifdef CONFIG_PPC32
  68. #define fsl_readl(addr) in_le32(addr)
  69. #define fsl_writel(val32, addr) out_le32(addr, val32)
  70. #else
  71. #define fsl_readl(addr) readl(addr)
  72. #define fsl_writel(val32, addr) writel(val32, addr)
  73. #endif
  74. /********************************************************************
  75. * Internal Used Function
  76. ********************************************************************/
  77. /*-----------------------------------------------------------------
  78. * done() - retire a request; caller blocked irqs
  79. * @status : request status to be set, only works when
  80. * request is still in progress.
  81. *--------------------------------------------------------------*/
  82. static void done(struct fsl_ep *ep, struct fsl_req *req, int status)
  83. {
  84. struct fsl_udc *udc = NULL;
  85. unsigned char stopped = ep->stopped;
  86. struct ep_td_struct *curr_td, *next_td;
  87. int j;
  88. udc = (struct fsl_udc *)ep->udc;
  89. /* Removed the req from fsl_ep->queue */
  90. list_del_init(&req->queue);
  91. /* req.status should be set as -EINPROGRESS in ep_queue() */
  92. if (req->req.status == -EINPROGRESS)
  93. req->req.status = status;
  94. else
  95. status = req->req.status;
  96. /* Free dtd for the request */
  97. next_td = req->head;
  98. for (j = 0; j < req->dtd_count; j++) {
  99. curr_td = next_td;
  100. if (j != req->dtd_count - 1) {
  101. next_td = curr_td->next_td_virt;
  102. }
  103. dma_pool_free(udc->td_pool, curr_td, curr_td->td_dma);
  104. }
  105. if (req->mapped) {
  106. dma_unmap_single(ep->udc->gadget.dev.parent,
  107. req->req.dma, req->req.length,
  108. ep_is_in(ep)
  109. ? DMA_TO_DEVICE
  110. : DMA_FROM_DEVICE);
  111. req->req.dma = DMA_ADDR_INVALID;
  112. req->mapped = 0;
  113. } else
  114. dma_sync_single_for_cpu(ep->udc->gadget.dev.parent,
  115. req->req.dma, req->req.length,
  116. ep_is_in(ep)
  117. ? DMA_TO_DEVICE
  118. : DMA_FROM_DEVICE);
  119. if (status && (status != -ESHUTDOWN))
  120. VDBG("complete %s req %p stat %d len %u/%u",
  121. ep->ep.name, &req->req, status,
  122. req->req.actual, req->req.length);
  123. ep->stopped = 1;
  124. spin_unlock(&ep->udc->lock);
  125. /* complete() is from gadget layer,
  126. * eg fsg->bulk_in_complete() */
  127. if (req->req.complete)
  128. req->req.complete(&ep->ep, &req->req);
  129. spin_lock(&ep->udc->lock);
  130. ep->stopped = stopped;
  131. }
  132. /*-----------------------------------------------------------------
  133. * nuke(): delete all requests related to this ep
  134. * called with spinlock held
  135. *--------------------------------------------------------------*/
  136. static void nuke(struct fsl_ep *ep, int status)
  137. {
  138. ep->stopped = 1;
  139. /* Flush fifo */
  140. fsl_ep_fifo_flush(&ep->ep);
  141. /* Whether this eq has request linked */
  142. while (!list_empty(&ep->queue)) {
  143. struct fsl_req *req = NULL;
  144. req = list_entry(ep->queue.next, struct fsl_req, queue);
  145. done(ep, req, status);
  146. }
  147. }
  148. /*------------------------------------------------------------------
  149. Internal Hardware related function
  150. ------------------------------------------------------------------*/
  151. static int dr_controller_setup(struct fsl_udc *udc)
  152. {
  153. unsigned int tmp, portctrl;
  154. #ifndef CONFIG_ARCH_MXC
  155. unsigned int ctrl;
  156. #endif
  157. unsigned long timeout;
  158. #define FSL_UDC_RESET_TIMEOUT 1000
  159. /* Config PHY interface */
  160. portctrl = fsl_readl(&dr_regs->portsc1);
  161. portctrl &= ~(PORTSCX_PHY_TYPE_SEL | PORTSCX_PORT_WIDTH);
  162. switch (udc->phy_mode) {
  163. case FSL_USB2_PHY_ULPI:
  164. portctrl |= PORTSCX_PTS_ULPI;
  165. break;
  166. case FSL_USB2_PHY_UTMI_WIDE:
  167. portctrl |= PORTSCX_PTW_16BIT;
  168. /* fall through */
  169. case FSL_USB2_PHY_UTMI:
  170. portctrl |= PORTSCX_PTS_UTMI;
  171. break;
  172. case FSL_USB2_PHY_SERIAL:
  173. portctrl |= PORTSCX_PTS_FSLS;
  174. break;
  175. default:
  176. return -EINVAL;
  177. }
  178. fsl_writel(portctrl, &dr_regs->portsc1);
  179. /* Stop and reset the usb controller */
  180. tmp = fsl_readl(&dr_regs->usbcmd);
  181. tmp &= ~USB_CMD_RUN_STOP;
  182. fsl_writel(tmp, &dr_regs->usbcmd);
  183. tmp = fsl_readl(&dr_regs->usbcmd);
  184. tmp |= USB_CMD_CTRL_RESET;
  185. fsl_writel(tmp, &dr_regs->usbcmd);
  186. /* Wait for reset to complete */
  187. timeout = jiffies + FSL_UDC_RESET_TIMEOUT;
  188. while (fsl_readl(&dr_regs->usbcmd) & USB_CMD_CTRL_RESET) {
  189. if (time_after(jiffies, timeout)) {
  190. ERR("udc reset timeout!\n");
  191. return -ETIMEDOUT;
  192. }
  193. cpu_relax();
  194. }
  195. /* Set the controller as device mode */
  196. tmp = fsl_readl(&dr_regs->usbmode);
  197. tmp |= USB_MODE_CTRL_MODE_DEVICE;
  198. /* Disable Setup Lockout */
  199. tmp |= USB_MODE_SETUP_LOCK_OFF;
  200. fsl_writel(tmp, &dr_regs->usbmode);
  201. /* Clear the setup status */
  202. fsl_writel(0, &dr_regs->usbsts);
  203. tmp = udc->ep_qh_dma;
  204. tmp &= USB_EP_LIST_ADDRESS_MASK;
  205. fsl_writel(tmp, &dr_regs->endpointlistaddr);
  206. VDBG("vir[qh_base] is %p phy[qh_base] is 0x%8x reg is 0x%8x",
  207. udc->ep_qh, (int)tmp,
  208. fsl_readl(&dr_regs->endpointlistaddr));
  209. /* Config control enable i/o output, cpu endian register */
  210. #ifndef CONFIG_ARCH_MXC
  211. ctrl = __raw_readl(&usb_sys_regs->control);
  212. ctrl |= USB_CTRL_IOENB;
  213. __raw_writel(ctrl, &usb_sys_regs->control);
  214. #endif
  215. #if defined(CONFIG_PPC32) && !defined(CONFIG_NOT_COHERENT_CACHE)
  216. /* Turn on cache snooping hardware, since some PowerPC platforms
  217. * wholly rely on hardware to deal with cache coherent. */
  218. /* Setup Snooping for all the 4GB space */
  219. tmp = SNOOP_SIZE_2GB; /* starts from 0x0, size 2G */
  220. __raw_writel(tmp, &usb_sys_regs->snoop1);
  221. tmp |= 0x80000000; /* starts from 0x8000000, size 2G */
  222. __raw_writel(tmp, &usb_sys_regs->snoop2);
  223. #endif
  224. return 0;
  225. }
  226. /* Enable DR irq and set controller to run state */
  227. static void dr_controller_run(struct fsl_udc *udc)
  228. {
  229. u32 temp;
  230. /* Enable DR irq reg */
  231. temp = USB_INTR_INT_EN | USB_INTR_ERR_INT_EN
  232. | USB_INTR_PTC_DETECT_EN | USB_INTR_RESET_EN
  233. | USB_INTR_DEVICE_SUSPEND | USB_INTR_SYS_ERR_EN;
  234. fsl_writel(temp, &dr_regs->usbintr);
  235. /* Clear stopped bit */
  236. udc->stopped = 0;
  237. /* Set the controller as device mode */
  238. temp = fsl_readl(&dr_regs->usbmode);
  239. temp |= USB_MODE_CTRL_MODE_DEVICE;
  240. fsl_writel(temp, &dr_regs->usbmode);
  241. /* Set controller to Run */
  242. temp = fsl_readl(&dr_regs->usbcmd);
  243. temp |= USB_CMD_RUN_STOP;
  244. fsl_writel(temp, &dr_regs->usbcmd);
  245. return;
  246. }
  247. static void dr_controller_stop(struct fsl_udc *udc)
  248. {
  249. unsigned int tmp;
  250. /* disable all INTR */
  251. fsl_writel(0, &dr_regs->usbintr);
  252. /* Set stopped bit for isr */
  253. udc->stopped = 1;
  254. /* disable IO output */
  255. /* usb_sys_regs->control = 0; */
  256. /* set controller to Stop */
  257. tmp = fsl_readl(&dr_regs->usbcmd);
  258. tmp &= ~USB_CMD_RUN_STOP;
  259. fsl_writel(tmp, &dr_regs->usbcmd);
  260. return;
  261. }
  262. static void dr_ep_setup(unsigned char ep_num, unsigned char dir,
  263. unsigned char ep_type)
  264. {
  265. unsigned int tmp_epctrl = 0;
  266. tmp_epctrl = fsl_readl(&dr_regs->endptctrl[ep_num]);
  267. if (dir) {
  268. if (ep_num)
  269. tmp_epctrl |= EPCTRL_TX_DATA_TOGGLE_RST;
  270. tmp_epctrl |= EPCTRL_TX_ENABLE;
  271. tmp_epctrl |= ((unsigned int)(ep_type)
  272. << EPCTRL_TX_EP_TYPE_SHIFT);
  273. } else {
  274. if (ep_num)
  275. tmp_epctrl |= EPCTRL_RX_DATA_TOGGLE_RST;
  276. tmp_epctrl |= EPCTRL_RX_ENABLE;
  277. tmp_epctrl |= ((unsigned int)(ep_type)
  278. << EPCTRL_RX_EP_TYPE_SHIFT);
  279. }
  280. fsl_writel(tmp_epctrl, &dr_regs->endptctrl[ep_num]);
  281. }
  282. static void
  283. dr_ep_change_stall(unsigned char ep_num, unsigned char dir, int value)
  284. {
  285. u32 tmp_epctrl = 0;
  286. tmp_epctrl = fsl_readl(&dr_regs->endptctrl[ep_num]);
  287. if (value) {
  288. /* set the stall bit */
  289. if (dir)
  290. tmp_epctrl |= EPCTRL_TX_EP_STALL;
  291. else
  292. tmp_epctrl |= EPCTRL_RX_EP_STALL;
  293. } else {
  294. /* clear the stall bit and reset data toggle */
  295. if (dir) {
  296. tmp_epctrl &= ~EPCTRL_TX_EP_STALL;
  297. tmp_epctrl |= EPCTRL_TX_DATA_TOGGLE_RST;
  298. } else {
  299. tmp_epctrl &= ~EPCTRL_RX_EP_STALL;
  300. tmp_epctrl |= EPCTRL_RX_DATA_TOGGLE_RST;
  301. }
  302. }
  303. fsl_writel(tmp_epctrl, &dr_regs->endptctrl[ep_num]);
  304. }
  305. /* Get stall status of a specific ep
  306. Return: 0: not stalled; 1:stalled */
  307. static int dr_ep_get_stall(unsigned char ep_num, unsigned char dir)
  308. {
  309. u32 epctrl;
  310. epctrl = fsl_readl(&dr_regs->endptctrl[ep_num]);
  311. if (dir)
  312. return (epctrl & EPCTRL_TX_EP_STALL) ? 1 : 0;
  313. else
  314. return (epctrl & EPCTRL_RX_EP_STALL) ? 1 : 0;
  315. }
  316. /********************************************************************
  317. Internal Structure Build up functions
  318. ********************************************************************/
  319. /*------------------------------------------------------------------
  320. * struct_ep_qh_setup(): set the Endpoint Capabilites field of QH
  321. * @zlt: Zero Length Termination Select (1: disable; 0: enable)
  322. * @mult: Mult field
  323. ------------------------------------------------------------------*/
  324. static void struct_ep_qh_setup(struct fsl_udc *udc, unsigned char ep_num,
  325. unsigned char dir, unsigned char ep_type,
  326. unsigned int max_pkt_len,
  327. unsigned int zlt, unsigned char mult)
  328. {
  329. struct ep_queue_head *p_QH = &udc->ep_qh[2 * ep_num + dir];
  330. unsigned int tmp = 0;
  331. /* set the Endpoint Capabilites in QH */
  332. switch (ep_type) {
  333. case USB_ENDPOINT_XFER_CONTROL:
  334. /* Interrupt On Setup (IOS). for control ep */
  335. tmp = (max_pkt_len << EP_QUEUE_HEAD_MAX_PKT_LEN_POS)
  336. | EP_QUEUE_HEAD_IOS;
  337. break;
  338. case USB_ENDPOINT_XFER_ISOC:
  339. tmp = (max_pkt_len << EP_QUEUE_HEAD_MAX_PKT_LEN_POS)
  340. | (mult << EP_QUEUE_HEAD_MULT_POS);
  341. break;
  342. case USB_ENDPOINT_XFER_BULK:
  343. case USB_ENDPOINT_XFER_INT:
  344. tmp = max_pkt_len << EP_QUEUE_HEAD_MAX_PKT_LEN_POS;
  345. break;
  346. default:
  347. VDBG("error ep type is %d", ep_type);
  348. return;
  349. }
  350. if (zlt)
  351. tmp |= EP_QUEUE_HEAD_ZLT_SEL;
  352. p_QH->max_pkt_length = cpu_to_le32(tmp);
  353. p_QH->next_dtd_ptr = 1;
  354. p_QH->size_ioc_int_sts = 0;
  355. return;
  356. }
  357. /* Setup qh structure and ep register for ep0. */
  358. static void ep0_setup(struct fsl_udc *udc)
  359. {
  360. /* the intialization of an ep includes: fields in QH, Regs,
  361. * fsl_ep struct */
  362. struct_ep_qh_setup(udc, 0, USB_RECV, USB_ENDPOINT_XFER_CONTROL,
  363. USB_MAX_CTRL_PAYLOAD, 0, 0);
  364. struct_ep_qh_setup(udc, 0, USB_SEND, USB_ENDPOINT_XFER_CONTROL,
  365. USB_MAX_CTRL_PAYLOAD, 0, 0);
  366. dr_ep_setup(0, USB_RECV, USB_ENDPOINT_XFER_CONTROL);
  367. dr_ep_setup(0, USB_SEND, USB_ENDPOINT_XFER_CONTROL);
  368. return;
  369. }
  370. /***********************************************************************
  371. Endpoint Management Functions
  372. ***********************************************************************/
  373. /*-------------------------------------------------------------------------
  374. * when configurations are set, or when interface settings change
  375. * for example the do_set_interface() in gadget layer,
  376. * the driver will enable or disable the relevant endpoints
  377. * ep0 doesn't use this routine. It is always enabled.
  378. -------------------------------------------------------------------------*/
  379. static int fsl_ep_enable(struct usb_ep *_ep,
  380. const struct usb_endpoint_descriptor *desc)
  381. {
  382. struct fsl_udc *udc = NULL;
  383. struct fsl_ep *ep = NULL;
  384. unsigned short max = 0;
  385. unsigned char mult = 0, zlt;
  386. int retval = -EINVAL;
  387. unsigned long flags = 0;
  388. ep = container_of(_ep, struct fsl_ep, ep);
  389. /* catch various bogus parameters */
  390. if (!_ep || !desc || ep->desc
  391. || (desc->bDescriptorType != USB_DT_ENDPOINT))
  392. return -EINVAL;
  393. udc = ep->udc;
  394. if (!udc->driver || (udc->gadget.speed == USB_SPEED_UNKNOWN))
  395. return -ESHUTDOWN;
  396. max = le16_to_cpu(desc->wMaxPacketSize);
  397. /* Disable automatic zlp generation. Driver is reponsible to indicate
  398. * explicitly through req->req.zero. This is needed to enable multi-td
  399. * request. */
  400. zlt = 1;
  401. /* Assume the max packet size from gadget is always correct */
  402. switch (desc->bmAttributes & 0x03) {
  403. case USB_ENDPOINT_XFER_CONTROL:
  404. case USB_ENDPOINT_XFER_BULK:
  405. case USB_ENDPOINT_XFER_INT:
  406. /* mult = 0. Execute N Transactions as demonstrated by
  407. * the USB variable length packet protocol where N is
  408. * computed using the Maximum Packet Length (dQH) and
  409. * the Total Bytes field (dTD) */
  410. mult = 0;
  411. break;
  412. case USB_ENDPOINT_XFER_ISOC:
  413. /* Calculate transactions needed for high bandwidth iso */
  414. mult = (unsigned char)(1 + ((max >> 11) & 0x03));
  415. max = max & 0x8ff; /* bit 0~10 */
  416. /* 3 transactions at most */
  417. if (mult > 3)
  418. goto en_done;
  419. break;
  420. default:
  421. goto en_done;
  422. }
  423. spin_lock_irqsave(&udc->lock, flags);
  424. ep->ep.maxpacket = max;
  425. ep->desc = desc;
  426. ep->stopped = 0;
  427. /* Controller related setup */
  428. /* Init EPx Queue Head (Ep Capabilites field in QH
  429. * according to max, zlt, mult) */
  430. struct_ep_qh_setup(udc, (unsigned char) ep_index(ep),
  431. (unsigned char) ((desc->bEndpointAddress & USB_DIR_IN)
  432. ? USB_SEND : USB_RECV),
  433. (unsigned char) (desc->bmAttributes
  434. & USB_ENDPOINT_XFERTYPE_MASK),
  435. max, zlt, mult);
  436. /* Init endpoint ctrl register */
  437. dr_ep_setup((unsigned char) ep_index(ep),
  438. (unsigned char) ((desc->bEndpointAddress & USB_DIR_IN)
  439. ? USB_SEND : USB_RECV),
  440. (unsigned char) (desc->bmAttributes
  441. & USB_ENDPOINT_XFERTYPE_MASK));
  442. spin_unlock_irqrestore(&udc->lock, flags);
  443. retval = 0;
  444. VDBG("enabled %s (ep%d%s) maxpacket %d",ep->ep.name,
  445. ep->desc->bEndpointAddress & 0x0f,
  446. (desc->bEndpointAddress & USB_DIR_IN)
  447. ? "in" : "out", max);
  448. en_done:
  449. return retval;
  450. }
  451. /*---------------------------------------------------------------------
  452. * @ep : the ep being unconfigured. May not be ep0
  453. * Any pending and uncomplete req will complete with status (-ESHUTDOWN)
  454. *---------------------------------------------------------------------*/
  455. static int fsl_ep_disable(struct usb_ep *_ep)
  456. {
  457. struct fsl_udc *udc = NULL;
  458. struct fsl_ep *ep = NULL;
  459. unsigned long flags = 0;
  460. u32 epctrl;
  461. int ep_num;
  462. ep = container_of(_ep, struct fsl_ep, ep);
  463. if (!_ep || !ep->desc) {
  464. VDBG("%s not enabled", _ep ? ep->ep.name : NULL);
  465. return -EINVAL;
  466. }
  467. /* disable ep on controller */
  468. ep_num = ep_index(ep);
  469. epctrl = fsl_readl(&dr_regs->endptctrl[ep_num]);
  470. if (ep_is_in(ep))
  471. epctrl &= ~EPCTRL_TX_ENABLE;
  472. else
  473. epctrl &= ~EPCTRL_RX_ENABLE;
  474. fsl_writel(epctrl, &dr_regs->endptctrl[ep_num]);
  475. udc = (struct fsl_udc *)ep->udc;
  476. spin_lock_irqsave(&udc->lock, flags);
  477. /* nuke all pending requests (does flush) */
  478. nuke(ep, -ESHUTDOWN);
  479. ep->desc = NULL;
  480. ep->stopped = 1;
  481. spin_unlock_irqrestore(&udc->lock, flags);
  482. VDBG("disabled %s OK", _ep->name);
  483. return 0;
  484. }
  485. /*---------------------------------------------------------------------
  486. * allocate a request object used by this endpoint
  487. * the main operation is to insert the req->queue to the eq->queue
  488. * Returns the request, or null if one could not be allocated
  489. *---------------------------------------------------------------------*/
  490. static struct usb_request *
  491. fsl_alloc_request(struct usb_ep *_ep, gfp_t gfp_flags)
  492. {
  493. struct fsl_req *req = NULL;
  494. req = kzalloc(sizeof *req, gfp_flags);
  495. if (!req)
  496. return NULL;
  497. req->req.dma = DMA_ADDR_INVALID;
  498. INIT_LIST_HEAD(&req->queue);
  499. return &req->req;
  500. }
  501. static void fsl_free_request(struct usb_ep *_ep, struct usb_request *_req)
  502. {
  503. struct fsl_req *req = NULL;
  504. req = container_of(_req, struct fsl_req, req);
  505. if (_req)
  506. kfree(req);
  507. }
  508. /*-------------------------------------------------------------------------*/
  509. static void fsl_queue_td(struct fsl_ep *ep, struct fsl_req *req)
  510. {
  511. int i = ep_index(ep) * 2 + ep_is_in(ep);
  512. u32 temp, bitmask, tmp_stat;
  513. struct ep_queue_head *dQH = &ep->udc->ep_qh[i];
  514. /* VDBG("QH addr Register 0x%8x", dr_regs->endpointlistaddr);
  515. VDBG("ep_qh[%d] addr is 0x%8x", i, (u32)&(ep->udc->ep_qh[i])); */
  516. bitmask = ep_is_in(ep)
  517. ? (1 << (ep_index(ep) + 16))
  518. : (1 << (ep_index(ep)));
  519. /* check if the pipe is empty */
  520. if (!(list_empty(&ep->queue))) {
  521. /* Add td to the end */
  522. struct fsl_req *lastreq;
  523. lastreq = list_entry(ep->queue.prev, struct fsl_req, queue);
  524. lastreq->tail->next_td_ptr =
  525. cpu_to_le32(req->head->td_dma & DTD_ADDR_MASK);
  526. /* Read prime bit, if 1 goto done */
  527. if (fsl_readl(&dr_regs->endpointprime) & bitmask)
  528. goto out;
  529. do {
  530. /* Set ATDTW bit in USBCMD */
  531. temp = fsl_readl(&dr_regs->usbcmd);
  532. fsl_writel(temp | USB_CMD_ATDTW, &dr_regs->usbcmd);
  533. /* Read correct status bit */
  534. tmp_stat = fsl_readl(&dr_regs->endptstatus) & bitmask;
  535. } while (!(fsl_readl(&dr_regs->usbcmd) & USB_CMD_ATDTW));
  536. /* Write ATDTW bit to 0 */
  537. temp = fsl_readl(&dr_regs->usbcmd);
  538. fsl_writel(temp & ~USB_CMD_ATDTW, &dr_regs->usbcmd);
  539. if (tmp_stat)
  540. goto out;
  541. }
  542. /* Write dQH next pointer and terminate bit to 0 */
  543. temp = req->head->td_dma & EP_QUEUE_HEAD_NEXT_POINTER_MASK;
  544. dQH->next_dtd_ptr = cpu_to_le32(temp);
  545. /* Clear active and halt bit */
  546. temp = cpu_to_le32(~(EP_QUEUE_HEAD_STATUS_ACTIVE
  547. | EP_QUEUE_HEAD_STATUS_HALT));
  548. dQH->size_ioc_int_sts &= temp;
  549. /* Ensure that updates to the QH will occure before priming. */
  550. wmb();
  551. /* Prime endpoint by writing 1 to ENDPTPRIME */
  552. temp = ep_is_in(ep)
  553. ? (1 << (ep_index(ep) + 16))
  554. : (1 << (ep_index(ep)));
  555. fsl_writel(temp, &dr_regs->endpointprime);
  556. out:
  557. return;
  558. }
  559. /* Fill in the dTD structure
  560. * @req: request that the transfer belongs to
  561. * @length: return actually data length of the dTD
  562. * @dma: return dma address of the dTD
  563. * @is_last: return flag if it is the last dTD of the request
  564. * return: pointer to the built dTD */
  565. static struct ep_td_struct *fsl_build_dtd(struct fsl_req *req, unsigned *length,
  566. dma_addr_t *dma, int *is_last)
  567. {
  568. u32 swap_temp;
  569. struct ep_td_struct *dtd;
  570. /* how big will this transfer be? */
  571. *length = min(req->req.length - req->req.actual,
  572. (unsigned)EP_MAX_LENGTH_TRANSFER);
  573. dtd = dma_pool_alloc(udc_controller->td_pool, GFP_KERNEL, dma);
  574. if (dtd == NULL)
  575. return dtd;
  576. dtd->td_dma = *dma;
  577. /* Clear reserved field */
  578. swap_temp = cpu_to_le32(dtd->size_ioc_sts);
  579. swap_temp &= ~DTD_RESERVED_FIELDS;
  580. dtd->size_ioc_sts = cpu_to_le32(swap_temp);
  581. /* Init all of buffer page pointers */
  582. swap_temp = (u32) (req->req.dma + req->req.actual);
  583. dtd->buff_ptr0 = cpu_to_le32(swap_temp);
  584. dtd->buff_ptr1 = cpu_to_le32(swap_temp + 0x1000);
  585. dtd->buff_ptr2 = cpu_to_le32(swap_temp + 0x2000);
  586. dtd->buff_ptr3 = cpu_to_le32(swap_temp + 0x3000);
  587. dtd->buff_ptr4 = cpu_to_le32(swap_temp + 0x4000);
  588. req->req.actual += *length;
  589. /* zlp is needed if req->req.zero is set */
  590. if (req->req.zero) {
  591. if (*length == 0 || (*length % req->ep->ep.maxpacket) != 0)
  592. *is_last = 1;
  593. else
  594. *is_last = 0;
  595. } else if (req->req.length == req->req.actual)
  596. *is_last = 1;
  597. else
  598. *is_last = 0;
  599. if ((*is_last) == 0)
  600. VDBG("multi-dtd request!");
  601. /* Fill in the transfer size; set active bit */
  602. swap_temp = ((*length << DTD_LENGTH_BIT_POS) | DTD_STATUS_ACTIVE);
  603. /* Enable interrupt for the last dtd of a request */
  604. if (*is_last && !req->req.no_interrupt)
  605. swap_temp |= DTD_IOC;
  606. dtd->size_ioc_sts = cpu_to_le32(swap_temp);
  607. mb();
  608. VDBG("length = %d address= 0x%x", *length, (int)*dma);
  609. return dtd;
  610. }
  611. /* Generate dtd chain for a request */
  612. static int fsl_req_to_dtd(struct fsl_req *req)
  613. {
  614. unsigned count;
  615. int is_last;
  616. int is_first =1;
  617. struct ep_td_struct *last_dtd = NULL, *dtd;
  618. dma_addr_t dma;
  619. do {
  620. dtd = fsl_build_dtd(req, &count, &dma, &is_last);
  621. if (dtd == NULL)
  622. return -ENOMEM;
  623. if (is_first) {
  624. is_first = 0;
  625. req->head = dtd;
  626. } else {
  627. last_dtd->next_td_ptr = cpu_to_le32(dma);
  628. last_dtd->next_td_virt = dtd;
  629. }
  630. last_dtd = dtd;
  631. req->dtd_count++;
  632. } while (!is_last);
  633. dtd->next_td_ptr = cpu_to_le32(DTD_NEXT_TERMINATE);
  634. req->tail = dtd;
  635. return 0;
  636. }
  637. /* queues (submits) an I/O request to an endpoint */
  638. static int
  639. fsl_ep_queue(struct usb_ep *_ep, struct usb_request *_req, gfp_t gfp_flags)
  640. {
  641. struct fsl_ep *ep = container_of(_ep, struct fsl_ep, ep);
  642. struct fsl_req *req = container_of(_req, struct fsl_req, req);
  643. struct fsl_udc *udc;
  644. unsigned long flags;
  645. int is_iso = 0;
  646. /* catch various bogus parameters */
  647. if (!_req || !req->req.complete || !req->req.buf
  648. || !list_empty(&req->queue)) {
  649. VDBG("%s, bad params", __func__);
  650. return -EINVAL;
  651. }
  652. if (unlikely(!_ep || !ep->desc)) {
  653. VDBG("%s, bad ep", __func__);
  654. return -EINVAL;
  655. }
  656. if (ep->desc->bmAttributes == USB_ENDPOINT_XFER_ISOC) {
  657. if (req->req.length > ep->ep.maxpacket)
  658. return -EMSGSIZE;
  659. is_iso = 1;
  660. }
  661. udc = ep->udc;
  662. if (!udc->driver || udc->gadget.speed == USB_SPEED_UNKNOWN)
  663. return -ESHUTDOWN;
  664. req->ep = ep;
  665. /* map virtual address to hardware */
  666. if (req->req.dma == DMA_ADDR_INVALID) {
  667. req->req.dma = dma_map_single(ep->udc->gadget.dev.parent,
  668. req->req.buf,
  669. req->req.length, ep_is_in(ep)
  670. ? DMA_TO_DEVICE
  671. : DMA_FROM_DEVICE);
  672. req->mapped = 1;
  673. } else {
  674. dma_sync_single_for_device(ep->udc->gadget.dev.parent,
  675. req->req.dma, req->req.length,
  676. ep_is_in(ep)
  677. ? DMA_TO_DEVICE
  678. : DMA_FROM_DEVICE);
  679. req->mapped = 0;
  680. }
  681. req->req.status = -EINPROGRESS;
  682. req->req.actual = 0;
  683. req->dtd_count = 0;
  684. spin_lock_irqsave(&udc->lock, flags);
  685. /* build dtds and push them to device queue */
  686. if (!fsl_req_to_dtd(req)) {
  687. fsl_queue_td(ep, req);
  688. } else {
  689. spin_unlock_irqrestore(&udc->lock, flags);
  690. return -ENOMEM;
  691. }
  692. /* Update ep0 state */
  693. if ((ep_index(ep) == 0))
  694. udc->ep0_state = DATA_STATE_XMIT;
  695. /* irq handler advances the queue */
  696. if (req != NULL)
  697. list_add_tail(&req->queue, &ep->queue);
  698. spin_unlock_irqrestore(&udc->lock, flags);
  699. return 0;
  700. }
  701. /* dequeues (cancels, unlinks) an I/O request from an endpoint */
  702. static int fsl_ep_dequeue(struct usb_ep *_ep, struct usb_request *_req)
  703. {
  704. struct fsl_ep *ep = container_of(_ep, struct fsl_ep, ep);
  705. struct fsl_req *req;
  706. unsigned long flags;
  707. int ep_num, stopped, ret = 0;
  708. u32 epctrl;
  709. if (!_ep || !_req)
  710. return -EINVAL;
  711. spin_lock_irqsave(&ep->udc->lock, flags);
  712. stopped = ep->stopped;
  713. /* Stop the ep before we deal with the queue */
  714. ep->stopped = 1;
  715. ep_num = ep_index(ep);
  716. epctrl = fsl_readl(&dr_regs->endptctrl[ep_num]);
  717. if (ep_is_in(ep))
  718. epctrl &= ~EPCTRL_TX_ENABLE;
  719. else
  720. epctrl &= ~EPCTRL_RX_ENABLE;
  721. fsl_writel(epctrl, &dr_regs->endptctrl[ep_num]);
  722. /* make sure it's actually queued on this endpoint */
  723. list_for_each_entry(req, &ep->queue, queue) {
  724. if (&req->req == _req)
  725. break;
  726. }
  727. if (&req->req != _req) {
  728. ret = -EINVAL;
  729. goto out;
  730. }
  731. /* The request is in progress, or completed but not dequeued */
  732. if (ep->queue.next == &req->queue) {
  733. _req->status = -ECONNRESET;
  734. fsl_ep_fifo_flush(_ep); /* flush current transfer */
  735. /* The request isn't the last request in this ep queue */
  736. if (req->queue.next != &ep->queue) {
  737. struct ep_queue_head *qh;
  738. struct fsl_req *next_req;
  739. qh = ep->qh;
  740. next_req = list_entry(req->queue.next, struct fsl_req,
  741. queue);
  742. /* Point the QH to the first TD of next request */
  743. fsl_writel((u32) next_req->head, &qh->curr_dtd_ptr);
  744. }
  745. /* The request hasn't been processed, patch up the TD chain */
  746. } else {
  747. struct fsl_req *prev_req;
  748. prev_req = list_entry(req->queue.prev, struct fsl_req, queue);
  749. fsl_writel(fsl_readl(&req->tail->next_td_ptr),
  750. &prev_req->tail->next_td_ptr);
  751. }
  752. done(ep, req, -ECONNRESET);
  753. /* Enable EP */
  754. out: epctrl = fsl_readl(&dr_regs->endptctrl[ep_num]);
  755. if (ep_is_in(ep))
  756. epctrl |= EPCTRL_TX_ENABLE;
  757. else
  758. epctrl |= EPCTRL_RX_ENABLE;
  759. fsl_writel(epctrl, &dr_regs->endptctrl[ep_num]);
  760. ep->stopped = stopped;
  761. spin_unlock_irqrestore(&ep->udc->lock, flags);
  762. return ret;
  763. }
  764. /*-------------------------------------------------------------------------*/
  765. /*-----------------------------------------------------------------
  766. * modify the endpoint halt feature
  767. * @ep: the non-isochronous endpoint being stalled
  768. * @value: 1--set halt 0--clear halt
  769. * Returns zero, or a negative error code.
  770. *----------------------------------------------------------------*/
  771. static int fsl_ep_set_halt(struct usb_ep *_ep, int value)
  772. {
  773. struct fsl_ep *ep = NULL;
  774. unsigned long flags = 0;
  775. int status = -EOPNOTSUPP; /* operation not supported */
  776. unsigned char ep_dir = 0, ep_num = 0;
  777. struct fsl_udc *udc = NULL;
  778. ep = container_of(_ep, struct fsl_ep, ep);
  779. udc = ep->udc;
  780. if (!_ep || !ep->desc) {
  781. status = -EINVAL;
  782. goto out;
  783. }
  784. if (ep->desc->bmAttributes == USB_ENDPOINT_XFER_ISOC) {
  785. status = -EOPNOTSUPP;
  786. goto out;
  787. }
  788. /* Attempt to halt IN ep will fail if any transfer requests
  789. * are still queue */
  790. if (value && ep_is_in(ep) && !list_empty(&ep->queue)) {
  791. status = -EAGAIN;
  792. goto out;
  793. }
  794. status = 0;
  795. ep_dir = ep_is_in(ep) ? USB_SEND : USB_RECV;
  796. ep_num = (unsigned char)(ep_index(ep));
  797. spin_lock_irqsave(&ep->udc->lock, flags);
  798. dr_ep_change_stall(ep_num, ep_dir, value);
  799. spin_unlock_irqrestore(&ep->udc->lock, flags);
  800. if (ep_index(ep) == 0) {
  801. udc->ep0_state = WAIT_FOR_SETUP;
  802. udc->ep0_dir = 0;
  803. }
  804. out:
  805. VDBG(" %s %s halt stat %d", ep->ep.name,
  806. value ? "set" : "clear", status);
  807. return status;
  808. }
  809. static void fsl_ep_fifo_flush(struct usb_ep *_ep)
  810. {
  811. struct fsl_ep *ep;
  812. int ep_num, ep_dir;
  813. u32 bits;
  814. unsigned long timeout;
  815. #define FSL_UDC_FLUSH_TIMEOUT 1000
  816. if (!_ep) {
  817. return;
  818. } else {
  819. ep = container_of(_ep, struct fsl_ep, ep);
  820. if (!ep->desc)
  821. return;
  822. }
  823. ep_num = ep_index(ep);
  824. ep_dir = ep_is_in(ep) ? USB_SEND : USB_RECV;
  825. if (ep_num == 0)
  826. bits = (1 << 16) | 1;
  827. else if (ep_dir == USB_SEND)
  828. bits = 1 << (16 + ep_num);
  829. else
  830. bits = 1 << ep_num;
  831. timeout = jiffies + FSL_UDC_FLUSH_TIMEOUT;
  832. do {
  833. fsl_writel(bits, &dr_regs->endptflush);
  834. /* Wait until flush complete */
  835. while (fsl_readl(&dr_regs->endptflush)) {
  836. if (time_after(jiffies, timeout)) {
  837. ERR("ep flush timeout\n");
  838. return;
  839. }
  840. cpu_relax();
  841. }
  842. /* See if we need to flush again */
  843. } while (fsl_readl(&dr_regs->endptstatus) & bits);
  844. }
  845. static struct usb_ep_ops fsl_ep_ops = {
  846. .enable = fsl_ep_enable,
  847. .disable = fsl_ep_disable,
  848. .alloc_request = fsl_alloc_request,
  849. .free_request = fsl_free_request,
  850. .queue = fsl_ep_queue,
  851. .dequeue = fsl_ep_dequeue,
  852. .set_halt = fsl_ep_set_halt,
  853. .fifo_flush = fsl_ep_fifo_flush, /* flush fifo */
  854. };
  855. /*-------------------------------------------------------------------------
  856. Gadget Driver Layer Operations
  857. -------------------------------------------------------------------------*/
  858. /*----------------------------------------------------------------------
  859. * Get the current frame number (from DR frame_index Reg )
  860. *----------------------------------------------------------------------*/
  861. static int fsl_get_frame(struct usb_gadget *gadget)
  862. {
  863. return (int)(fsl_readl(&dr_regs->frindex) & USB_FRINDEX_MASKS);
  864. }
  865. /*-----------------------------------------------------------------------
  866. * Tries to wake up the host connected to this gadget
  867. -----------------------------------------------------------------------*/
  868. static int fsl_wakeup(struct usb_gadget *gadget)
  869. {
  870. struct fsl_udc *udc = container_of(gadget, struct fsl_udc, gadget);
  871. u32 portsc;
  872. /* Remote wakeup feature not enabled by host */
  873. if (!udc->remote_wakeup)
  874. return -ENOTSUPP;
  875. portsc = fsl_readl(&dr_regs->portsc1);
  876. /* not suspended? */
  877. if (!(portsc & PORTSCX_PORT_SUSPEND))
  878. return 0;
  879. /* trigger force resume */
  880. portsc |= PORTSCX_PORT_FORCE_RESUME;
  881. fsl_writel(portsc, &dr_regs->portsc1);
  882. return 0;
  883. }
  884. static int can_pullup(struct fsl_udc *udc)
  885. {
  886. return udc->driver && udc->softconnect && udc->vbus_active;
  887. }
  888. /* Notify controller that VBUS is powered, Called by whatever
  889. detects VBUS sessions */
  890. static int fsl_vbus_session(struct usb_gadget *gadget, int is_active)
  891. {
  892. struct fsl_udc *udc;
  893. unsigned long flags;
  894. udc = container_of(gadget, struct fsl_udc, gadget);
  895. spin_lock_irqsave(&udc->lock, flags);
  896. VDBG("VBUS %s", is_active ? "on" : "off");
  897. udc->vbus_active = (is_active != 0);
  898. if (can_pullup(udc))
  899. fsl_writel((fsl_readl(&dr_regs->usbcmd) | USB_CMD_RUN_STOP),
  900. &dr_regs->usbcmd);
  901. else
  902. fsl_writel((fsl_readl(&dr_regs->usbcmd) & ~USB_CMD_RUN_STOP),
  903. &dr_regs->usbcmd);
  904. spin_unlock_irqrestore(&udc->lock, flags);
  905. return 0;
  906. }
  907. /* constrain controller's VBUS power usage
  908. * This call is used by gadget drivers during SET_CONFIGURATION calls,
  909. * reporting how much power the device may consume. For example, this
  910. * could affect how quickly batteries are recharged.
  911. *
  912. * Returns zero on success, else negative errno.
  913. */
  914. static int fsl_vbus_draw(struct usb_gadget *gadget, unsigned mA)
  915. {
  916. struct fsl_udc *udc;
  917. udc = container_of(gadget, struct fsl_udc, gadget);
  918. if (udc->transceiver)
  919. return otg_set_power(udc->transceiver, mA);
  920. return -ENOTSUPP;
  921. }
  922. /* Change Data+ pullup status
  923. * this func is used by usb_gadget_connect/disconnet
  924. */
  925. static int fsl_pullup(struct usb_gadget *gadget, int is_on)
  926. {
  927. struct fsl_udc *udc;
  928. udc = container_of(gadget, struct fsl_udc, gadget);
  929. udc->softconnect = (is_on != 0);
  930. if (can_pullup(udc))
  931. fsl_writel((fsl_readl(&dr_regs->usbcmd) | USB_CMD_RUN_STOP),
  932. &dr_regs->usbcmd);
  933. else
  934. fsl_writel((fsl_readl(&dr_regs->usbcmd) & ~USB_CMD_RUN_STOP),
  935. &dr_regs->usbcmd);
  936. return 0;
  937. }
  938. /* defined in gadget.h */
  939. static struct usb_gadget_ops fsl_gadget_ops = {
  940. .get_frame = fsl_get_frame,
  941. .wakeup = fsl_wakeup,
  942. /* .set_selfpowered = fsl_set_selfpowered, */ /* Always selfpowered */
  943. .vbus_session = fsl_vbus_session,
  944. .vbus_draw = fsl_vbus_draw,
  945. .pullup = fsl_pullup,
  946. };
  947. /* Set protocol stall on ep0, protocol stall will automatically be cleared
  948. on new transaction */
  949. static void ep0stall(struct fsl_udc *udc)
  950. {
  951. u32 tmp;
  952. /* must set tx and rx to stall at the same time */
  953. tmp = fsl_readl(&dr_regs->endptctrl[0]);
  954. tmp |= EPCTRL_TX_EP_STALL | EPCTRL_RX_EP_STALL;
  955. fsl_writel(tmp, &dr_regs->endptctrl[0]);
  956. udc->ep0_state = WAIT_FOR_SETUP;
  957. udc->ep0_dir = 0;
  958. }
  959. /* Prime a status phase for ep0 */
  960. static int ep0_prime_status(struct fsl_udc *udc, int direction)
  961. {
  962. struct fsl_req *req = udc->status_req;
  963. struct fsl_ep *ep;
  964. if (direction == EP_DIR_IN)
  965. udc->ep0_dir = USB_DIR_IN;
  966. else
  967. udc->ep0_dir = USB_DIR_OUT;
  968. ep = &udc->eps[0];
  969. udc->ep0_state = WAIT_FOR_OUT_STATUS;
  970. req->ep = ep;
  971. req->req.length = 0;
  972. req->req.status = -EINPROGRESS;
  973. req->req.actual = 0;
  974. req->req.complete = NULL;
  975. req->dtd_count = 0;
  976. if (fsl_req_to_dtd(req) == 0)
  977. fsl_queue_td(ep, req);
  978. else
  979. return -ENOMEM;
  980. list_add_tail(&req->queue, &ep->queue);
  981. return 0;
  982. }
  983. static void udc_reset_ep_queue(struct fsl_udc *udc, u8 pipe)
  984. {
  985. struct fsl_ep *ep = get_ep_by_pipe(udc, pipe);
  986. if (ep->name)
  987. nuke(ep, -ESHUTDOWN);
  988. }
  989. /*
  990. * ch9 Set address
  991. */
  992. static void ch9setaddress(struct fsl_udc *udc, u16 value, u16 index, u16 length)
  993. {
  994. /* Save the new address to device struct */
  995. udc->device_address = (u8) value;
  996. /* Update usb state */
  997. udc->usb_state = USB_STATE_ADDRESS;
  998. /* Status phase */
  999. if (ep0_prime_status(udc, EP_DIR_IN))
  1000. ep0stall(udc);
  1001. }
  1002. /*
  1003. * ch9 Get status
  1004. */
  1005. static void ch9getstatus(struct fsl_udc *udc, u8 request_type, u16 value,
  1006. u16 index, u16 length)
  1007. {
  1008. u16 tmp = 0; /* Status, cpu endian */
  1009. struct fsl_req *req;
  1010. struct fsl_ep *ep;
  1011. ep = &udc->eps[0];
  1012. if ((request_type & USB_RECIP_MASK) == USB_RECIP_DEVICE) {
  1013. /* Get device status */
  1014. tmp = 1 << USB_DEVICE_SELF_POWERED;
  1015. tmp |= udc->remote_wakeup << USB_DEVICE_REMOTE_WAKEUP;
  1016. } else if ((request_type & USB_RECIP_MASK) == USB_RECIP_INTERFACE) {
  1017. /* Get interface status */
  1018. /* We don't have interface information in udc driver */
  1019. tmp = 0;
  1020. } else if ((request_type & USB_RECIP_MASK) == USB_RECIP_ENDPOINT) {
  1021. /* Get endpoint status */
  1022. struct fsl_ep *target_ep;
  1023. target_ep = get_ep_by_pipe(udc, get_pipe_by_windex(index));
  1024. /* stall if endpoint doesn't exist */
  1025. if (!target_ep->desc)
  1026. goto stall;
  1027. tmp = dr_ep_get_stall(ep_index(target_ep), ep_is_in(target_ep))
  1028. << USB_ENDPOINT_HALT;
  1029. }
  1030. udc->ep0_dir = USB_DIR_IN;
  1031. /* Borrow the per device status_req */
  1032. req = udc->status_req;
  1033. /* Fill in the reqest structure */
  1034. *((u16 *) req->req.buf) = cpu_to_le16(tmp);
  1035. req->ep = ep;
  1036. req->req.length = 2;
  1037. req->req.status = -EINPROGRESS;
  1038. req->req.actual = 0;
  1039. req->req.complete = NULL;
  1040. req->dtd_count = 0;
  1041. /* prime the data phase */
  1042. if ((fsl_req_to_dtd(req) == 0))
  1043. fsl_queue_td(ep, req);
  1044. else /* no mem */
  1045. goto stall;
  1046. list_add_tail(&req->queue, &ep->queue);
  1047. udc->ep0_state = DATA_STATE_XMIT;
  1048. return;
  1049. stall:
  1050. ep0stall(udc);
  1051. }
  1052. static void setup_received_irq(struct fsl_udc *udc,
  1053. struct usb_ctrlrequest *setup)
  1054. {
  1055. u16 wValue = le16_to_cpu(setup->wValue);
  1056. u16 wIndex = le16_to_cpu(setup->wIndex);
  1057. u16 wLength = le16_to_cpu(setup->wLength);
  1058. udc_reset_ep_queue(udc, 0);
  1059. /* We process some stardard setup requests here */
  1060. switch (setup->bRequest) {
  1061. case USB_REQ_GET_STATUS:
  1062. /* Data+Status phase from udc */
  1063. if ((setup->bRequestType & (USB_DIR_IN | USB_TYPE_MASK))
  1064. != (USB_DIR_IN | USB_TYPE_STANDARD))
  1065. break;
  1066. ch9getstatus(udc, setup->bRequestType, wValue, wIndex, wLength);
  1067. return;
  1068. case USB_REQ_SET_ADDRESS:
  1069. /* Status phase from udc */
  1070. if (setup->bRequestType != (USB_DIR_OUT | USB_TYPE_STANDARD
  1071. | USB_RECIP_DEVICE))
  1072. break;
  1073. ch9setaddress(udc, wValue, wIndex, wLength);
  1074. return;
  1075. case USB_REQ_CLEAR_FEATURE:
  1076. case USB_REQ_SET_FEATURE:
  1077. /* Status phase from udc */
  1078. {
  1079. int rc = -EOPNOTSUPP;
  1080. if ((setup->bRequestType & (USB_RECIP_MASK | USB_TYPE_MASK))
  1081. == (USB_RECIP_ENDPOINT | USB_TYPE_STANDARD)) {
  1082. int pipe = get_pipe_by_windex(wIndex);
  1083. struct fsl_ep *ep;
  1084. if (wValue != 0 || wLength != 0 || pipe > udc->max_ep)
  1085. break;
  1086. ep = get_ep_by_pipe(udc, pipe);
  1087. spin_unlock(&udc->lock);
  1088. rc = fsl_ep_set_halt(&ep->ep,
  1089. (setup->bRequest == USB_REQ_SET_FEATURE)
  1090. ? 1 : 0);
  1091. spin_lock(&udc->lock);
  1092. } else if ((setup->bRequestType & (USB_RECIP_MASK
  1093. | USB_TYPE_MASK)) == (USB_RECIP_DEVICE
  1094. | USB_TYPE_STANDARD)) {
  1095. /* Note: The driver has not include OTG support yet.
  1096. * This will be set when OTG support is added */
  1097. if (!gadget_is_otg(&udc->gadget))
  1098. break;
  1099. else if (setup->bRequest == USB_DEVICE_B_HNP_ENABLE)
  1100. udc->gadget.b_hnp_enable = 1;
  1101. else if (setup->bRequest == USB_DEVICE_A_HNP_SUPPORT)
  1102. udc->gadget.a_hnp_support = 1;
  1103. else if (setup->bRequest ==
  1104. USB_DEVICE_A_ALT_HNP_SUPPORT)
  1105. udc->gadget.a_alt_hnp_support = 1;
  1106. else
  1107. break;
  1108. rc = 0;
  1109. } else
  1110. break;
  1111. if (rc == 0) {
  1112. if (ep0_prime_status(udc, EP_DIR_IN))
  1113. ep0stall(udc);
  1114. }
  1115. return;
  1116. }
  1117. default:
  1118. break;
  1119. }
  1120. /* Requests handled by gadget */
  1121. if (wLength) {
  1122. /* Data phase from gadget, status phase from udc */
  1123. udc->ep0_dir = (setup->bRequestType & USB_DIR_IN)
  1124. ? USB_DIR_IN : USB_DIR_OUT;
  1125. spin_unlock(&udc->lock);
  1126. if (udc->driver->setup(&udc->gadget,
  1127. &udc->local_setup_buff) < 0)
  1128. ep0stall(udc);
  1129. spin_lock(&udc->lock);
  1130. udc->ep0_state = (setup->bRequestType & USB_DIR_IN)
  1131. ? DATA_STATE_XMIT : DATA_STATE_RECV;
  1132. } else {
  1133. /* No data phase, IN status from gadget */
  1134. udc->ep0_dir = USB_DIR_IN;
  1135. spin_unlock(&udc->lock);
  1136. if (udc->driver->setup(&udc->gadget,
  1137. &udc->local_setup_buff) < 0)
  1138. ep0stall(udc);
  1139. spin_lock(&udc->lock);
  1140. udc->ep0_state = WAIT_FOR_OUT_STATUS;
  1141. }
  1142. }
  1143. /* Process request for Data or Status phase of ep0
  1144. * prime status phase if needed */
  1145. static void ep0_req_complete(struct fsl_udc *udc, struct fsl_ep *ep0,
  1146. struct fsl_req *req)
  1147. {
  1148. if (udc->usb_state == USB_STATE_ADDRESS) {
  1149. /* Set the new address */
  1150. u32 new_address = (u32) udc->device_address;
  1151. fsl_writel(new_address << USB_DEVICE_ADDRESS_BIT_POS,
  1152. &dr_regs->deviceaddr);
  1153. }
  1154. done(ep0, req, 0);
  1155. switch (udc->ep0_state) {
  1156. case DATA_STATE_XMIT:
  1157. /* receive status phase */
  1158. if (ep0_prime_status(udc, EP_DIR_OUT))
  1159. ep0stall(udc);
  1160. break;
  1161. case DATA_STATE_RECV:
  1162. /* send status phase */
  1163. if (ep0_prime_status(udc, EP_DIR_IN))
  1164. ep0stall(udc);
  1165. break;
  1166. case WAIT_FOR_OUT_STATUS:
  1167. udc->ep0_state = WAIT_FOR_SETUP;
  1168. break;
  1169. case WAIT_FOR_SETUP:
  1170. ERR("Unexpect ep0 packets\n");
  1171. break;
  1172. default:
  1173. ep0stall(udc);
  1174. break;
  1175. }
  1176. }
  1177. /* Tripwire mechanism to ensure a setup packet payload is extracted without
  1178. * being corrupted by another incoming setup packet */
  1179. static void tripwire_handler(struct fsl_udc *udc, u8 ep_num, u8 *buffer_ptr)
  1180. {
  1181. u32 temp;
  1182. struct ep_queue_head *qh;
  1183. qh = &udc->ep_qh[ep_num * 2 + EP_DIR_OUT];
  1184. /* Clear bit in ENDPTSETUPSTAT */
  1185. temp = fsl_readl(&dr_regs->endptsetupstat);
  1186. fsl_writel(temp | (1 << ep_num), &dr_regs->endptsetupstat);
  1187. /* while a hazard exists when setup package arrives */
  1188. do {
  1189. /* Set Setup Tripwire */
  1190. temp = fsl_readl(&dr_regs->usbcmd);
  1191. fsl_writel(temp | USB_CMD_SUTW, &dr_regs->usbcmd);
  1192. /* Copy the setup packet to local buffer */
  1193. memcpy(buffer_ptr, (u8 *) qh->setup_buffer, 8);
  1194. } while (!(fsl_readl(&dr_regs->usbcmd) & USB_CMD_SUTW));
  1195. /* Clear Setup Tripwire */
  1196. temp = fsl_readl(&dr_regs->usbcmd);
  1197. fsl_writel(temp & ~USB_CMD_SUTW, &dr_regs->usbcmd);
  1198. }
  1199. /* process-ep_req(): free the completed Tds for this req */
  1200. static int process_ep_req(struct fsl_udc *udc, int pipe,
  1201. struct fsl_req *curr_req)
  1202. {
  1203. struct ep_td_struct *curr_td;
  1204. int td_complete, actual, remaining_length, j, tmp;
  1205. int status = 0;
  1206. int errors = 0;
  1207. struct ep_queue_head *curr_qh = &udc->ep_qh[pipe];
  1208. int direction = pipe % 2;
  1209. curr_td = curr_req->head;
  1210. td_complete = 0;
  1211. actual = curr_req->req.length;
  1212. for (j = 0; j < curr_req->dtd_count; j++) {
  1213. remaining_length = (le32_to_cpu(curr_td->size_ioc_sts)
  1214. & DTD_PACKET_SIZE)
  1215. >> DTD_LENGTH_BIT_POS;
  1216. actual -= remaining_length;
  1217. if ((errors = le32_to_cpu(curr_td->size_ioc_sts) &
  1218. DTD_ERROR_MASK)) {
  1219. if (errors & DTD_STATUS_HALTED) {
  1220. ERR("dTD error %08x QH=%d\n", errors, pipe);
  1221. /* Clear the errors and Halt condition */
  1222. tmp = le32_to_cpu(curr_qh->size_ioc_int_sts);
  1223. tmp &= ~errors;
  1224. curr_qh->size_ioc_int_sts = cpu_to_le32(tmp);
  1225. status = -EPIPE;
  1226. /* FIXME: continue with next queued TD? */
  1227. break;
  1228. }
  1229. if (errors & DTD_STATUS_DATA_BUFF_ERR) {
  1230. VDBG("Transfer overflow");
  1231. status = -EPROTO;
  1232. break;
  1233. } else if (errors & DTD_STATUS_TRANSACTION_ERR) {
  1234. VDBG("ISO error");
  1235. status = -EILSEQ;
  1236. break;
  1237. } else
  1238. ERR("Unknown error has occured (0x%x)!\n",
  1239. errors);
  1240. } else if (le32_to_cpu(curr_td->size_ioc_sts)
  1241. & DTD_STATUS_ACTIVE) {
  1242. VDBG("Request not complete");
  1243. status = REQ_UNCOMPLETE;
  1244. return status;
  1245. } else if (remaining_length) {
  1246. if (direction) {
  1247. VDBG("Transmit dTD remaining length not zero");
  1248. status = -EPROTO;
  1249. break;
  1250. } else {
  1251. td_complete++;
  1252. break;
  1253. }
  1254. } else {
  1255. td_complete++;
  1256. VDBG("dTD transmitted successful");
  1257. }
  1258. if (j != curr_req->dtd_count - 1)
  1259. curr_td = (struct ep_td_struct *)curr_td->next_td_virt;
  1260. }
  1261. if (status)
  1262. return status;
  1263. curr_req->req.actual = actual;
  1264. return 0;
  1265. }
  1266. /* Process a DTD completion interrupt */
  1267. static void dtd_complete_irq(struct fsl_udc *udc)
  1268. {
  1269. u32 bit_pos;
  1270. int i, ep_num, direction, bit_mask, status;
  1271. struct fsl_ep *curr_ep;
  1272. struct fsl_req *curr_req, *temp_req;
  1273. /* Clear the bits in the register */
  1274. bit_pos = fsl_readl(&dr_regs->endptcomplete);
  1275. fsl_writel(bit_pos, &dr_regs->endptcomplete);
  1276. if (!bit_pos)
  1277. return;
  1278. for (i = 0; i < udc->max_ep * 2; i++) {
  1279. ep_num = i >> 1;
  1280. direction = i % 2;
  1281. bit_mask = 1 << (ep_num + 16 * direction);
  1282. if (!(bit_pos & bit_mask))
  1283. continue;
  1284. curr_ep = get_ep_by_pipe(udc, i);
  1285. /* If the ep is configured */
  1286. if (curr_ep->name == NULL) {
  1287. WARNING("Invalid EP?");
  1288. continue;
  1289. }
  1290. /* process the req queue until an uncomplete request */
  1291. list_for_each_entry_safe(curr_req, temp_req, &curr_ep->queue,
  1292. queue) {
  1293. status = process_ep_req(udc, i, curr_req);
  1294. VDBG("status of process_ep_req= %d, ep = %d",
  1295. status, ep_num);
  1296. if (status == REQ_UNCOMPLETE)
  1297. break;
  1298. /* write back status to req */
  1299. curr_req->req.status = status;
  1300. if (ep_num == 0) {
  1301. ep0_req_complete(udc, curr_ep, curr_req);
  1302. break;
  1303. } else
  1304. done(curr_ep, curr_req, status);
  1305. }
  1306. }
  1307. }
  1308. /* Process a port change interrupt */
  1309. static void port_change_irq(struct fsl_udc *udc)
  1310. {
  1311. u32 speed;
  1312. /* Bus resetting is finished */
  1313. if (!(fsl_readl(&dr_regs->portsc1) & PORTSCX_PORT_RESET)) {
  1314. /* Get the speed */
  1315. speed = (fsl_readl(&dr_regs->portsc1)
  1316. & PORTSCX_PORT_SPEED_MASK);
  1317. switch (speed) {
  1318. case PORTSCX_PORT_SPEED_HIGH:
  1319. udc->gadget.speed = USB_SPEED_HIGH;
  1320. break;
  1321. case PORTSCX_PORT_SPEED_FULL:
  1322. udc->gadget.speed = USB_SPEED_FULL;
  1323. break;
  1324. case PORTSCX_PORT_SPEED_LOW:
  1325. udc->gadget.speed = USB_SPEED_LOW;
  1326. break;
  1327. default:
  1328. udc->gadget.speed = USB_SPEED_UNKNOWN;
  1329. break;
  1330. }
  1331. }
  1332. /* Update USB state */
  1333. if (!udc->resume_state)
  1334. udc->usb_state = USB_STATE_DEFAULT;
  1335. }
  1336. /* Process suspend interrupt */
  1337. static void suspend_irq(struct fsl_udc *udc)
  1338. {
  1339. udc->resume_state = udc->usb_state;
  1340. udc->usb_state = USB_STATE_SUSPENDED;
  1341. /* report suspend to the driver, serial.c does not support this */
  1342. if (udc->driver->suspend)
  1343. udc->driver->suspend(&udc->gadget);
  1344. }
  1345. static void bus_resume(struct fsl_udc *udc)
  1346. {
  1347. udc->usb_state = udc->resume_state;
  1348. udc->resume_state = 0;
  1349. /* report resume to the driver, serial.c does not support this */
  1350. if (udc->driver->resume)
  1351. udc->driver->resume(&udc->gadget);
  1352. }
  1353. /* Clear up all ep queues */
  1354. static int reset_queues(struct fsl_udc *udc)
  1355. {
  1356. u8 pipe;
  1357. for (pipe = 0; pipe < udc->max_pipes; pipe++)
  1358. udc_reset_ep_queue(udc, pipe);
  1359. /* report disconnect; the driver is already quiesced */
  1360. spin_unlock(&udc->lock);
  1361. udc->driver->disconnect(&udc->gadget);
  1362. spin_lock(&udc->lock);
  1363. return 0;
  1364. }
  1365. /* Process reset interrupt */
  1366. static void reset_irq(struct fsl_udc *udc)
  1367. {
  1368. u32 temp;
  1369. unsigned long timeout;
  1370. /* Clear the device address */
  1371. temp = fsl_readl(&dr_regs->deviceaddr);
  1372. fsl_writel(temp & ~USB_DEVICE_ADDRESS_MASK, &dr_regs->deviceaddr);
  1373. udc->device_address = 0;
  1374. /* Clear usb state */
  1375. udc->resume_state = 0;
  1376. udc->ep0_dir = 0;
  1377. udc->ep0_state = WAIT_FOR_SETUP;
  1378. udc->remote_wakeup = 0; /* default to 0 on reset */
  1379. udc->gadget.b_hnp_enable = 0;
  1380. udc->gadget.a_hnp_support = 0;
  1381. udc->gadget.a_alt_hnp_support = 0;
  1382. /* Clear all the setup token semaphores */
  1383. temp = fsl_readl(&dr_regs->endptsetupstat);
  1384. fsl_writel(temp, &dr_regs->endptsetupstat);
  1385. /* Clear all the endpoint complete status bits */
  1386. temp = fsl_readl(&dr_regs->endptcomplete);
  1387. fsl_writel(temp, &dr_regs->endptcomplete);
  1388. timeout = jiffies + 100;
  1389. while (fsl_readl(&dr_regs->endpointprime)) {
  1390. /* Wait until all endptprime bits cleared */
  1391. if (time_after(jiffies, timeout)) {
  1392. ERR("Timeout for reset\n");
  1393. break;
  1394. }
  1395. cpu_relax();
  1396. }
  1397. /* Write 1s to the flush register */
  1398. fsl_writel(0xffffffff, &dr_regs->endptflush);
  1399. if (fsl_readl(&dr_regs->portsc1) & PORTSCX_PORT_RESET) {
  1400. VDBG("Bus reset");
  1401. /* Reset all the queues, include XD, dTD, EP queue
  1402. * head and TR Queue */
  1403. reset_queues(udc);
  1404. udc->usb_state = USB_STATE_DEFAULT;
  1405. } else {
  1406. VDBG("Controller reset");
  1407. /* initialize usb hw reg except for regs for EP, not
  1408. * touch usbintr reg */
  1409. dr_controller_setup(udc);
  1410. /* Reset all internal used Queues */
  1411. reset_queues(udc);
  1412. ep0_setup(udc);
  1413. /* Enable DR IRQ reg, Set Run bit, change udc state */
  1414. dr_controller_run(udc);
  1415. udc->usb_state = USB_STATE_ATTACHED;
  1416. }
  1417. }
  1418. /*
  1419. * USB device controller interrupt handler
  1420. */
  1421. static irqreturn_t fsl_udc_irq(int irq, void *_udc)
  1422. {
  1423. struct fsl_udc *udc = _udc;
  1424. u32 irq_src;
  1425. irqreturn_t status = IRQ_NONE;
  1426. unsigned long flags;
  1427. /* Disable ISR for OTG host mode */
  1428. if (udc->stopped)
  1429. return IRQ_NONE;
  1430. spin_lock_irqsave(&udc->lock, flags);
  1431. irq_src = fsl_readl(&dr_regs->usbsts) & fsl_readl(&dr_regs->usbintr);
  1432. /* Clear notification bits */
  1433. fsl_writel(irq_src, &dr_regs->usbsts);
  1434. /* VDBG("irq_src [0x%8x]", irq_src); */
  1435. /* Need to resume? */
  1436. if (udc->usb_state == USB_STATE_SUSPENDED)
  1437. if ((fsl_readl(&dr_regs->portsc1) & PORTSCX_PORT_SUSPEND) == 0)
  1438. bus_resume(udc);
  1439. /* USB Interrupt */
  1440. if (irq_src & USB_STS_INT) {
  1441. VDBG("Packet int");
  1442. /* Setup package, we only support ep0 as control ep */
  1443. if (fsl_readl(&dr_regs->endptsetupstat) & EP_SETUP_STATUS_EP0) {
  1444. tripwire_handler(udc, 0,
  1445. (u8 *) (&udc->local_setup_buff));
  1446. setup_received_irq(udc, &udc->local_setup_buff);
  1447. status = IRQ_HANDLED;
  1448. }
  1449. /* completion of dtd */
  1450. if (fsl_readl(&dr_regs->endptcomplete)) {
  1451. dtd_complete_irq(udc);
  1452. status = IRQ_HANDLED;
  1453. }
  1454. }
  1455. /* SOF (for ISO transfer) */
  1456. if (irq_src & USB_STS_SOF) {
  1457. status = IRQ_HANDLED;
  1458. }
  1459. /* Port Change */
  1460. if (irq_src & USB_STS_PORT_CHANGE) {
  1461. port_change_irq(udc);
  1462. status = IRQ_HANDLED;
  1463. }
  1464. /* Reset Received */
  1465. if (irq_src & USB_STS_RESET) {
  1466. reset_irq(udc);
  1467. status = IRQ_HANDLED;
  1468. }
  1469. /* Sleep Enable (Suspend) */
  1470. if (irq_src & USB_STS_SUSPEND) {
  1471. suspend_irq(udc);
  1472. status = IRQ_HANDLED;
  1473. }
  1474. if (irq_src & (USB_STS_ERR | USB_STS_SYS_ERR)) {
  1475. VDBG("Error IRQ %x", irq_src);
  1476. }
  1477. spin_unlock_irqrestore(&udc->lock, flags);
  1478. return status;
  1479. }
  1480. /*----------------------------------------------------------------*
  1481. * Hook to gadget drivers
  1482. * Called by initialization code of gadget drivers
  1483. *----------------------------------------------------------------*/
  1484. int usb_gadget_register_driver(struct usb_gadget_driver *driver)
  1485. {
  1486. int retval = -ENODEV;
  1487. unsigned long flags = 0;
  1488. if (!udc_controller)
  1489. return -ENODEV;
  1490. if (!driver || (driver->speed != USB_SPEED_FULL
  1491. && driver->speed != USB_SPEED_HIGH)
  1492. || !driver->bind || !driver->disconnect
  1493. || !driver->setup)
  1494. return -EINVAL;
  1495. if (udc_controller->driver)
  1496. return -EBUSY;
  1497. /* lock is needed but whether should use this lock or another */
  1498. spin_lock_irqsave(&udc_controller->lock, flags);
  1499. driver->driver.bus = NULL;
  1500. /* hook up the driver */
  1501. udc_controller->driver = driver;
  1502. udc_controller->gadget.dev.driver = &driver->driver;
  1503. spin_unlock_irqrestore(&udc_controller->lock, flags);
  1504. /* bind udc driver to gadget driver */
  1505. retval = driver->bind(&udc_controller->gadget);
  1506. if (retval) {
  1507. VDBG("bind to %s --> %d", driver->driver.name, retval);
  1508. udc_controller->gadget.dev.driver = NULL;
  1509. udc_controller->driver = NULL;
  1510. goto out;
  1511. }
  1512. /* Enable DR IRQ reg and Set usbcmd reg Run bit */
  1513. dr_controller_run(udc_controller);
  1514. udc_controller->usb_state = USB_STATE_ATTACHED;
  1515. udc_controller->ep0_state = WAIT_FOR_SETUP;
  1516. udc_controller->ep0_dir = 0;
  1517. printk(KERN_INFO "%s: bind to driver %s\n",
  1518. udc_controller->gadget.name, driver->driver.name);
  1519. out:
  1520. if (retval)
  1521. printk(KERN_WARNING "gadget driver register failed %d\n",
  1522. retval);
  1523. return retval;
  1524. }
  1525. EXPORT_SYMBOL(usb_gadget_register_driver);
  1526. /* Disconnect from gadget driver */
  1527. int usb_gadget_unregister_driver(struct usb_gadget_driver *driver)
  1528. {
  1529. struct fsl_ep *loop_ep;
  1530. unsigned long flags;
  1531. if (!udc_controller)
  1532. return -ENODEV;
  1533. if (!driver || driver != udc_controller->driver || !driver->unbind)
  1534. return -EINVAL;
  1535. if (udc_controller->transceiver)
  1536. otg_set_peripheral(udc_controller->transceiver, NULL);
  1537. /* stop DR, disable intr */
  1538. dr_controller_stop(udc_controller);
  1539. /* in fact, no needed */
  1540. udc_controller->usb_state = USB_STATE_ATTACHED;
  1541. udc_controller->ep0_state = WAIT_FOR_SETUP;
  1542. udc_controller->ep0_dir = 0;
  1543. /* stand operation */
  1544. spin_lock_irqsave(&udc_controller->lock, flags);
  1545. udc_controller->gadget.speed = USB_SPEED_UNKNOWN;
  1546. nuke(&udc_controller->eps[0], -ESHUTDOWN);
  1547. list_for_each_entry(loop_ep, &udc_controller->gadget.ep_list,
  1548. ep.ep_list)
  1549. nuke(loop_ep, -ESHUTDOWN);
  1550. spin_unlock_irqrestore(&udc_controller->lock, flags);
  1551. /* report disconnect; the controller is already quiesced */
  1552. driver->disconnect(&udc_controller->gadget);
  1553. /* unbind gadget and unhook driver. */
  1554. driver->unbind(&udc_controller->gadget);
  1555. udc_controller->gadget.dev.driver = NULL;
  1556. udc_controller->driver = NULL;
  1557. printk(KERN_WARNING "unregistered gadget driver '%s'\n",
  1558. driver->driver.name);
  1559. return 0;
  1560. }
  1561. EXPORT_SYMBOL(usb_gadget_unregister_driver);
  1562. /*-------------------------------------------------------------------------
  1563. PROC File System Support
  1564. -------------------------------------------------------------------------*/
  1565. #ifdef CONFIG_USB_GADGET_DEBUG_FILES
  1566. #include <linux/seq_file.h>
  1567. static const char proc_filename[] = "driver/fsl_usb2_udc";
  1568. static int fsl_proc_read(char *page, char **start, off_t off, int count,
  1569. int *eof, void *_dev)
  1570. {
  1571. char *buf = page;
  1572. char *next = buf;
  1573. unsigned size = count;
  1574. unsigned long flags;
  1575. int t, i;
  1576. u32 tmp_reg;
  1577. struct fsl_ep *ep = NULL;
  1578. struct fsl_req *req;
  1579. struct fsl_udc *udc = udc_controller;
  1580. if (off != 0)
  1581. return 0;
  1582. spin_lock_irqsave(&udc->lock, flags);
  1583. /* ------basic driver information ---- */
  1584. t = scnprintf(next, size,
  1585. DRIVER_DESC "\n"
  1586. "%s version: %s\n"
  1587. "Gadget driver: %s\n\n",
  1588. driver_name, DRIVER_VERSION,
  1589. udc->driver ? udc->driver->driver.name : "(none)");
  1590. size -= t;
  1591. next += t;
  1592. /* ------ DR Registers ----- */
  1593. tmp_reg = fsl_readl(&dr_regs->usbcmd);
  1594. t = scnprintf(next, size,
  1595. "USBCMD reg:\n"
  1596. "SetupTW: %d\n"
  1597. "Run/Stop: %s\n\n",
  1598. (tmp_reg & USB_CMD_SUTW) ? 1 : 0,
  1599. (tmp_reg & USB_CMD_RUN_STOP) ? "Run" : "Stop");
  1600. size -= t;
  1601. next += t;
  1602. tmp_reg = fsl_readl(&dr_regs->usbsts);
  1603. t = scnprintf(next, size,
  1604. "USB Status Reg:\n"
  1605. "Dr Suspend: %d Reset Received: %d System Error: %s "
  1606. "USB Error Interrupt: %s\n\n",
  1607. (tmp_reg & USB_STS_SUSPEND) ? 1 : 0,
  1608. (tmp_reg & USB_STS_RESET) ? 1 : 0,
  1609. (tmp_reg & USB_STS_SYS_ERR) ? "Err" : "Normal",
  1610. (tmp_reg & USB_STS_ERR) ? "Err detected" : "No err");
  1611. size -= t;
  1612. next += t;
  1613. tmp_reg = fsl_readl(&dr_regs->usbintr);
  1614. t = scnprintf(next, size,
  1615. "USB Intrrupt Enable Reg:\n"
  1616. "Sleep Enable: %d SOF Received Enable: %d "
  1617. "Reset Enable: %d\n"
  1618. "System Error Enable: %d "
  1619. "Port Change Dectected Enable: %d\n"
  1620. "USB Error Intr Enable: %d USB Intr Enable: %d\n\n",
  1621. (tmp_reg & USB_INTR_DEVICE_SUSPEND) ? 1 : 0,
  1622. (tmp_reg & USB_INTR_SOF_EN) ? 1 : 0,
  1623. (tmp_reg & USB_INTR_RESET_EN) ? 1 : 0,
  1624. (tmp_reg & USB_INTR_SYS_ERR_EN) ? 1 : 0,
  1625. (tmp_reg & USB_INTR_PTC_DETECT_EN) ? 1 : 0,
  1626. (tmp_reg & USB_INTR_ERR_INT_EN) ? 1 : 0,
  1627. (tmp_reg & USB_INTR_INT_EN) ? 1 : 0);
  1628. size -= t;
  1629. next += t;
  1630. tmp_reg = fsl_readl(&dr_regs->frindex);
  1631. t = scnprintf(next, size,
  1632. "USB Frame Index Reg: Frame Number is 0x%x\n\n",
  1633. (tmp_reg & USB_FRINDEX_MASKS));
  1634. size -= t;
  1635. next += t;
  1636. tmp_reg = fsl_readl(&dr_regs->deviceaddr);
  1637. t = scnprintf(next, size,
  1638. "USB Device Address Reg: Device Addr is 0x%x\n\n",
  1639. (tmp_reg & USB_DEVICE_ADDRESS_MASK));
  1640. size -= t;
  1641. next += t;
  1642. tmp_reg = fsl_readl(&dr_regs->endpointlistaddr);
  1643. t = scnprintf(next, size,
  1644. "USB Endpoint List Address Reg: "
  1645. "Device Addr is 0x%x\n\n",
  1646. (tmp_reg & USB_EP_LIST_ADDRESS_MASK));
  1647. size -= t;
  1648. next += t;
  1649. tmp_reg = fsl_readl(&dr_regs->portsc1);
  1650. t = scnprintf(next, size,
  1651. "USB Port Status&Control Reg:\n"
  1652. "Port Transceiver Type : %s Port Speed: %s\n"
  1653. "PHY Low Power Suspend: %s Port Reset: %s "
  1654. "Port Suspend Mode: %s\n"
  1655. "Over-current Change: %s "
  1656. "Port Enable/Disable Change: %s\n"
  1657. "Port Enabled/Disabled: %s "
  1658. "Current Connect Status: %s\n\n", ( {
  1659. char *s;
  1660. switch (tmp_reg & PORTSCX_PTS_FSLS) {
  1661. case PORTSCX_PTS_UTMI:
  1662. s = "UTMI"; break;
  1663. case PORTSCX_PTS_ULPI:
  1664. s = "ULPI "; break;
  1665. case PORTSCX_PTS_FSLS:
  1666. s = "FS/LS Serial"; break;
  1667. default:
  1668. s = "None"; break;
  1669. }
  1670. s;} ), ( {
  1671. char *s;
  1672. switch (tmp_reg & PORTSCX_PORT_SPEED_UNDEF) {
  1673. case PORTSCX_PORT_SPEED_FULL:
  1674. s = "Full Speed"; break;
  1675. case PORTSCX_PORT_SPEED_LOW:
  1676. s = "Low Speed"; break;
  1677. case PORTSCX_PORT_SPEED_HIGH:
  1678. s = "High Speed"; break;
  1679. default:
  1680. s = "Undefined"; break;
  1681. }
  1682. s;
  1683. } ),
  1684. (tmp_reg & PORTSCX_PHY_LOW_POWER_SPD) ?
  1685. "Normal PHY mode" : "Low power mode",
  1686. (tmp_reg & PORTSCX_PORT_RESET) ? "In Reset" :
  1687. "Not in Reset",
  1688. (tmp_reg & PORTSCX_PORT_SUSPEND) ? "In " : "Not in",
  1689. (tmp_reg & PORTSCX_OVER_CURRENT_CHG) ? "Dected" :
  1690. "No",
  1691. (tmp_reg & PORTSCX_PORT_EN_DIS_CHANGE) ? "Disable" :
  1692. "Not change",
  1693. (tmp_reg & PORTSCX_PORT_ENABLE) ? "Enable" :
  1694. "Not correct",
  1695. (tmp_reg & PORTSCX_CURRENT_CONNECT_STATUS) ?
  1696. "Attached" : "Not-Att");
  1697. size -= t;
  1698. next += t;
  1699. tmp_reg = fsl_readl(&dr_regs->usbmode);
  1700. t = scnprintf(next, size,
  1701. "USB Mode Reg: Controller Mode is: %s\n\n", ( {
  1702. char *s;
  1703. switch (tmp_reg & USB_MODE_CTRL_MODE_HOST) {
  1704. case USB_MODE_CTRL_MODE_IDLE:
  1705. s = "Idle"; break;
  1706. case USB_MODE_CTRL_MODE_DEVICE:
  1707. s = "Device Controller"; break;
  1708. case USB_MODE_CTRL_MODE_HOST:
  1709. s = "Host Controller"; break;
  1710. default:
  1711. s = "None"; break;
  1712. }
  1713. s;
  1714. } ));
  1715. size -= t;
  1716. next += t;
  1717. tmp_reg = fsl_readl(&dr_regs->endptsetupstat);
  1718. t = scnprintf(next, size,
  1719. "Endpoint Setup Status Reg: SETUP on ep 0x%x\n\n",
  1720. (tmp_reg & EP_SETUP_STATUS_MASK));
  1721. size -= t;
  1722. next += t;
  1723. for (i = 0; i < udc->max_ep / 2; i++) {
  1724. tmp_reg = fsl_readl(&dr_regs->endptctrl[i]);
  1725. t = scnprintf(next, size, "EP Ctrl Reg [0x%x]: = [0x%x]\n",
  1726. i, tmp_reg);
  1727. size -= t;
  1728. next += t;
  1729. }
  1730. tmp_reg = fsl_readl(&dr_regs->endpointprime);
  1731. t = scnprintf(next, size, "EP Prime Reg = [0x%x]\n\n", tmp_reg);
  1732. size -= t;
  1733. next += t;
  1734. #ifndef CONFIG_ARCH_MXC
  1735. tmp_reg = usb_sys_regs->snoop1;
  1736. t = scnprintf(next, size, "Snoop1 Reg : = [0x%x]\n\n", tmp_reg);
  1737. size -= t;
  1738. next += t;
  1739. tmp_reg = usb_sys_regs->control;
  1740. t = scnprintf(next, size, "General Control Reg : = [0x%x]\n\n",
  1741. tmp_reg);
  1742. size -= t;
  1743. next += t;
  1744. #endif
  1745. /* ------fsl_udc, fsl_ep, fsl_request structure information ----- */
  1746. ep = &udc->eps[0];
  1747. t = scnprintf(next, size, "For %s Maxpkt is 0x%x index is 0x%x\n",
  1748. ep->ep.name, ep_maxpacket(ep), ep_index(ep));
  1749. size -= t;
  1750. next += t;
  1751. if (list_empty(&ep->queue)) {
  1752. t = scnprintf(next, size, "its req queue is empty\n\n");
  1753. size -= t;
  1754. next += t;
  1755. } else {
  1756. list_for_each_entry(req, &ep->queue, queue) {
  1757. t = scnprintf(next, size,
  1758. "req %p actual 0x%x length 0x%x buf %p\n",
  1759. &req->req, req->req.actual,
  1760. req->req.length, req->req.buf);
  1761. size -= t;
  1762. next += t;
  1763. }
  1764. }
  1765. /* other gadget->eplist ep */
  1766. list_for_each_entry(ep, &udc->gadget.ep_list, ep.ep_list) {
  1767. if (ep->desc) {
  1768. t = scnprintf(next, size,
  1769. "\nFor %s Maxpkt is 0x%x "
  1770. "index is 0x%x\n",
  1771. ep->ep.name, ep_maxpacket(ep),
  1772. ep_index(ep));
  1773. size -= t;
  1774. next += t;
  1775. if (list_empty(&ep->queue)) {
  1776. t = scnprintf(next, size,
  1777. "its req queue is empty\n\n");
  1778. size -= t;
  1779. next += t;
  1780. } else {
  1781. list_for_each_entry(req, &ep->queue, queue) {
  1782. t = scnprintf(next, size,
  1783. "req %p actual 0x%x length "
  1784. "0x%x buf %p\n",
  1785. &req->req, req->req.actual,
  1786. req->req.length, req->req.buf);
  1787. size -= t;
  1788. next += t;
  1789. } /* end for each_entry of ep req */
  1790. } /* end for else */
  1791. } /* end for if(ep->queue) */
  1792. } /* end (ep->desc) */
  1793. spin_unlock_irqrestore(&udc->lock, flags);
  1794. *eof = 1;
  1795. return count - size;
  1796. }
  1797. #define create_proc_file() create_proc_read_entry(proc_filename, \
  1798. 0, NULL, fsl_proc_read, NULL)
  1799. #define remove_proc_file() remove_proc_entry(proc_filename, NULL)
  1800. #else /* !CONFIG_USB_GADGET_DEBUG_FILES */
  1801. #define create_proc_file() do {} while (0)
  1802. #define remove_proc_file() do {} while (0)
  1803. #endif /* CONFIG_USB_GADGET_DEBUG_FILES */
  1804. /*-------------------------------------------------------------------------*/
  1805. /* Release udc structures */
  1806. static void fsl_udc_release(struct device *dev)
  1807. {
  1808. complete(udc_controller->done);
  1809. dma_free_coherent(dev->parent, udc_controller->ep_qh_size,
  1810. udc_controller->ep_qh, udc_controller->ep_qh_dma);
  1811. kfree(udc_controller);
  1812. }
  1813. /******************************************************************
  1814. Internal structure setup functions
  1815. *******************************************************************/
  1816. /*------------------------------------------------------------------
  1817. * init resource for globle controller
  1818. * Return the udc handle on success or NULL on failure
  1819. ------------------------------------------------------------------*/
  1820. static int __init struct_udc_setup(struct fsl_udc *udc,
  1821. struct platform_device *pdev)
  1822. {
  1823. struct fsl_usb2_platform_data *pdata;
  1824. size_t size;
  1825. pdata = pdev->dev.platform_data;
  1826. udc->phy_mode = pdata->phy_mode;
  1827. udc->eps = kzalloc(sizeof(struct fsl_ep) * udc->max_ep, GFP_KERNEL);
  1828. if (!udc->eps) {
  1829. ERR("malloc fsl_ep failed\n");
  1830. return -1;
  1831. }
  1832. /* initialized QHs, take care of alignment */
  1833. size = udc->max_ep * sizeof(struct ep_queue_head);
  1834. if (size < QH_ALIGNMENT)
  1835. size = QH_ALIGNMENT;
  1836. else if ((size % QH_ALIGNMENT) != 0) {
  1837. size += QH_ALIGNMENT + 1;
  1838. size &= ~(QH_ALIGNMENT - 1);
  1839. }
  1840. udc->ep_qh = dma_alloc_coherent(&pdev->dev, size,
  1841. &udc->ep_qh_dma, GFP_KERNEL);
  1842. if (!udc->ep_qh) {
  1843. ERR("malloc QHs for udc failed\n");
  1844. kfree(udc->eps);
  1845. return -1;
  1846. }
  1847. udc->ep_qh_size = size;
  1848. /* Initialize ep0 status request structure */
  1849. /* FIXME: fsl_alloc_request() ignores ep argument */
  1850. udc->status_req = container_of(fsl_alloc_request(NULL, GFP_KERNEL),
  1851. struct fsl_req, req);
  1852. /* allocate a small amount of memory to get valid address */
  1853. udc->status_req->req.buf = kmalloc(8, GFP_KERNEL);
  1854. udc->status_req->req.dma = virt_to_phys(udc->status_req->req.buf);
  1855. udc->resume_state = USB_STATE_NOTATTACHED;
  1856. udc->usb_state = USB_STATE_POWERED;
  1857. udc->ep0_dir = 0;
  1858. udc->remote_wakeup = 0; /* default to 0 on reset */
  1859. return 0;
  1860. }
  1861. /*----------------------------------------------------------------
  1862. * Setup the fsl_ep struct for eps
  1863. * Link fsl_ep->ep to gadget->ep_list
  1864. * ep0out is not used so do nothing here
  1865. * ep0in should be taken care
  1866. *--------------------------------------------------------------*/
  1867. static int __init struct_ep_setup(struct fsl_udc *udc, unsigned char index,
  1868. char *name, int link)
  1869. {
  1870. struct fsl_ep *ep = &udc->eps[index];
  1871. ep->udc = udc;
  1872. strcpy(ep->name, name);
  1873. ep->ep.name = ep->name;
  1874. ep->ep.ops = &fsl_ep_ops;
  1875. ep->stopped = 0;
  1876. /* for ep0: maxP defined in desc
  1877. * for other eps, maxP is set by epautoconfig() called by gadget layer
  1878. */
  1879. ep->ep.maxpacket = (unsigned short) ~0;
  1880. /* the queue lists any req for this ep */
  1881. INIT_LIST_HEAD(&ep->queue);
  1882. /* gagdet.ep_list used for ep_autoconfig so no ep0 */
  1883. if (link)
  1884. list_add_tail(&ep->ep.ep_list, &udc->gadget.ep_list);
  1885. ep->gadget = &udc->gadget;
  1886. ep->qh = &udc->ep_qh[index];
  1887. return 0;
  1888. }
  1889. /* Driver probe function
  1890. * all intialization operations implemented here except enabling usb_intr reg
  1891. * board setup should have been done in the platform code
  1892. */
  1893. static int __init fsl_udc_probe(struct platform_device *pdev)
  1894. {
  1895. struct resource *res;
  1896. int ret = -ENODEV;
  1897. unsigned int i;
  1898. u32 dccparams;
  1899. if (strcmp(pdev->name, driver_name)) {
  1900. VDBG("Wrong device");
  1901. return -ENODEV;
  1902. }
  1903. udc_controller = kzalloc(sizeof(struct fsl_udc), GFP_KERNEL);
  1904. if (udc_controller == NULL) {
  1905. ERR("malloc udc failed\n");
  1906. return -ENOMEM;
  1907. }
  1908. spin_lock_init(&udc_controller->lock);
  1909. udc_controller->stopped = 1;
  1910. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1911. if (!res) {
  1912. ret = -ENXIO;
  1913. goto err_kfree;
  1914. }
  1915. if (!request_mem_region(res->start, res->end - res->start + 1,
  1916. driver_name)) {
  1917. ERR("request mem region for %s failed\n", pdev->name);
  1918. ret = -EBUSY;
  1919. goto err_kfree;
  1920. }
  1921. dr_regs = ioremap(res->start, resource_size(res));
  1922. if (!dr_regs) {
  1923. ret = -ENOMEM;
  1924. goto err_release_mem_region;
  1925. }
  1926. #ifndef CONFIG_ARCH_MXC
  1927. usb_sys_regs = (struct usb_sys_interface *)
  1928. ((u32)dr_regs + USB_DR_SYS_OFFSET);
  1929. #endif
  1930. /* Initialize USB clocks */
  1931. ret = fsl_udc_clk_init(pdev);
  1932. if (ret < 0)
  1933. goto err_iounmap_noclk;
  1934. /* Read Device Controller Capability Parameters register */
  1935. dccparams = fsl_readl(&dr_regs->dccparams);
  1936. if (!(dccparams & DCCPARAMS_DC)) {
  1937. ERR("This SOC doesn't support device role\n");
  1938. ret = -ENODEV;
  1939. goto err_iounmap;
  1940. }
  1941. /* Get max device endpoints */
  1942. /* DEN is bidirectional ep number, max_ep doubles the number */
  1943. udc_controller->max_ep = (dccparams & DCCPARAMS_DEN_MASK) * 2;
  1944. udc_controller->irq = platform_get_irq(pdev, 0);
  1945. if (!udc_controller->irq) {
  1946. ret = -ENODEV;
  1947. goto err_iounmap;
  1948. }
  1949. ret = request_irq(udc_controller->irq, fsl_udc_irq, IRQF_SHARED,
  1950. driver_name, udc_controller);
  1951. if (ret != 0) {
  1952. ERR("cannot request irq %d err %d\n",
  1953. udc_controller->irq, ret);
  1954. goto err_iounmap;
  1955. }
  1956. /* Initialize the udc structure including QH member and other member */
  1957. if (struct_udc_setup(udc_controller, pdev)) {
  1958. ERR("Can't initialize udc data structure\n");
  1959. ret = -ENOMEM;
  1960. goto err_free_irq;
  1961. }
  1962. /* initialize usb hw reg except for regs for EP,
  1963. * leave usbintr reg untouched */
  1964. dr_controller_setup(udc_controller);
  1965. fsl_udc_clk_finalize(pdev);
  1966. /* Setup gadget structure */
  1967. udc_controller->gadget.ops = &fsl_gadget_ops;
  1968. udc_controller->gadget.is_dualspeed = 1;
  1969. udc_controller->gadget.ep0 = &udc_controller->eps[0].ep;
  1970. INIT_LIST_HEAD(&udc_controller->gadget.ep_list);
  1971. udc_controller->gadget.speed = USB_SPEED_UNKNOWN;
  1972. udc_controller->gadget.name = driver_name;
  1973. /* Setup gadget.dev and register with kernel */
  1974. dev_set_name(&udc_controller->gadget.dev, "gadget");
  1975. udc_controller->gadget.dev.release = fsl_udc_release;
  1976. udc_controller->gadget.dev.parent = &pdev->dev;
  1977. ret = device_register(&udc_controller->gadget.dev);
  1978. if (ret < 0)
  1979. goto err_free_irq;
  1980. /* setup QH and epctrl for ep0 */
  1981. ep0_setup(udc_controller);
  1982. /* setup udc->eps[] for ep0 */
  1983. struct_ep_setup(udc_controller, 0, "ep0", 0);
  1984. /* for ep0: the desc defined here;
  1985. * for other eps, gadget layer called ep_enable with defined desc
  1986. */
  1987. udc_controller->eps[0].desc = &fsl_ep0_desc;
  1988. udc_controller->eps[0].ep.maxpacket = USB_MAX_CTRL_PAYLOAD;
  1989. /* setup the udc->eps[] for non-control endpoints and link
  1990. * to gadget.ep_list */
  1991. for (i = 1; i < (int)(udc_controller->max_ep / 2); i++) {
  1992. char name[14];
  1993. sprintf(name, "ep%dout", i);
  1994. struct_ep_setup(udc_controller, i * 2, name, 1);
  1995. sprintf(name, "ep%din", i);
  1996. struct_ep_setup(udc_controller, i * 2 + 1, name, 1);
  1997. }
  1998. /* use dma_pool for TD management */
  1999. udc_controller->td_pool = dma_pool_create("udc_td", &pdev->dev,
  2000. sizeof(struct ep_td_struct),
  2001. DTD_ALIGNMENT, UDC_DMA_BOUNDARY);
  2002. if (udc_controller->td_pool == NULL) {
  2003. ret = -ENOMEM;
  2004. goto err_unregister;
  2005. }
  2006. create_proc_file();
  2007. return 0;
  2008. err_unregister:
  2009. device_unregister(&udc_controller->gadget.dev);
  2010. err_free_irq:
  2011. free_irq(udc_controller->irq, udc_controller);
  2012. err_iounmap:
  2013. fsl_udc_clk_release();
  2014. err_iounmap_noclk:
  2015. iounmap(dr_regs);
  2016. err_release_mem_region:
  2017. release_mem_region(res->start, res->end - res->start + 1);
  2018. err_kfree:
  2019. kfree(udc_controller);
  2020. udc_controller = NULL;
  2021. return ret;
  2022. }
  2023. /* Driver removal function
  2024. * Free resources and finish pending transactions
  2025. */
  2026. static int __exit fsl_udc_remove(struct platform_device *pdev)
  2027. {
  2028. struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  2029. DECLARE_COMPLETION(done);
  2030. if (!udc_controller)
  2031. return -ENODEV;
  2032. udc_controller->done = &done;
  2033. fsl_udc_clk_release();
  2034. /* DR has been stopped in usb_gadget_unregister_driver() */
  2035. remove_proc_file();
  2036. /* Free allocated memory */
  2037. kfree(udc_controller->status_req->req.buf);
  2038. kfree(udc_controller->status_req);
  2039. kfree(udc_controller->eps);
  2040. dma_pool_destroy(udc_controller->td_pool);
  2041. free_irq(udc_controller->irq, udc_controller);
  2042. iounmap(dr_regs);
  2043. release_mem_region(res->start, res->end - res->start + 1);
  2044. device_unregister(&udc_controller->gadget.dev);
  2045. /* free udc --wait for the release() finished */
  2046. wait_for_completion(&done);
  2047. return 0;
  2048. }
  2049. /*-----------------------------------------------------------------
  2050. * Modify Power management attributes
  2051. * Used by OTG statemachine to disable gadget temporarily
  2052. -----------------------------------------------------------------*/
  2053. static int fsl_udc_suspend(struct platform_device *pdev, pm_message_t state)
  2054. {
  2055. dr_controller_stop(udc_controller);
  2056. return 0;
  2057. }
  2058. /*-----------------------------------------------------------------
  2059. * Invoked on USB resume. May be called in_interrupt.
  2060. * Here we start the DR controller and enable the irq
  2061. *-----------------------------------------------------------------*/
  2062. static int fsl_udc_resume(struct platform_device *pdev)
  2063. {
  2064. /* Enable DR irq reg and set controller Run */
  2065. if (udc_controller->stopped) {
  2066. dr_controller_setup(udc_controller);
  2067. dr_controller_run(udc_controller);
  2068. }
  2069. udc_controller->usb_state = USB_STATE_ATTACHED;
  2070. udc_controller->ep0_state = WAIT_FOR_SETUP;
  2071. udc_controller->ep0_dir = 0;
  2072. return 0;
  2073. }
  2074. /*-------------------------------------------------------------------------
  2075. Register entry point for the peripheral controller driver
  2076. --------------------------------------------------------------------------*/
  2077. static struct platform_driver udc_driver = {
  2078. .remove = __exit_p(fsl_udc_remove),
  2079. /* these suspend and resume are not usb suspend and resume */
  2080. .suspend = fsl_udc_suspend,
  2081. .resume = fsl_udc_resume,
  2082. .driver = {
  2083. .name = (char *)driver_name,
  2084. .owner = THIS_MODULE,
  2085. },
  2086. };
  2087. static int __init udc_init(void)
  2088. {
  2089. printk(KERN_INFO "%s (%s)\n", driver_desc, DRIVER_VERSION);
  2090. return platform_driver_probe(&udc_driver, fsl_udc_probe);
  2091. }
  2092. module_init(udc_init);
  2093. static void __exit udc_exit(void)
  2094. {
  2095. platform_driver_unregister(&udc_driver);
  2096. printk(KERN_WARNING "%s unregistered\n", driver_desc);
  2097. }
  2098. module_exit(udc_exit);
  2099. MODULE_DESCRIPTION(DRIVER_DESC);
  2100. MODULE_AUTHOR(DRIVER_AUTHOR);
  2101. MODULE_LICENSE("GPL");
  2102. MODULE_ALIAS("platform:fsl-usb2-udc");