scan.c 9.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439
  1. /*
  2. * Sonics Silicon Backplane
  3. * Bus scanning
  4. *
  5. * Copyright (C) 2005-2007 Michael Buesch <mb@bu3sch.de>
  6. * Copyright (C) 2005 Martin Langer <martin-langer@gmx.de>
  7. * Copyright (C) 2005 Stefano Brivio <st3@riseup.net>
  8. * Copyright (C) 2005 Danny van Dyk <kugelfang@gentoo.org>
  9. * Copyright (C) 2005 Andreas Jaggi <andreas.jaggi@waterwave.ch>
  10. * Copyright (C) 2006 Broadcom Corporation.
  11. *
  12. * Licensed under the GNU/GPL. See COPYING for details.
  13. */
  14. #include <linux/ssb/ssb.h>
  15. #include <linux/ssb/ssb_regs.h>
  16. #include <linux/pci.h>
  17. #include <linux/io.h>
  18. #include <pcmcia/cs_types.h>
  19. #include <pcmcia/cs.h>
  20. #include <pcmcia/cistpl.h>
  21. #include <pcmcia/ds.h>
  22. #include "ssb_private.h"
  23. const char *ssb_core_name(u16 coreid)
  24. {
  25. switch (coreid) {
  26. case SSB_DEV_CHIPCOMMON:
  27. return "ChipCommon";
  28. case SSB_DEV_ILINE20:
  29. return "ILine 20";
  30. case SSB_DEV_SDRAM:
  31. return "SDRAM";
  32. case SSB_DEV_PCI:
  33. return "PCI";
  34. case SSB_DEV_MIPS:
  35. return "MIPS";
  36. case SSB_DEV_ETHERNET:
  37. return "Fast Ethernet";
  38. case SSB_DEV_V90:
  39. return "V90";
  40. case SSB_DEV_USB11_HOSTDEV:
  41. return "USB 1.1 Hostdev";
  42. case SSB_DEV_ADSL:
  43. return "ADSL";
  44. case SSB_DEV_ILINE100:
  45. return "ILine 100";
  46. case SSB_DEV_IPSEC:
  47. return "IPSEC";
  48. case SSB_DEV_PCMCIA:
  49. return "PCMCIA";
  50. case SSB_DEV_INTERNAL_MEM:
  51. return "Internal Memory";
  52. case SSB_DEV_MEMC_SDRAM:
  53. return "MEMC SDRAM";
  54. case SSB_DEV_EXTIF:
  55. return "EXTIF";
  56. case SSB_DEV_80211:
  57. return "IEEE 802.11";
  58. case SSB_DEV_MIPS_3302:
  59. return "MIPS 3302";
  60. case SSB_DEV_USB11_HOST:
  61. return "USB 1.1 Host";
  62. case SSB_DEV_USB11_DEV:
  63. return "USB 1.1 Device";
  64. case SSB_DEV_USB20_HOST:
  65. return "USB 2.0 Host";
  66. case SSB_DEV_USB20_DEV:
  67. return "USB 2.0 Device";
  68. case SSB_DEV_SDIO_HOST:
  69. return "SDIO Host";
  70. case SSB_DEV_ROBOSWITCH:
  71. return "Roboswitch";
  72. case SSB_DEV_PARA_ATA:
  73. return "PATA";
  74. case SSB_DEV_SATA_XORDMA:
  75. return "SATA XOR-DMA";
  76. case SSB_DEV_ETHERNET_GBIT:
  77. return "GBit Ethernet";
  78. case SSB_DEV_PCIE:
  79. return "PCI-E";
  80. case SSB_DEV_MIMO_PHY:
  81. return "MIMO PHY";
  82. case SSB_DEV_SRAM_CTRLR:
  83. return "SRAM Controller";
  84. case SSB_DEV_MINI_MACPHY:
  85. return "Mini MACPHY";
  86. case SSB_DEV_ARM_1176:
  87. return "ARM 1176";
  88. case SSB_DEV_ARM_7TDMI:
  89. return "ARM 7TDMI";
  90. }
  91. return "UNKNOWN";
  92. }
  93. static u16 pcidev_to_chipid(struct pci_dev *pci_dev)
  94. {
  95. u16 chipid_fallback = 0;
  96. switch (pci_dev->device) {
  97. case 0x4301:
  98. chipid_fallback = 0x4301;
  99. break;
  100. case 0x4305 ... 0x4307:
  101. chipid_fallback = 0x4307;
  102. break;
  103. case 0x4403:
  104. chipid_fallback = 0x4402;
  105. break;
  106. case 0x4610 ... 0x4615:
  107. chipid_fallback = 0x4610;
  108. break;
  109. case 0x4710 ... 0x4715:
  110. chipid_fallback = 0x4710;
  111. break;
  112. case 0x4320 ... 0x4325:
  113. chipid_fallback = 0x4309;
  114. break;
  115. case PCI_DEVICE_ID_BCM4401:
  116. case PCI_DEVICE_ID_BCM4401B0:
  117. case PCI_DEVICE_ID_BCM4401B1:
  118. chipid_fallback = 0x4401;
  119. break;
  120. default:
  121. ssb_printk(KERN_ERR PFX
  122. "PCI-ID not in fallback list\n");
  123. }
  124. return chipid_fallback;
  125. }
  126. static u8 chipid_to_nrcores(u16 chipid)
  127. {
  128. switch (chipid) {
  129. case 0x5365:
  130. return 7;
  131. case 0x4306:
  132. return 6;
  133. case 0x4310:
  134. return 8;
  135. case 0x4307:
  136. case 0x4301:
  137. return 5;
  138. case 0x4401:
  139. case 0x4402:
  140. return 3;
  141. case 0x4710:
  142. case 0x4610:
  143. case 0x4704:
  144. return 9;
  145. default:
  146. ssb_printk(KERN_ERR PFX
  147. "CHIPID not in nrcores fallback list\n");
  148. }
  149. return 1;
  150. }
  151. static u32 scan_read32(struct ssb_bus *bus, u8 current_coreidx,
  152. u16 offset)
  153. {
  154. u32 lo, hi;
  155. switch (bus->bustype) {
  156. case SSB_BUSTYPE_SSB:
  157. offset += current_coreidx * SSB_CORE_SIZE;
  158. break;
  159. case SSB_BUSTYPE_PCI:
  160. break;
  161. case SSB_BUSTYPE_PCMCIA:
  162. if (offset >= 0x800) {
  163. ssb_pcmcia_switch_segment(bus, 1);
  164. offset -= 0x800;
  165. } else
  166. ssb_pcmcia_switch_segment(bus, 0);
  167. lo = readw(bus->mmio + offset);
  168. hi = readw(bus->mmio + offset + 2);
  169. return lo | (hi << 16);
  170. case SSB_BUSTYPE_SDIO:
  171. offset += current_coreidx * SSB_CORE_SIZE;
  172. return ssb_sdio_scan_read32(bus, offset);
  173. }
  174. return readl(bus->mmio + offset);
  175. }
  176. static int scan_switchcore(struct ssb_bus *bus, u8 coreidx)
  177. {
  178. switch (bus->bustype) {
  179. case SSB_BUSTYPE_SSB:
  180. break;
  181. case SSB_BUSTYPE_PCI:
  182. return ssb_pci_switch_coreidx(bus, coreidx);
  183. case SSB_BUSTYPE_PCMCIA:
  184. return ssb_pcmcia_switch_coreidx(bus, coreidx);
  185. case SSB_BUSTYPE_SDIO:
  186. return ssb_sdio_scan_switch_coreidx(bus, coreidx);
  187. }
  188. return 0;
  189. }
  190. void ssb_iounmap(struct ssb_bus *bus)
  191. {
  192. switch (bus->bustype) {
  193. case SSB_BUSTYPE_SSB:
  194. case SSB_BUSTYPE_PCMCIA:
  195. iounmap(bus->mmio);
  196. break;
  197. case SSB_BUSTYPE_PCI:
  198. #ifdef CONFIG_SSB_PCIHOST
  199. pci_iounmap(bus->host_pci, bus->mmio);
  200. #else
  201. SSB_BUG_ON(1); /* Can't reach this code. */
  202. #endif
  203. break;
  204. case SSB_BUSTYPE_SDIO:
  205. break;
  206. }
  207. bus->mmio = NULL;
  208. bus->mapped_device = NULL;
  209. }
  210. static void __iomem *ssb_ioremap(struct ssb_bus *bus,
  211. unsigned long baseaddr)
  212. {
  213. void __iomem *mmio = NULL;
  214. switch (bus->bustype) {
  215. case SSB_BUSTYPE_SSB:
  216. /* Only map the first core for now. */
  217. /* fallthrough... */
  218. case SSB_BUSTYPE_PCMCIA:
  219. mmio = ioremap(baseaddr, SSB_CORE_SIZE);
  220. break;
  221. case SSB_BUSTYPE_PCI:
  222. #ifdef CONFIG_SSB_PCIHOST
  223. mmio = pci_iomap(bus->host_pci, 0, ~0UL);
  224. #else
  225. SSB_BUG_ON(1); /* Can't reach this code. */
  226. #endif
  227. break;
  228. case SSB_BUSTYPE_SDIO:
  229. /* Nothing to ioremap in the SDIO case, just fake it */
  230. mmio = (void __iomem *)baseaddr;
  231. break;
  232. }
  233. return mmio;
  234. }
  235. static int we_support_multiple_80211_cores(struct ssb_bus *bus)
  236. {
  237. /* More than one 802.11 core is only supported by special chips.
  238. * There are chips with two 802.11 cores, but with dangling
  239. * pins on the second core. Be careful and reject them here.
  240. */
  241. #ifdef CONFIG_SSB_PCIHOST
  242. if (bus->bustype == SSB_BUSTYPE_PCI) {
  243. if (bus->host_pci->vendor == PCI_VENDOR_ID_BROADCOM &&
  244. bus->host_pci->device == 0x4324)
  245. return 1;
  246. }
  247. #endif /* CONFIG_SSB_PCIHOST */
  248. return 0;
  249. }
  250. int ssb_bus_scan(struct ssb_bus *bus,
  251. unsigned long baseaddr)
  252. {
  253. int err = -ENOMEM;
  254. void __iomem *mmio;
  255. u32 idhi, cc, rev, tmp;
  256. int dev_i, i;
  257. struct ssb_device *dev;
  258. int nr_80211_cores = 0;
  259. mmio = ssb_ioremap(bus, baseaddr);
  260. if (!mmio)
  261. goto out;
  262. bus->mmio = mmio;
  263. err = scan_switchcore(bus, 0); /* Switch to first core */
  264. if (err)
  265. goto err_unmap;
  266. idhi = scan_read32(bus, 0, SSB_IDHIGH);
  267. cc = (idhi & SSB_IDHIGH_CC) >> SSB_IDHIGH_CC_SHIFT;
  268. rev = (idhi & SSB_IDHIGH_RCLO);
  269. rev |= (idhi & SSB_IDHIGH_RCHI) >> SSB_IDHIGH_RCHI_SHIFT;
  270. bus->nr_devices = 0;
  271. if (cc == SSB_DEV_CHIPCOMMON) {
  272. tmp = scan_read32(bus, 0, SSB_CHIPCO_CHIPID);
  273. bus->chip_id = (tmp & SSB_CHIPCO_IDMASK);
  274. bus->chip_rev = (tmp & SSB_CHIPCO_REVMASK) >>
  275. SSB_CHIPCO_REVSHIFT;
  276. bus->chip_package = (tmp & SSB_CHIPCO_PACKMASK) >>
  277. SSB_CHIPCO_PACKSHIFT;
  278. if (rev >= 4) {
  279. bus->nr_devices = (tmp & SSB_CHIPCO_NRCORESMASK) >>
  280. SSB_CHIPCO_NRCORESSHIFT;
  281. }
  282. tmp = scan_read32(bus, 0, SSB_CHIPCO_CAP);
  283. bus->chipco.capabilities = tmp;
  284. } else {
  285. if (bus->bustype == SSB_BUSTYPE_PCI) {
  286. bus->chip_id = pcidev_to_chipid(bus->host_pci);
  287. pci_read_config_word(bus->host_pci, PCI_REVISION_ID,
  288. &bus->chip_rev);
  289. bus->chip_package = 0;
  290. } else {
  291. bus->chip_id = 0x4710;
  292. bus->chip_rev = 0;
  293. bus->chip_package = 0;
  294. }
  295. }
  296. if (!bus->nr_devices)
  297. bus->nr_devices = chipid_to_nrcores(bus->chip_id);
  298. if (bus->nr_devices > ARRAY_SIZE(bus->devices)) {
  299. ssb_printk(KERN_ERR PFX
  300. "More than %d ssb cores found (%d)\n",
  301. SSB_MAX_NR_CORES, bus->nr_devices);
  302. goto err_unmap;
  303. }
  304. if (bus->bustype == SSB_BUSTYPE_SSB) {
  305. /* Now that we know the number of cores,
  306. * remap the whole IO space for all cores.
  307. */
  308. err = -ENOMEM;
  309. iounmap(mmio);
  310. mmio = ioremap(baseaddr, SSB_CORE_SIZE * bus->nr_devices);
  311. if (!mmio)
  312. goto out;
  313. bus->mmio = mmio;
  314. }
  315. /* Fetch basic information about each core/device */
  316. for (i = 0, dev_i = 0; i < bus->nr_devices; i++) {
  317. err = scan_switchcore(bus, i);
  318. if (err)
  319. goto err_unmap;
  320. dev = &(bus->devices[dev_i]);
  321. idhi = scan_read32(bus, i, SSB_IDHIGH);
  322. dev->id.coreid = (idhi & SSB_IDHIGH_CC) >> SSB_IDHIGH_CC_SHIFT;
  323. dev->id.revision = (idhi & SSB_IDHIGH_RCLO);
  324. dev->id.revision |= (idhi & SSB_IDHIGH_RCHI) >> SSB_IDHIGH_RCHI_SHIFT;
  325. dev->id.vendor = (idhi & SSB_IDHIGH_VC) >> SSB_IDHIGH_VC_SHIFT;
  326. dev->core_index = i;
  327. dev->bus = bus;
  328. dev->ops = bus->ops;
  329. printk(KERN_DEBUG PFX
  330. "Core %d found: %s "
  331. "(cc 0x%03X, rev 0x%02X, vendor 0x%04X)\n",
  332. i, ssb_core_name(dev->id.coreid),
  333. dev->id.coreid, dev->id.revision, dev->id.vendor);
  334. switch (dev->id.coreid) {
  335. case SSB_DEV_80211:
  336. nr_80211_cores++;
  337. if (nr_80211_cores > 1) {
  338. if (!we_support_multiple_80211_cores(bus)) {
  339. ssb_dprintk(KERN_INFO PFX "Ignoring additional "
  340. "802.11 core\n");
  341. continue;
  342. }
  343. }
  344. break;
  345. case SSB_DEV_EXTIF:
  346. #ifdef CONFIG_SSB_DRIVER_EXTIF
  347. if (bus->extif.dev) {
  348. ssb_printk(KERN_WARNING PFX
  349. "WARNING: Multiple EXTIFs found\n");
  350. break;
  351. }
  352. bus->extif.dev = dev;
  353. #endif /* CONFIG_SSB_DRIVER_EXTIF */
  354. break;
  355. case SSB_DEV_CHIPCOMMON:
  356. if (bus->chipco.dev) {
  357. ssb_printk(KERN_WARNING PFX
  358. "WARNING: Multiple ChipCommon found\n");
  359. break;
  360. }
  361. bus->chipco.dev = dev;
  362. break;
  363. case SSB_DEV_MIPS:
  364. case SSB_DEV_MIPS_3302:
  365. #ifdef CONFIG_SSB_DRIVER_MIPS
  366. if (bus->mipscore.dev) {
  367. ssb_printk(KERN_WARNING PFX
  368. "WARNING: Multiple MIPS cores found\n");
  369. break;
  370. }
  371. bus->mipscore.dev = dev;
  372. #endif /* CONFIG_SSB_DRIVER_MIPS */
  373. break;
  374. case SSB_DEV_PCI:
  375. case SSB_DEV_PCIE:
  376. #ifdef CONFIG_SSB_DRIVER_PCICORE
  377. if (bus->bustype == SSB_BUSTYPE_PCI) {
  378. /* Ignore PCI cores on PCI-E cards.
  379. * Ignore PCI-E cores on PCI cards. */
  380. if (dev->id.coreid == SSB_DEV_PCI) {
  381. if (bus->host_pci->is_pcie)
  382. continue;
  383. } else {
  384. if (!bus->host_pci->is_pcie)
  385. continue;
  386. }
  387. }
  388. if (bus->pcicore.dev) {
  389. ssb_printk(KERN_WARNING PFX
  390. "WARNING: Multiple PCI(E) cores found\n");
  391. break;
  392. }
  393. bus->pcicore.dev = dev;
  394. #endif /* CONFIG_SSB_DRIVER_PCICORE */
  395. break;
  396. default:
  397. break;
  398. }
  399. dev_i++;
  400. }
  401. bus->nr_devices = dev_i;
  402. err = 0;
  403. out:
  404. return err;
  405. err_unmap:
  406. ssb_iounmap(bus);
  407. goto out;
  408. }