spi_imx.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689
  1. /*
  2. * Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved.
  3. * Copyright (C) 2008 Juergen Beisert
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the
  16. * Free Software Foundation
  17. * 51 Franklin Street, Fifth Floor
  18. * Boston, MA 02110-1301, USA.
  19. */
  20. #include <linux/clk.h>
  21. #include <linux/completion.h>
  22. #include <linux/delay.h>
  23. #include <linux/err.h>
  24. #include <linux/gpio.h>
  25. #include <linux/init.h>
  26. #include <linux/interrupt.h>
  27. #include <linux/io.h>
  28. #include <linux/irq.h>
  29. #include <linux/kernel.h>
  30. #include <linux/module.h>
  31. #include <linux/platform_device.h>
  32. #include <linux/spi/spi.h>
  33. #include <linux/spi/spi_bitbang.h>
  34. #include <linux/types.h>
  35. #include <mach/spi.h>
  36. #define DRIVER_NAME "spi_imx"
  37. #define MXC_CSPIRXDATA 0x00
  38. #define MXC_CSPITXDATA 0x04
  39. #define MXC_CSPICTRL 0x08
  40. #define MXC_CSPIINT 0x0c
  41. #define MXC_RESET 0x1c
  42. #define MX3_CSPISTAT 0x14
  43. #define MX3_CSPISTAT_RR (1 << 3)
  44. /* generic defines to abstract from the different register layouts */
  45. #define MXC_INT_RR (1 << 0) /* Receive data ready interrupt */
  46. #define MXC_INT_TE (1 << 1) /* Transmit FIFO empty interrupt */
  47. struct spi_imx_config {
  48. unsigned int speed_hz;
  49. unsigned int bpw;
  50. unsigned int mode;
  51. int cs;
  52. };
  53. struct spi_imx_data {
  54. struct spi_bitbang bitbang;
  55. struct completion xfer_done;
  56. void *base;
  57. int irq;
  58. struct clk *clk;
  59. unsigned long spi_clk;
  60. int *chipselect;
  61. unsigned int count;
  62. void (*tx)(struct spi_imx_data *);
  63. void (*rx)(struct spi_imx_data *);
  64. void *rx_buf;
  65. const void *tx_buf;
  66. unsigned int txfifo; /* number of words pushed in tx FIFO */
  67. /* SoC specific functions */
  68. void (*intctrl)(struct spi_imx_data *, int);
  69. int (*config)(struct spi_imx_data *, struct spi_imx_config *);
  70. void (*trigger)(struct spi_imx_data *);
  71. int (*rx_available)(struct spi_imx_data *);
  72. };
  73. #define MXC_SPI_BUF_RX(type) \
  74. static void spi_imx_buf_rx_##type(struct spi_imx_data *spi_imx) \
  75. { \
  76. unsigned int val = readl(spi_imx->base + MXC_CSPIRXDATA); \
  77. \
  78. if (spi_imx->rx_buf) { \
  79. *(type *)spi_imx->rx_buf = val; \
  80. spi_imx->rx_buf += sizeof(type); \
  81. } \
  82. }
  83. #define MXC_SPI_BUF_TX(type) \
  84. static void spi_imx_buf_tx_##type(struct spi_imx_data *spi_imx) \
  85. { \
  86. type val = 0; \
  87. \
  88. if (spi_imx->tx_buf) { \
  89. val = *(type *)spi_imx->tx_buf; \
  90. spi_imx->tx_buf += sizeof(type); \
  91. } \
  92. \
  93. spi_imx->count -= sizeof(type); \
  94. \
  95. writel(val, spi_imx->base + MXC_CSPITXDATA); \
  96. }
  97. MXC_SPI_BUF_RX(u8)
  98. MXC_SPI_BUF_TX(u8)
  99. MXC_SPI_BUF_RX(u16)
  100. MXC_SPI_BUF_TX(u16)
  101. MXC_SPI_BUF_RX(u32)
  102. MXC_SPI_BUF_TX(u32)
  103. /* First entry is reserved, second entry is valid only if SDHC_SPIEN is set
  104. * (which is currently not the case in this driver)
  105. */
  106. static int mxc_clkdivs[] = {0, 3, 4, 6, 8, 12, 16, 24, 32, 48, 64, 96, 128, 192,
  107. 256, 384, 512, 768, 1024};
  108. /* MX21, MX27 */
  109. static unsigned int spi_imx_clkdiv_1(unsigned int fin,
  110. unsigned int fspi)
  111. {
  112. int i, max;
  113. if (cpu_is_mx21())
  114. max = 18;
  115. else
  116. max = 16;
  117. for (i = 2; i < max; i++)
  118. if (fspi * mxc_clkdivs[i] >= fin)
  119. return i;
  120. return max;
  121. }
  122. /* MX1, MX31, MX35 */
  123. static unsigned int spi_imx_clkdiv_2(unsigned int fin,
  124. unsigned int fspi)
  125. {
  126. int i, div = 4;
  127. for (i = 0; i < 7; i++) {
  128. if (fspi * div >= fin)
  129. return i;
  130. div <<= 1;
  131. }
  132. return 7;
  133. }
  134. #define MX31_INTREG_TEEN (1 << 0)
  135. #define MX31_INTREG_RREN (1 << 3)
  136. #define MX31_CSPICTRL_ENABLE (1 << 0)
  137. #define MX31_CSPICTRL_MASTER (1 << 1)
  138. #define MX31_CSPICTRL_XCH (1 << 2)
  139. #define MX31_CSPICTRL_POL (1 << 4)
  140. #define MX31_CSPICTRL_PHA (1 << 5)
  141. #define MX31_CSPICTRL_SSCTL (1 << 6)
  142. #define MX31_CSPICTRL_SSPOL (1 << 7)
  143. #define MX31_CSPICTRL_BC_SHIFT 8
  144. #define MX35_CSPICTRL_BL_SHIFT 20
  145. #define MX31_CSPICTRL_CS_SHIFT 24
  146. #define MX35_CSPICTRL_CS_SHIFT 12
  147. #define MX31_CSPICTRL_DR_SHIFT 16
  148. #define MX31_CSPISTATUS 0x14
  149. #define MX31_STATUS_RR (1 << 3)
  150. /* These functions also work for the i.MX35, but be aware that
  151. * the i.MX35 has a slightly different register layout for bits
  152. * we do not use here.
  153. */
  154. static void mx31_intctrl(struct spi_imx_data *spi_imx, int enable)
  155. {
  156. unsigned int val = 0;
  157. if (enable & MXC_INT_TE)
  158. val |= MX31_INTREG_TEEN;
  159. if (enable & MXC_INT_RR)
  160. val |= MX31_INTREG_RREN;
  161. writel(val, spi_imx->base + MXC_CSPIINT);
  162. }
  163. static void mx31_trigger(struct spi_imx_data *spi_imx)
  164. {
  165. unsigned int reg;
  166. reg = readl(spi_imx->base + MXC_CSPICTRL);
  167. reg |= MX31_CSPICTRL_XCH;
  168. writel(reg, spi_imx->base + MXC_CSPICTRL);
  169. }
  170. static int mx31_config(struct spi_imx_data *spi_imx,
  171. struct spi_imx_config *config)
  172. {
  173. unsigned int reg = MX31_CSPICTRL_ENABLE | MX31_CSPICTRL_MASTER;
  174. reg |= spi_imx_clkdiv_2(spi_imx->spi_clk, config->speed_hz) <<
  175. MX31_CSPICTRL_DR_SHIFT;
  176. if (cpu_is_mx31())
  177. reg |= (config->bpw - 1) << MX31_CSPICTRL_BC_SHIFT;
  178. else if (cpu_is_mx25() || cpu_is_mx35()) {
  179. reg |= (config->bpw - 1) << MX35_CSPICTRL_BL_SHIFT;
  180. reg |= MX31_CSPICTRL_SSCTL;
  181. }
  182. if (config->mode & SPI_CPHA)
  183. reg |= MX31_CSPICTRL_PHA;
  184. if (config->mode & SPI_CPOL)
  185. reg |= MX31_CSPICTRL_POL;
  186. if (config->mode & SPI_CS_HIGH)
  187. reg |= MX31_CSPICTRL_SSPOL;
  188. if (config->cs < 0) {
  189. if (cpu_is_mx31())
  190. reg |= (config->cs + 32) << MX31_CSPICTRL_CS_SHIFT;
  191. else if (cpu_is_mx25() || cpu_is_mx35())
  192. reg |= (config->cs + 32) << MX35_CSPICTRL_CS_SHIFT;
  193. }
  194. writel(reg, spi_imx->base + MXC_CSPICTRL);
  195. return 0;
  196. }
  197. static int mx31_rx_available(struct spi_imx_data *spi_imx)
  198. {
  199. return readl(spi_imx->base + MX31_CSPISTATUS) & MX31_STATUS_RR;
  200. }
  201. #define MX27_INTREG_RR (1 << 4)
  202. #define MX27_INTREG_TEEN (1 << 9)
  203. #define MX27_INTREG_RREN (1 << 13)
  204. #define MX27_CSPICTRL_POL (1 << 5)
  205. #define MX27_CSPICTRL_PHA (1 << 6)
  206. #define MX27_CSPICTRL_SSPOL (1 << 8)
  207. #define MX27_CSPICTRL_XCH (1 << 9)
  208. #define MX27_CSPICTRL_ENABLE (1 << 10)
  209. #define MX27_CSPICTRL_MASTER (1 << 11)
  210. #define MX27_CSPICTRL_DR_SHIFT 14
  211. #define MX27_CSPICTRL_CS_SHIFT 19
  212. static void mx27_intctrl(struct spi_imx_data *spi_imx, int enable)
  213. {
  214. unsigned int val = 0;
  215. if (enable & MXC_INT_TE)
  216. val |= MX27_INTREG_TEEN;
  217. if (enable & MXC_INT_RR)
  218. val |= MX27_INTREG_RREN;
  219. writel(val, spi_imx->base + MXC_CSPIINT);
  220. }
  221. static void mx27_trigger(struct spi_imx_data *spi_imx)
  222. {
  223. unsigned int reg;
  224. reg = readl(spi_imx->base + MXC_CSPICTRL);
  225. reg |= MX27_CSPICTRL_XCH;
  226. writel(reg, spi_imx->base + MXC_CSPICTRL);
  227. }
  228. static int mx27_config(struct spi_imx_data *spi_imx,
  229. struct spi_imx_config *config)
  230. {
  231. unsigned int reg = MX27_CSPICTRL_ENABLE | MX27_CSPICTRL_MASTER;
  232. reg |= spi_imx_clkdiv_1(spi_imx->spi_clk, config->speed_hz) <<
  233. MX27_CSPICTRL_DR_SHIFT;
  234. reg |= config->bpw - 1;
  235. if (config->mode & SPI_CPHA)
  236. reg |= MX27_CSPICTRL_PHA;
  237. if (config->mode & SPI_CPOL)
  238. reg |= MX27_CSPICTRL_POL;
  239. if (config->mode & SPI_CS_HIGH)
  240. reg |= MX27_CSPICTRL_SSPOL;
  241. if (config->cs < 0)
  242. reg |= (config->cs + 32) << MX27_CSPICTRL_CS_SHIFT;
  243. writel(reg, spi_imx->base + MXC_CSPICTRL);
  244. return 0;
  245. }
  246. static int mx27_rx_available(struct spi_imx_data *spi_imx)
  247. {
  248. return readl(spi_imx->base + MXC_CSPIINT) & MX27_INTREG_RR;
  249. }
  250. #define MX1_INTREG_RR (1 << 3)
  251. #define MX1_INTREG_TEEN (1 << 8)
  252. #define MX1_INTREG_RREN (1 << 11)
  253. #define MX1_CSPICTRL_POL (1 << 4)
  254. #define MX1_CSPICTRL_PHA (1 << 5)
  255. #define MX1_CSPICTRL_XCH (1 << 8)
  256. #define MX1_CSPICTRL_ENABLE (1 << 9)
  257. #define MX1_CSPICTRL_MASTER (1 << 10)
  258. #define MX1_CSPICTRL_DR_SHIFT 13
  259. static void mx1_intctrl(struct spi_imx_data *spi_imx, int enable)
  260. {
  261. unsigned int val = 0;
  262. if (enable & MXC_INT_TE)
  263. val |= MX1_INTREG_TEEN;
  264. if (enable & MXC_INT_RR)
  265. val |= MX1_INTREG_RREN;
  266. writel(val, spi_imx->base + MXC_CSPIINT);
  267. }
  268. static void mx1_trigger(struct spi_imx_data *spi_imx)
  269. {
  270. unsigned int reg;
  271. reg = readl(spi_imx->base + MXC_CSPICTRL);
  272. reg |= MX1_CSPICTRL_XCH;
  273. writel(reg, spi_imx->base + MXC_CSPICTRL);
  274. }
  275. static int mx1_config(struct spi_imx_data *spi_imx,
  276. struct spi_imx_config *config)
  277. {
  278. unsigned int reg = MX1_CSPICTRL_ENABLE | MX1_CSPICTRL_MASTER;
  279. reg |= spi_imx_clkdiv_2(spi_imx->spi_clk, config->speed_hz) <<
  280. MX1_CSPICTRL_DR_SHIFT;
  281. reg |= config->bpw - 1;
  282. if (config->mode & SPI_CPHA)
  283. reg |= MX1_CSPICTRL_PHA;
  284. if (config->mode & SPI_CPOL)
  285. reg |= MX1_CSPICTRL_POL;
  286. writel(reg, spi_imx->base + MXC_CSPICTRL);
  287. return 0;
  288. }
  289. static int mx1_rx_available(struct spi_imx_data *spi_imx)
  290. {
  291. return readl(spi_imx->base + MXC_CSPIINT) & MX1_INTREG_RR;
  292. }
  293. static void spi_imx_chipselect(struct spi_device *spi, int is_active)
  294. {
  295. struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
  296. int gpio = spi_imx->chipselect[spi->chip_select];
  297. int active = is_active != BITBANG_CS_INACTIVE;
  298. int dev_is_lowactive = !(spi->mode & SPI_CS_HIGH);
  299. if (gpio < 0)
  300. return;
  301. gpio_set_value(gpio, dev_is_lowactive ^ active);
  302. }
  303. static void spi_imx_push(struct spi_imx_data *spi_imx)
  304. {
  305. while (spi_imx->txfifo < 8) {
  306. if (!spi_imx->count)
  307. break;
  308. spi_imx->tx(spi_imx);
  309. spi_imx->txfifo++;
  310. }
  311. spi_imx->trigger(spi_imx);
  312. }
  313. static irqreturn_t spi_imx_isr(int irq, void *dev_id)
  314. {
  315. struct spi_imx_data *spi_imx = dev_id;
  316. while (spi_imx->rx_available(spi_imx)) {
  317. spi_imx->rx(spi_imx);
  318. spi_imx->txfifo--;
  319. }
  320. if (spi_imx->count) {
  321. spi_imx_push(spi_imx);
  322. return IRQ_HANDLED;
  323. }
  324. if (spi_imx->txfifo) {
  325. /* No data left to push, but still waiting for rx data,
  326. * enable receive data available interrupt.
  327. */
  328. spi_imx->intctrl(spi_imx, MXC_INT_RR);
  329. return IRQ_HANDLED;
  330. }
  331. spi_imx->intctrl(spi_imx, 0);
  332. complete(&spi_imx->xfer_done);
  333. return IRQ_HANDLED;
  334. }
  335. static int spi_imx_setupxfer(struct spi_device *spi,
  336. struct spi_transfer *t)
  337. {
  338. struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
  339. struct spi_imx_config config;
  340. config.bpw = t ? t->bits_per_word : spi->bits_per_word;
  341. config.speed_hz = t ? t->speed_hz : spi->max_speed_hz;
  342. config.mode = spi->mode;
  343. config.cs = spi_imx->chipselect[spi->chip_select];
  344. if (!config.speed_hz)
  345. config.speed_hz = spi->max_speed_hz;
  346. if (!config.bpw)
  347. config.bpw = spi->bits_per_word;
  348. if (!config.speed_hz)
  349. config.speed_hz = spi->max_speed_hz;
  350. /* Initialize the functions for transfer */
  351. if (config.bpw <= 8) {
  352. spi_imx->rx = spi_imx_buf_rx_u8;
  353. spi_imx->tx = spi_imx_buf_tx_u8;
  354. } else if (config.bpw <= 16) {
  355. spi_imx->rx = spi_imx_buf_rx_u16;
  356. spi_imx->tx = spi_imx_buf_tx_u16;
  357. } else if (config.bpw <= 32) {
  358. spi_imx->rx = spi_imx_buf_rx_u32;
  359. spi_imx->tx = spi_imx_buf_tx_u32;
  360. } else
  361. BUG();
  362. spi_imx->config(spi_imx, &config);
  363. return 0;
  364. }
  365. static int spi_imx_transfer(struct spi_device *spi,
  366. struct spi_transfer *transfer)
  367. {
  368. struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
  369. spi_imx->tx_buf = transfer->tx_buf;
  370. spi_imx->rx_buf = transfer->rx_buf;
  371. spi_imx->count = transfer->len;
  372. spi_imx->txfifo = 0;
  373. init_completion(&spi_imx->xfer_done);
  374. spi_imx_push(spi_imx);
  375. spi_imx->intctrl(spi_imx, MXC_INT_TE);
  376. wait_for_completion(&spi_imx->xfer_done);
  377. return transfer->len;
  378. }
  379. static int spi_imx_setup(struct spi_device *spi)
  380. {
  381. struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
  382. int gpio = spi_imx->chipselect[spi->chip_select];
  383. pr_debug("%s: mode %d, %u bpw, %d hz\n", __func__,
  384. spi->mode, spi->bits_per_word, spi->max_speed_hz);
  385. if (gpio >= 0)
  386. gpio_direction_output(gpio, spi->mode & SPI_CS_HIGH ? 0 : 1);
  387. spi_imx_chipselect(spi, BITBANG_CS_INACTIVE);
  388. return 0;
  389. }
  390. static void spi_imx_cleanup(struct spi_device *spi)
  391. {
  392. }
  393. static int __devinit spi_imx_probe(struct platform_device *pdev)
  394. {
  395. struct spi_imx_master *mxc_platform_info;
  396. struct spi_master *master;
  397. struct spi_imx_data *spi_imx;
  398. struct resource *res;
  399. int i, ret;
  400. mxc_platform_info = dev_get_platdata(&pdev->dev);
  401. if (!mxc_platform_info) {
  402. dev_err(&pdev->dev, "can't get the platform data\n");
  403. return -EINVAL;
  404. }
  405. master = spi_alloc_master(&pdev->dev, sizeof(struct spi_imx_data));
  406. if (!master)
  407. return -ENOMEM;
  408. platform_set_drvdata(pdev, master);
  409. master->bus_num = pdev->id;
  410. master->num_chipselect = mxc_platform_info->num_chipselect;
  411. spi_imx = spi_master_get_devdata(master);
  412. spi_imx->bitbang.master = spi_master_get(master);
  413. spi_imx->chipselect = mxc_platform_info->chipselect;
  414. for (i = 0; i < master->num_chipselect; i++) {
  415. if (spi_imx->chipselect[i] < 0)
  416. continue;
  417. ret = gpio_request(spi_imx->chipselect[i], DRIVER_NAME);
  418. if (ret) {
  419. while (i > 0) {
  420. i--;
  421. if (spi_imx->chipselect[i] >= 0)
  422. gpio_free(spi_imx->chipselect[i]);
  423. }
  424. dev_err(&pdev->dev, "can't get cs gpios\n");
  425. goto out_master_put;
  426. }
  427. }
  428. spi_imx->bitbang.chipselect = spi_imx_chipselect;
  429. spi_imx->bitbang.setup_transfer = spi_imx_setupxfer;
  430. spi_imx->bitbang.txrx_bufs = spi_imx_transfer;
  431. spi_imx->bitbang.master->setup = spi_imx_setup;
  432. spi_imx->bitbang.master->cleanup = spi_imx_cleanup;
  433. spi_imx->bitbang.master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH;
  434. init_completion(&spi_imx->xfer_done);
  435. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  436. if (!res) {
  437. dev_err(&pdev->dev, "can't get platform resource\n");
  438. ret = -ENOMEM;
  439. goto out_gpio_free;
  440. }
  441. if (!request_mem_region(res->start, resource_size(res), pdev->name)) {
  442. dev_err(&pdev->dev, "request_mem_region failed\n");
  443. ret = -EBUSY;
  444. goto out_gpio_free;
  445. }
  446. spi_imx->base = ioremap(res->start, resource_size(res));
  447. if (!spi_imx->base) {
  448. ret = -EINVAL;
  449. goto out_release_mem;
  450. }
  451. spi_imx->irq = platform_get_irq(pdev, 0);
  452. if (spi_imx->irq <= 0) {
  453. ret = -EINVAL;
  454. goto out_iounmap;
  455. }
  456. ret = request_irq(spi_imx->irq, spi_imx_isr, 0, DRIVER_NAME, spi_imx);
  457. if (ret) {
  458. dev_err(&pdev->dev, "can't get irq%d: %d\n", spi_imx->irq, ret);
  459. goto out_iounmap;
  460. }
  461. if (cpu_is_mx25() || cpu_is_mx31() || cpu_is_mx35()) {
  462. spi_imx->intctrl = mx31_intctrl;
  463. spi_imx->config = mx31_config;
  464. spi_imx->trigger = mx31_trigger;
  465. spi_imx->rx_available = mx31_rx_available;
  466. } else if (cpu_is_mx27() || cpu_is_mx21()) {
  467. spi_imx->intctrl = mx27_intctrl;
  468. spi_imx->config = mx27_config;
  469. spi_imx->trigger = mx27_trigger;
  470. spi_imx->rx_available = mx27_rx_available;
  471. } else if (cpu_is_mx1()) {
  472. spi_imx->intctrl = mx1_intctrl;
  473. spi_imx->config = mx1_config;
  474. spi_imx->trigger = mx1_trigger;
  475. spi_imx->rx_available = mx1_rx_available;
  476. } else
  477. BUG();
  478. spi_imx->clk = clk_get(&pdev->dev, NULL);
  479. if (IS_ERR(spi_imx->clk)) {
  480. dev_err(&pdev->dev, "unable to get clock\n");
  481. ret = PTR_ERR(spi_imx->clk);
  482. goto out_free_irq;
  483. }
  484. clk_enable(spi_imx->clk);
  485. spi_imx->spi_clk = clk_get_rate(spi_imx->clk);
  486. if (cpu_is_mx1() || cpu_is_mx21() || cpu_is_mx27())
  487. writel(1, spi_imx->base + MXC_RESET);
  488. /* drain receive buffer */
  489. if (cpu_is_mx25() || cpu_is_mx31() || cpu_is_mx35())
  490. while (readl(spi_imx->base + MX3_CSPISTAT) & MX3_CSPISTAT_RR)
  491. readl(spi_imx->base + MXC_CSPIRXDATA);
  492. spi_imx->intctrl(spi_imx, 0);
  493. ret = spi_bitbang_start(&spi_imx->bitbang);
  494. if (ret) {
  495. dev_err(&pdev->dev, "bitbang start failed with %d\n", ret);
  496. goto out_clk_put;
  497. }
  498. dev_info(&pdev->dev, "probed\n");
  499. return ret;
  500. out_clk_put:
  501. clk_disable(spi_imx->clk);
  502. clk_put(spi_imx->clk);
  503. out_free_irq:
  504. free_irq(spi_imx->irq, spi_imx);
  505. out_iounmap:
  506. iounmap(spi_imx->base);
  507. out_release_mem:
  508. release_mem_region(res->start, resource_size(res));
  509. out_gpio_free:
  510. for (i = 0; i < master->num_chipselect; i++)
  511. if (spi_imx->chipselect[i] >= 0)
  512. gpio_free(spi_imx->chipselect[i]);
  513. out_master_put:
  514. spi_master_put(master);
  515. kfree(master);
  516. platform_set_drvdata(pdev, NULL);
  517. return ret;
  518. }
  519. static int __devexit spi_imx_remove(struct platform_device *pdev)
  520. {
  521. struct spi_master *master = platform_get_drvdata(pdev);
  522. struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  523. struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
  524. int i;
  525. spi_bitbang_stop(&spi_imx->bitbang);
  526. writel(0, spi_imx->base + MXC_CSPICTRL);
  527. clk_disable(spi_imx->clk);
  528. clk_put(spi_imx->clk);
  529. free_irq(spi_imx->irq, spi_imx);
  530. iounmap(spi_imx->base);
  531. for (i = 0; i < master->num_chipselect; i++)
  532. if (spi_imx->chipselect[i] >= 0)
  533. gpio_free(spi_imx->chipselect[i]);
  534. spi_master_put(master);
  535. release_mem_region(res->start, resource_size(res));
  536. platform_set_drvdata(pdev, NULL);
  537. return 0;
  538. }
  539. static struct platform_driver spi_imx_driver = {
  540. .driver = {
  541. .name = DRIVER_NAME,
  542. .owner = THIS_MODULE,
  543. },
  544. .probe = spi_imx_probe,
  545. .remove = __devexit_p(spi_imx_remove),
  546. };
  547. static int __init spi_imx_init(void)
  548. {
  549. return platform_driver_register(&spi_imx_driver);
  550. }
  551. static void __exit spi_imx_exit(void)
  552. {
  553. platform_driver_unregister(&spi_imx_driver);
  554. }
  555. module_init(spi_imx_init);
  556. module_exit(spi_imx_exit);
  557. MODULE_DESCRIPTION("SPI Master Controller driver");
  558. MODULE_AUTHOR("Sascha Hauer, Pengutronix");
  559. MODULE_LICENSE("GPL");