pm8001_hwi.c 144 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493
  1. /*
  2. * PMC-Sierra SPC 8001 SAS/SATA based host adapters driver
  3. *
  4. * Copyright (c) 2008-2009 USI Co., Ltd.
  5. * All rights reserved.
  6. *
  7. * Redistribution and use in source and binary forms, with or without
  8. * modification, are permitted provided that the following conditions
  9. * are met:
  10. * 1. Redistributions of source code must retain the above copyright
  11. * notice, this list of conditions, and the following disclaimer,
  12. * without modification.
  13. * 2. Redistributions in binary form must reproduce at minimum a disclaimer
  14. * substantially similar to the "NO WARRANTY" disclaimer below
  15. * ("Disclaimer") and any redistribution must be conditioned upon
  16. * including a substantially similar Disclaimer requirement for further
  17. * binary redistribution.
  18. * 3. Neither the names of the above-listed copyright holders nor the names
  19. * of any contributors may be used to endorse or promote products derived
  20. * from this software without specific prior written permission.
  21. *
  22. * Alternatively, this software may be distributed under the terms of the
  23. * GNU General Public License ("GPL") version 2 as published by the Free
  24. * Software Foundation.
  25. *
  26. * NO WARRANTY
  27. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  28. * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  29. * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTIBILITY AND FITNESS FOR
  30. * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
  31. * HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
  32. * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
  33. * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
  34. * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
  35. * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING
  36. * IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
  37. * POSSIBILITY OF SUCH DAMAGES.
  38. *
  39. */
  40. #include "pm8001_sas.h"
  41. #include "pm8001_hwi.h"
  42. #include "pm8001_chips.h"
  43. #include "pm8001_ctl.h"
  44. /**
  45. * read_main_config_table - read the configure table and save it.
  46. * @pm8001_ha: our hba card information
  47. */
  48. static void __devinit read_main_config_table(struct pm8001_hba_info *pm8001_ha)
  49. {
  50. void __iomem *address = pm8001_ha->main_cfg_tbl_addr;
  51. pm8001_ha->main_cfg_tbl.signature = pm8001_mr32(address, 0x00);
  52. pm8001_ha->main_cfg_tbl.interface_rev = pm8001_mr32(address, 0x04);
  53. pm8001_ha->main_cfg_tbl.firmware_rev = pm8001_mr32(address, 0x08);
  54. pm8001_ha->main_cfg_tbl.max_out_io = pm8001_mr32(address, 0x0C);
  55. pm8001_ha->main_cfg_tbl.max_sgl = pm8001_mr32(address, 0x10);
  56. pm8001_ha->main_cfg_tbl.ctrl_cap_flag = pm8001_mr32(address, 0x14);
  57. pm8001_ha->main_cfg_tbl.gst_offset = pm8001_mr32(address, 0x18);
  58. pm8001_ha->main_cfg_tbl.inbound_queue_offset =
  59. pm8001_mr32(address, MAIN_IBQ_OFFSET);
  60. pm8001_ha->main_cfg_tbl.outbound_queue_offset =
  61. pm8001_mr32(address, MAIN_OBQ_OFFSET);
  62. pm8001_ha->main_cfg_tbl.hda_mode_flag =
  63. pm8001_mr32(address, MAIN_HDA_FLAGS_OFFSET);
  64. /* read analog Setting offset from the configuration table */
  65. pm8001_ha->main_cfg_tbl.anolog_setup_table_offset =
  66. pm8001_mr32(address, MAIN_ANALOG_SETUP_OFFSET);
  67. /* read Error Dump Offset and Length */
  68. pm8001_ha->main_cfg_tbl.fatal_err_dump_offset0 =
  69. pm8001_mr32(address, MAIN_FATAL_ERROR_RDUMP0_OFFSET);
  70. pm8001_ha->main_cfg_tbl.fatal_err_dump_length0 =
  71. pm8001_mr32(address, MAIN_FATAL_ERROR_RDUMP0_LENGTH);
  72. pm8001_ha->main_cfg_tbl.fatal_err_dump_offset1 =
  73. pm8001_mr32(address, MAIN_FATAL_ERROR_RDUMP1_OFFSET);
  74. pm8001_ha->main_cfg_tbl.fatal_err_dump_length1 =
  75. pm8001_mr32(address, MAIN_FATAL_ERROR_RDUMP1_LENGTH);
  76. }
  77. /**
  78. * read_general_status_table - read the general status table and save it.
  79. * @pm8001_ha: our hba card information
  80. */
  81. static void __devinit
  82. read_general_status_table(struct pm8001_hba_info *pm8001_ha)
  83. {
  84. void __iomem *address = pm8001_ha->general_stat_tbl_addr;
  85. pm8001_ha->gs_tbl.gst_len_mpistate = pm8001_mr32(address, 0x00);
  86. pm8001_ha->gs_tbl.iq_freeze_state0 = pm8001_mr32(address, 0x04);
  87. pm8001_ha->gs_tbl.iq_freeze_state1 = pm8001_mr32(address, 0x08);
  88. pm8001_ha->gs_tbl.msgu_tcnt = pm8001_mr32(address, 0x0C);
  89. pm8001_ha->gs_tbl.iop_tcnt = pm8001_mr32(address, 0x10);
  90. pm8001_ha->gs_tbl.reserved = pm8001_mr32(address, 0x14);
  91. pm8001_ha->gs_tbl.phy_state[0] = pm8001_mr32(address, 0x18);
  92. pm8001_ha->gs_tbl.phy_state[1] = pm8001_mr32(address, 0x1C);
  93. pm8001_ha->gs_tbl.phy_state[2] = pm8001_mr32(address, 0x20);
  94. pm8001_ha->gs_tbl.phy_state[3] = pm8001_mr32(address, 0x24);
  95. pm8001_ha->gs_tbl.phy_state[4] = pm8001_mr32(address, 0x28);
  96. pm8001_ha->gs_tbl.phy_state[5] = pm8001_mr32(address, 0x2C);
  97. pm8001_ha->gs_tbl.phy_state[6] = pm8001_mr32(address, 0x30);
  98. pm8001_ha->gs_tbl.phy_state[7] = pm8001_mr32(address, 0x34);
  99. pm8001_ha->gs_tbl.reserved1 = pm8001_mr32(address, 0x38);
  100. pm8001_ha->gs_tbl.reserved2 = pm8001_mr32(address, 0x3C);
  101. pm8001_ha->gs_tbl.reserved3 = pm8001_mr32(address, 0x40);
  102. pm8001_ha->gs_tbl.recover_err_info[0] = pm8001_mr32(address, 0x44);
  103. pm8001_ha->gs_tbl.recover_err_info[1] = pm8001_mr32(address, 0x48);
  104. pm8001_ha->gs_tbl.recover_err_info[2] = pm8001_mr32(address, 0x4C);
  105. pm8001_ha->gs_tbl.recover_err_info[3] = pm8001_mr32(address, 0x50);
  106. pm8001_ha->gs_tbl.recover_err_info[4] = pm8001_mr32(address, 0x54);
  107. pm8001_ha->gs_tbl.recover_err_info[5] = pm8001_mr32(address, 0x58);
  108. pm8001_ha->gs_tbl.recover_err_info[6] = pm8001_mr32(address, 0x5C);
  109. pm8001_ha->gs_tbl.recover_err_info[7] = pm8001_mr32(address, 0x60);
  110. }
  111. /**
  112. * read_inbnd_queue_table - read the inbound queue table and save it.
  113. * @pm8001_ha: our hba card information
  114. */
  115. static void __devinit
  116. read_inbnd_queue_table(struct pm8001_hba_info *pm8001_ha)
  117. {
  118. int inbQ_num = 1;
  119. int i;
  120. void __iomem *address = pm8001_ha->inbnd_q_tbl_addr;
  121. for (i = 0; i < inbQ_num; i++) {
  122. u32 offset = i * 0x20;
  123. pm8001_ha->inbnd_q_tbl[i].pi_pci_bar =
  124. get_pci_bar_index(pm8001_mr32(address, (offset + 0x14)));
  125. pm8001_ha->inbnd_q_tbl[i].pi_offset =
  126. pm8001_mr32(address, (offset + 0x18));
  127. }
  128. }
  129. /**
  130. * read_outbnd_queue_table - read the outbound queue table and save it.
  131. * @pm8001_ha: our hba card information
  132. */
  133. static void __devinit
  134. read_outbnd_queue_table(struct pm8001_hba_info *pm8001_ha)
  135. {
  136. int outbQ_num = 1;
  137. int i;
  138. void __iomem *address = pm8001_ha->outbnd_q_tbl_addr;
  139. for (i = 0; i < outbQ_num; i++) {
  140. u32 offset = i * 0x24;
  141. pm8001_ha->outbnd_q_tbl[i].ci_pci_bar =
  142. get_pci_bar_index(pm8001_mr32(address, (offset + 0x14)));
  143. pm8001_ha->outbnd_q_tbl[i].ci_offset =
  144. pm8001_mr32(address, (offset + 0x18));
  145. }
  146. }
  147. /**
  148. * init_default_table_values - init the default table.
  149. * @pm8001_ha: our hba card information
  150. */
  151. static void __devinit
  152. init_default_table_values(struct pm8001_hba_info *pm8001_ha)
  153. {
  154. int qn = 1;
  155. int i;
  156. u32 offsetib, offsetob;
  157. void __iomem *addressib = pm8001_ha->inbnd_q_tbl_addr;
  158. void __iomem *addressob = pm8001_ha->outbnd_q_tbl_addr;
  159. pm8001_ha->main_cfg_tbl.inbound_q_nppd_hppd = 0;
  160. pm8001_ha->main_cfg_tbl.outbound_hw_event_pid0_3 = 0;
  161. pm8001_ha->main_cfg_tbl.outbound_hw_event_pid4_7 = 0;
  162. pm8001_ha->main_cfg_tbl.outbound_ncq_event_pid0_3 = 0;
  163. pm8001_ha->main_cfg_tbl.outbound_ncq_event_pid4_7 = 0;
  164. pm8001_ha->main_cfg_tbl.outbound_tgt_ITNexus_event_pid0_3 = 0;
  165. pm8001_ha->main_cfg_tbl.outbound_tgt_ITNexus_event_pid4_7 = 0;
  166. pm8001_ha->main_cfg_tbl.outbound_tgt_ssp_event_pid0_3 = 0;
  167. pm8001_ha->main_cfg_tbl.outbound_tgt_ssp_event_pid4_7 = 0;
  168. pm8001_ha->main_cfg_tbl.outbound_tgt_smp_event_pid0_3 = 0;
  169. pm8001_ha->main_cfg_tbl.outbound_tgt_smp_event_pid4_7 = 0;
  170. pm8001_ha->main_cfg_tbl.upper_event_log_addr =
  171. pm8001_ha->memoryMap.region[AAP1].phys_addr_hi;
  172. pm8001_ha->main_cfg_tbl.lower_event_log_addr =
  173. pm8001_ha->memoryMap.region[AAP1].phys_addr_lo;
  174. pm8001_ha->main_cfg_tbl.event_log_size = PM8001_EVENT_LOG_SIZE;
  175. pm8001_ha->main_cfg_tbl.event_log_option = 0x01;
  176. pm8001_ha->main_cfg_tbl.upper_iop_event_log_addr =
  177. pm8001_ha->memoryMap.region[IOP].phys_addr_hi;
  178. pm8001_ha->main_cfg_tbl.lower_iop_event_log_addr =
  179. pm8001_ha->memoryMap.region[IOP].phys_addr_lo;
  180. pm8001_ha->main_cfg_tbl.iop_event_log_size = PM8001_EVENT_LOG_SIZE;
  181. pm8001_ha->main_cfg_tbl.iop_event_log_option = 0x01;
  182. pm8001_ha->main_cfg_tbl.fatal_err_interrupt = 0x01;
  183. for (i = 0; i < qn; i++) {
  184. pm8001_ha->inbnd_q_tbl[i].element_pri_size_cnt =
  185. 0x00000100 | (0x00000040 << 16) | (0x00<<30);
  186. pm8001_ha->inbnd_q_tbl[i].upper_base_addr =
  187. pm8001_ha->memoryMap.region[IB].phys_addr_hi;
  188. pm8001_ha->inbnd_q_tbl[i].lower_base_addr =
  189. pm8001_ha->memoryMap.region[IB].phys_addr_lo;
  190. pm8001_ha->inbnd_q_tbl[i].base_virt =
  191. (u8 *)pm8001_ha->memoryMap.region[IB].virt_ptr;
  192. pm8001_ha->inbnd_q_tbl[i].total_length =
  193. pm8001_ha->memoryMap.region[IB].total_len;
  194. pm8001_ha->inbnd_q_tbl[i].ci_upper_base_addr =
  195. pm8001_ha->memoryMap.region[CI].phys_addr_hi;
  196. pm8001_ha->inbnd_q_tbl[i].ci_lower_base_addr =
  197. pm8001_ha->memoryMap.region[CI].phys_addr_lo;
  198. pm8001_ha->inbnd_q_tbl[i].ci_virt =
  199. pm8001_ha->memoryMap.region[CI].virt_ptr;
  200. offsetib = i * 0x20;
  201. pm8001_ha->inbnd_q_tbl[i].pi_pci_bar =
  202. get_pci_bar_index(pm8001_mr32(addressib,
  203. (offsetib + 0x14)));
  204. pm8001_ha->inbnd_q_tbl[i].pi_offset =
  205. pm8001_mr32(addressib, (offsetib + 0x18));
  206. pm8001_ha->inbnd_q_tbl[i].producer_idx = 0;
  207. pm8001_ha->inbnd_q_tbl[i].consumer_index = 0;
  208. }
  209. for (i = 0; i < qn; i++) {
  210. pm8001_ha->outbnd_q_tbl[i].element_size_cnt =
  211. 256 | (64 << 16) | (1<<30);
  212. pm8001_ha->outbnd_q_tbl[i].upper_base_addr =
  213. pm8001_ha->memoryMap.region[OB].phys_addr_hi;
  214. pm8001_ha->outbnd_q_tbl[i].lower_base_addr =
  215. pm8001_ha->memoryMap.region[OB].phys_addr_lo;
  216. pm8001_ha->outbnd_q_tbl[i].base_virt =
  217. (u8 *)pm8001_ha->memoryMap.region[OB].virt_ptr;
  218. pm8001_ha->outbnd_q_tbl[i].total_length =
  219. pm8001_ha->memoryMap.region[OB].total_len;
  220. pm8001_ha->outbnd_q_tbl[i].pi_upper_base_addr =
  221. pm8001_ha->memoryMap.region[PI].phys_addr_hi;
  222. pm8001_ha->outbnd_q_tbl[i].pi_lower_base_addr =
  223. pm8001_ha->memoryMap.region[PI].phys_addr_lo;
  224. pm8001_ha->outbnd_q_tbl[i].interrup_vec_cnt_delay =
  225. 0 | (10 << 16) | (0 << 24);
  226. pm8001_ha->outbnd_q_tbl[i].pi_virt =
  227. pm8001_ha->memoryMap.region[PI].virt_ptr;
  228. offsetob = i * 0x24;
  229. pm8001_ha->outbnd_q_tbl[i].ci_pci_bar =
  230. get_pci_bar_index(pm8001_mr32(addressob,
  231. offsetob + 0x14));
  232. pm8001_ha->outbnd_q_tbl[i].ci_offset =
  233. pm8001_mr32(addressob, (offsetob + 0x18));
  234. pm8001_ha->outbnd_q_tbl[i].consumer_idx = 0;
  235. pm8001_ha->outbnd_q_tbl[i].producer_index = 0;
  236. }
  237. }
  238. /**
  239. * update_main_config_table - update the main default table to the HBA.
  240. * @pm8001_ha: our hba card information
  241. */
  242. static void __devinit
  243. update_main_config_table(struct pm8001_hba_info *pm8001_ha)
  244. {
  245. void __iomem *address = pm8001_ha->main_cfg_tbl_addr;
  246. pm8001_mw32(address, 0x24,
  247. pm8001_ha->main_cfg_tbl.inbound_q_nppd_hppd);
  248. pm8001_mw32(address, 0x28,
  249. pm8001_ha->main_cfg_tbl.outbound_hw_event_pid0_3);
  250. pm8001_mw32(address, 0x2C,
  251. pm8001_ha->main_cfg_tbl.outbound_hw_event_pid4_7);
  252. pm8001_mw32(address, 0x30,
  253. pm8001_ha->main_cfg_tbl.outbound_ncq_event_pid0_3);
  254. pm8001_mw32(address, 0x34,
  255. pm8001_ha->main_cfg_tbl.outbound_ncq_event_pid4_7);
  256. pm8001_mw32(address, 0x38,
  257. pm8001_ha->main_cfg_tbl.outbound_tgt_ITNexus_event_pid0_3);
  258. pm8001_mw32(address, 0x3C,
  259. pm8001_ha->main_cfg_tbl.outbound_tgt_ITNexus_event_pid4_7);
  260. pm8001_mw32(address, 0x40,
  261. pm8001_ha->main_cfg_tbl.outbound_tgt_ssp_event_pid0_3);
  262. pm8001_mw32(address, 0x44,
  263. pm8001_ha->main_cfg_tbl.outbound_tgt_ssp_event_pid4_7);
  264. pm8001_mw32(address, 0x48,
  265. pm8001_ha->main_cfg_tbl.outbound_tgt_smp_event_pid0_3);
  266. pm8001_mw32(address, 0x4C,
  267. pm8001_ha->main_cfg_tbl.outbound_tgt_smp_event_pid4_7);
  268. pm8001_mw32(address, 0x50,
  269. pm8001_ha->main_cfg_tbl.upper_event_log_addr);
  270. pm8001_mw32(address, 0x54,
  271. pm8001_ha->main_cfg_tbl.lower_event_log_addr);
  272. pm8001_mw32(address, 0x58, pm8001_ha->main_cfg_tbl.event_log_size);
  273. pm8001_mw32(address, 0x5C, pm8001_ha->main_cfg_tbl.event_log_option);
  274. pm8001_mw32(address, 0x60,
  275. pm8001_ha->main_cfg_tbl.upper_iop_event_log_addr);
  276. pm8001_mw32(address, 0x64,
  277. pm8001_ha->main_cfg_tbl.lower_iop_event_log_addr);
  278. pm8001_mw32(address, 0x68, pm8001_ha->main_cfg_tbl.iop_event_log_size);
  279. pm8001_mw32(address, 0x6C,
  280. pm8001_ha->main_cfg_tbl.iop_event_log_option);
  281. pm8001_mw32(address, 0x70,
  282. pm8001_ha->main_cfg_tbl.fatal_err_interrupt);
  283. }
  284. /**
  285. * update_inbnd_queue_table - update the inbound queue table to the HBA.
  286. * @pm8001_ha: our hba card information
  287. */
  288. static void __devinit
  289. update_inbnd_queue_table(struct pm8001_hba_info *pm8001_ha, int number)
  290. {
  291. void __iomem *address = pm8001_ha->inbnd_q_tbl_addr;
  292. u16 offset = number * 0x20;
  293. pm8001_mw32(address, offset + 0x00,
  294. pm8001_ha->inbnd_q_tbl[number].element_pri_size_cnt);
  295. pm8001_mw32(address, offset + 0x04,
  296. pm8001_ha->inbnd_q_tbl[number].upper_base_addr);
  297. pm8001_mw32(address, offset + 0x08,
  298. pm8001_ha->inbnd_q_tbl[number].lower_base_addr);
  299. pm8001_mw32(address, offset + 0x0C,
  300. pm8001_ha->inbnd_q_tbl[number].ci_upper_base_addr);
  301. pm8001_mw32(address, offset + 0x10,
  302. pm8001_ha->inbnd_q_tbl[number].ci_lower_base_addr);
  303. }
  304. /**
  305. * update_outbnd_queue_table - update the outbound queue table to the HBA.
  306. * @pm8001_ha: our hba card information
  307. */
  308. static void __devinit
  309. update_outbnd_queue_table(struct pm8001_hba_info *pm8001_ha, int number)
  310. {
  311. void __iomem *address = pm8001_ha->outbnd_q_tbl_addr;
  312. u16 offset = number * 0x24;
  313. pm8001_mw32(address, offset + 0x00,
  314. pm8001_ha->outbnd_q_tbl[number].element_size_cnt);
  315. pm8001_mw32(address, offset + 0x04,
  316. pm8001_ha->outbnd_q_tbl[number].upper_base_addr);
  317. pm8001_mw32(address, offset + 0x08,
  318. pm8001_ha->outbnd_q_tbl[number].lower_base_addr);
  319. pm8001_mw32(address, offset + 0x0C,
  320. pm8001_ha->outbnd_q_tbl[number].pi_upper_base_addr);
  321. pm8001_mw32(address, offset + 0x10,
  322. pm8001_ha->outbnd_q_tbl[number].pi_lower_base_addr);
  323. pm8001_mw32(address, offset + 0x1C,
  324. pm8001_ha->outbnd_q_tbl[number].interrup_vec_cnt_delay);
  325. }
  326. /**
  327. * bar4_shift - function is called to shift BAR base address
  328. * @pm8001_ha : our hba card infomation
  329. * @shiftValue : shifting value in memory bar.
  330. */
  331. static int bar4_shift(struct pm8001_hba_info *pm8001_ha, u32 shiftValue)
  332. {
  333. u32 regVal;
  334. u32 max_wait_count;
  335. /* program the inbound AXI translation Lower Address */
  336. pm8001_cw32(pm8001_ha, 1, SPC_IBW_AXI_TRANSLATION_LOW, shiftValue);
  337. /* confirm the setting is written */
  338. max_wait_count = 1 * 1000 * 1000; /* 1 sec */
  339. do {
  340. udelay(1);
  341. regVal = pm8001_cr32(pm8001_ha, 1, SPC_IBW_AXI_TRANSLATION_LOW);
  342. } while ((regVal != shiftValue) && (--max_wait_count));
  343. if (!max_wait_count) {
  344. PM8001_INIT_DBG(pm8001_ha,
  345. pm8001_printk("TIMEOUT:SPC_IBW_AXI_TRANSLATION_LOW"
  346. " = 0x%x\n", regVal));
  347. return -1;
  348. }
  349. return 0;
  350. }
  351. /**
  352. * mpi_set_phys_g3_with_ssc
  353. * @pm8001_ha: our hba card information
  354. * @SSCbit: set SSCbit to 0 to disable all phys ssc; 1 to enable all phys ssc.
  355. */
  356. static void __devinit
  357. mpi_set_phys_g3_with_ssc(struct pm8001_hba_info *pm8001_ha, u32 SSCbit)
  358. {
  359. u32 value, offset, i;
  360. #define SAS2_SETTINGS_LOCAL_PHY_0_3_SHIFT_ADDR 0x00030000
  361. #define SAS2_SETTINGS_LOCAL_PHY_4_7_SHIFT_ADDR 0x00040000
  362. #define SAS2_SETTINGS_LOCAL_PHY_0_3_OFFSET 0x1074
  363. #define SAS2_SETTINGS_LOCAL_PHY_4_7_OFFSET 0x1074
  364. #define PHY_G3_WITHOUT_SSC_BIT_SHIFT 12
  365. #define PHY_G3_WITH_SSC_BIT_SHIFT 13
  366. #define SNW3_PHY_CAPABILITIES_PARITY 31
  367. /*
  368. * Using shifted destination address 0x3_0000:0x1074 + 0x4000*N (N=0:3)
  369. * Using shifted destination address 0x4_0000:0x1074 + 0x4000*(N-4) (N=4:7)
  370. */
  371. if (-1 == bar4_shift(pm8001_ha, SAS2_SETTINGS_LOCAL_PHY_0_3_SHIFT_ADDR))
  372. return;
  373. for (i = 0; i < 4; i++) {
  374. offset = SAS2_SETTINGS_LOCAL_PHY_0_3_OFFSET + 0x4000 * i;
  375. pm8001_cw32(pm8001_ha, 2, offset, 0x80001501);
  376. }
  377. /* shift membase 3 for SAS2_SETTINGS_LOCAL_PHY 4 - 7 */
  378. if (-1 == bar4_shift(pm8001_ha, SAS2_SETTINGS_LOCAL_PHY_4_7_SHIFT_ADDR))
  379. return;
  380. for (i = 4; i < 8; i++) {
  381. offset = SAS2_SETTINGS_LOCAL_PHY_4_7_OFFSET + 0x4000 * (i-4);
  382. pm8001_cw32(pm8001_ha, 2, offset, 0x80001501);
  383. }
  384. /*************************************************************
  385. Change the SSC upspreading value to 0x0 so that upspreading is disabled.
  386. Device MABC SMOD0 Controls
  387. Address: (via MEMBASE-III):
  388. Using shifted destination address 0x0_0000: with Offset 0xD8
  389. 31:28 R/W Reserved Do not change
  390. 27:24 R/W SAS_SMOD_SPRDUP 0000
  391. 23:20 R/W SAS_SMOD_SPRDDN 0000
  392. 19:0 R/W Reserved Do not change
  393. Upon power-up this register will read as 0x8990c016,
  394. and I would like you to change the SAS_SMOD_SPRDUP bits to 0b0000
  395. so that the written value will be 0x8090c016.
  396. This will ensure only down-spreading SSC is enabled on the SPC.
  397. *************************************************************/
  398. value = pm8001_cr32(pm8001_ha, 2, 0xd8);
  399. pm8001_cw32(pm8001_ha, 2, 0xd8, 0x8000C016);
  400. /*set the shifted destination address to 0x0 to avoid error operation */
  401. bar4_shift(pm8001_ha, 0x0);
  402. return;
  403. }
  404. /**
  405. * mpi_set_open_retry_interval_reg
  406. * @pm8001_ha: our hba card information
  407. * @interval - interval time for each OPEN_REJECT (RETRY). The units are in 1us.
  408. */
  409. static void __devinit
  410. mpi_set_open_retry_interval_reg(struct pm8001_hba_info *pm8001_ha,
  411. u32 interval)
  412. {
  413. u32 offset;
  414. u32 value;
  415. u32 i;
  416. #define OPEN_RETRY_INTERVAL_PHY_0_3_SHIFT_ADDR 0x00030000
  417. #define OPEN_RETRY_INTERVAL_PHY_4_7_SHIFT_ADDR 0x00040000
  418. #define OPEN_RETRY_INTERVAL_PHY_0_3_OFFSET 0x30B4
  419. #define OPEN_RETRY_INTERVAL_PHY_4_7_OFFSET 0x30B4
  420. #define OPEN_RETRY_INTERVAL_REG_MASK 0x0000FFFF
  421. value = interval & OPEN_RETRY_INTERVAL_REG_MASK;
  422. /* shift bar and set the OPEN_REJECT(RETRY) interval time of PHY 0 -3.*/
  423. if (-1 == bar4_shift(pm8001_ha,
  424. OPEN_RETRY_INTERVAL_PHY_0_3_SHIFT_ADDR))
  425. return;
  426. for (i = 0; i < 4; i++) {
  427. offset = OPEN_RETRY_INTERVAL_PHY_0_3_OFFSET + 0x4000 * i;
  428. pm8001_cw32(pm8001_ha, 2, offset, value);
  429. }
  430. if (-1 == bar4_shift(pm8001_ha,
  431. OPEN_RETRY_INTERVAL_PHY_4_7_SHIFT_ADDR))
  432. return;
  433. for (i = 4; i < 8; i++) {
  434. offset = OPEN_RETRY_INTERVAL_PHY_4_7_OFFSET + 0x4000 * (i-4);
  435. pm8001_cw32(pm8001_ha, 2, offset, value);
  436. }
  437. /*set the shifted destination address to 0x0 to avoid error operation */
  438. bar4_shift(pm8001_ha, 0x0);
  439. return;
  440. }
  441. /**
  442. * mpi_init_check - check firmware initialization status.
  443. * @pm8001_ha: our hba card information
  444. */
  445. static int mpi_init_check(struct pm8001_hba_info *pm8001_ha)
  446. {
  447. u32 max_wait_count;
  448. u32 value;
  449. u32 gst_len_mpistate;
  450. /* Write bit0=1 to Inbound DoorBell Register to tell the SPC FW the
  451. table is updated */
  452. pm8001_cw32(pm8001_ha, 0, MSGU_IBDB_SET, SPC_MSGU_CFG_TABLE_UPDATE);
  453. /* wait until Inbound DoorBell Clear Register toggled */
  454. max_wait_count = 1 * 1000 * 1000;/* 1 sec */
  455. do {
  456. udelay(1);
  457. value = pm8001_cr32(pm8001_ha, 0, MSGU_IBDB_SET);
  458. value &= SPC_MSGU_CFG_TABLE_UPDATE;
  459. } while ((value != 0) && (--max_wait_count));
  460. if (!max_wait_count)
  461. return -1;
  462. /* check the MPI-State for initialization */
  463. gst_len_mpistate =
  464. pm8001_mr32(pm8001_ha->general_stat_tbl_addr,
  465. GST_GSTLEN_MPIS_OFFSET);
  466. if (GST_MPI_STATE_INIT != (gst_len_mpistate & GST_MPI_STATE_MASK))
  467. return -1;
  468. /* check MPI Initialization error */
  469. gst_len_mpistate = gst_len_mpistate >> 16;
  470. if (0x0000 != gst_len_mpistate)
  471. return -1;
  472. return 0;
  473. }
  474. /**
  475. * check_fw_ready - The LLDD check if the FW is ready, if not, return error.
  476. * @pm8001_ha: our hba card information
  477. */
  478. static int check_fw_ready(struct pm8001_hba_info *pm8001_ha)
  479. {
  480. u32 value, value1;
  481. u32 max_wait_count;
  482. /* check error state */
  483. value = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1);
  484. value1 = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_2);
  485. /* check AAP error */
  486. if (SCRATCH_PAD1_ERR == (value & SCRATCH_PAD_STATE_MASK)) {
  487. /* error state */
  488. value = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_0);
  489. return -1;
  490. }
  491. /* check IOP error */
  492. if (SCRATCH_PAD2_ERR == (value1 & SCRATCH_PAD_STATE_MASK)) {
  493. /* error state */
  494. value1 = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_3);
  495. return -1;
  496. }
  497. /* bit 4-31 of scratch pad1 should be zeros if it is not
  498. in error state*/
  499. if (value & SCRATCH_PAD1_STATE_MASK) {
  500. /* error case */
  501. pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_0);
  502. return -1;
  503. }
  504. /* bit 2, 4-31 of scratch pad2 should be zeros if it is not
  505. in error state */
  506. if (value1 & SCRATCH_PAD2_STATE_MASK) {
  507. /* error case */
  508. return -1;
  509. }
  510. max_wait_count = 1 * 1000 * 1000;/* 1 sec timeout */
  511. /* wait until scratch pad 1 and 2 registers in ready state */
  512. do {
  513. udelay(1);
  514. value = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1)
  515. & SCRATCH_PAD1_RDY;
  516. value1 = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_2)
  517. & SCRATCH_PAD2_RDY;
  518. if ((--max_wait_count) == 0)
  519. return -1;
  520. } while ((value != SCRATCH_PAD1_RDY) || (value1 != SCRATCH_PAD2_RDY));
  521. return 0;
  522. }
  523. static void init_pci_device_addresses(struct pm8001_hba_info *pm8001_ha)
  524. {
  525. void __iomem *base_addr;
  526. u32 value;
  527. u32 offset;
  528. u32 pcibar;
  529. u32 pcilogic;
  530. value = pm8001_cr32(pm8001_ha, 0, 0x44);
  531. offset = value & 0x03FFFFFF;
  532. PM8001_INIT_DBG(pm8001_ha,
  533. pm8001_printk("Scratchpad 0 Offset: %x \n", offset));
  534. pcilogic = (value & 0xFC000000) >> 26;
  535. pcibar = get_pci_bar_index(pcilogic);
  536. PM8001_INIT_DBG(pm8001_ha,
  537. pm8001_printk("Scratchpad 0 PCI BAR: %d \n", pcibar));
  538. pm8001_ha->main_cfg_tbl_addr = base_addr =
  539. pm8001_ha->io_mem[pcibar].memvirtaddr + offset;
  540. pm8001_ha->general_stat_tbl_addr =
  541. base_addr + pm8001_cr32(pm8001_ha, pcibar, offset + 0x18);
  542. pm8001_ha->inbnd_q_tbl_addr =
  543. base_addr + pm8001_cr32(pm8001_ha, pcibar, offset + 0x1C);
  544. pm8001_ha->outbnd_q_tbl_addr =
  545. base_addr + pm8001_cr32(pm8001_ha, pcibar, offset + 0x20);
  546. }
  547. /**
  548. * pm8001_chip_init - the main init function that initialize whole PM8001 chip.
  549. * @pm8001_ha: our hba card information
  550. */
  551. static int __devinit pm8001_chip_init(struct pm8001_hba_info *pm8001_ha)
  552. {
  553. /* check the firmware status */
  554. if (-1 == check_fw_ready(pm8001_ha)) {
  555. PM8001_FAIL_DBG(pm8001_ha,
  556. pm8001_printk("Firmware is not ready!\n"));
  557. return -EBUSY;
  558. }
  559. /* Initialize pci space address eg: mpi offset */
  560. init_pci_device_addresses(pm8001_ha);
  561. init_default_table_values(pm8001_ha);
  562. read_main_config_table(pm8001_ha);
  563. read_general_status_table(pm8001_ha);
  564. read_inbnd_queue_table(pm8001_ha);
  565. read_outbnd_queue_table(pm8001_ha);
  566. /* update main config table ,inbound table and outbound table */
  567. update_main_config_table(pm8001_ha);
  568. update_inbnd_queue_table(pm8001_ha, 0);
  569. update_outbnd_queue_table(pm8001_ha, 0);
  570. mpi_set_phys_g3_with_ssc(pm8001_ha, 0);
  571. mpi_set_open_retry_interval_reg(pm8001_ha, 7);
  572. /* notify firmware update finished and check initialization status */
  573. if (0 == mpi_init_check(pm8001_ha)) {
  574. PM8001_INIT_DBG(pm8001_ha,
  575. pm8001_printk("MPI initialize successful!\n"));
  576. } else
  577. return -EBUSY;
  578. /*This register is a 16-bit timer with a resolution of 1us. This is the
  579. timer used for interrupt delay/coalescing in the PCIe Application Layer.
  580. Zero is not a valid value. A value of 1 in the register will cause the
  581. interrupts to be normal. A value greater than 1 will cause coalescing
  582. delays.*/
  583. pm8001_cw32(pm8001_ha, 1, 0x0033c0, 0x1);
  584. pm8001_cw32(pm8001_ha, 1, 0x0033c4, 0x0);
  585. return 0;
  586. }
  587. static int mpi_uninit_check(struct pm8001_hba_info *pm8001_ha)
  588. {
  589. u32 max_wait_count;
  590. u32 value;
  591. u32 gst_len_mpistate;
  592. init_pci_device_addresses(pm8001_ha);
  593. /* Write bit1=1 to Inbound DoorBell Register to tell the SPC FW the
  594. table is stop */
  595. pm8001_cw32(pm8001_ha, 0, MSGU_IBDB_SET, SPC_MSGU_CFG_TABLE_RESET);
  596. /* wait until Inbound DoorBell Clear Register toggled */
  597. max_wait_count = 1 * 1000 * 1000;/* 1 sec */
  598. do {
  599. udelay(1);
  600. value = pm8001_cr32(pm8001_ha, 0, MSGU_IBDB_SET);
  601. value &= SPC_MSGU_CFG_TABLE_RESET;
  602. } while ((value != 0) && (--max_wait_count));
  603. if (!max_wait_count) {
  604. PM8001_FAIL_DBG(pm8001_ha,
  605. pm8001_printk("TIMEOUT:IBDB value/=0x%x\n", value));
  606. return -1;
  607. }
  608. /* check the MPI-State for termination in progress */
  609. /* wait until Inbound DoorBell Clear Register toggled */
  610. max_wait_count = 1 * 1000 * 1000; /* 1 sec */
  611. do {
  612. udelay(1);
  613. gst_len_mpistate =
  614. pm8001_mr32(pm8001_ha->general_stat_tbl_addr,
  615. GST_GSTLEN_MPIS_OFFSET);
  616. if (GST_MPI_STATE_UNINIT ==
  617. (gst_len_mpistate & GST_MPI_STATE_MASK))
  618. break;
  619. } while (--max_wait_count);
  620. if (!max_wait_count) {
  621. PM8001_FAIL_DBG(pm8001_ha,
  622. pm8001_printk(" TIME OUT MPI State = 0x%x\n",
  623. gst_len_mpistate & GST_MPI_STATE_MASK));
  624. return -1;
  625. }
  626. return 0;
  627. }
  628. /**
  629. * soft_reset_ready_check - Function to check FW is ready for soft reset.
  630. * @pm8001_ha: our hba card information
  631. */
  632. static u32 soft_reset_ready_check(struct pm8001_hba_info *pm8001_ha)
  633. {
  634. u32 regVal, regVal1, regVal2;
  635. if (mpi_uninit_check(pm8001_ha) != 0) {
  636. PM8001_FAIL_DBG(pm8001_ha,
  637. pm8001_printk("MPI state is not ready\n"));
  638. return -1;
  639. }
  640. /* read the scratch pad 2 register bit 2 */
  641. regVal = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_2)
  642. & SCRATCH_PAD2_FWRDY_RST;
  643. if (regVal == SCRATCH_PAD2_FWRDY_RST) {
  644. PM8001_INIT_DBG(pm8001_ha,
  645. pm8001_printk("Firmware is ready for reset .\n"));
  646. } else {
  647. /* Trigger NMI twice via RB6 */
  648. if (-1 == bar4_shift(pm8001_ha, RB6_ACCESS_REG)) {
  649. PM8001_FAIL_DBG(pm8001_ha,
  650. pm8001_printk("Shift Bar4 to 0x%x failed\n",
  651. RB6_ACCESS_REG));
  652. return -1;
  653. }
  654. pm8001_cw32(pm8001_ha, 2, SPC_RB6_OFFSET,
  655. RB6_MAGIC_NUMBER_RST);
  656. pm8001_cw32(pm8001_ha, 2, SPC_RB6_OFFSET, RB6_MAGIC_NUMBER_RST);
  657. /* wait for 100 ms */
  658. mdelay(100);
  659. regVal = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_2) &
  660. SCRATCH_PAD2_FWRDY_RST;
  661. if (regVal != SCRATCH_PAD2_FWRDY_RST) {
  662. regVal1 = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1);
  663. regVal2 = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_2);
  664. PM8001_FAIL_DBG(pm8001_ha,
  665. pm8001_printk("TIMEOUT:MSGU_SCRATCH_PAD1"
  666. "=0x%x, MSGU_SCRATCH_PAD2=0x%x\n",
  667. regVal1, regVal2));
  668. PM8001_FAIL_DBG(pm8001_ha,
  669. pm8001_printk("SCRATCH_PAD0 value = 0x%x\n",
  670. pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_0)));
  671. PM8001_FAIL_DBG(pm8001_ha,
  672. pm8001_printk("SCRATCH_PAD3 value = 0x%x\n",
  673. pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_3)));
  674. return -1;
  675. }
  676. }
  677. return 0;
  678. }
  679. /**
  680. * pm8001_chip_soft_rst - soft reset the PM8001 chip, so that the clear all
  681. * the FW register status to the originated status.
  682. * @pm8001_ha: our hba card information
  683. * @signature: signature in host scratch pad0 register.
  684. */
  685. static int
  686. pm8001_chip_soft_rst(struct pm8001_hba_info *pm8001_ha, u32 signature)
  687. {
  688. u32 regVal, toggleVal;
  689. u32 max_wait_count;
  690. u32 regVal1, regVal2, regVal3;
  691. /* step1: Check FW is ready for soft reset */
  692. if (soft_reset_ready_check(pm8001_ha) != 0) {
  693. PM8001_FAIL_DBG(pm8001_ha, pm8001_printk("FW is not ready\n"));
  694. return -1;
  695. }
  696. /* step 2: clear NMI status register on AAP1 and IOP, write the same
  697. value to clear */
  698. /* map 0x60000 to BAR4(0x20), BAR2(win) */
  699. if (-1 == bar4_shift(pm8001_ha, MBIC_AAP1_ADDR_BASE)) {
  700. PM8001_FAIL_DBG(pm8001_ha,
  701. pm8001_printk("Shift Bar4 to 0x%x failed\n",
  702. MBIC_AAP1_ADDR_BASE));
  703. return -1;
  704. }
  705. regVal = pm8001_cr32(pm8001_ha, 2, MBIC_NMI_ENABLE_VPE0_IOP);
  706. PM8001_INIT_DBG(pm8001_ha,
  707. pm8001_printk("MBIC - NMI Enable VPE0 (IOP)= 0x%x\n", regVal));
  708. pm8001_cw32(pm8001_ha, 2, MBIC_NMI_ENABLE_VPE0_IOP, 0x0);
  709. /* map 0x70000 to BAR4(0x20), BAR2(win) */
  710. if (-1 == bar4_shift(pm8001_ha, MBIC_IOP_ADDR_BASE)) {
  711. PM8001_FAIL_DBG(pm8001_ha,
  712. pm8001_printk("Shift Bar4 to 0x%x failed\n",
  713. MBIC_IOP_ADDR_BASE));
  714. return -1;
  715. }
  716. regVal = pm8001_cr32(pm8001_ha, 2, MBIC_NMI_ENABLE_VPE0_AAP1);
  717. PM8001_INIT_DBG(pm8001_ha,
  718. pm8001_printk("MBIC - NMI Enable VPE0 (AAP1)= 0x%x\n", regVal));
  719. pm8001_cw32(pm8001_ha, 2, MBIC_NMI_ENABLE_VPE0_AAP1, 0x0);
  720. regVal = pm8001_cr32(pm8001_ha, 1, PCIE_EVENT_INTERRUPT_ENABLE);
  721. PM8001_INIT_DBG(pm8001_ha,
  722. pm8001_printk("PCIE -Event Interrupt Enable = 0x%x\n", regVal));
  723. pm8001_cw32(pm8001_ha, 1, PCIE_EVENT_INTERRUPT_ENABLE, 0x0);
  724. regVal = pm8001_cr32(pm8001_ha, 1, PCIE_EVENT_INTERRUPT);
  725. PM8001_INIT_DBG(pm8001_ha,
  726. pm8001_printk("PCIE - Event Interrupt = 0x%x\n", regVal));
  727. pm8001_cw32(pm8001_ha, 1, PCIE_EVENT_INTERRUPT, regVal);
  728. regVal = pm8001_cr32(pm8001_ha, 1, PCIE_ERROR_INTERRUPT_ENABLE);
  729. PM8001_INIT_DBG(pm8001_ha,
  730. pm8001_printk("PCIE -Error Interrupt Enable = 0x%x\n", regVal));
  731. pm8001_cw32(pm8001_ha, 1, PCIE_ERROR_INTERRUPT_ENABLE, 0x0);
  732. regVal = pm8001_cr32(pm8001_ha, 1, PCIE_ERROR_INTERRUPT);
  733. PM8001_INIT_DBG(pm8001_ha,
  734. pm8001_printk("PCIE - Error Interrupt = 0x%x\n", regVal));
  735. pm8001_cw32(pm8001_ha, 1, PCIE_ERROR_INTERRUPT, regVal);
  736. /* read the scratch pad 1 register bit 2 */
  737. regVal = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1)
  738. & SCRATCH_PAD1_RST;
  739. toggleVal = regVal ^ SCRATCH_PAD1_RST;
  740. /* set signature in host scratch pad0 register to tell SPC that the
  741. host performs the soft reset */
  742. pm8001_cw32(pm8001_ha, 0, MSGU_HOST_SCRATCH_PAD_0, signature);
  743. /* read required registers for confirmming */
  744. /* map 0x0700000 to BAR4(0x20), BAR2(win) */
  745. if (-1 == bar4_shift(pm8001_ha, GSM_ADDR_BASE)) {
  746. PM8001_FAIL_DBG(pm8001_ha,
  747. pm8001_printk("Shift Bar4 to 0x%x failed\n",
  748. GSM_ADDR_BASE));
  749. return -1;
  750. }
  751. PM8001_INIT_DBG(pm8001_ha,
  752. pm8001_printk("GSM 0x0(0x00007b88)-GSM Configuration and"
  753. " Reset = 0x%x\n",
  754. pm8001_cr32(pm8001_ha, 2, GSM_CONFIG_RESET)));
  755. /* step 3: host read GSM Configuration and Reset register */
  756. regVal = pm8001_cr32(pm8001_ha, 2, GSM_CONFIG_RESET);
  757. /* Put those bits to low */
  758. /* GSM XCBI offset = 0x70 0000
  759. 0x00 Bit 13 COM_SLV_SW_RSTB 1
  760. 0x00 Bit 12 QSSP_SW_RSTB 1
  761. 0x00 Bit 11 RAAE_SW_RSTB 1
  762. 0x00 Bit 9 RB_1_SW_RSTB 1
  763. 0x00 Bit 8 SM_SW_RSTB 1
  764. */
  765. regVal &= ~(0x00003b00);
  766. /* host write GSM Configuration and Reset register */
  767. pm8001_cw32(pm8001_ha, 2, GSM_CONFIG_RESET, regVal);
  768. PM8001_INIT_DBG(pm8001_ha,
  769. pm8001_printk("GSM 0x0 (0x00007b88 ==> 0x00004088) - GSM "
  770. "Configuration and Reset is set to = 0x%x\n",
  771. pm8001_cr32(pm8001_ha, 2, GSM_CONFIG_RESET)));
  772. /* step 4: */
  773. /* disable GSM - Read Address Parity Check */
  774. regVal1 = pm8001_cr32(pm8001_ha, 2, GSM_READ_ADDR_PARITY_CHECK);
  775. PM8001_INIT_DBG(pm8001_ha,
  776. pm8001_printk("GSM 0x700038 - Read Address Parity Check "
  777. "Enable = 0x%x\n", regVal1));
  778. pm8001_cw32(pm8001_ha, 2, GSM_READ_ADDR_PARITY_CHECK, 0x0);
  779. PM8001_INIT_DBG(pm8001_ha,
  780. pm8001_printk("GSM 0x700038 - Read Address Parity Check Enable"
  781. "is set to = 0x%x\n",
  782. pm8001_cr32(pm8001_ha, 2, GSM_READ_ADDR_PARITY_CHECK)));
  783. /* disable GSM - Write Address Parity Check */
  784. regVal2 = pm8001_cr32(pm8001_ha, 2, GSM_WRITE_ADDR_PARITY_CHECK);
  785. PM8001_INIT_DBG(pm8001_ha,
  786. pm8001_printk("GSM 0x700040 - Write Address Parity Check"
  787. " Enable = 0x%x\n", regVal2));
  788. pm8001_cw32(pm8001_ha, 2, GSM_WRITE_ADDR_PARITY_CHECK, 0x0);
  789. PM8001_INIT_DBG(pm8001_ha,
  790. pm8001_printk("GSM 0x700040 - Write Address Parity Check "
  791. "Enable is set to = 0x%x\n",
  792. pm8001_cr32(pm8001_ha, 2, GSM_WRITE_ADDR_PARITY_CHECK)));
  793. /* disable GSM - Write Data Parity Check */
  794. regVal3 = pm8001_cr32(pm8001_ha, 2, GSM_WRITE_DATA_PARITY_CHECK);
  795. PM8001_INIT_DBG(pm8001_ha,
  796. pm8001_printk("GSM 0x300048 - Write Data Parity Check"
  797. " Enable = 0x%x\n", regVal3));
  798. pm8001_cw32(pm8001_ha, 2, GSM_WRITE_DATA_PARITY_CHECK, 0x0);
  799. PM8001_INIT_DBG(pm8001_ha,
  800. pm8001_printk("GSM 0x300048 - Write Data Parity Check Enable"
  801. "is set to = 0x%x\n",
  802. pm8001_cr32(pm8001_ha, 2, GSM_WRITE_DATA_PARITY_CHECK)));
  803. /* step 5: delay 10 usec */
  804. udelay(10);
  805. /* step 5-b: set GPIO-0 output control to tristate anyway */
  806. if (-1 == bar4_shift(pm8001_ha, GPIO_ADDR_BASE)) {
  807. PM8001_INIT_DBG(pm8001_ha,
  808. pm8001_printk("Shift Bar4 to 0x%x failed\n",
  809. GPIO_ADDR_BASE));
  810. return -1;
  811. }
  812. regVal = pm8001_cr32(pm8001_ha, 2, GPIO_GPIO_0_0UTPUT_CTL_OFFSET);
  813. PM8001_INIT_DBG(pm8001_ha,
  814. pm8001_printk("GPIO Output Control Register:"
  815. " = 0x%x\n", regVal));
  816. /* set GPIO-0 output control to tri-state */
  817. regVal &= 0xFFFFFFFC;
  818. pm8001_cw32(pm8001_ha, 2, GPIO_GPIO_0_0UTPUT_CTL_OFFSET, regVal);
  819. /* Step 6: Reset the IOP and AAP1 */
  820. /* map 0x00000 to BAR4(0x20), BAR2(win) */
  821. if (-1 == bar4_shift(pm8001_ha, SPC_TOP_LEVEL_ADDR_BASE)) {
  822. PM8001_FAIL_DBG(pm8001_ha,
  823. pm8001_printk("SPC Shift Bar4 to 0x%x failed\n",
  824. SPC_TOP_LEVEL_ADDR_BASE));
  825. return -1;
  826. }
  827. regVal = pm8001_cr32(pm8001_ha, 2, SPC_REG_RESET);
  828. PM8001_INIT_DBG(pm8001_ha,
  829. pm8001_printk("Top Register before resetting IOP/AAP1"
  830. ":= 0x%x\n", regVal));
  831. regVal &= ~(SPC_REG_RESET_PCS_IOP_SS | SPC_REG_RESET_PCS_AAP1_SS);
  832. pm8001_cw32(pm8001_ha, 2, SPC_REG_RESET, regVal);
  833. /* step 7: Reset the BDMA/OSSP */
  834. regVal = pm8001_cr32(pm8001_ha, 2, SPC_REG_RESET);
  835. PM8001_INIT_DBG(pm8001_ha,
  836. pm8001_printk("Top Register before resetting BDMA/OSSP"
  837. ": = 0x%x\n", regVal));
  838. regVal &= ~(SPC_REG_RESET_BDMA_CORE | SPC_REG_RESET_OSSP);
  839. pm8001_cw32(pm8001_ha, 2, SPC_REG_RESET, regVal);
  840. /* step 8: delay 10 usec */
  841. udelay(10);
  842. /* step 9: bring the BDMA and OSSP out of reset */
  843. regVal = pm8001_cr32(pm8001_ha, 2, SPC_REG_RESET);
  844. PM8001_INIT_DBG(pm8001_ha,
  845. pm8001_printk("Top Register before bringing up BDMA/OSSP"
  846. ":= 0x%x\n", regVal));
  847. regVal |= (SPC_REG_RESET_BDMA_CORE | SPC_REG_RESET_OSSP);
  848. pm8001_cw32(pm8001_ha, 2, SPC_REG_RESET, regVal);
  849. /* step 10: delay 10 usec */
  850. udelay(10);
  851. /* step 11: reads and sets the GSM Configuration and Reset Register */
  852. /* map 0x0700000 to BAR4(0x20), BAR2(win) */
  853. if (-1 == bar4_shift(pm8001_ha, GSM_ADDR_BASE)) {
  854. PM8001_FAIL_DBG(pm8001_ha,
  855. pm8001_printk("SPC Shift Bar4 to 0x%x failed\n",
  856. GSM_ADDR_BASE));
  857. return -1;
  858. }
  859. PM8001_INIT_DBG(pm8001_ha,
  860. pm8001_printk("GSM 0x0 (0x00007b88)-GSM Configuration and "
  861. "Reset = 0x%x\n", pm8001_cr32(pm8001_ha, 2, GSM_CONFIG_RESET)));
  862. regVal = pm8001_cr32(pm8001_ha, 2, GSM_CONFIG_RESET);
  863. /* Put those bits to high */
  864. /* GSM XCBI offset = 0x70 0000
  865. 0x00 Bit 13 COM_SLV_SW_RSTB 1
  866. 0x00 Bit 12 QSSP_SW_RSTB 1
  867. 0x00 Bit 11 RAAE_SW_RSTB 1
  868. 0x00 Bit 9 RB_1_SW_RSTB 1
  869. 0x00 Bit 8 SM_SW_RSTB 1
  870. */
  871. regVal |= (GSM_CONFIG_RESET_VALUE);
  872. pm8001_cw32(pm8001_ha, 2, GSM_CONFIG_RESET, regVal);
  873. PM8001_INIT_DBG(pm8001_ha,
  874. pm8001_printk("GSM (0x00004088 ==> 0x00007b88) - GSM"
  875. " Configuration and Reset is set to = 0x%x\n",
  876. pm8001_cr32(pm8001_ha, 2, GSM_CONFIG_RESET)));
  877. /* step 12: Restore GSM - Read Address Parity Check */
  878. regVal = pm8001_cr32(pm8001_ha, 2, GSM_READ_ADDR_PARITY_CHECK);
  879. /* just for debugging */
  880. PM8001_INIT_DBG(pm8001_ha,
  881. pm8001_printk("GSM 0x700038 - Read Address Parity Check Enable"
  882. " = 0x%x\n", regVal));
  883. pm8001_cw32(pm8001_ha, 2, GSM_READ_ADDR_PARITY_CHECK, regVal1);
  884. PM8001_INIT_DBG(pm8001_ha,
  885. pm8001_printk("GSM 0x700038 - Read Address Parity"
  886. " Check Enable is set to = 0x%x\n",
  887. pm8001_cr32(pm8001_ha, 2, GSM_READ_ADDR_PARITY_CHECK)));
  888. /* Restore GSM - Write Address Parity Check */
  889. regVal = pm8001_cr32(pm8001_ha, 2, GSM_WRITE_ADDR_PARITY_CHECK);
  890. pm8001_cw32(pm8001_ha, 2, GSM_WRITE_ADDR_PARITY_CHECK, regVal2);
  891. PM8001_INIT_DBG(pm8001_ha,
  892. pm8001_printk("GSM 0x700040 - Write Address Parity Check"
  893. " Enable is set to = 0x%x\n",
  894. pm8001_cr32(pm8001_ha, 2, GSM_WRITE_ADDR_PARITY_CHECK)));
  895. /* Restore GSM - Write Data Parity Check */
  896. regVal = pm8001_cr32(pm8001_ha, 2, GSM_WRITE_DATA_PARITY_CHECK);
  897. pm8001_cw32(pm8001_ha, 2, GSM_WRITE_DATA_PARITY_CHECK, regVal3);
  898. PM8001_INIT_DBG(pm8001_ha,
  899. pm8001_printk("GSM 0x700048 - Write Data Parity Check Enable"
  900. "is set to = 0x%x\n",
  901. pm8001_cr32(pm8001_ha, 2, GSM_WRITE_DATA_PARITY_CHECK)));
  902. /* step 13: bring the IOP and AAP1 out of reset */
  903. /* map 0x00000 to BAR4(0x20), BAR2(win) */
  904. if (-1 == bar4_shift(pm8001_ha, SPC_TOP_LEVEL_ADDR_BASE)) {
  905. PM8001_FAIL_DBG(pm8001_ha,
  906. pm8001_printk("Shift Bar4 to 0x%x failed\n",
  907. SPC_TOP_LEVEL_ADDR_BASE));
  908. return -1;
  909. }
  910. regVal = pm8001_cr32(pm8001_ha, 2, SPC_REG_RESET);
  911. regVal |= (SPC_REG_RESET_PCS_IOP_SS | SPC_REG_RESET_PCS_AAP1_SS);
  912. pm8001_cw32(pm8001_ha, 2, SPC_REG_RESET, regVal);
  913. /* step 14: delay 10 usec - Normal Mode */
  914. udelay(10);
  915. /* check Soft Reset Normal mode or Soft Reset HDA mode */
  916. if (signature == SPC_SOFT_RESET_SIGNATURE) {
  917. /* step 15 (Normal Mode): wait until scratch pad1 register
  918. bit 2 toggled */
  919. max_wait_count = 2 * 1000 * 1000;/* 2 sec */
  920. do {
  921. udelay(1);
  922. regVal = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1) &
  923. SCRATCH_PAD1_RST;
  924. } while ((regVal != toggleVal) && (--max_wait_count));
  925. if (!max_wait_count) {
  926. regVal = pm8001_cr32(pm8001_ha, 0,
  927. MSGU_SCRATCH_PAD_1);
  928. PM8001_FAIL_DBG(pm8001_ha,
  929. pm8001_printk("TIMEOUT : ToggleVal 0x%x,"
  930. "MSGU_SCRATCH_PAD1 = 0x%x\n",
  931. toggleVal, regVal));
  932. PM8001_FAIL_DBG(pm8001_ha,
  933. pm8001_printk("SCRATCH_PAD0 value = 0x%x\n",
  934. pm8001_cr32(pm8001_ha, 0,
  935. MSGU_SCRATCH_PAD_0)));
  936. PM8001_FAIL_DBG(pm8001_ha,
  937. pm8001_printk("SCRATCH_PAD2 value = 0x%x\n",
  938. pm8001_cr32(pm8001_ha, 0,
  939. MSGU_SCRATCH_PAD_2)));
  940. PM8001_FAIL_DBG(pm8001_ha,
  941. pm8001_printk("SCRATCH_PAD3 value = 0x%x\n",
  942. pm8001_cr32(pm8001_ha, 0,
  943. MSGU_SCRATCH_PAD_3)));
  944. return -1;
  945. }
  946. /* step 16 (Normal) - Clear ODMR and ODCR */
  947. pm8001_cw32(pm8001_ha, 0, MSGU_ODCR, ODCR_CLEAR_ALL);
  948. pm8001_cw32(pm8001_ha, 0, MSGU_ODMR, ODMR_CLEAR_ALL);
  949. /* step 17 (Normal Mode): wait for the FW and IOP to get
  950. ready - 1 sec timeout */
  951. /* Wait for the SPC Configuration Table to be ready */
  952. if (check_fw_ready(pm8001_ha) == -1) {
  953. regVal = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1);
  954. /* return error if MPI Configuration Table not ready */
  955. PM8001_INIT_DBG(pm8001_ha,
  956. pm8001_printk("FW not ready SCRATCH_PAD1"
  957. " = 0x%x\n", regVal));
  958. regVal = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_2);
  959. /* return error if MPI Configuration Table not ready */
  960. PM8001_INIT_DBG(pm8001_ha,
  961. pm8001_printk("FW not ready SCRATCH_PAD2"
  962. " = 0x%x\n", regVal));
  963. PM8001_INIT_DBG(pm8001_ha,
  964. pm8001_printk("SCRATCH_PAD0 value = 0x%x\n",
  965. pm8001_cr32(pm8001_ha, 0,
  966. MSGU_SCRATCH_PAD_0)));
  967. PM8001_INIT_DBG(pm8001_ha,
  968. pm8001_printk("SCRATCH_PAD3 value = 0x%x\n",
  969. pm8001_cr32(pm8001_ha, 0,
  970. MSGU_SCRATCH_PAD_3)));
  971. return -1;
  972. }
  973. }
  974. PM8001_INIT_DBG(pm8001_ha,
  975. pm8001_printk("SPC soft reset Complete\n"));
  976. return 0;
  977. }
  978. static void pm8001_hw_chip_rst(struct pm8001_hba_info *pm8001_ha)
  979. {
  980. u32 i;
  981. u32 regVal;
  982. PM8001_INIT_DBG(pm8001_ha,
  983. pm8001_printk("chip reset start\n"));
  984. /* do SPC chip reset. */
  985. regVal = pm8001_cr32(pm8001_ha, 1, SPC_REG_RESET);
  986. regVal &= ~(SPC_REG_RESET_DEVICE);
  987. pm8001_cw32(pm8001_ha, 1, SPC_REG_RESET, regVal);
  988. /* delay 10 usec */
  989. udelay(10);
  990. /* bring chip reset out of reset */
  991. regVal = pm8001_cr32(pm8001_ha, 1, SPC_REG_RESET);
  992. regVal |= SPC_REG_RESET_DEVICE;
  993. pm8001_cw32(pm8001_ha, 1, SPC_REG_RESET, regVal);
  994. /* delay 10 usec */
  995. udelay(10);
  996. /* wait for 20 msec until the firmware gets reloaded */
  997. i = 20;
  998. do {
  999. mdelay(1);
  1000. } while ((--i) != 0);
  1001. PM8001_INIT_DBG(pm8001_ha,
  1002. pm8001_printk("chip reset finished\n"));
  1003. }
  1004. /**
  1005. * pm8001_chip_iounmap - which maped when initilized.
  1006. * @pm8001_ha: our hba card information
  1007. */
  1008. static void pm8001_chip_iounmap(struct pm8001_hba_info *pm8001_ha)
  1009. {
  1010. s8 bar, logical = 0;
  1011. for (bar = 0; bar < 6; bar++) {
  1012. /*
  1013. ** logical BARs for SPC:
  1014. ** bar 0 and 1 - logical BAR0
  1015. ** bar 2 and 3 - logical BAR1
  1016. ** bar4 - logical BAR2
  1017. ** bar5 - logical BAR3
  1018. ** Skip the appropriate assignments:
  1019. */
  1020. if ((bar == 1) || (bar == 3))
  1021. continue;
  1022. if (pm8001_ha->io_mem[logical].memvirtaddr) {
  1023. iounmap(pm8001_ha->io_mem[logical].memvirtaddr);
  1024. logical++;
  1025. }
  1026. }
  1027. }
  1028. /**
  1029. * pm8001_chip_interrupt_enable - enable PM8001 chip interrupt
  1030. * @pm8001_ha: our hba card information
  1031. */
  1032. static void
  1033. pm8001_chip_intx_interrupt_enable(struct pm8001_hba_info *pm8001_ha)
  1034. {
  1035. pm8001_cw32(pm8001_ha, 0, MSGU_ODMR, ODMR_CLEAR_ALL);
  1036. pm8001_cw32(pm8001_ha, 0, MSGU_ODCR, ODCR_CLEAR_ALL);
  1037. }
  1038. /**
  1039. * pm8001_chip_intx_interrupt_disable- disable PM8001 chip interrupt
  1040. * @pm8001_ha: our hba card information
  1041. */
  1042. static void
  1043. pm8001_chip_intx_interrupt_disable(struct pm8001_hba_info *pm8001_ha)
  1044. {
  1045. pm8001_cw32(pm8001_ha, 0, MSGU_ODMR, ODMR_MASK_ALL);
  1046. }
  1047. /**
  1048. * pm8001_chip_msix_interrupt_enable - enable PM8001 chip interrupt
  1049. * @pm8001_ha: our hba card information
  1050. */
  1051. static void
  1052. pm8001_chip_msix_interrupt_enable(struct pm8001_hba_info *pm8001_ha,
  1053. u32 int_vec_idx)
  1054. {
  1055. u32 msi_index;
  1056. u32 value;
  1057. msi_index = int_vec_idx * MSIX_TABLE_ELEMENT_SIZE;
  1058. msi_index += MSIX_TABLE_BASE;
  1059. pm8001_cw32(pm8001_ha, 0, msi_index, MSIX_INTERRUPT_ENABLE);
  1060. value = (1 << int_vec_idx);
  1061. pm8001_cw32(pm8001_ha, 0, MSGU_ODCR, value);
  1062. }
  1063. /**
  1064. * pm8001_chip_msix_interrupt_disable - disable PM8001 chip interrupt
  1065. * @pm8001_ha: our hba card information
  1066. */
  1067. static void
  1068. pm8001_chip_msix_interrupt_disable(struct pm8001_hba_info *pm8001_ha,
  1069. u32 int_vec_idx)
  1070. {
  1071. u32 msi_index;
  1072. msi_index = int_vec_idx * MSIX_TABLE_ELEMENT_SIZE;
  1073. msi_index += MSIX_TABLE_BASE;
  1074. pm8001_cw32(pm8001_ha, 0, msi_index, MSIX_INTERRUPT_DISABLE);
  1075. }
  1076. /**
  1077. * pm8001_chip_interrupt_enable - enable PM8001 chip interrupt
  1078. * @pm8001_ha: our hba card information
  1079. */
  1080. static void
  1081. pm8001_chip_interrupt_enable(struct pm8001_hba_info *pm8001_ha)
  1082. {
  1083. #ifdef PM8001_USE_MSIX
  1084. pm8001_chip_msix_interrupt_enable(pm8001_ha, 0);
  1085. return;
  1086. #endif
  1087. pm8001_chip_intx_interrupt_enable(pm8001_ha);
  1088. }
  1089. /**
  1090. * pm8001_chip_intx_interrupt_disable- disable PM8001 chip interrupt
  1091. * @pm8001_ha: our hba card information
  1092. */
  1093. static void
  1094. pm8001_chip_interrupt_disable(struct pm8001_hba_info *pm8001_ha)
  1095. {
  1096. #ifdef PM8001_USE_MSIX
  1097. pm8001_chip_msix_interrupt_disable(pm8001_ha, 0);
  1098. return;
  1099. #endif
  1100. pm8001_chip_intx_interrupt_disable(pm8001_ha);
  1101. }
  1102. /**
  1103. * mpi_msg_free_get- get the free message buffer for transfer inbound queue.
  1104. * @circularQ: the inbound queue we want to transfer to HBA.
  1105. * @messageSize: the message size of this transfer, normally it is 64 bytes
  1106. * @messagePtr: the pointer to message.
  1107. */
  1108. static int mpi_msg_free_get(struct inbound_queue_table *circularQ,
  1109. u16 messageSize, void **messagePtr)
  1110. {
  1111. u32 offset, consumer_index;
  1112. struct mpi_msg_hdr *msgHeader;
  1113. u8 bcCount = 1; /* only support single buffer */
  1114. /* Checks is the requested message size can be allocated in this queue*/
  1115. if (messageSize > 64) {
  1116. *messagePtr = NULL;
  1117. return -1;
  1118. }
  1119. /* Stores the new consumer index */
  1120. consumer_index = pm8001_read_32(circularQ->ci_virt);
  1121. circularQ->consumer_index = cpu_to_le32(consumer_index);
  1122. if (((circularQ->producer_idx + bcCount) % 256) ==
  1123. circularQ->consumer_index) {
  1124. *messagePtr = NULL;
  1125. return -1;
  1126. }
  1127. /* get memory IOMB buffer address */
  1128. offset = circularQ->producer_idx * 64;
  1129. /* increment to next bcCount element */
  1130. circularQ->producer_idx = (circularQ->producer_idx + bcCount) % 256;
  1131. /* Adds that distance to the base of the region virtual address plus
  1132. the message header size*/
  1133. msgHeader = (struct mpi_msg_hdr *)(circularQ->base_virt + offset);
  1134. *messagePtr = ((void *)msgHeader) + sizeof(struct mpi_msg_hdr);
  1135. return 0;
  1136. }
  1137. /**
  1138. * mpi_build_cmd- build the message queue for transfer, update the PI to FW
  1139. * to tell the fw to get this message from IOMB.
  1140. * @pm8001_ha: our hba card information
  1141. * @circularQ: the inbound queue we want to transfer to HBA.
  1142. * @opCode: the operation code represents commands which LLDD and fw recognized.
  1143. * @payload: the command payload of each operation command.
  1144. */
  1145. static int mpi_build_cmd(struct pm8001_hba_info *pm8001_ha,
  1146. struct inbound_queue_table *circularQ,
  1147. u32 opCode, void *payload)
  1148. {
  1149. u32 Header = 0, hpriority = 0, bc = 1, category = 0x02;
  1150. u32 responseQueue = 0;
  1151. void *pMessage;
  1152. if (mpi_msg_free_get(circularQ, 64, &pMessage) < 0) {
  1153. PM8001_IO_DBG(pm8001_ha,
  1154. pm8001_printk("No free mpi buffer \n"));
  1155. return -1;
  1156. }
  1157. BUG_ON(!payload);
  1158. /*Copy to the payload*/
  1159. memcpy(pMessage, payload, (64 - sizeof(struct mpi_msg_hdr)));
  1160. /*Build the header*/
  1161. Header = ((1 << 31) | (hpriority << 30) | ((bc & 0x1f) << 24)
  1162. | ((responseQueue & 0x3F) << 16)
  1163. | ((category & 0xF) << 12) | (opCode & 0xFFF));
  1164. pm8001_write_32((pMessage - 4), 0, cpu_to_le32(Header));
  1165. /*Update the PI to the firmware*/
  1166. pm8001_cw32(pm8001_ha, circularQ->pi_pci_bar,
  1167. circularQ->pi_offset, circularQ->producer_idx);
  1168. PM8001_IO_DBG(pm8001_ha,
  1169. pm8001_printk("after PI= %d CI= %d \n", circularQ->producer_idx,
  1170. circularQ->consumer_index));
  1171. return 0;
  1172. }
  1173. static u32 mpi_msg_free_set(struct pm8001_hba_info *pm8001_ha, void *pMsg,
  1174. struct outbound_queue_table *circularQ, u8 bc)
  1175. {
  1176. u32 producer_index;
  1177. struct mpi_msg_hdr *msgHeader;
  1178. struct mpi_msg_hdr *pOutBoundMsgHeader;
  1179. msgHeader = (struct mpi_msg_hdr *)(pMsg - sizeof(struct mpi_msg_hdr));
  1180. pOutBoundMsgHeader = (struct mpi_msg_hdr *)(circularQ->base_virt +
  1181. circularQ->consumer_idx * 64);
  1182. if (pOutBoundMsgHeader != msgHeader) {
  1183. PM8001_FAIL_DBG(pm8001_ha,
  1184. pm8001_printk("consumer_idx = %d msgHeader = %p\n",
  1185. circularQ->consumer_idx, msgHeader));
  1186. /* Update the producer index from SPC */
  1187. producer_index = pm8001_read_32(circularQ->pi_virt);
  1188. circularQ->producer_index = cpu_to_le32(producer_index);
  1189. PM8001_FAIL_DBG(pm8001_ha,
  1190. pm8001_printk("consumer_idx = %d producer_index = %d"
  1191. "msgHeader = %p\n", circularQ->consumer_idx,
  1192. circularQ->producer_index, msgHeader));
  1193. return 0;
  1194. }
  1195. /* free the circular queue buffer elements associated with the message*/
  1196. circularQ->consumer_idx = (circularQ->consumer_idx + bc) % 256;
  1197. /* update the CI of outbound queue */
  1198. pm8001_cw32(pm8001_ha, circularQ->ci_pci_bar, circularQ->ci_offset,
  1199. circularQ->consumer_idx);
  1200. /* Update the producer index from SPC*/
  1201. producer_index = pm8001_read_32(circularQ->pi_virt);
  1202. circularQ->producer_index = cpu_to_le32(producer_index);
  1203. PM8001_IO_DBG(pm8001_ha,
  1204. pm8001_printk(" CI=%d PI=%d\n", circularQ->consumer_idx,
  1205. circularQ->producer_index));
  1206. return 0;
  1207. }
  1208. /**
  1209. * mpi_msg_consume- get the MPI message from outbound queue message table.
  1210. * @pm8001_ha: our hba card information
  1211. * @circularQ: the outbound queue table.
  1212. * @messagePtr1: the message contents of this outbound message.
  1213. * @pBC: the message size.
  1214. */
  1215. static u32 mpi_msg_consume(struct pm8001_hba_info *pm8001_ha,
  1216. struct outbound_queue_table *circularQ,
  1217. void **messagePtr1, u8 *pBC)
  1218. {
  1219. struct mpi_msg_hdr *msgHeader;
  1220. __le32 msgHeader_tmp;
  1221. u32 header_tmp;
  1222. do {
  1223. /* If there are not-yet-delivered messages ... */
  1224. if (circularQ->producer_index != circularQ->consumer_idx) {
  1225. /*Get the pointer to the circular queue buffer element*/
  1226. msgHeader = (struct mpi_msg_hdr *)
  1227. (circularQ->base_virt +
  1228. circularQ->consumer_idx * 64);
  1229. /* read header */
  1230. header_tmp = pm8001_read_32(msgHeader);
  1231. msgHeader_tmp = cpu_to_le32(header_tmp);
  1232. if (0 != (msgHeader_tmp & 0x80000000)) {
  1233. if (OPC_OUB_SKIP_ENTRY !=
  1234. (msgHeader_tmp & 0xfff)) {
  1235. *messagePtr1 =
  1236. ((u8 *)msgHeader) +
  1237. sizeof(struct mpi_msg_hdr);
  1238. *pBC = (u8)((msgHeader_tmp >> 24) &
  1239. 0x1f);
  1240. PM8001_IO_DBG(pm8001_ha,
  1241. pm8001_printk(": CI=%d PI=%d "
  1242. "msgHeader=%x\n",
  1243. circularQ->consumer_idx,
  1244. circularQ->producer_index,
  1245. msgHeader_tmp));
  1246. return MPI_IO_STATUS_SUCCESS;
  1247. } else {
  1248. circularQ->consumer_idx =
  1249. (circularQ->consumer_idx +
  1250. ((msgHeader_tmp >> 24) & 0x1f))
  1251. % 256;
  1252. msgHeader_tmp = 0;
  1253. pm8001_write_32(msgHeader, 0, 0);
  1254. /* update the CI of outbound queue */
  1255. pm8001_cw32(pm8001_ha,
  1256. circularQ->ci_pci_bar,
  1257. circularQ->ci_offset,
  1258. circularQ->consumer_idx);
  1259. }
  1260. } else {
  1261. circularQ->consumer_idx =
  1262. (circularQ->consumer_idx +
  1263. ((msgHeader_tmp >> 24) & 0x1f)) % 256;
  1264. msgHeader_tmp = 0;
  1265. pm8001_write_32(msgHeader, 0, 0);
  1266. /* update the CI of outbound queue */
  1267. pm8001_cw32(pm8001_ha, circularQ->ci_pci_bar,
  1268. circularQ->ci_offset,
  1269. circularQ->consumer_idx);
  1270. return MPI_IO_STATUS_FAIL;
  1271. }
  1272. } else {
  1273. u32 producer_index;
  1274. void *pi_virt = circularQ->pi_virt;
  1275. /* Update the producer index from SPC */
  1276. producer_index = pm8001_read_32(pi_virt);
  1277. circularQ->producer_index = cpu_to_le32(producer_index);
  1278. }
  1279. } while (circularQ->producer_index != circularQ->consumer_idx);
  1280. /* while we don't have any more not-yet-delivered message */
  1281. /* report empty */
  1282. return MPI_IO_STATUS_BUSY;
  1283. }
  1284. static void pm8001_work_queue(struct work_struct *work)
  1285. {
  1286. struct delayed_work *dw = container_of(work, struct delayed_work, work);
  1287. struct pm8001_wq *wq = container_of(dw, struct pm8001_wq, work_q);
  1288. struct pm8001_device *pm8001_dev;
  1289. struct domain_device *dev;
  1290. switch (wq->handler) {
  1291. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
  1292. pm8001_dev = wq->data;
  1293. dev = pm8001_dev->sas_device;
  1294. pm8001_I_T_nexus_reset(dev);
  1295. break;
  1296. case IO_OPEN_CNX_ERROR_STP_RESOURCES_BUSY:
  1297. pm8001_dev = wq->data;
  1298. dev = pm8001_dev->sas_device;
  1299. pm8001_I_T_nexus_reset(dev);
  1300. break;
  1301. case IO_DS_IN_ERROR:
  1302. pm8001_dev = wq->data;
  1303. dev = pm8001_dev->sas_device;
  1304. pm8001_I_T_nexus_reset(dev);
  1305. break;
  1306. case IO_DS_NON_OPERATIONAL:
  1307. pm8001_dev = wq->data;
  1308. dev = pm8001_dev->sas_device;
  1309. pm8001_I_T_nexus_reset(dev);
  1310. break;
  1311. }
  1312. list_del(&wq->entry);
  1313. kfree(wq);
  1314. }
  1315. static int pm8001_handle_event(struct pm8001_hba_info *pm8001_ha, void *data,
  1316. int handler)
  1317. {
  1318. struct pm8001_wq *wq;
  1319. int ret = 0;
  1320. wq = kmalloc(sizeof(struct pm8001_wq), GFP_ATOMIC);
  1321. if (wq) {
  1322. wq->pm8001_ha = pm8001_ha;
  1323. wq->data = data;
  1324. wq->handler = handler;
  1325. INIT_DELAYED_WORK(&wq->work_q, pm8001_work_queue);
  1326. list_add_tail(&wq->entry, &pm8001_ha->wq_list);
  1327. schedule_delayed_work(&wq->work_q, 0);
  1328. } else
  1329. ret = -ENOMEM;
  1330. return ret;
  1331. }
  1332. /**
  1333. * mpi_ssp_completion- process the event that FW response to the SSP request.
  1334. * @pm8001_ha: our hba card information
  1335. * @piomb: the message contents of this outbound message.
  1336. *
  1337. * When FW has completed a ssp request for example a IO request, after it has
  1338. * filled the SG data with the data, it will trigger this event represent
  1339. * that he has finished the job,please check the coresponding buffer.
  1340. * So we will tell the caller who maybe waiting the result to tell upper layer
  1341. * that the task has been finished.
  1342. */
  1343. static void
  1344. mpi_ssp_completion(struct pm8001_hba_info *pm8001_ha , void *piomb)
  1345. {
  1346. struct sas_task *t;
  1347. struct pm8001_ccb_info *ccb;
  1348. unsigned long flags;
  1349. u32 status;
  1350. u32 param;
  1351. u32 tag;
  1352. struct ssp_completion_resp *psspPayload;
  1353. struct task_status_struct *ts;
  1354. struct ssp_response_iu *iu;
  1355. struct pm8001_device *pm8001_dev;
  1356. psspPayload = (struct ssp_completion_resp *)(piomb + 4);
  1357. status = le32_to_cpu(psspPayload->status);
  1358. tag = le32_to_cpu(psspPayload->tag);
  1359. ccb = &pm8001_ha->ccb_info[tag];
  1360. pm8001_dev = ccb->device;
  1361. param = le32_to_cpu(psspPayload->param);
  1362. t = ccb->task;
  1363. if (status && status != IO_UNDERFLOW)
  1364. PM8001_FAIL_DBG(pm8001_ha,
  1365. pm8001_printk("sas IO status 0x%x\n", status));
  1366. if (unlikely(!t || !t->lldd_task || !t->dev))
  1367. return;
  1368. ts = &t->task_status;
  1369. switch (status) {
  1370. case IO_SUCCESS:
  1371. PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_SUCCESS"
  1372. ",param = %d \n", param));
  1373. if (param == 0) {
  1374. ts->resp = SAS_TASK_COMPLETE;
  1375. ts->stat = SAM_GOOD;
  1376. } else {
  1377. ts->resp = SAS_TASK_COMPLETE;
  1378. ts->stat = SAS_PROTO_RESPONSE;
  1379. ts->residual = param;
  1380. iu = &psspPayload->ssp_resp_iu;
  1381. sas_ssp_task_response(pm8001_ha->dev, t, iu);
  1382. }
  1383. if (pm8001_dev)
  1384. pm8001_dev->running_req--;
  1385. break;
  1386. case IO_ABORTED:
  1387. PM8001_IO_DBG(pm8001_ha,
  1388. pm8001_printk("IO_ABORTED IOMB Tag \n"));
  1389. ts->resp = SAS_TASK_COMPLETE;
  1390. ts->stat = SAS_ABORTED_TASK;
  1391. break;
  1392. case IO_UNDERFLOW:
  1393. /* SSP Completion with error */
  1394. PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_UNDERFLOW"
  1395. ",param = %d \n", param));
  1396. ts->resp = SAS_TASK_COMPLETE;
  1397. ts->stat = SAS_DATA_UNDERRUN;
  1398. ts->residual = param;
  1399. if (pm8001_dev)
  1400. pm8001_dev->running_req--;
  1401. break;
  1402. case IO_NO_DEVICE:
  1403. PM8001_IO_DBG(pm8001_ha,
  1404. pm8001_printk("IO_NO_DEVICE\n"));
  1405. ts->resp = SAS_TASK_UNDELIVERED;
  1406. ts->stat = SAS_PHY_DOWN;
  1407. break;
  1408. case IO_XFER_ERROR_BREAK:
  1409. PM8001_IO_DBG(pm8001_ha,
  1410. pm8001_printk("IO_XFER_ERROR_BREAK\n"));
  1411. ts->resp = SAS_TASK_COMPLETE;
  1412. ts->stat = SAS_OPEN_REJECT;
  1413. break;
  1414. case IO_XFER_ERROR_PHY_NOT_READY:
  1415. PM8001_IO_DBG(pm8001_ha,
  1416. pm8001_printk("IO_XFER_ERROR_PHY_NOT_READY\n"));
  1417. ts->resp = SAS_TASK_COMPLETE;
  1418. ts->stat = SAS_OPEN_REJECT;
  1419. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1420. break;
  1421. case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
  1422. PM8001_IO_DBG(pm8001_ha,
  1423. pm8001_printk("IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED\n"));
  1424. ts->resp = SAS_TASK_COMPLETE;
  1425. ts->stat = SAS_OPEN_REJECT;
  1426. ts->open_rej_reason = SAS_OREJ_EPROTO;
  1427. break;
  1428. case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
  1429. PM8001_IO_DBG(pm8001_ha,
  1430. pm8001_printk("IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n"));
  1431. ts->resp = SAS_TASK_COMPLETE;
  1432. ts->stat = SAS_OPEN_REJECT;
  1433. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  1434. break;
  1435. case IO_OPEN_CNX_ERROR_BREAK:
  1436. PM8001_IO_DBG(pm8001_ha,
  1437. pm8001_printk("IO_OPEN_CNX_ERROR_BREAK\n"));
  1438. ts->resp = SAS_TASK_COMPLETE;
  1439. ts->stat = SAS_OPEN_REJECT;
  1440. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1441. break;
  1442. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
  1443. PM8001_IO_DBG(pm8001_ha,
  1444. pm8001_printk("IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n"));
  1445. ts->resp = SAS_TASK_COMPLETE;
  1446. ts->stat = SAS_OPEN_REJECT;
  1447. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  1448. if (!t->uldd_task)
  1449. pm8001_handle_event(pm8001_ha,
  1450. pm8001_dev,
  1451. IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
  1452. break;
  1453. case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
  1454. PM8001_IO_DBG(pm8001_ha,
  1455. pm8001_printk("IO_OPEN_CNX_ERROR_BAD_DESTINATION\n"));
  1456. ts->resp = SAS_TASK_COMPLETE;
  1457. ts->stat = SAS_OPEN_REJECT;
  1458. ts->open_rej_reason = SAS_OREJ_BAD_DEST;
  1459. break;
  1460. case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
  1461. PM8001_IO_DBG(pm8001_ha,
  1462. pm8001_printk("IO_OPEN_CNX_ERROR_CONNECTION_RATE_"
  1463. "NOT_SUPPORTED\n"));
  1464. ts->resp = SAS_TASK_COMPLETE;
  1465. ts->stat = SAS_OPEN_REJECT;
  1466. ts->open_rej_reason = SAS_OREJ_CONN_RATE;
  1467. break;
  1468. case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
  1469. PM8001_IO_DBG(pm8001_ha,
  1470. pm8001_printk("IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n"));
  1471. ts->resp = SAS_TASK_UNDELIVERED;
  1472. ts->stat = SAS_OPEN_REJECT;
  1473. ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
  1474. break;
  1475. case IO_XFER_ERROR_NAK_RECEIVED:
  1476. PM8001_IO_DBG(pm8001_ha,
  1477. pm8001_printk("IO_XFER_ERROR_NAK_RECEIVED\n"));
  1478. ts->resp = SAS_TASK_COMPLETE;
  1479. ts->stat = SAS_OPEN_REJECT;
  1480. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1481. break;
  1482. case IO_XFER_ERROR_ACK_NAK_TIMEOUT:
  1483. PM8001_IO_DBG(pm8001_ha,
  1484. pm8001_printk("IO_XFER_ERROR_ACK_NAK_TIMEOUT\n"));
  1485. ts->resp = SAS_TASK_COMPLETE;
  1486. ts->stat = SAS_NAK_R_ERR;
  1487. break;
  1488. case IO_XFER_ERROR_DMA:
  1489. PM8001_IO_DBG(pm8001_ha,
  1490. pm8001_printk("IO_XFER_ERROR_DMA\n"));
  1491. ts->resp = SAS_TASK_COMPLETE;
  1492. ts->stat = SAS_OPEN_REJECT;
  1493. break;
  1494. case IO_XFER_OPEN_RETRY_TIMEOUT:
  1495. PM8001_IO_DBG(pm8001_ha,
  1496. pm8001_printk("IO_XFER_OPEN_RETRY_TIMEOUT\n"));
  1497. ts->resp = SAS_TASK_COMPLETE;
  1498. ts->stat = SAS_OPEN_REJECT;
  1499. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1500. break;
  1501. case IO_XFER_ERROR_OFFSET_MISMATCH:
  1502. PM8001_IO_DBG(pm8001_ha,
  1503. pm8001_printk("IO_XFER_ERROR_OFFSET_MISMATCH\n"));
  1504. ts->resp = SAS_TASK_COMPLETE;
  1505. ts->stat = SAS_OPEN_REJECT;
  1506. break;
  1507. case IO_PORT_IN_RESET:
  1508. PM8001_IO_DBG(pm8001_ha,
  1509. pm8001_printk("IO_PORT_IN_RESET\n"));
  1510. ts->resp = SAS_TASK_COMPLETE;
  1511. ts->stat = SAS_OPEN_REJECT;
  1512. break;
  1513. case IO_DS_NON_OPERATIONAL:
  1514. PM8001_IO_DBG(pm8001_ha,
  1515. pm8001_printk("IO_DS_NON_OPERATIONAL\n"));
  1516. ts->resp = SAS_TASK_COMPLETE;
  1517. ts->stat = SAS_OPEN_REJECT;
  1518. if (!t->uldd_task)
  1519. pm8001_handle_event(pm8001_ha,
  1520. pm8001_dev,
  1521. IO_DS_NON_OPERATIONAL);
  1522. break;
  1523. case IO_DS_IN_RECOVERY:
  1524. PM8001_IO_DBG(pm8001_ha,
  1525. pm8001_printk("IO_DS_IN_RECOVERY\n"));
  1526. ts->resp = SAS_TASK_COMPLETE;
  1527. ts->stat = SAS_OPEN_REJECT;
  1528. break;
  1529. case IO_TM_TAG_NOT_FOUND:
  1530. PM8001_IO_DBG(pm8001_ha,
  1531. pm8001_printk("IO_TM_TAG_NOT_FOUND\n"));
  1532. ts->resp = SAS_TASK_COMPLETE;
  1533. ts->stat = SAS_OPEN_REJECT;
  1534. break;
  1535. case IO_SSP_EXT_IU_ZERO_LEN_ERROR:
  1536. PM8001_IO_DBG(pm8001_ha,
  1537. pm8001_printk("IO_SSP_EXT_IU_ZERO_LEN_ERROR\n"));
  1538. ts->resp = SAS_TASK_COMPLETE;
  1539. ts->stat = SAS_OPEN_REJECT;
  1540. break;
  1541. case IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY:
  1542. PM8001_IO_DBG(pm8001_ha,
  1543. pm8001_printk("IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY\n"));
  1544. ts->resp = SAS_TASK_COMPLETE;
  1545. ts->stat = SAS_OPEN_REJECT;
  1546. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1547. default:
  1548. PM8001_IO_DBG(pm8001_ha,
  1549. pm8001_printk("Unknown status 0x%x\n", status));
  1550. /* not allowed case. Therefore, return failed status */
  1551. ts->resp = SAS_TASK_COMPLETE;
  1552. ts->stat = SAS_OPEN_REJECT;
  1553. break;
  1554. }
  1555. PM8001_IO_DBG(pm8001_ha,
  1556. pm8001_printk("scsi_status = %x \n ",
  1557. psspPayload->ssp_resp_iu.status));
  1558. spin_lock_irqsave(&t->task_state_lock, flags);
  1559. t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
  1560. t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
  1561. t->task_state_flags |= SAS_TASK_STATE_DONE;
  1562. if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
  1563. spin_unlock_irqrestore(&t->task_state_lock, flags);
  1564. PM8001_FAIL_DBG(pm8001_ha, pm8001_printk("task 0x%p done with"
  1565. " io_status 0x%x resp 0x%x "
  1566. "stat 0x%x but aborted by upper layer!\n",
  1567. t, status, ts->resp, ts->stat));
  1568. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  1569. } else {
  1570. spin_unlock_irqrestore(&t->task_state_lock, flags);
  1571. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  1572. mb();/* in order to force CPU ordering */
  1573. t->task_done(t);
  1574. }
  1575. }
  1576. /*See the comments for mpi_ssp_completion */
  1577. static void mpi_ssp_event(struct pm8001_hba_info *pm8001_ha , void *piomb)
  1578. {
  1579. struct sas_task *t;
  1580. unsigned long flags;
  1581. struct task_status_struct *ts;
  1582. struct pm8001_ccb_info *ccb;
  1583. struct pm8001_device *pm8001_dev;
  1584. struct ssp_event_resp *psspPayload =
  1585. (struct ssp_event_resp *)(piomb + 4);
  1586. u32 event = le32_to_cpu(psspPayload->event);
  1587. u32 tag = le32_to_cpu(psspPayload->tag);
  1588. u32 port_id = le32_to_cpu(psspPayload->port_id);
  1589. u32 dev_id = le32_to_cpu(psspPayload->device_id);
  1590. ccb = &pm8001_ha->ccb_info[tag];
  1591. t = ccb->task;
  1592. pm8001_dev = ccb->device;
  1593. if (event)
  1594. PM8001_FAIL_DBG(pm8001_ha,
  1595. pm8001_printk("sas IO status 0x%x\n", event));
  1596. if (unlikely(!t || !t->lldd_task || !t->dev))
  1597. return;
  1598. ts = &t->task_status;
  1599. PM8001_IO_DBG(pm8001_ha,
  1600. pm8001_printk("port_id = %x,device_id = %x\n",
  1601. port_id, dev_id));
  1602. switch (event) {
  1603. case IO_OVERFLOW:
  1604. PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_UNDERFLOW\n");)
  1605. ts->resp = SAS_TASK_COMPLETE;
  1606. ts->stat = SAS_DATA_OVERRUN;
  1607. ts->residual = 0;
  1608. if (pm8001_dev)
  1609. pm8001_dev->running_req--;
  1610. break;
  1611. case IO_XFER_ERROR_BREAK:
  1612. PM8001_IO_DBG(pm8001_ha,
  1613. pm8001_printk("IO_XFER_ERROR_BREAK\n"));
  1614. ts->resp = SAS_TASK_COMPLETE;
  1615. ts->stat = SAS_INTERRUPTED;
  1616. break;
  1617. case IO_XFER_ERROR_PHY_NOT_READY:
  1618. PM8001_IO_DBG(pm8001_ha,
  1619. pm8001_printk("IO_XFER_ERROR_PHY_NOT_READY\n"));
  1620. ts->resp = SAS_TASK_COMPLETE;
  1621. ts->stat = SAS_OPEN_REJECT;
  1622. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1623. break;
  1624. case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
  1625. PM8001_IO_DBG(pm8001_ha,
  1626. pm8001_printk("IO_OPEN_CNX_ERROR_PROTOCOL_NOT"
  1627. "_SUPPORTED\n"));
  1628. ts->resp = SAS_TASK_COMPLETE;
  1629. ts->stat = SAS_OPEN_REJECT;
  1630. ts->open_rej_reason = SAS_OREJ_EPROTO;
  1631. break;
  1632. case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
  1633. PM8001_IO_DBG(pm8001_ha,
  1634. pm8001_printk("IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n"));
  1635. ts->resp = SAS_TASK_COMPLETE;
  1636. ts->stat = SAS_OPEN_REJECT;
  1637. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  1638. break;
  1639. case IO_OPEN_CNX_ERROR_BREAK:
  1640. PM8001_IO_DBG(pm8001_ha,
  1641. pm8001_printk("IO_OPEN_CNX_ERROR_BREAK\n"));
  1642. ts->resp = SAS_TASK_COMPLETE;
  1643. ts->stat = SAS_OPEN_REJECT;
  1644. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1645. break;
  1646. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
  1647. PM8001_IO_DBG(pm8001_ha,
  1648. pm8001_printk("IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n"));
  1649. ts->resp = SAS_TASK_COMPLETE;
  1650. ts->stat = SAS_OPEN_REJECT;
  1651. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  1652. if (!t->uldd_task)
  1653. pm8001_handle_event(pm8001_ha,
  1654. pm8001_dev,
  1655. IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
  1656. break;
  1657. case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
  1658. PM8001_IO_DBG(pm8001_ha,
  1659. pm8001_printk("IO_OPEN_CNX_ERROR_BAD_DESTINATION\n"));
  1660. ts->resp = SAS_TASK_COMPLETE;
  1661. ts->stat = SAS_OPEN_REJECT;
  1662. ts->open_rej_reason = SAS_OREJ_BAD_DEST;
  1663. break;
  1664. case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
  1665. PM8001_IO_DBG(pm8001_ha,
  1666. pm8001_printk("IO_OPEN_CNX_ERROR_CONNECTION_RATE_"
  1667. "NOT_SUPPORTED\n"));
  1668. ts->resp = SAS_TASK_COMPLETE;
  1669. ts->stat = SAS_OPEN_REJECT;
  1670. ts->open_rej_reason = SAS_OREJ_CONN_RATE;
  1671. break;
  1672. case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
  1673. PM8001_IO_DBG(pm8001_ha,
  1674. pm8001_printk("IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n"));
  1675. ts->resp = SAS_TASK_COMPLETE;
  1676. ts->stat = SAS_OPEN_REJECT;
  1677. ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
  1678. break;
  1679. case IO_XFER_ERROR_NAK_RECEIVED:
  1680. PM8001_IO_DBG(pm8001_ha,
  1681. pm8001_printk("IO_XFER_ERROR_NAK_RECEIVED\n"));
  1682. ts->resp = SAS_TASK_COMPLETE;
  1683. ts->stat = SAS_OPEN_REJECT;
  1684. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1685. break;
  1686. case IO_XFER_ERROR_ACK_NAK_TIMEOUT:
  1687. PM8001_IO_DBG(pm8001_ha,
  1688. pm8001_printk("IO_XFER_ERROR_ACK_NAK_TIMEOUT\n"));
  1689. ts->resp = SAS_TASK_COMPLETE;
  1690. ts->stat = SAS_NAK_R_ERR;
  1691. break;
  1692. case IO_XFER_OPEN_RETRY_TIMEOUT:
  1693. PM8001_IO_DBG(pm8001_ha,
  1694. pm8001_printk("IO_XFER_OPEN_RETRY_TIMEOUT\n"));
  1695. ts->resp = SAS_TASK_COMPLETE;
  1696. ts->stat = SAS_OPEN_REJECT;
  1697. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1698. break;
  1699. case IO_XFER_ERROR_UNEXPECTED_PHASE:
  1700. PM8001_IO_DBG(pm8001_ha,
  1701. pm8001_printk("IO_XFER_ERROR_UNEXPECTED_PHASE\n"));
  1702. ts->resp = SAS_TASK_COMPLETE;
  1703. ts->stat = SAS_DATA_OVERRUN;
  1704. break;
  1705. case IO_XFER_ERROR_XFER_RDY_OVERRUN:
  1706. PM8001_IO_DBG(pm8001_ha,
  1707. pm8001_printk("IO_XFER_ERROR_XFER_RDY_OVERRUN\n"));
  1708. ts->resp = SAS_TASK_COMPLETE;
  1709. ts->stat = SAS_DATA_OVERRUN;
  1710. break;
  1711. case IO_XFER_ERROR_XFER_RDY_NOT_EXPECTED:
  1712. PM8001_IO_DBG(pm8001_ha,
  1713. pm8001_printk("IO_XFER_ERROR_XFER_RDY_NOT_EXPECTED\n"));
  1714. ts->resp = SAS_TASK_COMPLETE;
  1715. ts->stat = SAS_DATA_OVERRUN;
  1716. break;
  1717. case IO_XFER_ERROR_CMD_ISSUE_ACK_NAK_TIMEOUT:
  1718. PM8001_IO_DBG(pm8001_ha,
  1719. pm8001_printk("IO_XFER_ERROR_CMD_ISSUE_ACK_NAK_TIMEOUT\n"));
  1720. ts->resp = SAS_TASK_COMPLETE;
  1721. ts->stat = SAS_DATA_OVERRUN;
  1722. break;
  1723. case IO_XFER_ERROR_OFFSET_MISMATCH:
  1724. PM8001_IO_DBG(pm8001_ha,
  1725. pm8001_printk("IO_XFER_ERROR_OFFSET_MISMATCH\n"));
  1726. ts->resp = SAS_TASK_COMPLETE;
  1727. ts->stat = SAS_DATA_OVERRUN;
  1728. break;
  1729. case IO_XFER_ERROR_XFER_ZERO_DATA_LEN:
  1730. PM8001_IO_DBG(pm8001_ha,
  1731. pm8001_printk("IO_XFER_ERROR_XFER_ZERO_DATA_LEN\n"));
  1732. ts->resp = SAS_TASK_COMPLETE;
  1733. ts->stat = SAS_DATA_OVERRUN;
  1734. break;
  1735. case IO_XFER_CMD_FRAME_ISSUED:
  1736. PM8001_IO_DBG(pm8001_ha,
  1737. pm8001_printk(" IO_XFER_CMD_FRAME_ISSUED\n"));
  1738. return;
  1739. default:
  1740. PM8001_IO_DBG(pm8001_ha,
  1741. pm8001_printk("Unknown status 0x%x\n", event));
  1742. /* not allowed case. Therefore, return failed status */
  1743. ts->resp = SAS_TASK_COMPLETE;
  1744. ts->stat = SAS_DATA_OVERRUN;
  1745. break;
  1746. }
  1747. spin_lock_irqsave(&t->task_state_lock, flags);
  1748. t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
  1749. t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
  1750. t->task_state_flags |= SAS_TASK_STATE_DONE;
  1751. if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
  1752. spin_unlock_irqrestore(&t->task_state_lock, flags);
  1753. PM8001_FAIL_DBG(pm8001_ha, pm8001_printk("task 0x%p done with"
  1754. " event 0x%x resp 0x%x "
  1755. "stat 0x%x but aborted by upper layer!\n",
  1756. t, event, ts->resp, ts->stat));
  1757. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  1758. } else {
  1759. spin_unlock_irqrestore(&t->task_state_lock, flags);
  1760. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  1761. mb();/* in order to force CPU ordering */
  1762. t->task_done(t);
  1763. }
  1764. }
  1765. /*See the comments for mpi_ssp_completion */
  1766. static void
  1767. mpi_sata_completion(struct pm8001_hba_info *pm8001_ha, void *piomb)
  1768. {
  1769. struct sas_task *t;
  1770. struct pm8001_ccb_info *ccb;
  1771. unsigned long flags = 0;
  1772. u32 param;
  1773. u32 status;
  1774. u32 tag;
  1775. struct sata_completion_resp *psataPayload;
  1776. struct task_status_struct *ts;
  1777. struct ata_task_resp *resp ;
  1778. u32 *sata_resp;
  1779. struct pm8001_device *pm8001_dev;
  1780. psataPayload = (struct sata_completion_resp *)(piomb + 4);
  1781. status = le32_to_cpu(psataPayload->status);
  1782. tag = le32_to_cpu(psataPayload->tag);
  1783. ccb = &pm8001_ha->ccb_info[tag];
  1784. param = le32_to_cpu(psataPayload->param);
  1785. t = ccb->task;
  1786. ts = &t->task_status;
  1787. pm8001_dev = ccb->device;
  1788. if (status)
  1789. PM8001_FAIL_DBG(pm8001_ha,
  1790. pm8001_printk("sata IO status 0x%x\n", status));
  1791. if (unlikely(!t || !t->lldd_task || !t->dev))
  1792. return;
  1793. switch (status) {
  1794. case IO_SUCCESS:
  1795. PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_SUCCESS\n"));
  1796. if (param == 0) {
  1797. ts->resp = SAS_TASK_COMPLETE;
  1798. ts->stat = SAM_GOOD;
  1799. } else {
  1800. u8 len;
  1801. ts->resp = SAS_TASK_COMPLETE;
  1802. ts->stat = SAS_PROTO_RESPONSE;
  1803. ts->residual = param;
  1804. PM8001_IO_DBG(pm8001_ha,
  1805. pm8001_printk("SAS_PROTO_RESPONSE len = %d\n",
  1806. param));
  1807. sata_resp = &psataPayload->sata_resp[0];
  1808. resp = (struct ata_task_resp *)ts->buf;
  1809. if (t->ata_task.dma_xfer == 0 &&
  1810. t->data_dir == PCI_DMA_FROMDEVICE) {
  1811. len = sizeof(struct pio_setup_fis);
  1812. PM8001_IO_DBG(pm8001_ha,
  1813. pm8001_printk("PIO read len = %d\n", len));
  1814. } else if (t->ata_task.use_ncq) {
  1815. len = sizeof(struct set_dev_bits_fis);
  1816. PM8001_IO_DBG(pm8001_ha,
  1817. pm8001_printk("FPDMA len = %d\n", len));
  1818. } else {
  1819. len = sizeof(struct dev_to_host_fis);
  1820. PM8001_IO_DBG(pm8001_ha,
  1821. pm8001_printk("other len = %d\n", len));
  1822. }
  1823. if (SAS_STATUS_BUF_SIZE >= sizeof(*resp)) {
  1824. resp->frame_len = len;
  1825. memcpy(&resp->ending_fis[0], sata_resp, len);
  1826. ts->buf_valid_size = sizeof(*resp);
  1827. } else
  1828. PM8001_IO_DBG(pm8001_ha,
  1829. pm8001_printk("response to large \n"));
  1830. }
  1831. if (pm8001_dev)
  1832. pm8001_dev->running_req--;
  1833. break;
  1834. case IO_ABORTED:
  1835. PM8001_IO_DBG(pm8001_ha,
  1836. pm8001_printk("IO_ABORTED IOMB Tag \n"));
  1837. ts->resp = SAS_TASK_COMPLETE;
  1838. ts->stat = SAS_ABORTED_TASK;
  1839. if (pm8001_dev)
  1840. pm8001_dev->running_req--;
  1841. break;
  1842. /* following cases are to do cases */
  1843. case IO_UNDERFLOW:
  1844. /* SATA Completion with error */
  1845. PM8001_IO_DBG(pm8001_ha,
  1846. pm8001_printk("IO_UNDERFLOW param = %d\n", param));
  1847. ts->resp = SAS_TASK_COMPLETE;
  1848. ts->stat = SAS_DATA_UNDERRUN;
  1849. ts->residual = param;
  1850. if (pm8001_dev)
  1851. pm8001_dev->running_req--;
  1852. break;
  1853. case IO_NO_DEVICE:
  1854. PM8001_IO_DBG(pm8001_ha,
  1855. pm8001_printk("IO_NO_DEVICE\n"));
  1856. ts->resp = SAS_TASK_UNDELIVERED;
  1857. ts->stat = SAS_PHY_DOWN;
  1858. break;
  1859. case IO_XFER_ERROR_BREAK:
  1860. PM8001_IO_DBG(pm8001_ha,
  1861. pm8001_printk("IO_XFER_ERROR_BREAK\n"));
  1862. ts->resp = SAS_TASK_COMPLETE;
  1863. ts->stat = SAS_INTERRUPTED;
  1864. break;
  1865. case IO_XFER_ERROR_PHY_NOT_READY:
  1866. PM8001_IO_DBG(pm8001_ha,
  1867. pm8001_printk("IO_XFER_ERROR_PHY_NOT_READY\n"));
  1868. ts->resp = SAS_TASK_COMPLETE;
  1869. ts->stat = SAS_OPEN_REJECT;
  1870. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1871. break;
  1872. case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
  1873. PM8001_IO_DBG(pm8001_ha,
  1874. pm8001_printk("IO_OPEN_CNX_ERROR_PROTOCOL_NOT"
  1875. "_SUPPORTED\n"));
  1876. ts->resp = SAS_TASK_COMPLETE;
  1877. ts->stat = SAS_OPEN_REJECT;
  1878. ts->open_rej_reason = SAS_OREJ_EPROTO;
  1879. break;
  1880. case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
  1881. PM8001_IO_DBG(pm8001_ha,
  1882. pm8001_printk("IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n"));
  1883. ts->resp = SAS_TASK_COMPLETE;
  1884. ts->stat = SAS_OPEN_REJECT;
  1885. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  1886. break;
  1887. case IO_OPEN_CNX_ERROR_BREAK:
  1888. PM8001_IO_DBG(pm8001_ha,
  1889. pm8001_printk("IO_OPEN_CNX_ERROR_BREAK\n"));
  1890. ts->resp = SAS_TASK_COMPLETE;
  1891. ts->stat = SAS_OPEN_REJECT;
  1892. ts->open_rej_reason = SAS_OREJ_RSVD_CONT0;
  1893. break;
  1894. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
  1895. PM8001_IO_DBG(pm8001_ha,
  1896. pm8001_printk("IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n"));
  1897. ts->resp = SAS_TASK_COMPLETE;
  1898. ts->stat = SAS_DEV_NO_RESPONSE;
  1899. if (!t->uldd_task) {
  1900. pm8001_handle_event(pm8001_ha,
  1901. pm8001_dev,
  1902. IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
  1903. ts->resp = SAS_TASK_UNDELIVERED;
  1904. ts->stat = SAS_QUEUE_FULL;
  1905. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  1906. mb();/*in order to force CPU ordering*/
  1907. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  1908. t->task_done(t);
  1909. spin_lock_irqsave(&pm8001_ha->lock, flags);
  1910. return;
  1911. }
  1912. break;
  1913. case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
  1914. PM8001_IO_DBG(pm8001_ha,
  1915. pm8001_printk("IO_OPEN_CNX_ERROR_BAD_DESTINATION\n"));
  1916. ts->resp = SAS_TASK_UNDELIVERED;
  1917. ts->stat = SAS_OPEN_REJECT;
  1918. ts->open_rej_reason = SAS_OREJ_BAD_DEST;
  1919. if (!t->uldd_task) {
  1920. pm8001_handle_event(pm8001_ha,
  1921. pm8001_dev,
  1922. IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
  1923. ts->resp = SAS_TASK_UNDELIVERED;
  1924. ts->stat = SAS_QUEUE_FULL;
  1925. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  1926. mb();/*ditto*/
  1927. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  1928. t->task_done(t);
  1929. spin_lock_irqsave(&pm8001_ha->lock, flags);
  1930. return;
  1931. }
  1932. break;
  1933. case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
  1934. PM8001_IO_DBG(pm8001_ha,
  1935. pm8001_printk("IO_OPEN_CNX_ERROR_CONNECTION_RATE_"
  1936. "NOT_SUPPORTED\n"));
  1937. ts->resp = SAS_TASK_COMPLETE;
  1938. ts->stat = SAS_OPEN_REJECT;
  1939. ts->open_rej_reason = SAS_OREJ_CONN_RATE;
  1940. break;
  1941. case IO_OPEN_CNX_ERROR_STP_RESOURCES_BUSY:
  1942. PM8001_IO_DBG(pm8001_ha,
  1943. pm8001_printk("IO_OPEN_CNX_ERROR_STP_RESOURCES"
  1944. "_BUSY\n"));
  1945. ts->resp = SAS_TASK_COMPLETE;
  1946. ts->stat = SAS_DEV_NO_RESPONSE;
  1947. if (!t->uldd_task) {
  1948. pm8001_handle_event(pm8001_ha,
  1949. pm8001_dev,
  1950. IO_OPEN_CNX_ERROR_STP_RESOURCES_BUSY);
  1951. ts->resp = SAS_TASK_UNDELIVERED;
  1952. ts->stat = SAS_QUEUE_FULL;
  1953. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  1954. mb();/* ditto*/
  1955. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  1956. t->task_done(t);
  1957. spin_lock_irqsave(&pm8001_ha->lock, flags);
  1958. return;
  1959. }
  1960. break;
  1961. case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
  1962. PM8001_IO_DBG(pm8001_ha,
  1963. pm8001_printk("IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n"));
  1964. ts->resp = SAS_TASK_COMPLETE;
  1965. ts->stat = SAS_OPEN_REJECT;
  1966. ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
  1967. break;
  1968. case IO_XFER_ERROR_NAK_RECEIVED:
  1969. PM8001_IO_DBG(pm8001_ha,
  1970. pm8001_printk("IO_XFER_ERROR_NAK_RECEIVED\n"));
  1971. ts->resp = SAS_TASK_COMPLETE;
  1972. ts->stat = SAS_NAK_R_ERR;
  1973. break;
  1974. case IO_XFER_ERROR_ACK_NAK_TIMEOUT:
  1975. PM8001_IO_DBG(pm8001_ha,
  1976. pm8001_printk("IO_XFER_ERROR_ACK_NAK_TIMEOUT\n"));
  1977. ts->resp = SAS_TASK_COMPLETE;
  1978. ts->stat = SAS_NAK_R_ERR;
  1979. break;
  1980. case IO_XFER_ERROR_DMA:
  1981. PM8001_IO_DBG(pm8001_ha,
  1982. pm8001_printk("IO_XFER_ERROR_DMA\n"));
  1983. ts->resp = SAS_TASK_COMPLETE;
  1984. ts->stat = SAS_ABORTED_TASK;
  1985. break;
  1986. case IO_XFER_ERROR_SATA_LINK_TIMEOUT:
  1987. PM8001_IO_DBG(pm8001_ha,
  1988. pm8001_printk("IO_XFER_ERROR_SATA_LINK_TIMEOUT\n"));
  1989. ts->resp = SAS_TASK_UNDELIVERED;
  1990. ts->stat = SAS_DEV_NO_RESPONSE;
  1991. break;
  1992. case IO_XFER_ERROR_REJECTED_NCQ_MODE:
  1993. PM8001_IO_DBG(pm8001_ha,
  1994. pm8001_printk("IO_XFER_ERROR_REJECTED_NCQ_MODE\n"));
  1995. ts->resp = SAS_TASK_COMPLETE;
  1996. ts->stat = SAS_DATA_UNDERRUN;
  1997. break;
  1998. case IO_XFER_OPEN_RETRY_TIMEOUT:
  1999. PM8001_IO_DBG(pm8001_ha,
  2000. pm8001_printk("IO_XFER_OPEN_RETRY_TIMEOUT\n"));
  2001. ts->resp = SAS_TASK_COMPLETE;
  2002. ts->stat = SAS_OPEN_TO;
  2003. break;
  2004. case IO_PORT_IN_RESET:
  2005. PM8001_IO_DBG(pm8001_ha,
  2006. pm8001_printk("IO_PORT_IN_RESET\n"));
  2007. ts->resp = SAS_TASK_COMPLETE;
  2008. ts->stat = SAS_DEV_NO_RESPONSE;
  2009. break;
  2010. case IO_DS_NON_OPERATIONAL:
  2011. PM8001_IO_DBG(pm8001_ha,
  2012. pm8001_printk("IO_DS_NON_OPERATIONAL\n"));
  2013. ts->resp = SAS_TASK_COMPLETE;
  2014. ts->stat = SAS_DEV_NO_RESPONSE;
  2015. if (!t->uldd_task) {
  2016. pm8001_handle_event(pm8001_ha, pm8001_dev,
  2017. IO_DS_NON_OPERATIONAL);
  2018. ts->resp = SAS_TASK_UNDELIVERED;
  2019. ts->stat = SAS_QUEUE_FULL;
  2020. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2021. mb();/*ditto*/
  2022. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  2023. t->task_done(t);
  2024. spin_lock_irqsave(&pm8001_ha->lock, flags);
  2025. return;
  2026. }
  2027. break;
  2028. case IO_DS_IN_RECOVERY:
  2029. PM8001_IO_DBG(pm8001_ha,
  2030. pm8001_printk(" IO_DS_IN_RECOVERY\n"));
  2031. ts->resp = SAS_TASK_COMPLETE;
  2032. ts->stat = SAS_DEV_NO_RESPONSE;
  2033. break;
  2034. case IO_DS_IN_ERROR:
  2035. PM8001_IO_DBG(pm8001_ha,
  2036. pm8001_printk("IO_DS_IN_ERROR\n"));
  2037. ts->resp = SAS_TASK_COMPLETE;
  2038. ts->stat = SAS_DEV_NO_RESPONSE;
  2039. if (!t->uldd_task) {
  2040. pm8001_handle_event(pm8001_ha, pm8001_dev,
  2041. IO_DS_IN_ERROR);
  2042. ts->resp = SAS_TASK_UNDELIVERED;
  2043. ts->stat = SAS_QUEUE_FULL;
  2044. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2045. mb();/*ditto*/
  2046. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  2047. t->task_done(t);
  2048. spin_lock_irqsave(&pm8001_ha->lock, flags);
  2049. return;
  2050. }
  2051. break;
  2052. case IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY:
  2053. PM8001_IO_DBG(pm8001_ha,
  2054. pm8001_printk("IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY\n"));
  2055. ts->resp = SAS_TASK_COMPLETE;
  2056. ts->stat = SAS_OPEN_REJECT;
  2057. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  2058. default:
  2059. PM8001_IO_DBG(pm8001_ha,
  2060. pm8001_printk("Unknown status 0x%x\n", status));
  2061. /* not allowed case. Therefore, return failed status */
  2062. ts->resp = SAS_TASK_COMPLETE;
  2063. ts->stat = SAS_DEV_NO_RESPONSE;
  2064. break;
  2065. }
  2066. spin_lock_irqsave(&t->task_state_lock, flags);
  2067. t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
  2068. t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
  2069. t->task_state_flags |= SAS_TASK_STATE_DONE;
  2070. if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
  2071. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2072. PM8001_FAIL_DBG(pm8001_ha,
  2073. pm8001_printk("task 0x%p done with io_status 0x%x"
  2074. " resp 0x%x stat 0x%x but aborted by upper layer!\n",
  2075. t, status, ts->resp, ts->stat));
  2076. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2077. } else if (t->uldd_task) {
  2078. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2079. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2080. mb();/* ditto */
  2081. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  2082. t->task_done(t);
  2083. spin_lock_irqsave(&pm8001_ha->lock, flags);
  2084. } else if (!t->uldd_task) {
  2085. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2086. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2087. mb();/*ditto*/
  2088. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  2089. t->task_done(t);
  2090. spin_lock_irqsave(&pm8001_ha->lock, flags);
  2091. }
  2092. }
  2093. /*See the comments for mpi_ssp_completion */
  2094. static void mpi_sata_event(struct pm8001_hba_info *pm8001_ha , void *piomb)
  2095. {
  2096. struct sas_task *t;
  2097. unsigned long flags = 0;
  2098. struct task_status_struct *ts;
  2099. struct pm8001_ccb_info *ccb;
  2100. struct pm8001_device *pm8001_dev;
  2101. struct sata_event_resp *psataPayload =
  2102. (struct sata_event_resp *)(piomb + 4);
  2103. u32 event = le32_to_cpu(psataPayload->event);
  2104. u32 tag = le32_to_cpu(psataPayload->tag);
  2105. u32 port_id = le32_to_cpu(psataPayload->port_id);
  2106. u32 dev_id = le32_to_cpu(psataPayload->device_id);
  2107. ccb = &pm8001_ha->ccb_info[tag];
  2108. t = ccb->task;
  2109. pm8001_dev = ccb->device;
  2110. if (event)
  2111. PM8001_FAIL_DBG(pm8001_ha,
  2112. pm8001_printk("sata IO status 0x%x\n", event));
  2113. if (unlikely(!t || !t->lldd_task || !t->dev))
  2114. return;
  2115. ts = &t->task_status;
  2116. PM8001_IO_DBG(pm8001_ha,
  2117. pm8001_printk("port_id = %x,device_id = %x\n",
  2118. port_id, dev_id));
  2119. switch (event) {
  2120. case IO_OVERFLOW:
  2121. PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_UNDERFLOW\n"));
  2122. ts->resp = SAS_TASK_COMPLETE;
  2123. ts->stat = SAS_DATA_OVERRUN;
  2124. ts->residual = 0;
  2125. if (pm8001_dev)
  2126. pm8001_dev->running_req--;
  2127. break;
  2128. case IO_XFER_ERROR_BREAK:
  2129. PM8001_IO_DBG(pm8001_ha,
  2130. pm8001_printk("IO_XFER_ERROR_BREAK\n"));
  2131. ts->resp = SAS_TASK_COMPLETE;
  2132. ts->stat = SAS_INTERRUPTED;
  2133. break;
  2134. case IO_XFER_ERROR_PHY_NOT_READY:
  2135. PM8001_IO_DBG(pm8001_ha,
  2136. pm8001_printk("IO_XFER_ERROR_PHY_NOT_READY\n"));
  2137. ts->resp = SAS_TASK_COMPLETE;
  2138. ts->stat = SAS_OPEN_REJECT;
  2139. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  2140. break;
  2141. case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
  2142. PM8001_IO_DBG(pm8001_ha,
  2143. pm8001_printk("IO_OPEN_CNX_ERROR_PROTOCOL_NOT"
  2144. "_SUPPORTED\n"));
  2145. ts->resp = SAS_TASK_COMPLETE;
  2146. ts->stat = SAS_OPEN_REJECT;
  2147. ts->open_rej_reason = SAS_OREJ_EPROTO;
  2148. break;
  2149. case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
  2150. PM8001_IO_DBG(pm8001_ha,
  2151. pm8001_printk("IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n"));
  2152. ts->resp = SAS_TASK_COMPLETE;
  2153. ts->stat = SAS_OPEN_REJECT;
  2154. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  2155. break;
  2156. case IO_OPEN_CNX_ERROR_BREAK:
  2157. PM8001_IO_DBG(pm8001_ha,
  2158. pm8001_printk("IO_OPEN_CNX_ERROR_BREAK\n"));
  2159. ts->resp = SAS_TASK_COMPLETE;
  2160. ts->stat = SAS_OPEN_REJECT;
  2161. ts->open_rej_reason = SAS_OREJ_RSVD_CONT0;
  2162. break;
  2163. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
  2164. PM8001_IO_DBG(pm8001_ha,
  2165. pm8001_printk("IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n"));
  2166. ts->resp = SAS_TASK_UNDELIVERED;
  2167. ts->stat = SAS_DEV_NO_RESPONSE;
  2168. if (!t->uldd_task) {
  2169. pm8001_handle_event(pm8001_ha,
  2170. pm8001_dev,
  2171. IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
  2172. ts->resp = SAS_TASK_COMPLETE;
  2173. ts->stat = SAS_QUEUE_FULL;
  2174. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2175. mb();/*ditto*/
  2176. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  2177. t->task_done(t);
  2178. spin_lock_irqsave(&pm8001_ha->lock, flags);
  2179. return;
  2180. }
  2181. break;
  2182. case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
  2183. PM8001_IO_DBG(pm8001_ha,
  2184. pm8001_printk("IO_OPEN_CNX_ERROR_BAD_DESTINATION\n"));
  2185. ts->resp = SAS_TASK_UNDELIVERED;
  2186. ts->stat = SAS_OPEN_REJECT;
  2187. ts->open_rej_reason = SAS_OREJ_BAD_DEST;
  2188. break;
  2189. case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
  2190. PM8001_IO_DBG(pm8001_ha,
  2191. pm8001_printk("IO_OPEN_CNX_ERROR_CONNECTION_RATE_"
  2192. "NOT_SUPPORTED\n"));
  2193. ts->resp = SAS_TASK_COMPLETE;
  2194. ts->stat = SAS_OPEN_REJECT;
  2195. ts->open_rej_reason = SAS_OREJ_CONN_RATE;
  2196. break;
  2197. case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
  2198. PM8001_IO_DBG(pm8001_ha,
  2199. pm8001_printk("IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n"));
  2200. ts->resp = SAS_TASK_COMPLETE;
  2201. ts->stat = SAS_OPEN_REJECT;
  2202. ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
  2203. break;
  2204. case IO_XFER_ERROR_NAK_RECEIVED:
  2205. PM8001_IO_DBG(pm8001_ha,
  2206. pm8001_printk("IO_XFER_ERROR_NAK_RECEIVED\n"));
  2207. ts->resp = SAS_TASK_COMPLETE;
  2208. ts->stat = SAS_NAK_R_ERR;
  2209. break;
  2210. case IO_XFER_ERROR_PEER_ABORTED:
  2211. PM8001_IO_DBG(pm8001_ha,
  2212. pm8001_printk("IO_XFER_ERROR_PEER_ABORTED\n"));
  2213. ts->resp = SAS_TASK_COMPLETE;
  2214. ts->stat = SAS_NAK_R_ERR;
  2215. break;
  2216. case IO_XFER_ERROR_REJECTED_NCQ_MODE:
  2217. PM8001_IO_DBG(pm8001_ha,
  2218. pm8001_printk("IO_XFER_ERROR_REJECTED_NCQ_MODE\n"));
  2219. ts->resp = SAS_TASK_COMPLETE;
  2220. ts->stat = SAS_DATA_UNDERRUN;
  2221. break;
  2222. case IO_XFER_OPEN_RETRY_TIMEOUT:
  2223. PM8001_IO_DBG(pm8001_ha,
  2224. pm8001_printk("IO_XFER_OPEN_RETRY_TIMEOUT\n"));
  2225. ts->resp = SAS_TASK_COMPLETE;
  2226. ts->stat = SAS_OPEN_TO;
  2227. break;
  2228. case IO_XFER_ERROR_UNEXPECTED_PHASE:
  2229. PM8001_IO_DBG(pm8001_ha,
  2230. pm8001_printk("IO_XFER_ERROR_UNEXPECTED_PHASE\n"));
  2231. ts->resp = SAS_TASK_COMPLETE;
  2232. ts->stat = SAS_OPEN_TO;
  2233. break;
  2234. case IO_XFER_ERROR_XFER_RDY_OVERRUN:
  2235. PM8001_IO_DBG(pm8001_ha,
  2236. pm8001_printk("IO_XFER_ERROR_XFER_RDY_OVERRUN\n"));
  2237. ts->resp = SAS_TASK_COMPLETE;
  2238. ts->stat = SAS_OPEN_TO;
  2239. break;
  2240. case IO_XFER_ERROR_XFER_RDY_NOT_EXPECTED:
  2241. PM8001_IO_DBG(pm8001_ha,
  2242. pm8001_printk("IO_XFER_ERROR_XFER_RDY_NOT_EXPECTED\n"));
  2243. ts->resp = SAS_TASK_COMPLETE;
  2244. ts->stat = SAS_OPEN_TO;
  2245. break;
  2246. case IO_XFER_ERROR_OFFSET_MISMATCH:
  2247. PM8001_IO_DBG(pm8001_ha,
  2248. pm8001_printk("IO_XFER_ERROR_OFFSET_MISMATCH\n"));
  2249. ts->resp = SAS_TASK_COMPLETE;
  2250. ts->stat = SAS_OPEN_TO;
  2251. break;
  2252. case IO_XFER_ERROR_XFER_ZERO_DATA_LEN:
  2253. PM8001_IO_DBG(pm8001_ha,
  2254. pm8001_printk("IO_XFER_ERROR_XFER_ZERO_DATA_LEN\n"));
  2255. ts->resp = SAS_TASK_COMPLETE;
  2256. ts->stat = SAS_OPEN_TO;
  2257. break;
  2258. case IO_XFER_CMD_FRAME_ISSUED:
  2259. PM8001_IO_DBG(pm8001_ha,
  2260. pm8001_printk("IO_XFER_CMD_FRAME_ISSUED\n"));
  2261. break;
  2262. case IO_XFER_PIO_SETUP_ERROR:
  2263. PM8001_IO_DBG(pm8001_ha,
  2264. pm8001_printk("IO_XFER_PIO_SETUP_ERROR\n"));
  2265. ts->resp = SAS_TASK_COMPLETE;
  2266. ts->stat = SAS_OPEN_TO;
  2267. break;
  2268. default:
  2269. PM8001_IO_DBG(pm8001_ha,
  2270. pm8001_printk("Unknown status 0x%x\n", event));
  2271. /* not allowed case. Therefore, return failed status */
  2272. ts->resp = SAS_TASK_COMPLETE;
  2273. ts->stat = SAS_OPEN_TO;
  2274. break;
  2275. }
  2276. spin_lock_irqsave(&t->task_state_lock, flags);
  2277. t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
  2278. t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
  2279. t->task_state_flags |= SAS_TASK_STATE_DONE;
  2280. if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
  2281. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2282. PM8001_FAIL_DBG(pm8001_ha,
  2283. pm8001_printk("task 0x%p done with io_status 0x%x"
  2284. " resp 0x%x stat 0x%x but aborted by upper layer!\n",
  2285. t, event, ts->resp, ts->stat));
  2286. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2287. } else if (t->uldd_task) {
  2288. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2289. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2290. mb();/* ditto */
  2291. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  2292. t->task_done(t);
  2293. spin_lock_irqsave(&pm8001_ha->lock, flags);
  2294. } else if (!t->uldd_task) {
  2295. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2296. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2297. mb();/*ditto*/
  2298. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  2299. t->task_done(t);
  2300. spin_lock_irqsave(&pm8001_ha->lock, flags);
  2301. }
  2302. }
  2303. /*See the comments for mpi_ssp_completion */
  2304. static void
  2305. mpi_smp_completion(struct pm8001_hba_info *pm8001_ha, void *piomb)
  2306. {
  2307. u32 param;
  2308. struct sas_task *t;
  2309. struct pm8001_ccb_info *ccb;
  2310. unsigned long flags;
  2311. u32 status;
  2312. u32 tag;
  2313. struct smp_completion_resp *psmpPayload;
  2314. struct task_status_struct *ts;
  2315. struct pm8001_device *pm8001_dev;
  2316. psmpPayload = (struct smp_completion_resp *)(piomb + 4);
  2317. status = le32_to_cpu(psmpPayload->status);
  2318. tag = le32_to_cpu(psmpPayload->tag);
  2319. ccb = &pm8001_ha->ccb_info[tag];
  2320. param = le32_to_cpu(psmpPayload->param);
  2321. t = ccb->task;
  2322. ts = &t->task_status;
  2323. pm8001_dev = ccb->device;
  2324. if (status)
  2325. PM8001_FAIL_DBG(pm8001_ha,
  2326. pm8001_printk("smp IO status 0x%x\n", status));
  2327. if (unlikely(!t || !t->lldd_task || !t->dev))
  2328. return;
  2329. switch (status) {
  2330. case IO_SUCCESS:
  2331. PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_SUCCESS\n"));
  2332. ts->resp = SAS_TASK_COMPLETE;
  2333. ts->stat = SAM_GOOD;
  2334. if (pm8001_dev)
  2335. pm8001_dev->running_req--;
  2336. break;
  2337. case IO_ABORTED:
  2338. PM8001_IO_DBG(pm8001_ha,
  2339. pm8001_printk("IO_ABORTED IOMB\n"));
  2340. ts->resp = SAS_TASK_COMPLETE;
  2341. ts->stat = SAS_ABORTED_TASK;
  2342. if (pm8001_dev)
  2343. pm8001_dev->running_req--;
  2344. break;
  2345. case IO_OVERFLOW:
  2346. PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_UNDERFLOW\n"));
  2347. ts->resp = SAS_TASK_COMPLETE;
  2348. ts->stat = SAS_DATA_OVERRUN;
  2349. ts->residual = 0;
  2350. if (pm8001_dev)
  2351. pm8001_dev->running_req--;
  2352. break;
  2353. case IO_NO_DEVICE:
  2354. PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_NO_DEVICE\n"));
  2355. ts->resp = SAS_TASK_COMPLETE;
  2356. ts->stat = SAS_PHY_DOWN;
  2357. break;
  2358. case IO_ERROR_HW_TIMEOUT:
  2359. PM8001_IO_DBG(pm8001_ha,
  2360. pm8001_printk("IO_ERROR_HW_TIMEOUT\n"));
  2361. ts->resp = SAS_TASK_COMPLETE;
  2362. ts->stat = SAM_BUSY;
  2363. break;
  2364. case IO_XFER_ERROR_BREAK:
  2365. PM8001_IO_DBG(pm8001_ha,
  2366. pm8001_printk("IO_XFER_ERROR_BREAK\n"));
  2367. ts->resp = SAS_TASK_COMPLETE;
  2368. ts->stat = SAM_BUSY;
  2369. break;
  2370. case IO_XFER_ERROR_PHY_NOT_READY:
  2371. PM8001_IO_DBG(pm8001_ha,
  2372. pm8001_printk("IO_XFER_ERROR_PHY_NOT_READY\n"));
  2373. ts->resp = SAS_TASK_COMPLETE;
  2374. ts->stat = SAM_BUSY;
  2375. break;
  2376. case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
  2377. PM8001_IO_DBG(pm8001_ha,
  2378. pm8001_printk("IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED\n"));
  2379. ts->resp = SAS_TASK_COMPLETE;
  2380. ts->stat = SAS_OPEN_REJECT;
  2381. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  2382. break;
  2383. case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
  2384. PM8001_IO_DBG(pm8001_ha,
  2385. pm8001_printk("IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n"));
  2386. ts->resp = SAS_TASK_COMPLETE;
  2387. ts->stat = SAS_OPEN_REJECT;
  2388. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  2389. break;
  2390. case IO_OPEN_CNX_ERROR_BREAK:
  2391. PM8001_IO_DBG(pm8001_ha,
  2392. pm8001_printk("IO_OPEN_CNX_ERROR_BREAK\n"));
  2393. ts->resp = SAS_TASK_COMPLETE;
  2394. ts->stat = SAS_OPEN_REJECT;
  2395. ts->open_rej_reason = SAS_OREJ_RSVD_CONT0;
  2396. break;
  2397. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
  2398. PM8001_IO_DBG(pm8001_ha,
  2399. pm8001_printk("IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n"));
  2400. ts->resp = SAS_TASK_COMPLETE;
  2401. ts->stat = SAS_OPEN_REJECT;
  2402. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  2403. pm8001_handle_event(pm8001_ha,
  2404. pm8001_dev,
  2405. IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
  2406. break;
  2407. case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
  2408. PM8001_IO_DBG(pm8001_ha,
  2409. pm8001_printk("IO_OPEN_CNX_ERROR_BAD_DESTINATION\n"));
  2410. ts->resp = SAS_TASK_COMPLETE;
  2411. ts->stat = SAS_OPEN_REJECT;
  2412. ts->open_rej_reason = SAS_OREJ_BAD_DEST;
  2413. break;
  2414. case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
  2415. PM8001_IO_DBG(pm8001_ha,
  2416. pm8001_printk("IO_OPEN_CNX_ERROR_CONNECTION_RATE_"
  2417. "NOT_SUPPORTED\n"));
  2418. ts->resp = SAS_TASK_COMPLETE;
  2419. ts->stat = SAS_OPEN_REJECT;
  2420. ts->open_rej_reason = SAS_OREJ_CONN_RATE;
  2421. break;
  2422. case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
  2423. PM8001_IO_DBG(pm8001_ha,
  2424. pm8001_printk("IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n"));
  2425. ts->resp = SAS_TASK_COMPLETE;
  2426. ts->stat = SAS_OPEN_REJECT;
  2427. ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
  2428. break;
  2429. case IO_XFER_ERROR_RX_FRAME:
  2430. PM8001_IO_DBG(pm8001_ha,
  2431. pm8001_printk("IO_XFER_ERROR_RX_FRAME\n"));
  2432. ts->resp = SAS_TASK_COMPLETE;
  2433. ts->stat = SAS_DEV_NO_RESPONSE;
  2434. break;
  2435. case IO_XFER_OPEN_RETRY_TIMEOUT:
  2436. PM8001_IO_DBG(pm8001_ha,
  2437. pm8001_printk("IO_XFER_OPEN_RETRY_TIMEOUT\n"));
  2438. ts->resp = SAS_TASK_COMPLETE;
  2439. ts->stat = SAS_OPEN_REJECT;
  2440. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  2441. break;
  2442. case IO_ERROR_INTERNAL_SMP_RESOURCE:
  2443. PM8001_IO_DBG(pm8001_ha,
  2444. pm8001_printk("IO_ERROR_INTERNAL_SMP_RESOURCE\n"));
  2445. ts->resp = SAS_TASK_COMPLETE;
  2446. ts->stat = SAS_QUEUE_FULL;
  2447. break;
  2448. case IO_PORT_IN_RESET:
  2449. PM8001_IO_DBG(pm8001_ha,
  2450. pm8001_printk("IO_PORT_IN_RESET\n"));
  2451. ts->resp = SAS_TASK_COMPLETE;
  2452. ts->stat = SAS_OPEN_REJECT;
  2453. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  2454. break;
  2455. case IO_DS_NON_OPERATIONAL:
  2456. PM8001_IO_DBG(pm8001_ha,
  2457. pm8001_printk("IO_DS_NON_OPERATIONAL\n"));
  2458. ts->resp = SAS_TASK_COMPLETE;
  2459. ts->stat = SAS_DEV_NO_RESPONSE;
  2460. break;
  2461. case IO_DS_IN_RECOVERY:
  2462. PM8001_IO_DBG(pm8001_ha,
  2463. pm8001_printk("IO_DS_IN_RECOVERY\n"));
  2464. ts->resp = SAS_TASK_COMPLETE;
  2465. ts->stat = SAS_OPEN_REJECT;
  2466. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  2467. break;
  2468. case IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY:
  2469. PM8001_IO_DBG(pm8001_ha,
  2470. pm8001_printk("IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY\n"));
  2471. ts->resp = SAS_TASK_COMPLETE;
  2472. ts->stat = SAS_OPEN_REJECT;
  2473. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  2474. break;
  2475. default:
  2476. PM8001_IO_DBG(pm8001_ha,
  2477. pm8001_printk("Unknown status 0x%x\n", status));
  2478. ts->resp = SAS_TASK_COMPLETE;
  2479. ts->stat = SAS_DEV_NO_RESPONSE;
  2480. /* not allowed case. Therefore, return failed status */
  2481. break;
  2482. }
  2483. spin_lock_irqsave(&t->task_state_lock, flags);
  2484. t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
  2485. t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
  2486. t->task_state_flags |= SAS_TASK_STATE_DONE;
  2487. if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
  2488. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2489. PM8001_FAIL_DBG(pm8001_ha, pm8001_printk("task 0x%p done with"
  2490. " io_status 0x%x resp 0x%x "
  2491. "stat 0x%x but aborted by upper layer!\n",
  2492. t, status, ts->resp, ts->stat));
  2493. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2494. } else {
  2495. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2496. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2497. mb();/* in order to force CPU ordering */
  2498. t->task_done(t);
  2499. }
  2500. }
  2501. static void
  2502. mpi_set_dev_state_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
  2503. {
  2504. struct set_dev_state_resp *pPayload =
  2505. (struct set_dev_state_resp *)(piomb + 4);
  2506. u32 tag = le32_to_cpu(pPayload->tag);
  2507. struct pm8001_ccb_info *ccb = &pm8001_ha->ccb_info[tag];
  2508. struct pm8001_device *pm8001_dev = ccb->device;
  2509. u32 status = le32_to_cpu(pPayload->status);
  2510. u32 device_id = le32_to_cpu(pPayload->device_id);
  2511. u8 pds = le32_to_cpu(pPayload->pds_nds) | PDS_BITS;
  2512. u8 nds = le32_to_cpu(pPayload->pds_nds) | NDS_BITS;
  2513. PM8001_MSG_DBG(pm8001_ha, pm8001_printk("Set device id = 0x%x state "
  2514. "from 0x%x to 0x%x status = 0x%x!\n",
  2515. device_id, pds, nds, status));
  2516. complete(pm8001_dev->setds_completion);
  2517. ccb->task = NULL;
  2518. ccb->ccb_tag = 0xFFFFFFFF;
  2519. pm8001_ccb_free(pm8001_ha, tag);
  2520. }
  2521. static void
  2522. mpi_set_nvmd_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
  2523. {
  2524. struct get_nvm_data_resp *pPayload =
  2525. (struct get_nvm_data_resp *)(piomb + 4);
  2526. u32 tag = le32_to_cpu(pPayload->tag);
  2527. struct pm8001_ccb_info *ccb = &pm8001_ha->ccb_info[tag];
  2528. u32 dlen_status = le32_to_cpu(pPayload->dlen_status);
  2529. complete(pm8001_ha->nvmd_completion);
  2530. PM8001_MSG_DBG(pm8001_ha, pm8001_printk("Set nvm data complete!\n"));
  2531. if ((dlen_status & NVMD_STAT) != 0) {
  2532. PM8001_FAIL_DBG(pm8001_ha,
  2533. pm8001_printk("Set nvm data error!\n"));
  2534. return;
  2535. }
  2536. ccb->task = NULL;
  2537. ccb->ccb_tag = 0xFFFFFFFF;
  2538. pm8001_ccb_free(pm8001_ha, tag);
  2539. }
  2540. static void
  2541. mpi_get_nvmd_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
  2542. {
  2543. struct fw_control_ex *fw_control_context;
  2544. struct get_nvm_data_resp *pPayload =
  2545. (struct get_nvm_data_resp *)(piomb + 4);
  2546. u32 tag = le32_to_cpu(pPayload->tag);
  2547. struct pm8001_ccb_info *ccb = &pm8001_ha->ccb_info[tag];
  2548. u32 dlen_status = le32_to_cpu(pPayload->dlen_status);
  2549. u32 ir_tds_bn_dps_das_nvm =
  2550. le32_to_cpu(pPayload->ir_tda_bn_dps_das_nvm);
  2551. void *virt_addr = pm8001_ha->memoryMap.region[NVMD].virt_ptr;
  2552. fw_control_context = ccb->fw_control_context;
  2553. PM8001_MSG_DBG(pm8001_ha, pm8001_printk("Get nvm data complete!\n"));
  2554. if ((dlen_status & NVMD_STAT) != 0) {
  2555. PM8001_FAIL_DBG(pm8001_ha,
  2556. pm8001_printk("Get nvm data error!\n"));
  2557. complete(pm8001_ha->nvmd_completion);
  2558. return;
  2559. }
  2560. if (ir_tds_bn_dps_das_nvm & IPMode) {
  2561. /* indirect mode - IR bit set */
  2562. PM8001_MSG_DBG(pm8001_ha,
  2563. pm8001_printk("Get NVMD success, IR=1\n"));
  2564. if ((ir_tds_bn_dps_das_nvm & NVMD_TYPE) == TWI_DEVICE) {
  2565. if (ir_tds_bn_dps_das_nvm == 0x80a80200) {
  2566. memcpy(pm8001_ha->sas_addr,
  2567. ((u8 *)virt_addr + 4),
  2568. SAS_ADDR_SIZE);
  2569. PM8001_MSG_DBG(pm8001_ha,
  2570. pm8001_printk("Get SAS address"
  2571. " from VPD successfully!\n"));
  2572. }
  2573. } else if (((ir_tds_bn_dps_das_nvm & NVMD_TYPE) == C_SEEPROM)
  2574. || ((ir_tds_bn_dps_das_nvm & NVMD_TYPE) == VPD_FLASH) ||
  2575. ((ir_tds_bn_dps_das_nvm & NVMD_TYPE) == EXPAN_ROM)) {
  2576. ;
  2577. } else if (((ir_tds_bn_dps_das_nvm & NVMD_TYPE) == AAP1_RDUMP)
  2578. || ((ir_tds_bn_dps_das_nvm & NVMD_TYPE) == IOP_RDUMP)) {
  2579. ;
  2580. } else {
  2581. /* Should not be happened*/
  2582. PM8001_MSG_DBG(pm8001_ha,
  2583. pm8001_printk("(IR=1)Wrong Device type 0x%x\n",
  2584. ir_tds_bn_dps_das_nvm));
  2585. }
  2586. } else /* direct mode */{
  2587. PM8001_MSG_DBG(pm8001_ha,
  2588. pm8001_printk("Get NVMD success, IR=0, dataLen=%d\n",
  2589. (dlen_status & NVMD_LEN) >> 24));
  2590. }
  2591. memcpy(fw_control_context->usrAddr,
  2592. pm8001_ha->memoryMap.region[NVMD].virt_ptr,
  2593. fw_control_context->len);
  2594. complete(pm8001_ha->nvmd_completion);
  2595. ccb->task = NULL;
  2596. ccb->ccb_tag = 0xFFFFFFFF;
  2597. pm8001_ccb_free(pm8001_ha, tag);
  2598. }
  2599. static int mpi_local_phy_ctl(struct pm8001_hba_info *pm8001_ha, void *piomb)
  2600. {
  2601. struct local_phy_ctl_resp *pPayload =
  2602. (struct local_phy_ctl_resp *)(piomb + 4);
  2603. u32 status = le32_to_cpu(pPayload->status);
  2604. u32 phy_id = le32_to_cpu(pPayload->phyop_phyid) & ID_BITS;
  2605. u32 phy_op = le32_to_cpu(pPayload->phyop_phyid) & OP_BITS;
  2606. if (status != 0) {
  2607. PM8001_MSG_DBG(pm8001_ha,
  2608. pm8001_printk("%x phy execute %x phy op failed! \n",
  2609. phy_id, phy_op));
  2610. } else
  2611. PM8001_MSG_DBG(pm8001_ha,
  2612. pm8001_printk("%x phy execute %x phy op success! \n",
  2613. phy_id, phy_op));
  2614. return 0;
  2615. }
  2616. /**
  2617. * pm8001_bytes_dmaed - one of the interface function communication with libsas
  2618. * @pm8001_ha: our hba card information
  2619. * @i: which phy that received the event.
  2620. *
  2621. * when HBA driver received the identify done event or initiate FIS received
  2622. * event(for SATA), it will invoke this function to notify the sas layer that
  2623. * the sas toplogy has formed, please discover the the whole sas domain,
  2624. * while receive a broadcast(change) primitive just tell the sas
  2625. * layer to discover the changed domain rather than the whole domain.
  2626. */
  2627. static void pm8001_bytes_dmaed(struct pm8001_hba_info *pm8001_ha, int i)
  2628. {
  2629. struct pm8001_phy *phy = &pm8001_ha->phy[i];
  2630. struct asd_sas_phy *sas_phy = &phy->sas_phy;
  2631. struct sas_ha_struct *sas_ha;
  2632. if (!phy->phy_attached)
  2633. return;
  2634. sas_ha = pm8001_ha->sas;
  2635. if (sas_phy->phy) {
  2636. struct sas_phy *sphy = sas_phy->phy;
  2637. sphy->negotiated_linkrate = sas_phy->linkrate;
  2638. sphy->minimum_linkrate = phy->minimum_linkrate;
  2639. sphy->minimum_linkrate_hw = SAS_LINK_RATE_1_5_GBPS;
  2640. sphy->maximum_linkrate = phy->maximum_linkrate;
  2641. sphy->maximum_linkrate_hw = phy->maximum_linkrate;
  2642. }
  2643. if (phy->phy_type & PORT_TYPE_SAS) {
  2644. struct sas_identify_frame *id;
  2645. id = (struct sas_identify_frame *)phy->frame_rcvd;
  2646. id->dev_type = phy->identify.device_type;
  2647. id->initiator_bits = SAS_PROTOCOL_ALL;
  2648. id->target_bits = phy->identify.target_port_protocols;
  2649. } else if (phy->phy_type & PORT_TYPE_SATA) {
  2650. /*Nothing*/
  2651. }
  2652. PM8001_MSG_DBG(pm8001_ha, pm8001_printk("phy %d byte dmaded.\n", i));
  2653. sas_phy->frame_rcvd_size = phy->frame_rcvd_size;
  2654. pm8001_ha->sas->notify_port_event(sas_phy, PORTE_BYTES_DMAED);
  2655. }
  2656. /* Get the link rate speed */
  2657. static void get_lrate_mode(struct pm8001_phy *phy, u8 link_rate)
  2658. {
  2659. struct sas_phy *sas_phy = phy->sas_phy.phy;
  2660. switch (link_rate) {
  2661. case PHY_SPEED_60:
  2662. phy->sas_phy.linkrate = SAS_LINK_RATE_6_0_GBPS;
  2663. phy->sas_phy.phy->negotiated_linkrate = SAS_LINK_RATE_6_0_GBPS;
  2664. break;
  2665. case PHY_SPEED_30:
  2666. phy->sas_phy.linkrate = SAS_LINK_RATE_3_0_GBPS;
  2667. phy->sas_phy.phy->negotiated_linkrate = SAS_LINK_RATE_3_0_GBPS;
  2668. break;
  2669. case PHY_SPEED_15:
  2670. phy->sas_phy.linkrate = SAS_LINK_RATE_1_5_GBPS;
  2671. phy->sas_phy.phy->negotiated_linkrate = SAS_LINK_RATE_1_5_GBPS;
  2672. break;
  2673. }
  2674. sas_phy->negotiated_linkrate = phy->sas_phy.linkrate;
  2675. sas_phy->maximum_linkrate_hw = SAS_LINK_RATE_6_0_GBPS;
  2676. sas_phy->minimum_linkrate_hw = SAS_LINK_RATE_1_5_GBPS;
  2677. sas_phy->maximum_linkrate = SAS_LINK_RATE_6_0_GBPS;
  2678. sas_phy->minimum_linkrate = SAS_LINK_RATE_1_5_GBPS;
  2679. }
  2680. /**
  2681. * asd_get_attached_sas_addr -- extract/generate attached SAS address
  2682. * @phy: pointer to asd_phy
  2683. * @sas_addr: pointer to buffer where the SAS address is to be written
  2684. *
  2685. * This function extracts the SAS address from an IDENTIFY frame
  2686. * received. If OOB is SATA, then a SAS address is generated from the
  2687. * HA tables.
  2688. *
  2689. * LOCKING: the frame_rcvd_lock needs to be held since this parses the frame
  2690. * buffer.
  2691. */
  2692. static void pm8001_get_attached_sas_addr(struct pm8001_phy *phy,
  2693. u8 *sas_addr)
  2694. {
  2695. if (phy->sas_phy.frame_rcvd[0] == 0x34
  2696. && phy->sas_phy.oob_mode == SATA_OOB_MODE) {
  2697. struct pm8001_hba_info *pm8001_ha = phy->sas_phy.ha->lldd_ha;
  2698. /* FIS device-to-host */
  2699. u64 addr = be64_to_cpu(*(__be64 *)pm8001_ha->sas_addr);
  2700. addr += phy->sas_phy.id;
  2701. *(__be64 *)sas_addr = cpu_to_be64(addr);
  2702. } else {
  2703. struct sas_identify_frame *idframe =
  2704. (void *) phy->sas_phy.frame_rcvd;
  2705. memcpy(sas_addr, idframe->sas_addr, SAS_ADDR_SIZE);
  2706. }
  2707. }
  2708. /**
  2709. * pm8001_hw_event_ack_req- For PM8001,some events need to acknowage to FW.
  2710. * @pm8001_ha: our hba card information
  2711. * @Qnum: the outbound queue message number.
  2712. * @SEA: source of event to ack
  2713. * @port_id: port id.
  2714. * @phyId: phy id.
  2715. * @param0: parameter 0.
  2716. * @param1: parameter 1.
  2717. */
  2718. static void pm8001_hw_event_ack_req(struct pm8001_hba_info *pm8001_ha,
  2719. u32 Qnum, u32 SEA, u32 port_id, u32 phyId, u32 param0, u32 param1)
  2720. {
  2721. struct hw_event_ack_req payload;
  2722. u32 opc = OPC_INB_SAS_HW_EVENT_ACK;
  2723. struct inbound_queue_table *circularQ;
  2724. memset((u8 *)&payload, 0, sizeof(payload));
  2725. circularQ = &pm8001_ha->inbnd_q_tbl[Qnum];
  2726. payload.tag = 1;
  2727. payload.sea_phyid_portid = cpu_to_le32(((SEA & 0xFFFF) << 8) |
  2728. ((phyId & 0x0F) << 4) | (port_id & 0x0F));
  2729. payload.param0 = cpu_to_le32(param0);
  2730. payload.param1 = cpu_to_le32(param1);
  2731. mpi_build_cmd(pm8001_ha, circularQ, opc, &payload);
  2732. }
  2733. static int pm8001_chip_phy_ctl_req(struct pm8001_hba_info *pm8001_ha,
  2734. u32 phyId, u32 phy_op);
  2735. /**
  2736. * hw_event_sas_phy_up -FW tells me a SAS phy up event.
  2737. * @pm8001_ha: our hba card information
  2738. * @piomb: IO message buffer
  2739. */
  2740. static void
  2741. hw_event_sas_phy_up(struct pm8001_hba_info *pm8001_ha, void *piomb)
  2742. {
  2743. struct hw_event_resp *pPayload =
  2744. (struct hw_event_resp *)(piomb + 4);
  2745. u32 lr_evt_status_phyid_portid =
  2746. le32_to_cpu(pPayload->lr_evt_status_phyid_portid);
  2747. u8 link_rate =
  2748. (u8)((lr_evt_status_phyid_portid & 0xF0000000) >> 28);
  2749. u8 port_id = (u8)(lr_evt_status_phyid_portid & 0x0000000F);
  2750. u8 phy_id =
  2751. (u8)((lr_evt_status_phyid_portid & 0x000000F0) >> 4);
  2752. u32 npip_portstate = le32_to_cpu(pPayload->npip_portstate);
  2753. u8 portstate = (u8)(npip_portstate & 0x0000000F);
  2754. struct pm8001_port *port = &pm8001_ha->port[port_id];
  2755. struct sas_ha_struct *sas_ha = pm8001_ha->sas;
  2756. struct pm8001_phy *phy = &pm8001_ha->phy[phy_id];
  2757. unsigned long flags;
  2758. u8 deviceType = pPayload->sas_identify.dev_type;
  2759. port->port_state = portstate;
  2760. PM8001_MSG_DBG(pm8001_ha,
  2761. pm8001_printk("HW_EVENT_SAS_PHY_UP port id = %d, phy id = %d\n",
  2762. port_id, phy_id));
  2763. switch (deviceType) {
  2764. case SAS_PHY_UNUSED:
  2765. PM8001_MSG_DBG(pm8001_ha,
  2766. pm8001_printk("device type no device.\n"));
  2767. break;
  2768. case SAS_END_DEVICE:
  2769. PM8001_MSG_DBG(pm8001_ha, pm8001_printk("end device.\n"));
  2770. pm8001_chip_phy_ctl_req(pm8001_ha, phy_id,
  2771. PHY_NOTIFY_ENABLE_SPINUP);
  2772. port->port_attached = 1;
  2773. get_lrate_mode(phy, link_rate);
  2774. break;
  2775. case SAS_EDGE_EXPANDER_DEVICE:
  2776. PM8001_MSG_DBG(pm8001_ha,
  2777. pm8001_printk("expander device.\n"));
  2778. port->port_attached = 1;
  2779. get_lrate_mode(phy, link_rate);
  2780. break;
  2781. case SAS_FANOUT_EXPANDER_DEVICE:
  2782. PM8001_MSG_DBG(pm8001_ha,
  2783. pm8001_printk("fanout expander device.\n"));
  2784. port->port_attached = 1;
  2785. get_lrate_mode(phy, link_rate);
  2786. break;
  2787. default:
  2788. PM8001_MSG_DBG(pm8001_ha,
  2789. pm8001_printk("unkown device type(%x)\n", deviceType));
  2790. break;
  2791. }
  2792. phy->phy_type |= PORT_TYPE_SAS;
  2793. phy->identify.device_type = deviceType;
  2794. phy->phy_attached = 1;
  2795. if (phy->identify.device_type == SAS_END_DEV)
  2796. phy->identify.target_port_protocols = SAS_PROTOCOL_SSP;
  2797. else if (phy->identify.device_type != NO_DEVICE)
  2798. phy->identify.target_port_protocols = SAS_PROTOCOL_SMP;
  2799. phy->sas_phy.oob_mode = SAS_OOB_MODE;
  2800. sas_ha->notify_phy_event(&phy->sas_phy, PHYE_OOB_DONE);
  2801. spin_lock_irqsave(&phy->sas_phy.frame_rcvd_lock, flags);
  2802. memcpy(phy->frame_rcvd, &pPayload->sas_identify,
  2803. sizeof(struct sas_identify_frame)-4);
  2804. phy->frame_rcvd_size = sizeof(struct sas_identify_frame) - 4;
  2805. pm8001_get_attached_sas_addr(phy, phy->sas_phy.attached_sas_addr);
  2806. spin_unlock_irqrestore(&phy->sas_phy.frame_rcvd_lock, flags);
  2807. if (pm8001_ha->flags == PM8001F_RUN_TIME)
  2808. mdelay(200);/*delay a moment to wait disk to spinup*/
  2809. pm8001_bytes_dmaed(pm8001_ha, phy_id);
  2810. }
  2811. /**
  2812. * hw_event_sata_phy_up -FW tells me a SATA phy up event.
  2813. * @pm8001_ha: our hba card information
  2814. * @piomb: IO message buffer
  2815. */
  2816. static void
  2817. hw_event_sata_phy_up(struct pm8001_hba_info *pm8001_ha, void *piomb)
  2818. {
  2819. struct hw_event_resp *pPayload =
  2820. (struct hw_event_resp *)(piomb + 4);
  2821. u32 lr_evt_status_phyid_portid =
  2822. le32_to_cpu(pPayload->lr_evt_status_phyid_portid);
  2823. u8 link_rate =
  2824. (u8)((lr_evt_status_phyid_portid & 0xF0000000) >> 28);
  2825. u8 port_id = (u8)(lr_evt_status_phyid_portid & 0x0000000F);
  2826. u8 phy_id =
  2827. (u8)((lr_evt_status_phyid_portid & 0x000000F0) >> 4);
  2828. u32 npip_portstate = le32_to_cpu(pPayload->npip_portstate);
  2829. u8 portstate = (u8)(npip_portstate & 0x0000000F);
  2830. struct pm8001_port *port = &pm8001_ha->port[port_id];
  2831. struct sas_ha_struct *sas_ha = pm8001_ha->sas;
  2832. struct pm8001_phy *phy = &pm8001_ha->phy[phy_id];
  2833. unsigned long flags;
  2834. PM8001_MSG_DBG(pm8001_ha,
  2835. pm8001_printk("HW_EVENT_SATA_PHY_UP port id = %d,"
  2836. " phy id = %d\n", port_id, phy_id));
  2837. port->port_state = portstate;
  2838. port->port_attached = 1;
  2839. get_lrate_mode(phy, link_rate);
  2840. phy->phy_type |= PORT_TYPE_SATA;
  2841. phy->phy_attached = 1;
  2842. phy->sas_phy.oob_mode = SATA_OOB_MODE;
  2843. sas_ha->notify_phy_event(&phy->sas_phy, PHYE_OOB_DONE);
  2844. spin_lock_irqsave(&phy->sas_phy.frame_rcvd_lock, flags);
  2845. memcpy(phy->frame_rcvd, ((u8 *)&pPayload->sata_fis - 4),
  2846. sizeof(struct dev_to_host_fis));
  2847. phy->frame_rcvd_size = sizeof(struct dev_to_host_fis);
  2848. phy->identify.target_port_protocols = SAS_PROTOCOL_SATA;
  2849. phy->identify.device_type = SATA_DEV;
  2850. pm8001_get_attached_sas_addr(phy, phy->sas_phy.attached_sas_addr);
  2851. spin_unlock_irqrestore(&phy->sas_phy.frame_rcvd_lock, flags);
  2852. pm8001_bytes_dmaed(pm8001_ha, phy_id);
  2853. }
  2854. /**
  2855. * hw_event_phy_down -we should notify the libsas the phy is down.
  2856. * @pm8001_ha: our hba card information
  2857. * @piomb: IO message buffer
  2858. */
  2859. static void
  2860. hw_event_phy_down(struct pm8001_hba_info *pm8001_ha, void *piomb)
  2861. {
  2862. struct hw_event_resp *pPayload =
  2863. (struct hw_event_resp *)(piomb + 4);
  2864. u32 lr_evt_status_phyid_portid =
  2865. le32_to_cpu(pPayload->lr_evt_status_phyid_portid);
  2866. u8 port_id = (u8)(lr_evt_status_phyid_portid & 0x0000000F);
  2867. u8 phy_id =
  2868. (u8)((lr_evt_status_phyid_portid & 0x000000F0) >> 4);
  2869. u32 npip_portstate = le32_to_cpu(pPayload->npip_portstate);
  2870. u8 portstate = (u8)(npip_portstate & 0x0000000F);
  2871. struct pm8001_port *port = &pm8001_ha->port[port_id];
  2872. struct pm8001_phy *phy = &pm8001_ha->phy[phy_id];
  2873. port->port_state = portstate;
  2874. phy->phy_type = 0;
  2875. phy->identify.device_type = 0;
  2876. phy->phy_attached = 0;
  2877. memset(&phy->dev_sas_addr, 0, SAS_ADDR_SIZE);
  2878. switch (portstate) {
  2879. case PORT_VALID:
  2880. break;
  2881. case PORT_INVALID:
  2882. PM8001_MSG_DBG(pm8001_ha,
  2883. pm8001_printk(" PortInvalid portID %d \n", port_id));
  2884. PM8001_MSG_DBG(pm8001_ha,
  2885. pm8001_printk(" Last phy Down and port invalid\n"));
  2886. port->port_attached = 0;
  2887. pm8001_hw_event_ack_req(pm8001_ha, 0, HW_EVENT_PHY_DOWN,
  2888. port_id, phy_id, 0, 0);
  2889. break;
  2890. case PORT_IN_RESET:
  2891. PM8001_MSG_DBG(pm8001_ha,
  2892. pm8001_printk(" Port In Reset portID %d \n", port_id));
  2893. break;
  2894. case PORT_NOT_ESTABLISHED:
  2895. PM8001_MSG_DBG(pm8001_ha,
  2896. pm8001_printk(" phy Down and PORT_NOT_ESTABLISHED\n"));
  2897. port->port_attached = 0;
  2898. break;
  2899. case PORT_LOSTCOMM:
  2900. PM8001_MSG_DBG(pm8001_ha,
  2901. pm8001_printk(" phy Down and PORT_LOSTCOMM\n"));
  2902. PM8001_MSG_DBG(pm8001_ha,
  2903. pm8001_printk(" Last phy Down and port invalid\n"));
  2904. port->port_attached = 0;
  2905. pm8001_hw_event_ack_req(pm8001_ha, 0, HW_EVENT_PHY_DOWN,
  2906. port_id, phy_id, 0, 0);
  2907. break;
  2908. default:
  2909. port->port_attached = 0;
  2910. PM8001_MSG_DBG(pm8001_ha,
  2911. pm8001_printk(" phy Down and(default) = %x\n",
  2912. portstate));
  2913. break;
  2914. }
  2915. }
  2916. /**
  2917. * mpi_reg_resp -process register device ID response.
  2918. * @pm8001_ha: our hba card information
  2919. * @piomb: IO message buffer
  2920. *
  2921. * when sas layer find a device it will notify LLDD, then the driver register
  2922. * the domain device to FW, this event is the return device ID which the FW
  2923. * has assigned, from now,inter-communication with FW is no longer using the
  2924. * SAS address, use device ID which FW assigned.
  2925. */
  2926. static int mpi_reg_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
  2927. {
  2928. u32 status;
  2929. u32 device_id;
  2930. u32 htag;
  2931. struct pm8001_ccb_info *ccb;
  2932. struct pm8001_device *pm8001_dev;
  2933. struct dev_reg_resp *registerRespPayload =
  2934. (struct dev_reg_resp *)(piomb + 4);
  2935. htag = le32_to_cpu(registerRespPayload->tag);
  2936. ccb = &pm8001_ha->ccb_info[registerRespPayload->tag];
  2937. pm8001_dev = ccb->device;
  2938. status = le32_to_cpu(registerRespPayload->status);
  2939. device_id = le32_to_cpu(registerRespPayload->device_id);
  2940. PM8001_MSG_DBG(pm8001_ha,
  2941. pm8001_printk(" register device is status = %d\n", status));
  2942. switch (status) {
  2943. case DEVREG_SUCCESS:
  2944. PM8001_MSG_DBG(pm8001_ha, pm8001_printk("DEVREG_SUCCESS\n"));
  2945. pm8001_dev->device_id = device_id;
  2946. break;
  2947. case DEVREG_FAILURE_OUT_OF_RESOURCE:
  2948. PM8001_MSG_DBG(pm8001_ha,
  2949. pm8001_printk("DEVREG_FAILURE_OUT_OF_RESOURCE\n"));
  2950. break;
  2951. case DEVREG_FAILURE_DEVICE_ALREADY_REGISTERED:
  2952. PM8001_MSG_DBG(pm8001_ha,
  2953. pm8001_printk("DEVREG_FAILURE_DEVICE_ALREADY_REGISTERED\n"));
  2954. break;
  2955. case DEVREG_FAILURE_INVALID_PHY_ID:
  2956. PM8001_MSG_DBG(pm8001_ha,
  2957. pm8001_printk("DEVREG_FAILURE_INVALID_PHY_ID\n"));
  2958. break;
  2959. case DEVREG_FAILURE_PHY_ID_ALREADY_REGISTERED:
  2960. PM8001_MSG_DBG(pm8001_ha,
  2961. pm8001_printk("DEVREG_FAILURE_PHY_ID_ALREADY_REGISTERED\n"));
  2962. break;
  2963. case DEVREG_FAILURE_PORT_ID_OUT_OF_RANGE:
  2964. PM8001_MSG_DBG(pm8001_ha,
  2965. pm8001_printk("DEVREG_FAILURE_PORT_ID_OUT_OF_RANGE\n"));
  2966. break;
  2967. case DEVREG_FAILURE_PORT_NOT_VALID_STATE:
  2968. PM8001_MSG_DBG(pm8001_ha,
  2969. pm8001_printk("DEVREG_FAILURE_PORT_NOT_VALID_STATE\n"));
  2970. break;
  2971. case DEVREG_FAILURE_DEVICE_TYPE_NOT_VALID:
  2972. PM8001_MSG_DBG(pm8001_ha,
  2973. pm8001_printk("DEVREG_FAILURE_DEVICE_TYPE_NOT_VALID\n"));
  2974. break;
  2975. default:
  2976. PM8001_MSG_DBG(pm8001_ha,
  2977. pm8001_printk("DEVREG_FAILURE_DEVICE_TYPE_NOT_UNSORPORTED\n"));
  2978. break;
  2979. }
  2980. complete(pm8001_dev->dcompletion);
  2981. ccb->task = NULL;
  2982. ccb->ccb_tag = 0xFFFFFFFF;
  2983. pm8001_ccb_free(pm8001_ha, htag);
  2984. return 0;
  2985. }
  2986. static int mpi_dereg_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
  2987. {
  2988. u32 status;
  2989. u32 device_id;
  2990. struct dev_reg_resp *registerRespPayload =
  2991. (struct dev_reg_resp *)(piomb + 4);
  2992. status = le32_to_cpu(registerRespPayload->status);
  2993. device_id = le32_to_cpu(registerRespPayload->device_id);
  2994. if (status != 0)
  2995. PM8001_MSG_DBG(pm8001_ha,
  2996. pm8001_printk(" deregister device failed ,status = %x"
  2997. ", device_id = %x\n", status, device_id));
  2998. return 0;
  2999. }
  3000. static int
  3001. mpi_fw_flash_update_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
  3002. {
  3003. u32 status;
  3004. struct fw_control_ex fw_control_context;
  3005. struct fw_flash_Update_resp *ppayload =
  3006. (struct fw_flash_Update_resp *)(piomb + 4);
  3007. u32 tag = le32_to_cpu(ppayload->tag);
  3008. struct pm8001_ccb_info *ccb = &pm8001_ha->ccb_info[tag];
  3009. status = le32_to_cpu(ppayload->status);
  3010. memcpy(&fw_control_context,
  3011. ccb->fw_control_context,
  3012. sizeof(fw_control_context));
  3013. switch (status) {
  3014. case FLASH_UPDATE_COMPLETE_PENDING_REBOOT:
  3015. PM8001_MSG_DBG(pm8001_ha,
  3016. pm8001_printk(": FLASH_UPDATE_COMPLETE_PENDING_REBOOT\n"));
  3017. break;
  3018. case FLASH_UPDATE_IN_PROGRESS:
  3019. PM8001_MSG_DBG(pm8001_ha,
  3020. pm8001_printk(": FLASH_UPDATE_IN_PROGRESS\n"));
  3021. break;
  3022. case FLASH_UPDATE_HDR_ERR:
  3023. PM8001_MSG_DBG(pm8001_ha,
  3024. pm8001_printk(": FLASH_UPDATE_HDR_ERR\n"));
  3025. break;
  3026. case FLASH_UPDATE_OFFSET_ERR:
  3027. PM8001_MSG_DBG(pm8001_ha,
  3028. pm8001_printk(": FLASH_UPDATE_OFFSET_ERR\n"));
  3029. break;
  3030. case FLASH_UPDATE_CRC_ERR:
  3031. PM8001_MSG_DBG(pm8001_ha,
  3032. pm8001_printk(": FLASH_UPDATE_CRC_ERR\n"));
  3033. break;
  3034. case FLASH_UPDATE_LENGTH_ERR:
  3035. PM8001_MSG_DBG(pm8001_ha,
  3036. pm8001_printk(": FLASH_UPDATE_LENGTH_ERR\n"));
  3037. break;
  3038. case FLASH_UPDATE_HW_ERR:
  3039. PM8001_MSG_DBG(pm8001_ha,
  3040. pm8001_printk(": FLASH_UPDATE_HW_ERR\n"));
  3041. break;
  3042. case FLASH_UPDATE_DNLD_NOT_SUPPORTED:
  3043. PM8001_MSG_DBG(pm8001_ha,
  3044. pm8001_printk(": FLASH_UPDATE_DNLD_NOT_SUPPORTED\n"));
  3045. break;
  3046. case FLASH_UPDATE_DISABLED:
  3047. PM8001_MSG_DBG(pm8001_ha,
  3048. pm8001_printk(": FLASH_UPDATE_DISABLED\n"));
  3049. break;
  3050. default:
  3051. PM8001_MSG_DBG(pm8001_ha,
  3052. pm8001_printk("No matched status = %d\n", status));
  3053. break;
  3054. }
  3055. ccb->fw_control_context->fw_control->retcode = status;
  3056. pci_free_consistent(pm8001_ha->pdev,
  3057. fw_control_context.len,
  3058. fw_control_context.virtAddr,
  3059. fw_control_context.phys_addr);
  3060. complete(pm8001_ha->nvmd_completion);
  3061. ccb->task = NULL;
  3062. ccb->ccb_tag = 0xFFFFFFFF;
  3063. pm8001_ccb_free(pm8001_ha, tag);
  3064. return 0;
  3065. }
  3066. static int
  3067. mpi_general_event(struct pm8001_hba_info *pm8001_ha , void *piomb)
  3068. {
  3069. u32 status;
  3070. int i;
  3071. struct general_event_resp *pPayload =
  3072. (struct general_event_resp *)(piomb + 4);
  3073. status = le32_to_cpu(pPayload->status);
  3074. PM8001_MSG_DBG(pm8001_ha,
  3075. pm8001_printk(" status = 0x%x\n", status));
  3076. for (i = 0; i < GENERAL_EVENT_PAYLOAD; i++)
  3077. PM8001_MSG_DBG(pm8001_ha,
  3078. pm8001_printk("inb_IOMB_payload[0x%x] 0x%x, \n", i,
  3079. pPayload->inb_IOMB_payload[i]));
  3080. return 0;
  3081. }
  3082. static int
  3083. mpi_task_abort_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
  3084. {
  3085. struct sas_task *t;
  3086. struct pm8001_ccb_info *ccb;
  3087. unsigned long flags;
  3088. u32 status ;
  3089. u32 tag, scp;
  3090. struct task_status_struct *ts;
  3091. struct task_abort_resp *pPayload =
  3092. (struct task_abort_resp *)(piomb + 4);
  3093. ccb = &pm8001_ha->ccb_info[pPayload->tag];
  3094. t = ccb->task;
  3095. status = le32_to_cpu(pPayload->status);
  3096. tag = le32_to_cpu(pPayload->tag);
  3097. scp = le32_to_cpu(pPayload->scp);
  3098. PM8001_IO_DBG(pm8001_ha,
  3099. pm8001_printk(" status = 0x%x\n", status));
  3100. if (t == NULL)
  3101. return -1;
  3102. ts = &t->task_status;
  3103. if (status != 0)
  3104. PM8001_FAIL_DBG(pm8001_ha,
  3105. pm8001_printk("task abort failed status 0x%x ,"
  3106. "tag = 0x%x, scp= 0x%x\n", status, tag, scp));
  3107. switch (status) {
  3108. case IO_SUCCESS:
  3109. PM8001_EH_DBG(pm8001_ha, pm8001_printk("IO_SUCCESS\n"));
  3110. ts->resp = SAS_TASK_COMPLETE;
  3111. ts->stat = SAM_GOOD;
  3112. break;
  3113. case IO_NOT_VALID:
  3114. PM8001_EH_DBG(pm8001_ha, pm8001_printk("IO_NOT_VALID\n"));
  3115. ts->resp = TMF_RESP_FUNC_FAILED;
  3116. break;
  3117. }
  3118. spin_lock_irqsave(&t->task_state_lock, flags);
  3119. t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
  3120. t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
  3121. t->task_state_flags |= SAS_TASK_STATE_DONE;
  3122. spin_unlock_irqrestore(&t->task_state_lock, flags);
  3123. pm8001_ccb_task_free(pm8001_ha, t, ccb, pPayload->tag);
  3124. mb();
  3125. t->task_done(t);
  3126. return 0;
  3127. }
  3128. /**
  3129. * mpi_hw_event -The hw event has come.
  3130. * @pm8001_ha: our hba card information
  3131. * @piomb: IO message buffer
  3132. */
  3133. static int mpi_hw_event(struct pm8001_hba_info *pm8001_ha, void* piomb)
  3134. {
  3135. unsigned long flags;
  3136. struct hw_event_resp *pPayload =
  3137. (struct hw_event_resp *)(piomb + 4);
  3138. u32 lr_evt_status_phyid_portid =
  3139. le32_to_cpu(pPayload->lr_evt_status_phyid_portid);
  3140. u8 port_id = (u8)(lr_evt_status_phyid_portid & 0x0000000F);
  3141. u8 phy_id =
  3142. (u8)((lr_evt_status_phyid_portid & 0x000000F0) >> 4);
  3143. u16 eventType =
  3144. (u16)((lr_evt_status_phyid_portid & 0x00FFFF00) >> 8);
  3145. u8 status =
  3146. (u8)((lr_evt_status_phyid_portid & 0x0F000000) >> 24);
  3147. struct sas_ha_struct *sas_ha = pm8001_ha->sas;
  3148. struct pm8001_phy *phy = &pm8001_ha->phy[phy_id];
  3149. struct asd_sas_phy *sas_phy = sas_ha->sas_phy[phy_id];
  3150. PM8001_MSG_DBG(pm8001_ha,
  3151. pm8001_printk("outbound queue HW event & event type : "));
  3152. switch (eventType) {
  3153. case HW_EVENT_PHY_START_STATUS:
  3154. PM8001_MSG_DBG(pm8001_ha,
  3155. pm8001_printk("HW_EVENT_PHY_START_STATUS"
  3156. " status = %x\n", status));
  3157. if (status == 0) {
  3158. phy->phy_state = 1;
  3159. if (pm8001_ha->flags == PM8001F_RUN_TIME)
  3160. complete(phy->enable_completion);
  3161. }
  3162. break;
  3163. case HW_EVENT_SAS_PHY_UP:
  3164. PM8001_MSG_DBG(pm8001_ha,
  3165. pm8001_printk("HW_EVENT_PHY_START_STATUS \n"));
  3166. hw_event_sas_phy_up(pm8001_ha, piomb);
  3167. break;
  3168. case HW_EVENT_SATA_PHY_UP:
  3169. PM8001_MSG_DBG(pm8001_ha,
  3170. pm8001_printk("HW_EVENT_SATA_PHY_UP \n"));
  3171. hw_event_sata_phy_up(pm8001_ha, piomb);
  3172. break;
  3173. case HW_EVENT_PHY_STOP_STATUS:
  3174. PM8001_MSG_DBG(pm8001_ha,
  3175. pm8001_printk("HW_EVENT_PHY_STOP_STATUS "
  3176. "status = %x\n", status));
  3177. if (status == 0)
  3178. phy->phy_state = 0;
  3179. break;
  3180. case HW_EVENT_SATA_SPINUP_HOLD:
  3181. PM8001_MSG_DBG(pm8001_ha,
  3182. pm8001_printk("HW_EVENT_SATA_SPINUP_HOLD \n"));
  3183. sas_ha->notify_phy_event(&phy->sas_phy, PHYE_SPINUP_HOLD);
  3184. break;
  3185. case HW_EVENT_PHY_DOWN:
  3186. PM8001_MSG_DBG(pm8001_ha,
  3187. pm8001_printk("HW_EVENT_PHY_DOWN \n"));
  3188. sas_ha->notify_phy_event(&phy->sas_phy, PHYE_LOSS_OF_SIGNAL);
  3189. phy->phy_attached = 0;
  3190. phy->phy_state = 0;
  3191. hw_event_phy_down(pm8001_ha, piomb);
  3192. break;
  3193. case HW_EVENT_PORT_INVALID:
  3194. PM8001_MSG_DBG(pm8001_ha,
  3195. pm8001_printk("HW_EVENT_PORT_INVALID\n"));
  3196. sas_phy_disconnected(sas_phy);
  3197. phy->phy_attached = 0;
  3198. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  3199. break;
  3200. /* the broadcast change primitive received, tell the LIBSAS this event
  3201. to revalidate the sas domain*/
  3202. case HW_EVENT_BROADCAST_CHANGE:
  3203. PM8001_MSG_DBG(pm8001_ha,
  3204. pm8001_printk("HW_EVENT_BROADCAST_CHANGE\n"));
  3205. pm8001_hw_event_ack_req(pm8001_ha, 0, HW_EVENT_BROADCAST_CHANGE,
  3206. port_id, phy_id, 1, 0);
  3207. spin_lock_irqsave(&sas_phy->sas_prim_lock, flags);
  3208. sas_phy->sas_prim = HW_EVENT_BROADCAST_CHANGE;
  3209. spin_unlock_irqrestore(&sas_phy->sas_prim_lock, flags);
  3210. sas_ha->notify_port_event(sas_phy, PORTE_BROADCAST_RCVD);
  3211. break;
  3212. case HW_EVENT_PHY_ERROR:
  3213. PM8001_MSG_DBG(pm8001_ha,
  3214. pm8001_printk("HW_EVENT_PHY_ERROR\n"));
  3215. sas_phy_disconnected(&phy->sas_phy);
  3216. phy->phy_attached = 0;
  3217. sas_ha->notify_phy_event(&phy->sas_phy, PHYE_OOB_ERROR);
  3218. break;
  3219. case HW_EVENT_BROADCAST_EXP:
  3220. PM8001_MSG_DBG(pm8001_ha,
  3221. pm8001_printk("HW_EVENT_BROADCAST_EXP\n"));
  3222. spin_lock_irqsave(&sas_phy->sas_prim_lock, flags);
  3223. sas_phy->sas_prim = HW_EVENT_BROADCAST_EXP;
  3224. spin_unlock_irqrestore(&sas_phy->sas_prim_lock, flags);
  3225. sas_ha->notify_port_event(sas_phy, PORTE_BROADCAST_RCVD);
  3226. break;
  3227. case HW_EVENT_LINK_ERR_INVALID_DWORD:
  3228. PM8001_MSG_DBG(pm8001_ha,
  3229. pm8001_printk("HW_EVENT_LINK_ERR_INVALID_DWORD\n"));
  3230. pm8001_hw_event_ack_req(pm8001_ha, 0,
  3231. HW_EVENT_LINK_ERR_INVALID_DWORD, port_id, phy_id, 0, 0);
  3232. sas_phy_disconnected(sas_phy);
  3233. phy->phy_attached = 0;
  3234. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  3235. break;
  3236. case HW_EVENT_LINK_ERR_DISPARITY_ERROR:
  3237. PM8001_MSG_DBG(pm8001_ha,
  3238. pm8001_printk("HW_EVENT_LINK_ERR_DISPARITY_ERROR\n"));
  3239. pm8001_hw_event_ack_req(pm8001_ha, 0,
  3240. HW_EVENT_LINK_ERR_DISPARITY_ERROR,
  3241. port_id, phy_id, 0, 0);
  3242. sas_phy_disconnected(sas_phy);
  3243. phy->phy_attached = 0;
  3244. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  3245. break;
  3246. case HW_EVENT_LINK_ERR_CODE_VIOLATION:
  3247. PM8001_MSG_DBG(pm8001_ha,
  3248. pm8001_printk("HW_EVENT_LINK_ERR_CODE_VIOLATION\n"));
  3249. pm8001_hw_event_ack_req(pm8001_ha, 0,
  3250. HW_EVENT_LINK_ERR_CODE_VIOLATION,
  3251. port_id, phy_id, 0, 0);
  3252. sas_phy_disconnected(sas_phy);
  3253. phy->phy_attached = 0;
  3254. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  3255. break;
  3256. case HW_EVENT_LINK_ERR_LOSS_OF_DWORD_SYNCH:
  3257. PM8001_MSG_DBG(pm8001_ha,
  3258. pm8001_printk("HW_EVENT_LINK_ERR_LOSS_OF_DWORD_SYNCH\n"));
  3259. pm8001_hw_event_ack_req(pm8001_ha, 0,
  3260. HW_EVENT_LINK_ERR_LOSS_OF_DWORD_SYNCH,
  3261. port_id, phy_id, 0, 0);
  3262. sas_phy_disconnected(sas_phy);
  3263. phy->phy_attached = 0;
  3264. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  3265. break;
  3266. case HW_EVENT_MALFUNCTION:
  3267. PM8001_MSG_DBG(pm8001_ha,
  3268. pm8001_printk("HW_EVENT_MALFUNCTION\n"));
  3269. break;
  3270. case HW_EVENT_BROADCAST_SES:
  3271. PM8001_MSG_DBG(pm8001_ha,
  3272. pm8001_printk("HW_EVENT_BROADCAST_SES\n"));
  3273. spin_lock_irqsave(&sas_phy->sas_prim_lock, flags);
  3274. sas_phy->sas_prim = HW_EVENT_BROADCAST_SES;
  3275. spin_unlock_irqrestore(&sas_phy->sas_prim_lock, flags);
  3276. sas_ha->notify_port_event(sas_phy, PORTE_BROADCAST_RCVD);
  3277. break;
  3278. case HW_EVENT_INBOUND_CRC_ERROR:
  3279. PM8001_MSG_DBG(pm8001_ha,
  3280. pm8001_printk("HW_EVENT_INBOUND_CRC_ERROR\n"));
  3281. pm8001_hw_event_ack_req(pm8001_ha, 0,
  3282. HW_EVENT_INBOUND_CRC_ERROR,
  3283. port_id, phy_id, 0, 0);
  3284. break;
  3285. case HW_EVENT_HARD_RESET_RECEIVED:
  3286. PM8001_MSG_DBG(pm8001_ha,
  3287. pm8001_printk("HW_EVENT_HARD_RESET_RECEIVED\n"));
  3288. sas_ha->notify_port_event(sas_phy, PORTE_HARD_RESET);
  3289. break;
  3290. case HW_EVENT_ID_FRAME_TIMEOUT:
  3291. PM8001_MSG_DBG(pm8001_ha,
  3292. pm8001_printk("HW_EVENT_ID_FRAME_TIMEOUT\n"));
  3293. sas_phy_disconnected(sas_phy);
  3294. phy->phy_attached = 0;
  3295. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  3296. break;
  3297. case HW_EVENT_LINK_ERR_PHY_RESET_FAILED:
  3298. PM8001_MSG_DBG(pm8001_ha,
  3299. pm8001_printk("HW_EVENT_LINK_ERR_PHY_RESET_FAILED \n"));
  3300. pm8001_hw_event_ack_req(pm8001_ha, 0,
  3301. HW_EVENT_LINK_ERR_PHY_RESET_FAILED,
  3302. port_id, phy_id, 0, 0);
  3303. sas_phy_disconnected(sas_phy);
  3304. phy->phy_attached = 0;
  3305. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  3306. break;
  3307. case HW_EVENT_PORT_RESET_TIMER_TMO:
  3308. PM8001_MSG_DBG(pm8001_ha,
  3309. pm8001_printk("HW_EVENT_PORT_RESET_TIMER_TMO \n"));
  3310. sas_phy_disconnected(sas_phy);
  3311. phy->phy_attached = 0;
  3312. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  3313. break;
  3314. case HW_EVENT_PORT_RECOVERY_TIMER_TMO:
  3315. PM8001_MSG_DBG(pm8001_ha,
  3316. pm8001_printk("HW_EVENT_PORT_RECOVERY_TIMER_TMO \n"));
  3317. sas_phy_disconnected(sas_phy);
  3318. phy->phy_attached = 0;
  3319. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  3320. break;
  3321. case HW_EVENT_PORT_RECOVER:
  3322. PM8001_MSG_DBG(pm8001_ha,
  3323. pm8001_printk("HW_EVENT_PORT_RECOVER \n"));
  3324. break;
  3325. case HW_EVENT_PORT_RESET_COMPLETE:
  3326. PM8001_MSG_DBG(pm8001_ha,
  3327. pm8001_printk("HW_EVENT_PORT_RESET_COMPLETE \n"));
  3328. break;
  3329. case EVENT_BROADCAST_ASYNCH_EVENT:
  3330. PM8001_MSG_DBG(pm8001_ha,
  3331. pm8001_printk("EVENT_BROADCAST_ASYNCH_EVENT\n"));
  3332. break;
  3333. default:
  3334. PM8001_MSG_DBG(pm8001_ha,
  3335. pm8001_printk("Unknown event type = %x\n", eventType));
  3336. break;
  3337. }
  3338. return 0;
  3339. }
  3340. /**
  3341. * process_one_iomb - process one outbound Queue memory block
  3342. * @pm8001_ha: our hba card information
  3343. * @piomb: IO message buffer
  3344. */
  3345. static void process_one_iomb(struct pm8001_hba_info *pm8001_ha, void *piomb)
  3346. {
  3347. u32 pHeader = (u32)*(u32 *)piomb;
  3348. u8 opc = (u8)((le32_to_cpu(pHeader)) & 0xFFF);
  3349. PM8001_MSG_DBG(pm8001_ha, pm8001_printk("process_one_iomb:"));
  3350. switch (opc) {
  3351. case OPC_OUB_ECHO:
  3352. PM8001_MSG_DBG(pm8001_ha, pm8001_printk("OPC_OUB_ECHO \n"));
  3353. break;
  3354. case OPC_OUB_HW_EVENT:
  3355. PM8001_MSG_DBG(pm8001_ha,
  3356. pm8001_printk("OPC_OUB_HW_EVENT \n"));
  3357. mpi_hw_event(pm8001_ha, piomb);
  3358. break;
  3359. case OPC_OUB_SSP_COMP:
  3360. PM8001_MSG_DBG(pm8001_ha,
  3361. pm8001_printk("OPC_OUB_SSP_COMP \n"));
  3362. mpi_ssp_completion(pm8001_ha, piomb);
  3363. break;
  3364. case OPC_OUB_SMP_COMP:
  3365. PM8001_MSG_DBG(pm8001_ha,
  3366. pm8001_printk("OPC_OUB_SMP_COMP \n"));
  3367. mpi_smp_completion(pm8001_ha, piomb);
  3368. break;
  3369. case OPC_OUB_LOCAL_PHY_CNTRL:
  3370. PM8001_MSG_DBG(pm8001_ha,
  3371. pm8001_printk("OPC_OUB_LOCAL_PHY_CNTRL\n"));
  3372. mpi_local_phy_ctl(pm8001_ha, piomb);
  3373. break;
  3374. case OPC_OUB_DEV_REGIST:
  3375. PM8001_MSG_DBG(pm8001_ha,
  3376. pm8001_printk("OPC_OUB_DEV_REGIST \n"));
  3377. mpi_reg_resp(pm8001_ha, piomb);
  3378. break;
  3379. case OPC_OUB_DEREG_DEV:
  3380. PM8001_MSG_DBG(pm8001_ha,
  3381. pm8001_printk("unresgister the deviece \n"));
  3382. mpi_dereg_resp(pm8001_ha, piomb);
  3383. break;
  3384. case OPC_OUB_GET_DEV_HANDLE:
  3385. PM8001_MSG_DBG(pm8001_ha,
  3386. pm8001_printk("OPC_OUB_GET_DEV_HANDLE \n"));
  3387. break;
  3388. case OPC_OUB_SATA_COMP:
  3389. PM8001_MSG_DBG(pm8001_ha,
  3390. pm8001_printk("OPC_OUB_SATA_COMP \n"));
  3391. mpi_sata_completion(pm8001_ha, piomb);
  3392. break;
  3393. case OPC_OUB_SATA_EVENT:
  3394. PM8001_MSG_DBG(pm8001_ha,
  3395. pm8001_printk("OPC_OUB_SATA_EVENT \n"));
  3396. mpi_sata_event(pm8001_ha, piomb);
  3397. break;
  3398. case OPC_OUB_SSP_EVENT:
  3399. PM8001_MSG_DBG(pm8001_ha,
  3400. pm8001_printk("OPC_OUB_SSP_EVENT\n"));
  3401. mpi_ssp_event(pm8001_ha, piomb);
  3402. break;
  3403. case OPC_OUB_DEV_HANDLE_ARRIV:
  3404. PM8001_MSG_DBG(pm8001_ha,
  3405. pm8001_printk("OPC_OUB_DEV_HANDLE_ARRIV\n"));
  3406. /*This is for target*/
  3407. break;
  3408. case OPC_OUB_SSP_RECV_EVENT:
  3409. PM8001_MSG_DBG(pm8001_ha,
  3410. pm8001_printk("OPC_OUB_SSP_RECV_EVENT\n"));
  3411. /*This is for target*/
  3412. break;
  3413. case OPC_OUB_DEV_INFO:
  3414. PM8001_MSG_DBG(pm8001_ha,
  3415. pm8001_printk("OPC_OUB_DEV_INFO\n"));
  3416. break;
  3417. case OPC_OUB_FW_FLASH_UPDATE:
  3418. PM8001_MSG_DBG(pm8001_ha,
  3419. pm8001_printk("OPC_OUB_FW_FLASH_UPDATE\n"));
  3420. mpi_fw_flash_update_resp(pm8001_ha, piomb);
  3421. break;
  3422. case OPC_OUB_GPIO_RESPONSE:
  3423. PM8001_MSG_DBG(pm8001_ha,
  3424. pm8001_printk("OPC_OUB_GPIO_RESPONSE\n"));
  3425. break;
  3426. case OPC_OUB_GPIO_EVENT:
  3427. PM8001_MSG_DBG(pm8001_ha,
  3428. pm8001_printk("OPC_OUB_GPIO_EVENT\n"));
  3429. break;
  3430. case OPC_OUB_GENERAL_EVENT:
  3431. PM8001_MSG_DBG(pm8001_ha,
  3432. pm8001_printk("OPC_OUB_GENERAL_EVENT\n"));
  3433. mpi_general_event(pm8001_ha, piomb);
  3434. break;
  3435. case OPC_OUB_SSP_ABORT_RSP:
  3436. PM8001_MSG_DBG(pm8001_ha,
  3437. pm8001_printk("OPC_OUB_SSP_ABORT_RSP\n"));
  3438. mpi_task_abort_resp(pm8001_ha, piomb);
  3439. break;
  3440. case OPC_OUB_SATA_ABORT_RSP:
  3441. PM8001_MSG_DBG(pm8001_ha,
  3442. pm8001_printk("OPC_OUB_SATA_ABORT_RSP\n"));
  3443. mpi_task_abort_resp(pm8001_ha, piomb);
  3444. break;
  3445. case OPC_OUB_SAS_DIAG_MODE_START_END:
  3446. PM8001_MSG_DBG(pm8001_ha,
  3447. pm8001_printk("OPC_OUB_SAS_DIAG_MODE_START_END\n"));
  3448. break;
  3449. case OPC_OUB_SAS_DIAG_EXECUTE:
  3450. PM8001_MSG_DBG(pm8001_ha,
  3451. pm8001_printk("OPC_OUB_SAS_DIAG_EXECUTE\n"));
  3452. break;
  3453. case OPC_OUB_GET_TIME_STAMP:
  3454. PM8001_MSG_DBG(pm8001_ha,
  3455. pm8001_printk("OPC_OUB_GET_TIME_STAMP\n"));
  3456. break;
  3457. case OPC_OUB_SAS_HW_EVENT_ACK:
  3458. PM8001_MSG_DBG(pm8001_ha,
  3459. pm8001_printk("OPC_OUB_SAS_HW_EVENT_ACK\n"));
  3460. break;
  3461. case OPC_OUB_PORT_CONTROL:
  3462. PM8001_MSG_DBG(pm8001_ha,
  3463. pm8001_printk("OPC_OUB_PORT_CONTROL\n"));
  3464. break;
  3465. case OPC_OUB_SMP_ABORT_RSP:
  3466. PM8001_MSG_DBG(pm8001_ha,
  3467. pm8001_printk("OPC_OUB_SMP_ABORT_RSP\n"));
  3468. mpi_task_abort_resp(pm8001_ha, piomb);
  3469. break;
  3470. case OPC_OUB_GET_NVMD_DATA:
  3471. PM8001_MSG_DBG(pm8001_ha,
  3472. pm8001_printk("OPC_OUB_GET_NVMD_DATA\n"));
  3473. mpi_get_nvmd_resp(pm8001_ha, piomb);
  3474. break;
  3475. case OPC_OUB_SET_NVMD_DATA:
  3476. PM8001_MSG_DBG(pm8001_ha,
  3477. pm8001_printk("OPC_OUB_SET_NVMD_DATA\n"));
  3478. mpi_set_nvmd_resp(pm8001_ha, piomb);
  3479. break;
  3480. case OPC_OUB_DEVICE_HANDLE_REMOVAL:
  3481. PM8001_MSG_DBG(pm8001_ha,
  3482. pm8001_printk("OPC_OUB_DEVICE_HANDLE_REMOVAL\n"));
  3483. break;
  3484. case OPC_OUB_SET_DEVICE_STATE:
  3485. PM8001_MSG_DBG(pm8001_ha,
  3486. pm8001_printk("OPC_OUB_SET_DEVICE_STATE\n"));
  3487. mpi_set_dev_state_resp(pm8001_ha, piomb);
  3488. break;
  3489. case OPC_OUB_GET_DEVICE_STATE:
  3490. PM8001_MSG_DBG(pm8001_ha,
  3491. pm8001_printk("OPC_OUB_GET_DEVICE_STATE\n"));
  3492. break;
  3493. case OPC_OUB_SET_DEV_INFO:
  3494. PM8001_MSG_DBG(pm8001_ha,
  3495. pm8001_printk("OPC_OUB_SET_DEV_INFO\n"));
  3496. break;
  3497. case OPC_OUB_SAS_RE_INITIALIZE:
  3498. PM8001_MSG_DBG(pm8001_ha,
  3499. pm8001_printk("OPC_OUB_SAS_RE_INITIALIZE\n"));
  3500. break;
  3501. default:
  3502. PM8001_MSG_DBG(pm8001_ha,
  3503. pm8001_printk("Unknown outbound Queue IOMB OPC = %x\n",
  3504. opc));
  3505. break;
  3506. }
  3507. }
  3508. static int process_oq(struct pm8001_hba_info *pm8001_ha)
  3509. {
  3510. struct outbound_queue_table *circularQ;
  3511. void *pMsg1 = NULL;
  3512. u8 bc = 0;
  3513. u32 ret = MPI_IO_STATUS_FAIL;
  3514. circularQ = &pm8001_ha->outbnd_q_tbl[0];
  3515. do {
  3516. ret = mpi_msg_consume(pm8001_ha, circularQ, &pMsg1, &bc);
  3517. if (MPI_IO_STATUS_SUCCESS == ret) {
  3518. /* process the outbound message */
  3519. process_one_iomb(pm8001_ha, (void *)(pMsg1 - 4));
  3520. /* free the message from the outbound circular buffer */
  3521. mpi_msg_free_set(pm8001_ha, pMsg1, circularQ, bc);
  3522. }
  3523. if (MPI_IO_STATUS_BUSY == ret) {
  3524. u32 producer_idx;
  3525. /* Update the producer index from SPC */
  3526. producer_idx = pm8001_read_32(circularQ->pi_virt);
  3527. circularQ->producer_index = cpu_to_le32(producer_idx);
  3528. if (circularQ->producer_index ==
  3529. circularQ->consumer_idx)
  3530. /* OQ is empty */
  3531. break;
  3532. }
  3533. } while (1);
  3534. return ret;
  3535. }
  3536. /* PCI_DMA_... to our direction translation. */
  3537. static const u8 data_dir_flags[] = {
  3538. [PCI_DMA_BIDIRECTIONAL] = DATA_DIR_BYRECIPIENT,/* UNSPECIFIED */
  3539. [PCI_DMA_TODEVICE] = DATA_DIR_OUT,/* OUTBOUND */
  3540. [PCI_DMA_FROMDEVICE] = DATA_DIR_IN,/* INBOUND */
  3541. [PCI_DMA_NONE] = DATA_DIR_NONE,/* NO TRANSFER */
  3542. };
  3543. static void
  3544. pm8001_chip_make_sg(struct scatterlist *scatter, int nr, void *prd)
  3545. {
  3546. int i;
  3547. struct scatterlist *sg;
  3548. struct pm8001_prd *buf_prd = prd;
  3549. for_each_sg(scatter, sg, nr, i) {
  3550. buf_prd->addr = cpu_to_le64(sg_dma_address(sg));
  3551. buf_prd->im_len.len = cpu_to_le32(sg_dma_len(sg));
  3552. buf_prd->im_len.e = 0;
  3553. buf_prd++;
  3554. }
  3555. }
  3556. static void build_smp_cmd(u32 deviceID, u32 hTag, struct smp_req *psmp_cmd)
  3557. {
  3558. psmp_cmd->tag = cpu_to_le32(hTag);
  3559. psmp_cmd->device_id = cpu_to_le32(deviceID);
  3560. psmp_cmd->len_ip_ir = cpu_to_le32(1|(1 << 1));
  3561. }
  3562. /**
  3563. * pm8001_chip_smp_req - send a SMP task to FW
  3564. * @pm8001_ha: our hba card information.
  3565. * @ccb: the ccb information this request used.
  3566. */
  3567. static int pm8001_chip_smp_req(struct pm8001_hba_info *pm8001_ha,
  3568. struct pm8001_ccb_info *ccb)
  3569. {
  3570. int elem, rc;
  3571. struct sas_task *task = ccb->task;
  3572. struct domain_device *dev = task->dev;
  3573. struct pm8001_device *pm8001_dev = dev->lldd_dev;
  3574. struct scatterlist *sg_req, *sg_resp;
  3575. u32 req_len, resp_len;
  3576. struct smp_req smp_cmd;
  3577. u32 opc;
  3578. struct inbound_queue_table *circularQ;
  3579. memset(&smp_cmd, 0, sizeof(smp_cmd));
  3580. /*
  3581. * DMA-map SMP request, response buffers
  3582. */
  3583. sg_req = &task->smp_task.smp_req;
  3584. elem = dma_map_sg(pm8001_ha->dev, sg_req, 1, PCI_DMA_TODEVICE);
  3585. if (!elem)
  3586. return -ENOMEM;
  3587. req_len = sg_dma_len(sg_req);
  3588. sg_resp = &task->smp_task.smp_resp;
  3589. elem = dma_map_sg(pm8001_ha->dev, sg_resp, 1, PCI_DMA_FROMDEVICE);
  3590. if (!elem) {
  3591. rc = -ENOMEM;
  3592. goto err_out;
  3593. }
  3594. resp_len = sg_dma_len(sg_resp);
  3595. /* must be in dwords */
  3596. if ((req_len & 0x3) || (resp_len & 0x3)) {
  3597. rc = -EINVAL;
  3598. goto err_out_2;
  3599. }
  3600. opc = OPC_INB_SMP_REQUEST;
  3601. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  3602. smp_cmd.tag = cpu_to_le32(ccb->ccb_tag);
  3603. smp_cmd.long_smp_req.long_req_addr =
  3604. cpu_to_le64((u64)sg_dma_address(&task->smp_task.smp_req));
  3605. smp_cmd.long_smp_req.long_req_size =
  3606. cpu_to_le32((u32)sg_dma_len(&task->smp_task.smp_req)-4);
  3607. smp_cmd.long_smp_req.long_resp_addr =
  3608. cpu_to_le64((u64)sg_dma_address(&task->smp_task.smp_resp));
  3609. smp_cmd.long_smp_req.long_resp_size =
  3610. cpu_to_le32((u32)sg_dma_len(&task->smp_task.smp_resp)-4);
  3611. build_smp_cmd(pm8001_dev->device_id, smp_cmd.tag, &smp_cmd);
  3612. mpi_build_cmd(pm8001_ha, circularQ, opc, (u32 *)&smp_cmd);
  3613. return 0;
  3614. err_out_2:
  3615. dma_unmap_sg(pm8001_ha->dev, &ccb->task->smp_task.smp_resp, 1,
  3616. PCI_DMA_FROMDEVICE);
  3617. err_out:
  3618. dma_unmap_sg(pm8001_ha->dev, &ccb->task->smp_task.smp_req, 1,
  3619. PCI_DMA_TODEVICE);
  3620. return rc;
  3621. }
  3622. /**
  3623. * pm8001_chip_ssp_io_req - send a SSP task to FW
  3624. * @pm8001_ha: our hba card information.
  3625. * @ccb: the ccb information this request used.
  3626. */
  3627. static int pm8001_chip_ssp_io_req(struct pm8001_hba_info *pm8001_ha,
  3628. struct pm8001_ccb_info *ccb)
  3629. {
  3630. struct sas_task *task = ccb->task;
  3631. struct domain_device *dev = task->dev;
  3632. struct pm8001_device *pm8001_dev = dev->lldd_dev;
  3633. struct ssp_ini_io_start_req ssp_cmd;
  3634. u32 tag = ccb->ccb_tag;
  3635. int ret;
  3636. __le64 phys_addr;
  3637. struct inbound_queue_table *circularQ;
  3638. u32 opc = OPC_INB_SSPINIIOSTART;
  3639. memset(&ssp_cmd, 0, sizeof(ssp_cmd));
  3640. memcpy(ssp_cmd.ssp_iu.lun, task->ssp_task.LUN, 8);
  3641. ssp_cmd.dir_m_tlr =
  3642. cpu_to_le32(data_dir_flags[task->data_dir] << 8 | 0x0);/*0 for
  3643. SAS 1.1 compatible TLR*/
  3644. ssp_cmd.data_len = cpu_to_le32(task->total_xfer_len);
  3645. ssp_cmd.device_id = cpu_to_le32(pm8001_dev->device_id);
  3646. ssp_cmd.tag = cpu_to_le32(tag);
  3647. if (task->ssp_task.enable_first_burst)
  3648. ssp_cmd.ssp_iu.efb_prio_attr |= 0x80;
  3649. ssp_cmd.ssp_iu.efb_prio_attr |= (task->ssp_task.task_prio << 3);
  3650. ssp_cmd.ssp_iu.efb_prio_attr |= (task->ssp_task.task_attr & 7);
  3651. memcpy(ssp_cmd.ssp_iu.cdb, task->ssp_task.cdb, 16);
  3652. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  3653. /* fill in PRD (scatter/gather) table, if any */
  3654. if (task->num_scatter > 1) {
  3655. pm8001_chip_make_sg(task->scatter, ccb->n_elem, ccb->buf_prd);
  3656. phys_addr = cpu_to_le64(ccb->ccb_dma_handle +
  3657. offsetof(struct pm8001_ccb_info, buf_prd[0]));
  3658. ssp_cmd.addr_low = lower_32_bits(phys_addr);
  3659. ssp_cmd.addr_high = upper_32_bits(phys_addr);
  3660. ssp_cmd.esgl = cpu_to_le32(1<<31);
  3661. } else if (task->num_scatter == 1) {
  3662. __le64 dma_addr = cpu_to_le64(sg_dma_address(task->scatter));
  3663. ssp_cmd.addr_low = lower_32_bits(dma_addr);
  3664. ssp_cmd.addr_high = upper_32_bits(dma_addr);
  3665. ssp_cmd.len = cpu_to_le32(task->total_xfer_len);
  3666. ssp_cmd.esgl = 0;
  3667. } else if (task->num_scatter == 0) {
  3668. ssp_cmd.addr_low = 0;
  3669. ssp_cmd.addr_high = 0;
  3670. ssp_cmd.len = cpu_to_le32(task->total_xfer_len);
  3671. ssp_cmd.esgl = 0;
  3672. }
  3673. ret = mpi_build_cmd(pm8001_ha, circularQ, opc, &ssp_cmd);
  3674. return ret;
  3675. }
  3676. static int pm8001_chip_sata_req(struct pm8001_hba_info *pm8001_ha,
  3677. struct pm8001_ccb_info *ccb)
  3678. {
  3679. struct sas_task *task = ccb->task;
  3680. struct domain_device *dev = task->dev;
  3681. struct pm8001_device *pm8001_ha_dev = dev->lldd_dev;
  3682. u32 tag = ccb->ccb_tag;
  3683. int ret;
  3684. struct sata_start_req sata_cmd;
  3685. u32 hdr_tag, ncg_tag = 0;
  3686. __le64 phys_addr;
  3687. u32 ATAP = 0x0;
  3688. u32 dir;
  3689. struct inbound_queue_table *circularQ;
  3690. u32 opc = OPC_INB_SATA_HOST_OPSTART;
  3691. memset(&sata_cmd, 0, sizeof(sata_cmd));
  3692. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  3693. if (task->data_dir == PCI_DMA_NONE) {
  3694. ATAP = 0x04; /* no data*/
  3695. PM8001_IO_DBG(pm8001_ha, pm8001_printk("no data \n"));
  3696. } else if (likely(!task->ata_task.device_control_reg_update)) {
  3697. if (task->ata_task.dma_xfer) {
  3698. ATAP = 0x06; /* DMA */
  3699. PM8001_IO_DBG(pm8001_ha, pm8001_printk("DMA \n"));
  3700. } else {
  3701. ATAP = 0x05; /* PIO*/
  3702. PM8001_IO_DBG(pm8001_ha, pm8001_printk("PIO \n"));
  3703. }
  3704. if (task->ata_task.use_ncq &&
  3705. dev->sata_dev.command_set != ATAPI_COMMAND_SET) {
  3706. ATAP = 0x07; /* FPDMA */
  3707. PM8001_IO_DBG(pm8001_ha, pm8001_printk("FPDMA \n"));
  3708. }
  3709. }
  3710. if (task->ata_task.use_ncq && pm8001_get_ncq_tag(task, &hdr_tag))
  3711. ncg_tag = hdr_tag;
  3712. dir = data_dir_flags[task->data_dir] << 8;
  3713. sata_cmd.tag = cpu_to_le32(tag);
  3714. sata_cmd.device_id = cpu_to_le32(pm8001_ha_dev->device_id);
  3715. sata_cmd.data_len = cpu_to_le32(task->total_xfer_len);
  3716. sata_cmd.ncqtag_atap_dir_m =
  3717. cpu_to_le32(((ncg_tag & 0xff)<<16)|((ATAP & 0x3f) << 10) | dir);
  3718. sata_cmd.sata_fis = task->ata_task.fis;
  3719. if (likely(!task->ata_task.device_control_reg_update))
  3720. sata_cmd.sata_fis.flags |= 0x80;/* C=1: update ATA cmd reg */
  3721. sata_cmd.sata_fis.flags &= 0xF0;/* PM_PORT field shall be 0 */
  3722. /* fill in PRD (scatter/gather) table, if any */
  3723. if (task->num_scatter > 1) {
  3724. pm8001_chip_make_sg(task->scatter, ccb->n_elem, ccb->buf_prd);
  3725. phys_addr = cpu_to_le64(ccb->ccb_dma_handle +
  3726. offsetof(struct pm8001_ccb_info, buf_prd[0]));
  3727. sata_cmd.addr_low = lower_32_bits(phys_addr);
  3728. sata_cmd.addr_high = upper_32_bits(phys_addr);
  3729. sata_cmd.esgl = cpu_to_le32(1 << 31);
  3730. } else if (task->num_scatter == 1) {
  3731. __le64 dma_addr = cpu_to_le64(sg_dma_address(task->scatter));
  3732. sata_cmd.addr_low = lower_32_bits(dma_addr);
  3733. sata_cmd.addr_high = upper_32_bits(dma_addr);
  3734. sata_cmd.len = cpu_to_le32(task->total_xfer_len);
  3735. sata_cmd.esgl = 0;
  3736. } else if (task->num_scatter == 0) {
  3737. sata_cmd.addr_low = 0;
  3738. sata_cmd.addr_high = 0;
  3739. sata_cmd.len = cpu_to_le32(task->total_xfer_len);
  3740. sata_cmd.esgl = 0;
  3741. }
  3742. ret = mpi_build_cmd(pm8001_ha, circularQ, opc, &sata_cmd);
  3743. return ret;
  3744. }
  3745. /**
  3746. * pm8001_chip_phy_start_req - start phy via PHY_START COMMAND
  3747. * @pm8001_ha: our hba card information.
  3748. * @num: the inbound queue number
  3749. * @phy_id: the phy id which we wanted to start up.
  3750. */
  3751. static int
  3752. pm8001_chip_phy_start_req(struct pm8001_hba_info *pm8001_ha, u8 phy_id)
  3753. {
  3754. struct phy_start_req payload;
  3755. struct inbound_queue_table *circularQ;
  3756. int ret;
  3757. u32 tag = 0x01;
  3758. u32 opcode = OPC_INB_PHYSTART;
  3759. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  3760. memset(&payload, 0, sizeof(payload));
  3761. payload.tag = cpu_to_le32(tag);
  3762. /*
  3763. ** [0:7] PHY Identifier
  3764. ** [8:11] link rate 1.5G, 3G, 6G
  3765. ** [12:13] link mode 01b SAS mode; 10b SATA mode; 11b both
  3766. ** [14] 0b disable spin up hold; 1b enable spin up hold
  3767. */
  3768. payload.ase_sh_lm_slr_phyid = cpu_to_le32(SPINHOLD_DISABLE |
  3769. LINKMODE_AUTO | LINKRATE_15 |
  3770. LINKRATE_30 | LINKRATE_60 | phy_id);
  3771. payload.sas_identify.dev_type = SAS_END_DEV;
  3772. payload.sas_identify.initiator_bits = SAS_PROTOCOL_ALL;
  3773. memcpy(payload.sas_identify.sas_addr,
  3774. pm8001_ha->sas_addr, SAS_ADDR_SIZE);
  3775. payload.sas_identify.phy_id = phy_id;
  3776. ret = mpi_build_cmd(pm8001_ha, circularQ, opcode, &payload);
  3777. return ret;
  3778. }
  3779. /**
  3780. * pm8001_chip_phy_stop_req - start phy via PHY_STOP COMMAND
  3781. * @pm8001_ha: our hba card information.
  3782. * @num: the inbound queue number
  3783. * @phy_id: the phy id which we wanted to start up.
  3784. */
  3785. static int pm8001_chip_phy_stop_req(struct pm8001_hba_info *pm8001_ha,
  3786. u8 phy_id)
  3787. {
  3788. struct phy_stop_req payload;
  3789. struct inbound_queue_table *circularQ;
  3790. int ret;
  3791. u32 tag = 0x01;
  3792. u32 opcode = OPC_INB_PHYSTOP;
  3793. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  3794. memset(&payload, 0, sizeof(payload));
  3795. payload.tag = cpu_to_le32(tag);
  3796. payload.phy_id = cpu_to_le32(phy_id);
  3797. ret = mpi_build_cmd(pm8001_ha, circularQ, opcode, &payload);
  3798. return ret;
  3799. }
  3800. /**
  3801. * see comments on mpi_reg_resp.
  3802. */
  3803. static int pm8001_chip_reg_dev_req(struct pm8001_hba_info *pm8001_ha,
  3804. struct pm8001_device *pm8001_dev, u32 flag)
  3805. {
  3806. struct reg_dev_req payload;
  3807. u32 opc;
  3808. u32 stp_sspsmp_sata = 0x4;
  3809. struct inbound_queue_table *circularQ;
  3810. u32 linkrate, phy_id;
  3811. int rc, tag = 0xdeadbeef;
  3812. struct pm8001_ccb_info *ccb;
  3813. u8 retryFlag = 0x1;
  3814. u16 firstBurstSize = 0;
  3815. u16 ITNT = 2000;
  3816. struct domain_device *dev = pm8001_dev->sas_device;
  3817. struct domain_device *parent_dev = dev->parent;
  3818. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  3819. memset(&payload, 0, sizeof(payload));
  3820. rc = pm8001_tag_alloc(pm8001_ha, &tag);
  3821. if (rc)
  3822. return rc;
  3823. ccb = &pm8001_ha->ccb_info[tag];
  3824. ccb->device = pm8001_dev;
  3825. ccb->ccb_tag = tag;
  3826. payload.tag = cpu_to_le32(tag);
  3827. if (flag == 1)
  3828. stp_sspsmp_sata = 0x02; /*direct attached sata */
  3829. else {
  3830. if (pm8001_dev->dev_type == SATA_DEV)
  3831. stp_sspsmp_sata = 0x00; /* stp*/
  3832. else if (pm8001_dev->dev_type == SAS_END_DEV ||
  3833. pm8001_dev->dev_type == EDGE_DEV ||
  3834. pm8001_dev->dev_type == FANOUT_DEV)
  3835. stp_sspsmp_sata = 0x01; /*ssp or smp*/
  3836. }
  3837. if (parent_dev && DEV_IS_EXPANDER(parent_dev->dev_type))
  3838. phy_id = parent_dev->ex_dev.ex_phy->phy_id;
  3839. else
  3840. phy_id = pm8001_dev->attached_phy;
  3841. opc = OPC_INB_REG_DEV;
  3842. linkrate = (pm8001_dev->sas_device->linkrate < dev->port->linkrate) ?
  3843. pm8001_dev->sas_device->linkrate : dev->port->linkrate;
  3844. payload.phyid_portid =
  3845. cpu_to_le32(((pm8001_dev->sas_device->port->id) & 0x0F) |
  3846. ((phy_id & 0x0F) << 4));
  3847. payload.dtype_dlr_retry = cpu_to_le32((retryFlag & 0x01) |
  3848. ((linkrate & 0x0F) * 0x1000000) |
  3849. ((stp_sspsmp_sata & 0x03) * 0x10000000));
  3850. payload.firstburstsize_ITNexustimeout =
  3851. cpu_to_le32(ITNT | (firstBurstSize * 0x10000));
  3852. memcpy(payload.sas_addr, pm8001_dev->sas_device->sas_addr,
  3853. SAS_ADDR_SIZE);
  3854. rc = mpi_build_cmd(pm8001_ha, circularQ, opc, &payload);
  3855. return rc;
  3856. }
  3857. /**
  3858. * see comments on mpi_reg_resp.
  3859. */
  3860. static int pm8001_chip_dereg_dev_req(struct pm8001_hba_info *pm8001_ha,
  3861. u32 device_id)
  3862. {
  3863. struct dereg_dev_req payload;
  3864. u32 opc = OPC_INB_DEREG_DEV_HANDLE;
  3865. int ret;
  3866. struct inbound_queue_table *circularQ;
  3867. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  3868. memset(&payload, 0, sizeof(payload));
  3869. payload.tag = 1;
  3870. payload.device_id = cpu_to_le32(device_id);
  3871. PM8001_MSG_DBG(pm8001_ha,
  3872. pm8001_printk("unregister device device_id = %d\n", device_id));
  3873. ret = mpi_build_cmd(pm8001_ha, circularQ, opc, &payload);
  3874. return ret;
  3875. }
  3876. /**
  3877. * pm8001_chip_phy_ctl_req - support the local phy operation
  3878. * @pm8001_ha: our hba card information.
  3879. * @num: the inbound queue number
  3880. * @phy_id: the phy id which we wanted to operate
  3881. * @phy_op:
  3882. */
  3883. static int pm8001_chip_phy_ctl_req(struct pm8001_hba_info *pm8001_ha,
  3884. u32 phyId, u32 phy_op)
  3885. {
  3886. struct local_phy_ctl_req payload;
  3887. struct inbound_queue_table *circularQ;
  3888. int ret;
  3889. u32 opc = OPC_INB_LOCAL_PHY_CONTROL;
  3890. memset(&payload, 0, sizeof(payload));
  3891. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  3892. payload.tag = 1;
  3893. payload.phyop_phyid =
  3894. cpu_to_le32(((phy_op & 0xff) << 8) | (phyId & 0x0F));
  3895. ret = mpi_build_cmd(pm8001_ha, circularQ, opc, &payload);
  3896. return ret;
  3897. }
  3898. static u32 pm8001_chip_is_our_interupt(struct pm8001_hba_info *pm8001_ha)
  3899. {
  3900. u32 value;
  3901. #ifdef PM8001_USE_MSIX
  3902. return 1;
  3903. #endif
  3904. value = pm8001_cr32(pm8001_ha, 0, MSGU_ODR);
  3905. if (value)
  3906. return 1;
  3907. return 0;
  3908. }
  3909. /**
  3910. * pm8001_chip_isr - PM8001 isr handler.
  3911. * @pm8001_ha: our hba card information.
  3912. * @irq: irq number.
  3913. * @stat: stat.
  3914. */
  3915. static irqreturn_t
  3916. pm8001_chip_isr(struct pm8001_hba_info *pm8001_ha)
  3917. {
  3918. unsigned long flags;
  3919. spin_lock_irqsave(&pm8001_ha->lock, flags);
  3920. pm8001_chip_interrupt_disable(pm8001_ha);
  3921. process_oq(pm8001_ha);
  3922. pm8001_chip_interrupt_enable(pm8001_ha);
  3923. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  3924. return IRQ_HANDLED;
  3925. }
  3926. static int send_task_abort(struct pm8001_hba_info *pm8001_ha, u32 opc,
  3927. u32 dev_id, u8 flag, u32 task_tag, u32 cmd_tag)
  3928. {
  3929. struct task_abort_req task_abort;
  3930. struct inbound_queue_table *circularQ;
  3931. int ret;
  3932. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  3933. memset(&task_abort, 0, sizeof(task_abort));
  3934. if (ABORT_SINGLE == (flag & ABORT_MASK)) {
  3935. task_abort.abort_all = 0;
  3936. task_abort.device_id = cpu_to_le32(dev_id);
  3937. task_abort.tag_to_abort = cpu_to_le32(task_tag);
  3938. task_abort.tag = cpu_to_le32(cmd_tag);
  3939. } else if (ABORT_ALL == (flag & ABORT_MASK)) {
  3940. task_abort.abort_all = cpu_to_le32(1);
  3941. task_abort.device_id = cpu_to_le32(dev_id);
  3942. task_abort.tag = cpu_to_le32(cmd_tag);
  3943. }
  3944. ret = mpi_build_cmd(pm8001_ha, circularQ, opc, &task_abort);
  3945. return ret;
  3946. }
  3947. /**
  3948. * pm8001_chip_abort_task - SAS abort task when error or exception happened.
  3949. * @task: the task we wanted to aborted.
  3950. * @flag: the abort flag.
  3951. */
  3952. static int pm8001_chip_abort_task(struct pm8001_hba_info *pm8001_ha,
  3953. struct pm8001_device *pm8001_dev, u8 flag, u32 task_tag, u32 cmd_tag)
  3954. {
  3955. u32 opc, device_id;
  3956. int rc = TMF_RESP_FUNC_FAILED;
  3957. PM8001_EH_DBG(pm8001_ha, pm8001_printk("cmd_tag = %x, abort task tag"
  3958. " = %x", cmd_tag, task_tag));
  3959. if (pm8001_dev->dev_type == SAS_END_DEV)
  3960. opc = OPC_INB_SSP_ABORT;
  3961. else if (pm8001_dev->dev_type == SATA_DEV)
  3962. opc = OPC_INB_SATA_ABORT;
  3963. else
  3964. opc = OPC_INB_SMP_ABORT;/* SMP */
  3965. device_id = pm8001_dev->device_id;
  3966. rc = send_task_abort(pm8001_ha, opc, device_id, flag,
  3967. task_tag, cmd_tag);
  3968. if (rc != TMF_RESP_FUNC_COMPLETE)
  3969. PM8001_EH_DBG(pm8001_ha, pm8001_printk("rc= %d\n", rc));
  3970. return rc;
  3971. }
  3972. /**
  3973. * pm8001_chip_ssp_tm_req - built the task managment command.
  3974. * @pm8001_ha: our hba card information.
  3975. * @ccb: the ccb information.
  3976. * @tmf: task management function.
  3977. */
  3978. static int pm8001_chip_ssp_tm_req(struct pm8001_hba_info *pm8001_ha,
  3979. struct pm8001_ccb_info *ccb, struct pm8001_tmf_task *tmf)
  3980. {
  3981. struct sas_task *task = ccb->task;
  3982. struct domain_device *dev = task->dev;
  3983. struct pm8001_device *pm8001_dev = dev->lldd_dev;
  3984. u32 opc = OPC_INB_SSPINITMSTART;
  3985. struct inbound_queue_table *circularQ;
  3986. struct ssp_ini_tm_start_req sspTMCmd;
  3987. int ret;
  3988. memset(&sspTMCmd, 0, sizeof(sspTMCmd));
  3989. sspTMCmd.device_id = cpu_to_le32(pm8001_dev->device_id);
  3990. sspTMCmd.relate_tag = cpu_to_le32(tmf->tag_of_task_to_be_managed);
  3991. sspTMCmd.tmf = cpu_to_le32(tmf->tmf);
  3992. memcpy(sspTMCmd.lun, task->ssp_task.LUN, 8);
  3993. sspTMCmd.tag = cpu_to_le32(ccb->ccb_tag);
  3994. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  3995. ret = mpi_build_cmd(pm8001_ha, circularQ, opc, &sspTMCmd);
  3996. return ret;
  3997. }
  3998. static int pm8001_chip_get_nvmd_req(struct pm8001_hba_info *pm8001_ha,
  3999. void *payload)
  4000. {
  4001. u32 opc = OPC_INB_GET_NVMD_DATA;
  4002. u32 nvmd_type;
  4003. int rc;
  4004. u32 tag;
  4005. struct pm8001_ccb_info *ccb;
  4006. struct inbound_queue_table *circularQ;
  4007. struct get_nvm_data_req nvmd_req;
  4008. struct fw_control_ex *fw_control_context;
  4009. struct pm8001_ioctl_payload *ioctl_payload = payload;
  4010. nvmd_type = ioctl_payload->minor_function;
  4011. fw_control_context = kzalloc(sizeof(struct fw_control_ex), GFP_KERNEL);
  4012. fw_control_context->usrAddr = (u8 *)&ioctl_payload->func_specific[0];
  4013. fw_control_context->len = ioctl_payload->length;
  4014. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  4015. memset(&nvmd_req, 0, sizeof(nvmd_req));
  4016. rc = pm8001_tag_alloc(pm8001_ha, &tag);
  4017. if (rc)
  4018. return rc;
  4019. ccb = &pm8001_ha->ccb_info[tag];
  4020. ccb->ccb_tag = tag;
  4021. ccb->fw_control_context = fw_control_context;
  4022. nvmd_req.tag = cpu_to_le32(tag);
  4023. switch (nvmd_type) {
  4024. case TWI_DEVICE: {
  4025. u32 twi_addr, twi_page_size;
  4026. twi_addr = 0xa8;
  4027. twi_page_size = 2;
  4028. nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | twi_addr << 16 |
  4029. twi_page_size << 8 | TWI_DEVICE);
  4030. nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
  4031. nvmd_req.resp_addr_hi =
  4032. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
  4033. nvmd_req.resp_addr_lo =
  4034. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
  4035. break;
  4036. }
  4037. case C_SEEPROM: {
  4038. nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | C_SEEPROM);
  4039. nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
  4040. nvmd_req.resp_addr_hi =
  4041. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
  4042. nvmd_req.resp_addr_lo =
  4043. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
  4044. break;
  4045. }
  4046. case VPD_FLASH: {
  4047. nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | VPD_FLASH);
  4048. nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
  4049. nvmd_req.resp_addr_hi =
  4050. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
  4051. nvmd_req.resp_addr_lo =
  4052. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
  4053. break;
  4054. }
  4055. case EXPAN_ROM: {
  4056. nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | EXPAN_ROM);
  4057. nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
  4058. nvmd_req.resp_addr_hi =
  4059. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
  4060. nvmd_req.resp_addr_lo =
  4061. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
  4062. break;
  4063. }
  4064. default:
  4065. break;
  4066. }
  4067. rc = mpi_build_cmd(pm8001_ha, circularQ, opc, &nvmd_req);
  4068. return rc;
  4069. }
  4070. static int pm8001_chip_set_nvmd_req(struct pm8001_hba_info *pm8001_ha,
  4071. void *payload)
  4072. {
  4073. u32 opc = OPC_INB_SET_NVMD_DATA;
  4074. u32 nvmd_type;
  4075. int rc;
  4076. u32 tag;
  4077. struct pm8001_ccb_info *ccb;
  4078. struct inbound_queue_table *circularQ;
  4079. struct set_nvm_data_req nvmd_req;
  4080. struct fw_control_ex *fw_control_context;
  4081. struct pm8001_ioctl_payload *ioctl_payload = payload;
  4082. nvmd_type = ioctl_payload->minor_function;
  4083. fw_control_context = kzalloc(sizeof(struct fw_control_ex), GFP_KERNEL);
  4084. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  4085. memcpy(pm8001_ha->memoryMap.region[NVMD].virt_ptr,
  4086. ioctl_payload->func_specific,
  4087. ioctl_payload->length);
  4088. memset(&nvmd_req, 0, sizeof(nvmd_req));
  4089. rc = pm8001_tag_alloc(pm8001_ha, &tag);
  4090. if (rc)
  4091. return rc;
  4092. ccb = &pm8001_ha->ccb_info[tag];
  4093. ccb->fw_control_context = fw_control_context;
  4094. ccb->ccb_tag = tag;
  4095. nvmd_req.tag = cpu_to_le32(tag);
  4096. switch (nvmd_type) {
  4097. case TWI_DEVICE: {
  4098. u32 twi_addr, twi_page_size;
  4099. twi_addr = 0xa8;
  4100. twi_page_size = 2;
  4101. nvmd_req.reserved[0] = cpu_to_le32(0xFEDCBA98);
  4102. nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | twi_addr << 16 |
  4103. twi_page_size << 8 | TWI_DEVICE);
  4104. nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
  4105. nvmd_req.resp_addr_hi =
  4106. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
  4107. nvmd_req.resp_addr_lo =
  4108. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
  4109. break;
  4110. }
  4111. case C_SEEPROM:
  4112. nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | C_SEEPROM);
  4113. nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
  4114. nvmd_req.reserved[0] = cpu_to_le32(0xFEDCBA98);
  4115. nvmd_req.resp_addr_hi =
  4116. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
  4117. nvmd_req.resp_addr_lo =
  4118. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
  4119. break;
  4120. case VPD_FLASH:
  4121. nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | VPD_FLASH);
  4122. nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
  4123. nvmd_req.reserved[0] = cpu_to_le32(0xFEDCBA98);
  4124. nvmd_req.resp_addr_hi =
  4125. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
  4126. nvmd_req.resp_addr_lo =
  4127. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
  4128. break;
  4129. case EXPAN_ROM:
  4130. nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | EXPAN_ROM);
  4131. nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
  4132. nvmd_req.reserved[0] = cpu_to_le32(0xFEDCBA98);
  4133. nvmd_req.resp_addr_hi =
  4134. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
  4135. nvmd_req.resp_addr_lo =
  4136. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
  4137. break;
  4138. default:
  4139. break;
  4140. }
  4141. rc = mpi_build_cmd(pm8001_ha, circularQ, opc, &nvmd_req);
  4142. return rc;
  4143. }
  4144. /**
  4145. * pm8001_chip_fw_flash_update_build - support the firmware update operation
  4146. * @pm8001_ha: our hba card information.
  4147. * @fw_flash_updata_info: firmware flash update param
  4148. */
  4149. static int
  4150. pm8001_chip_fw_flash_update_build(struct pm8001_hba_info *pm8001_ha,
  4151. void *fw_flash_updata_info, u32 tag)
  4152. {
  4153. struct fw_flash_Update_req payload;
  4154. struct fw_flash_updata_info *info;
  4155. struct inbound_queue_table *circularQ;
  4156. int ret;
  4157. u32 opc = OPC_INB_FW_FLASH_UPDATE;
  4158. memset(&payload, 0, sizeof(struct fw_flash_Update_req));
  4159. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  4160. info = fw_flash_updata_info;
  4161. payload.tag = cpu_to_le32(tag);
  4162. payload.cur_image_len = cpu_to_le32(info->cur_image_len);
  4163. payload.cur_image_offset = cpu_to_le32(info->cur_image_offset);
  4164. payload.total_image_len = cpu_to_le32(info->total_image_len);
  4165. payload.len = info->sgl.im_len.len ;
  4166. payload.sgl_addr_lo = lower_32_bits(info->sgl.addr);
  4167. payload.sgl_addr_hi = upper_32_bits(info->sgl.addr);
  4168. ret = mpi_build_cmd(pm8001_ha, circularQ, opc, &payload);
  4169. return ret;
  4170. }
  4171. static int
  4172. pm8001_chip_fw_flash_update_req(struct pm8001_hba_info *pm8001_ha,
  4173. void *payload)
  4174. {
  4175. struct fw_flash_updata_info flash_update_info;
  4176. struct fw_control_info *fw_control;
  4177. struct fw_control_ex *fw_control_context;
  4178. int rc;
  4179. u32 tag;
  4180. struct pm8001_ccb_info *ccb;
  4181. void *buffer = NULL;
  4182. dma_addr_t phys_addr;
  4183. u32 phys_addr_hi;
  4184. u32 phys_addr_lo;
  4185. struct pm8001_ioctl_payload *ioctl_payload = payload;
  4186. fw_control_context = kzalloc(sizeof(struct fw_control_ex), GFP_KERNEL);
  4187. fw_control = (struct fw_control_info *)&ioctl_payload->func_specific[0];
  4188. if (fw_control->len != 0) {
  4189. if (pm8001_mem_alloc(pm8001_ha->pdev,
  4190. (void **)&buffer,
  4191. &phys_addr,
  4192. &phys_addr_hi,
  4193. &phys_addr_lo,
  4194. fw_control->len, 0) != 0) {
  4195. PM8001_FAIL_DBG(pm8001_ha,
  4196. pm8001_printk("Mem alloc failure\n"));
  4197. return -ENOMEM;
  4198. }
  4199. }
  4200. memset(buffer, 0, fw_control->len);
  4201. memcpy(buffer, fw_control->buffer, fw_control->len);
  4202. flash_update_info.sgl.addr = cpu_to_le64(phys_addr);
  4203. flash_update_info.sgl.im_len.len = cpu_to_le32(fw_control->len);
  4204. flash_update_info.sgl.im_len.e = 0;
  4205. flash_update_info.cur_image_offset = fw_control->offset;
  4206. flash_update_info.cur_image_len = fw_control->len;
  4207. flash_update_info.total_image_len = fw_control->size;
  4208. fw_control_context->fw_control = fw_control;
  4209. fw_control_context->virtAddr = buffer;
  4210. fw_control_context->len = fw_control->len;
  4211. rc = pm8001_tag_alloc(pm8001_ha, &tag);
  4212. if (rc)
  4213. return rc;
  4214. ccb = &pm8001_ha->ccb_info[tag];
  4215. ccb->fw_control_context = fw_control_context;
  4216. ccb->ccb_tag = tag;
  4217. rc = pm8001_chip_fw_flash_update_build(pm8001_ha, &flash_update_info,
  4218. tag);
  4219. return rc;
  4220. }
  4221. static int
  4222. pm8001_chip_set_dev_state_req(struct pm8001_hba_info *pm8001_ha,
  4223. struct pm8001_device *pm8001_dev, u32 state)
  4224. {
  4225. struct set_dev_state_req payload;
  4226. struct inbound_queue_table *circularQ;
  4227. struct pm8001_ccb_info *ccb;
  4228. int rc;
  4229. u32 tag;
  4230. u32 opc = OPC_INB_SET_DEVICE_STATE;
  4231. memset(&payload, 0, sizeof(payload));
  4232. rc = pm8001_tag_alloc(pm8001_ha, &tag);
  4233. if (rc)
  4234. return -1;
  4235. ccb = &pm8001_ha->ccb_info[tag];
  4236. ccb->ccb_tag = tag;
  4237. ccb->device = pm8001_dev;
  4238. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  4239. payload.tag = cpu_to_le32(tag);
  4240. payload.device_id = cpu_to_le32(pm8001_dev->device_id);
  4241. payload.nds = cpu_to_le32(state);
  4242. rc = mpi_build_cmd(pm8001_ha, circularQ, opc, &payload);
  4243. return rc;
  4244. }
  4245. static int
  4246. pm8001_chip_sas_re_initialization(struct pm8001_hba_info *pm8001_ha)
  4247. {
  4248. struct sas_re_initialization_req payload;
  4249. struct inbound_queue_table *circularQ;
  4250. struct pm8001_ccb_info *ccb;
  4251. int rc;
  4252. u32 tag;
  4253. u32 opc = OPC_INB_SAS_RE_INITIALIZE;
  4254. memset(&payload, 0, sizeof(payload));
  4255. rc = pm8001_tag_alloc(pm8001_ha, &tag);
  4256. if (rc)
  4257. return -1;
  4258. ccb = &pm8001_ha->ccb_info[tag];
  4259. ccb->ccb_tag = tag;
  4260. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  4261. payload.tag = cpu_to_le32(tag);
  4262. payload.SSAHOLT = cpu_to_le32(0xd << 25);
  4263. payload.sata_hol_tmo = cpu_to_le32(80);
  4264. payload.open_reject_cmdretries_data_retries = cpu_to_le32(0xff00ff);
  4265. rc = mpi_build_cmd(pm8001_ha, circularQ, opc, &payload);
  4266. return rc;
  4267. }
  4268. const struct pm8001_dispatch pm8001_8001_dispatch = {
  4269. .name = "pmc8001",
  4270. .chip_init = pm8001_chip_init,
  4271. .chip_soft_rst = pm8001_chip_soft_rst,
  4272. .chip_rst = pm8001_hw_chip_rst,
  4273. .chip_iounmap = pm8001_chip_iounmap,
  4274. .isr = pm8001_chip_isr,
  4275. .is_our_interupt = pm8001_chip_is_our_interupt,
  4276. .isr_process_oq = process_oq,
  4277. .interrupt_enable = pm8001_chip_interrupt_enable,
  4278. .interrupt_disable = pm8001_chip_interrupt_disable,
  4279. .make_prd = pm8001_chip_make_sg,
  4280. .smp_req = pm8001_chip_smp_req,
  4281. .ssp_io_req = pm8001_chip_ssp_io_req,
  4282. .sata_req = pm8001_chip_sata_req,
  4283. .phy_start_req = pm8001_chip_phy_start_req,
  4284. .phy_stop_req = pm8001_chip_phy_stop_req,
  4285. .reg_dev_req = pm8001_chip_reg_dev_req,
  4286. .dereg_dev_req = pm8001_chip_dereg_dev_req,
  4287. .phy_ctl_req = pm8001_chip_phy_ctl_req,
  4288. .task_abort = pm8001_chip_abort_task,
  4289. .ssp_tm_req = pm8001_chip_ssp_tm_req,
  4290. .get_nvmd_req = pm8001_chip_get_nvmd_req,
  4291. .set_nvmd_req = pm8001_chip_set_nvmd_req,
  4292. .fw_flash_update_req = pm8001_chip_fw_flash_update_req,
  4293. .set_dev_state_req = pm8001_chip_set_dev_state_req,
  4294. .sas_re_init_req = pm8001_chip_sas_re_initialization,
  4295. };