mv_chips.h 6.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280
  1. /*
  2. * Marvell 88SE64xx/88SE94xx register IO interface
  3. *
  4. * Copyright 2007 Red Hat, Inc.
  5. * Copyright 2008 Marvell. <kewei@marvell.com>
  6. *
  7. * This file is licensed under GPLv2.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; version 2 of the
  12. * License.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  17. * General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307
  22. * USA
  23. */
  24. #ifndef _MV_CHIPS_H_
  25. #define _MV_CHIPS_H_
  26. #define mr32(reg) readl(regs + reg)
  27. #define mw32(reg, val) writel((val), regs + reg)
  28. #define mw32_f(reg, val) do { \
  29. mw32(reg, val); \
  30. mr32(reg); \
  31. } while (0)
  32. #define iow32(reg, val) outl(val, (unsigned long)(regs + reg))
  33. #define ior32(reg) inl((unsigned long)(regs + reg))
  34. #define iow16(reg, val) outw((unsigned long)(val, regs + reg))
  35. #define ior16(reg) inw((unsigned long)(regs + reg))
  36. #define iow8(reg, val) outb((unsigned long)(val, regs + reg))
  37. #define ior8(reg) inb((unsigned long)(regs + reg))
  38. static inline u32 mvs_cr32(struct mvs_info *mvi, u32 addr)
  39. {
  40. void __iomem *regs = mvi->regs;
  41. mw32(MVS_CMD_ADDR, addr);
  42. return mr32(MVS_CMD_DATA);
  43. }
  44. static inline void mvs_cw32(struct mvs_info *mvi, u32 addr, u32 val)
  45. {
  46. void __iomem *regs = mvi->regs;
  47. mw32(MVS_CMD_ADDR, addr);
  48. mw32(MVS_CMD_DATA, val);
  49. }
  50. static inline u32 mvs_read_phy_ctl(struct mvs_info *mvi, u32 port)
  51. {
  52. void __iomem *regs = mvi->regs;
  53. return (port < 4) ? mr32(MVS_P0_SER_CTLSTAT + port * 4) :
  54. mr32(MVS_P4_SER_CTLSTAT + (port - 4) * 4);
  55. }
  56. static inline void mvs_write_phy_ctl(struct mvs_info *mvi, u32 port, u32 val)
  57. {
  58. void __iomem *regs = mvi->regs;
  59. if (port < 4)
  60. mw32(MVS_P0_SER_CTLSTAT + port * 4, val);
  61. else
  62. mw32(MVS_P4_SER_CTLSTAT + (port - 4) * 4, val);
  63. }
  64. static inline u32 mvs_read_port(struct mvs_info *mvi, u32 off,
  65. u32 off2, u32 port)
  66. {
  67. void __iomem *regs = mvi->regs + off;
  68. void __iomem *regs2 = mvi->regs + off2;
  69. return (port < 4) ? readl(regs + port * 8) :
  70. readl(regs2 + (port - 4) * 8);
  71. }
  72. static inline void mvs_write_port(struct mvs_info *mvi, u32 off, u32 off2,
  73. u32 port, u32 val)
  74. {
  75. void __iomem *regs = mvi->regs + off;
  76. void __iomem *regs2 = mvi->regs + off2;
  77. if (port < 4)
  78. writel(val, regs + port * 8);
  79. else
  80. writel(val, regs2 + (port - 4) * 8);
  81. }
  82. static inline u32 mvs_read_port_cfg_data(struct mvs_info *mvi, u32 port)
  83. {
  84. return mvs_read_port(mvi, MVS_P0_CFG_DATA,
  85. MVS_P4_CFG_DATA, port);
  86. }
  87. static inline void mvs_write_port_cfg_data(struct mvs_info *mvi,
  88. u32 port, u32 val)
  89. {
  90. mvs_write_port(mvi, MVS_P0_CFG_DATA,
  91. MVS_P4_CFG_DATA, port, val);
  92. }
  93. static inline void mvs_write_port_cfg_addr(struct mvs_info *mvi,
  94. u32 port, u32 addr)
  95. {
  96. mvs_write_port(mvi, MVS_P0_CFG_ADDR,
  97. MVS_P4_CFG_ADDR, port, addr);
  98. mdelay(10);
  99. }
  100. static inline u32 mvs_read_port_vsr_data(struct mvs_info *mvi, u32 port)
  101. {
  102. return mvs_read_port(mvi, MVS_P0_VSR_DATA,
  103. MVS_P4_VSR_DATA, port);
  104. }
  105. static inline void mvs_write_port_vsr_data(struct mvs_info *mvi,
  106. u32 port, u32 val)
  107. {
  108. mvs_write_port(mvi, MVS_P0_VSR_DATA,
  109. MVS_P4_VSR_DATA, port, val);
  110. }
  111. static inline void mvs_write_port_vsr_addr(struct mvs_info *mvi,
  112. u32 port, u32 addr)
  113. {
  114. mvs_write_port(mvi, MVS_P0_VSR_ADDR,
  115. MVS_P4_VSR_ADDR, port, addr);
  116. mdelay(10);
  117. }
  118. static inline u32 mvs_read_port_irq_stat(struct mvs_info *mvi, u32 port)
  119. {
  120. return mvs_read_port(mvi, MVS_P0_INT_STAT,
  121. MVS_P4_INT_STAT, port);
  122. }
  123. static inline void mvs_write_port_irq_stat(struct mvs_info *mvi,
  124. u32 port, u32 val)
  125. {
  126. mvs_write_port(mvi, MVS_P0_INT_STAT,
  127. MVS_P4_INT_STAT, port, val);
  128. }
  129. static inline u32 mvs_read_port_irq_mask(struct mvs_info *mvi, u32 port)
  130. {
  131. return mvs_read_port(mvi, MVS_P0_INT_MASK,
  132. MVS_P4_INT_MASK, port);
  133. }
  134. static inline void mvs_write_port_irq_mask(struct mvs_info *mvi,
  135. u32 port, u32 val)
  136. {
  137. mvs_write_port(mvi, MVS_P0_INT_MASK,
  138. MVS_P4_INT_MASK, port, val);
  139. }
  140. static inline void __devinit mvs_phy_hacks(struct mvs_info *mvi)
  141. {
  142. u32 tmp;
  143. /* workaround for SATA R-ERR, to ignore phy glitch */
  144. tmp = mvs_cr32(mvi, CMD_PHY_TIMER);
  145. tmp &= ~(1 << 9);
  146. tmp |= (1 << 10);
  147. mvs_cw32(mvi, CMD_PHY_TIMER, tmp);
  148. /* enable retry 127 times */
  149. mvs_cw32(mvi, CMD_SAS_CTL1, 0x7f7f);
  150. /* extend open frame timeout to max */
  151. tmp = mvs_cr32(mvi, CMD_SAS_CTL0);
  152. tmp &= ~0xffff;
  153. tmp |= 0x3fff;
  154. mvs_cw32(mvi, CMD_SAS_CTL0, tmp);
  155. /* workaround for WDTIMEOUT , set to 550 ms */
  156. mvs_cw32(mvi, CMD_WD_TIMER, 0x7a0000);
  157. /* not to halt for different port op during wideport link change */
  158. mvs_cw32(mvi, CMD_APP_ERR_CONFIG, 0xffefbf7d);
  159. /* workaround for Seagate disk not-found OOB sequence, recv
  160. * COMINIT before sending out COMWAKE */
  161. tmp = mvs_cr32(mvi, CMD_PHY_MODE_21);
  162. tmp &= 0x0000ffff;
  163. tmp |= 0x00fa0000;
  164. mvs_cw32(mvi, CMD_PHY_MODE_21, tmp);
  165. tmp = mvs_cr32(mvi, CMD_PHY_TIMER);
  166. tmp &= 0x1fffffff;
  167. tmp |= (2U << 29); /* 8 ms retry */
  168. mvs_cw32(mvi, CMD_PHY_TIMER, tmp);
  169. }
  170. static inline void mvs_int_sata(struct mvs_info *mvi)
  171. {
  172. u32 tmp;
  173. void __iomem *regs = mvi->regs;
  174. tmp = mr32(MVS_INT_STAT_SRS_0);
  175. if (tmp)
  176. mw32(MVS_INT_STAT_SRS_0, tmp);
  177. MVS_CHIP_DISP->clear_active_cmds(mvi);
  178. }
  179. static inline void mvs_int_full(struct mvs_info *mvi)
  180. {
  181. void __iomem *regs = mvi->regs;
  182. u32 tmp, stat;
  183. int i;
  184. stat = mr32(MVS_INT_STAT);
  185. mvs_int_rx(mvi, false);
  186. for (i = 0; i < mvi->chip->n_phy; i++) {
  187. tmp = (stat >> i) & (CINT_PORT | CINT_PORT_STOPPED);
  188. if (tmp)
  189. mvs_int_port(mvi, i, tmp);
  190. }
  191. if (stat & CINT_SRS)
  192. mvs_int_sata(mvi);
  193. mw32(MVS_INT_STAT, stat);
  194. }
  195. static inline void mvs_start_delivery(struct mvs_info *mvi, u32 tx)
  196. {
  197. void __iomem *regs = mvi->regs;
  198. mw32(MVS_TX_PROD_IDX, tx);
  199. }
  200. static inline u32 mvs_rx_update(struct mvs_info *mvi)
  201. {
  202. void __iomem *regs = mvi->regs;
  203. return mr32(MVS_RX_CONS_IDX);
  204. }
  205. static inline u32 mvs_get_prd_size(void)
  206. {
  207. return sizeof(struct mvs_prd);
  208. }
  209. static inline u32 mvs_get_prd_count(void)
  210. {
  211. return MAX_SG_ENTRY;
  212. }
  213. static inline void mvs_show_pcie_usage(struct mvs_info *mvi)
  214. {
  215. u16 link_stat, link_spd;
  216. const char *spd[] = {
  217. "UnKnown",
  218. "2.5",
  219. "5.0",
  220. };
  221. if (mvi->flags & MVF_FLAG_SOC || mvi->id > 0)
  222. return;
  223. pci_read_config_word(mvi->pdev, PCR_LINK_STAT, &link_stat);
  224. link_spd = (link_stat & PLS_LINK_SPD) >> PLS_LINK_SPD_OFFS;
  225. if (link_spd >= 3)
  226. link_spd = 0;
  227. dev_printk(KERN_INFO, mvi->dev,
  228. "mvsas: PCI-E x%u, Bandwidth Usage: %s Gbps\n",
  229. (link_stat & PLS_NEG_LINK_WD) >> PLS_NEG_LINK_WD_OFFS,
  230. spd[link_spd]);
  231. }
  232. static inline u32 mvs_hw_max_link_rate(void)
  233. {
  234. return MAX_LINK_RATE;
  235. }
  236. #endif /* _MV_CHIPS_H_ */