ipr.h 40 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575
  1. /*
  2. * ipr.h -- driver for IBM Power Linux RAID adapters
  3. *
  4. * Written By: Brian King <brking@us.ibm.com>, IBM Corporation
  5. *
  6. * Copyright (C) 2003, 2004 IBM Corporation
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  21. *
  22. * Alan Cox <alan@lxorguk.ukuu.org.uk> - Removed several careless u32/dma_addr_t errors
  23. * that broke 64bit platforms.
  24. */
  25. #ifndef _IPR_H
  26. #define _IPR_H
  27. #include <linux/types.h>
  28. #include <linux/completion.h>
  29. #include <linux/libata.h>
  30. #include <linux/list.h>
  31. #include <linux/kref.h>
  32. #include <scsi/scsi.h>
  33. #include <scsi/scsi_cmnd.h>
  34. /*
  35. * Literals
  36. */
  37. #define IPR_DRIVER_VERSION "2.4.3"
  38. #define IPR_DRIVER_DATE "(June 10, 2009)"
  39. /*
  40. * IPR_MAX_CMD_PER_LUN: This defines the maximum number of outstanding
  41. * ops per device for devices not running tagged command queuing.
  42. * This can be adjusted at runtime through sysfs device attributes.
  43. */
  44. #define IPR_MAX_CMD_PER_LUN 6
  45. #define IPR_MAX_CMD_PER_ATA_LUN 1
  46. /*
  47. * IPR_NUM_BASE_CMD_BLKS: This defines the maximum number of
  48. * ops the mid-layer can send to the adapter.
  49. */
  50. #define IPR_NUM_BASE_CMD_BLKS 100
  51. #define PCI_DEVICE_ID_IBM_OBSIDIAN_E 0x0339
  52. #define PCI_DEVICE_ID_IBM_SCAMP_E 0x034A
  53. #define IPR_SUBS_DEV_ID_2780 0x0264
  54. #define IPR_SUBS_DEV_ID_5702 0x0266
  55. #define IPR_SUBS_DEV_ID_5703 0x0278
  56. #define IPR_SUBS_DEV_ID_572E 0x028D
  57. #define IPR_SUBS_DEV_ID_573E 0x02D3
  58. #define IPR_SUBS_DEV_ID_573D 0x02D4
  59. #define IPR_SUBS_DEV_ID_571A 0x02C0
  60. #define IPR_SUBS_DEV_ID_571B 0x02BE
  61. #define IPR_SUBS_DEV_ID_571E 0x02BF
  62. #define IPR_SUBS_DEV_ID_571F 0x02D5
  63. #define IPR_SUBS_DEV_ID_572A 0x02C1
  64. #define IPR_SUBS_DEV_ID_572B 0x02C2
  65. #define IPR_SUBS_DEV_ID_572F 0x02C3
  66. #define IPR_SUBS_DEV_ID_574D 0x030B
  67. #define IPR_SUBS_DEV_ID_574E 0x030A
  68. #define IPR_SUBS_DEV_ID_575B 0x030D
  69. #define IPR_SUBS_DEV_ID_575C 0x0338
  70. #define IPR_SUBS_DEV_ID_575D 0x033E
  71. #define IPR_SUBS_DEV_ID_57B3 0x033A
  72. #define IPR_SUBS_DEV_ID_57B7 0x0360
  73. #define IPR_SUBS_DEV_ID_57B8 0x02C2
  74. #define IPR_NAME "ipr"
  75. /*
  76. * Return codes
  77. */
  78. #define IPR_RC_JOB_CONTINUE 1
  79. #define IPR_RC_JOB_RETURN 2
  80. /*
  81. * IOASCs
  82. */
  83. #define IPR_IOASC_NR_INIT_CMD_REQUIRED 0x02040200
  84. #define IPR_IOASC_NR_IOA_RESET_REQUIRED 0x02048000
  85. #define IPR_IOASC_SYNC_REQUIRED 0x023f0000
  86. #define IPR_IOASC_MED_DO_NOT_REALLOC 0x03110C00
  87. #define IPR_IOASC_HW_SEL_TIMEOUT 0x04050000
  88. #define IPR_IOASC_HW_DEV_BUS_STATUS 0x04448500
  89. #define IPR_IOASC_IOASC_MASK 0xFFFFFF00
  90. #define IPR_IOASC_SCSI_STATUS_MASK 0x000000FF
  91. #define IPR_IOASC_IR_INVALID_REQ_TYPE_OR_PKT 0x05240000
  92. #define IPR_IOASC_IR_RESOURCE_HANDLE 0x05250000
  93. #define IPR_IOASC_IR_NO_CMDS_TO_2ND_IOA 0x05258100
  94. #define IPR_IOASA_IR_DUAL_IOA_DISABLED 0x052C8000
  95. #define IPR_IOASC_BUS_WAS_RESET 0x06290000
  96. #define IPR_IOASC_BUS_WAS_RESET_BY_OTHER 0x06298000
  97. #define IPR_IOASC_ABORTED_CMD_TERM_BY_HOST 0x0B5A0000
  98. #define IPR_FIRST_DRIVER_IOASC 0x10000000
  99. #define IPR_IOASC_IOA_WAS_RESET 0x10000001
  100. #define IPR_IOASC_PCI_ACCESS_ERROR 0x10000002
  101. /* Driver data flags */
  102. #define IPR_USE_LONG_TRANSOP_TIMEOUT 0x00000001
  103. #define IPR_USE_PCI_WARM_RESET 0x00000002
  104. #define IPR_DEFAULT_MAX_ERROR_DUMP 984
  105. #define IPR_NUM_LOG_HCAMS 2
  106. #define IPR_NUM_CFG_CHG_HCAMS 2
  107. #define IPR_NUM_HCAMS (IPR_NUM_LOG_HCAMS + IPR_NUM_CFG_CHG_HCAMS)
  108. #define IPR_MAX_NUM_TARGETS_PER_BUS 256
  109. #define IPR_MAX_NUM_LUNS_PER_TARGET 256
  110. #define IPR_MAX_NUM_VSET_LUNS_PER_TARGET 8
  111. #define IPR_VSET_BUS 0xff
  112. #define IPR_IOA_BUS 0xff
  113. #define IPR_IOA_TARGET 0xff
  114. #define IPR_IOA_LUN 0xff
  115. #define IPR_MAX_NUM_BUSES 16
  116. #define IPR_MAX_BUS_TO_SCAN IPR_MAX_NUM_BUSES
  117. #define IPR_NUM_RESET_RELOAD_RETRIES 3
  118. /* We need resources for HCAMS, IOA reset, IOA bringdown, and ERP */
  119. #define IPR_NUM_INTERNAL_CMD_BLKS (IPR_NUM_HCAMS + \
  120. ((IPR_NUM_RESET_RELOAD_RETRIES + 1) * 2) + 3)
  121. #define IPR_MAX_COMMANDS IPR_NUM_BASE_CMD_BLKS
  122. #define IPR_NUM_CMD_BLKS (IPR_NUM_BASE_CMD_BLKS + \
  123. IPR_NUM_INTERNAL_CMD_BLKS)
  124. #define IPR_MAX_PHYSICAL_DEVS 192
  125. #define IPR_MAX_SGLIST 64
  126. #define IPR_IOA_MAX_SECTORS 32767
  127. #define IPR_VSET_MAX_SECTORS 512
  128. #define IPR_MAX_CDB_LEN 16
  129. #define IPR_MAX_HRRQ_RETRIES 3
  130. #define IPR_DEFAULT_BUS_WIDTH 16
  131. #define IPR_80MBs_SCSI_RATE ((80 * 10) / (IPR_DEFAULT_BUS_WIDTH / 8))
  132. #define IPR_U160_SCSI_RATE ((160 * 10) / (IPR_DEFAULT_BUS_WIDTH / 8))
  133. #define IPR_U320_SCSI_RATE ((320 * 10) / (IPR_DEFAULT_BUS_WIDTH / 8))
  134. #define IPR_MAX_SCSI_RATE(width) ((320 * 10) / ((width) / 8))
  135. #define IPR_IOA_RES_HANDLE 0xffffffff
  136. #define IPR_INVALID_RES_HANDLE 0
  137. #define IPR_IOA_RES_ADDR 0x00ffffff
  138. /*
  139. * Adapter Commands
  140. */
  141. #define IPR_QUERY_RSRC_STATE 0xC2
  142. #define IPR_RESET_DEVICE 0xC3
  143. #define IPR_RESET_TYPE_SELECT 0x80
  144. #define IPR_LUN_RESET 0x40
  145. #define IPR_TARGET_RESET 0x20
  146. #define IPR_BUS_RESET 0x10
  147. #define IPR_ATA_PHY_RESET 0x80
  148. #define IPR_ID_HOST_RR_Q 0xC4
  149. #define IPR_QUERY_IOA_CONFIG 0xC5
  150. #define IPR_CANCEL_ALL_REQUESTS 0xCE
  151. #define IPR_HOST_CONTROLLED_ASYNC 0xCF
  152. #define IPR_HCAM_CDB_OP_CODE_CONFIG_CHANGE 0x01
  153. #define IPR_HCAM_CDB_OP_CODE_LOG_DATA 0x02
  154. #define IPR_SET_SUPPORTED_DEVICES 0xFB
  155. #define IPR_IOA_SHUTDOWN 0xF7
  156. #define IPR_WR_BUF_DOWNLOAD_AND_SAVE 0x05
  157. /*
  158. * Timeouts
  159. */
  160. #define IPR_SHUTDOWN_TIMEOUT (ipr_fastfail ? 60 * HZ : 10 * 60 * HZ)
  161. #define IPR_VSET_RW_TIMEOUT (ipr_fastfail ? 30 * HZ : 2 * 60 * HZ)
  162. #define IPR_ABBREV_SHUTDOWN_TIMEOUT (10 * HZ)
  163. #define IPR_DUAL_IOA_ABBR_SHUTDOWN_TO (2 * 60 * HZ)
  164. #define IPR_DEVICE_RESET_TIMEOUT (ipr_fastfail ? 10 * HZ : 30 * HZ)
  165. #define IPR_CANCEL_ALL_TIMEOUT (ipr_fastfail ? 10 * HZ : 30 * HZ)
  166. #define IPR_ABORT_TASK_TIMEOUT (ipr_fastfail ? 10 * HZ : 30 * HZ)
  167. #define IPR_INTERNAL_TIMEOUT (ipr_fastfail ? 10 * HZ : 30 * HZ)
  168. #define IPR_WRITE_BUFFER_TIMEOUT (10 * 60 * HZ)
  169. #define IPR_SET_SUP_DEVICE_TIMEOUT (2 * 60 * HZ)
  170. #define IPR_REQUEST_SENSE_TIMEOUT (10 * HZ)
  171. #define IPR_OPERATIONAL_TIMEOUT (5 * 60)
  172. #define IPR_LONG_OPERATIONAL_TIMEOUT (12 * 60)
  173. #define IPR_WAIT_FOR_RESET_TIMEOUT (2 * HZ)
  174. #define IPR_CHECK_FOR_RESET_TIMEOUT (HZ / 10)
  175. #define IPR_WAIT_FOR_BIST_TIMEOUT (2 * HZ)
  176. #define IPR_PCI_RESET_TIMEOUT (HZ / 2)
  177. #define IPR_DUMP_TIMEOUT (15 * HZ)
  178. /*
  179. * SCSI Literals
  180. */
  181. #define IPR_VENDOR_ID_LEN 8
  182. #define IPR_PROD_ID_LEN 16
  183. #define IPR_SERIAL_NUM_LEN 8
  184. /*
  185. * Hardware literals
  186. */
  187. #define IPR_FMT2_MBX_ADDR_MASK 0x0fffffff
  188. #define IPR_FMT2_MBX_BAR_SEL_MASK 0xf0000000
  189. #define IPR_FMT2_MKR_BAR_SEL_SHIFT 28
  190. #define IPR_GET_FMT2_BAR_SEL(mbx) \
  191. (((mbx) & IPR_FMT2_MBX_BAR_SEL_MASK) >> IPR_FMT2_MKR_BAR_SEL_SHIFT)
  192. #define IPR_SDT_FMT2_BAR0_SEL 0x0
  193. #define IPR_SDT_FMT2_BAR1_SEL 0x1
  194. #define IPR_SDT_FMT2_BAR2_SEL 0x2
  195. #define IPR_SDT_FMT2_BAR3_SEL 0x3
  196. #define IPR_SDT_FMT2_BAR4_SEL 0x4
  197. #define IPR_SDT_FMT2_BAR5_SEL 0x5
  198. #define IPR_SDT_FMT2_EXP_ROM_SEL 0x8
  199. #define IPR_FMT2_SDT_READY_TO_USE 0xC4D4E3F2
  200. #define IPR_DOORBELL 0x82800000
  201. #define IPR_RUNTIME_RESET 0x40000000
  202. #define IPR_PCII_IOA_TRANS_TO_OPER (0x80000000 >> 0)
  203. #define IPR_PCII_IOARCB_XFER_FAILED (0x80000000 >> 3)
  204. #define IPR_PCII_IOA_UNIT_CHECKED (0x80000000 >> 4)
  205. #define IPR_PCII_NO_HOST_RRQ (0x80000000 >> 5)
  206. #define IPR_PCII_CRITICAL_OPERATION (0x80000000 >> 6)
  207. #define IPR_PCII_IO_DEBUG_ACKNOWLEDGE (0x80000000 >> 7)
  208. #define IPR_PCII_IOARRIN_LOST (0x80000000 >> 27)
  209. #define IPR_PCII_MMIO_ERROR (0x80000000 >> 28)
  210. #define IPR_PCII_PROC_ERR_STATE (0x80000000 >> 29)
  211. #define IPR_PCII_HRRQ_UPDATED (0x80000000 >> 30)
  212. #define IPR_PCII_CORE_ISSUED_RST_REQ (0x80000000 >> 31)
  213. #define IPR_PCII_ERROR_INTERRUPTS \
  214. (IPR_PCII_IOARCB_XFER_FAILED | IPR_PCII_IOA_UNIT_CHECKED | \
  215. IPR_PCII_NO_HOST_RRQ | IPR_PCII_IOARRIN_LOST | IPR_PCII_MMIO_ERROR)
  216. #define IPR_PCII_OPER_INTERRUPTS \
  217. (IPR_PCII_ERROR_INTERRUPTS | IPR_PCII_HRRQ_UPDATED | IPR_PCII_IOA_TRANS_TO_OPER)
  218. #define IPR_UPROCI_RESET_ALERT (0x80000000 >> 7)
  219. #define IPR_UPROCI_IO_DEBUG_ALERT (0x80000000 >> 9)
  220. #define IPR_LDUMP_MAX_LONG_ACK_DELAY_IN_USEC 200000 /* 200 ms */
  221. #define IPR_LDUMP_MAX_SHORT_ACK_DELAY_IN_USEC 200000 /* 200 ms */
  222. /*
  223. * Dump literals
  224. */
  225. #define IPR_MAX_IOA_DUMP_SIZE (4 * 1024 * 1024)
  226. #define IPR_NUM_SDT_ENTRIES 511
  227. #define IPR_MAX_NUM_DUMP_PAGES ((IPR_MAX_IOA_DUMP_SIZE / PAGE_SIZE) + 1)
  228. /*
  229. * Misc literals
  230. */
  231. #define IPR_NUM_IOADL_ENTRIES IPR_MAX_SGLIST
  232. /*
  233. * Adapter interface types
  234. */
  235. struct ipr_res_addr {
  236. u8 reserved;
  237. u8 bus;
  238. u8 target;
  239. u8 lun;
  240. #define IPR_GET_PHYS_LOC(res_addr) \
  241. (((res_addr).bus << 16) | ((res_addr).target << 8) | (res_addr).lun)
  242. }__attribute__((packed, aligned (4)));
  243. struct ipr_std_inq_vpids {
  244. u8 vendor_id[IPR_VENDOR_ID_LEN];
  245. u8 product_id[IPR_PROD_ID_LEN];
  246. }__attribute__((packed));
  247. struct ipr_vpd {
  248. struct ipr_std_inq_vpids vpids;
  249. u8 sn[IPR_SERIAL_NUM_LEN];
  250. }__attribute__((packed));
  251. struct ipr_ext_vpd {
  252. struct ipr_vpd vpd;
  253. __be32 wwid[2];
  254. }__attribute__((packed));
  255. struct ipr_std_inq_data {
  256. u8 peri_qual_dev_type;
  257. #define IPR_STD_INQ_PERI_QUAL(peri) ((peri) >> 5)
  258. #define IPR_STD_INQ_PERI_DEV_TYPE(peri) ((peri) & 0x1F)
  259. u8 removeable_medium_rsvd;
  260. #define IPR_STD_INQ_REMOVEABLE_MEDIUM 0x80
  261. #define IPR_IS_DASD_DEVICE(std_inq) \
  262. ((IPR_STD_INQ_PERI_DEV_TYPE((std_inq).peri_qual_dev_type) == TYPE_DISK) && \
  263. !(((std_inq).removeable_medium_rsvd) & IPR_STD_INQ_REMOVEABLE_MEDIUM))
  264. #define IPR_IS_SES_DEVICE(std_inq) \
  265. (IPR_STD_INQ_PERI_DEV_TYPE((std_inq).peri_qual_dev_type) == TYPE_ENCLOSURE)
  266. u8 version;
  267. u8 aen_naca_fmt;
  268. u8 additional_len;
  269. u8 sccs_rsvd;
  270. u8 bq_enc_multi;
  271. u8 sync_cmdq_flags;
  272. struct ipr_std_inq_vpids vpids;
  273. u8 ros_rsvd_ram_rsvd[4];
  274. u8 serial_num[IPR_SERIAL_NUM_LEN];
  275. }__attribute__ ((packed));
  276. struct ipr_config_table_entry {
  277. u8 proto;
  278. #define IPR_PROTO_SATA 0x02
  279. #define IPR_PROTO_SATA_ATAPI 0x03
  280. #define IPR_PROTO_SAS_STP 0x06
  281. #define IPR_PROTO_SAS_STP_ATAPI 0x07
  282. u8 array_id;
  283. u8 flags;
  284. #define IPR_IS_IOA_RESOURCE 0x80
  285. #define IPR_IS_ARRAY_MEMBER 0x20
  286. #define IPR_IS_HOT_SPARE 0x10
  287. u8 rsvd_subtype;
  288. #define IPR_RES_SUBTYPE(res) (((res)->cfgte.rsvd_subtype) & 0x0f)
  289. #define IPR_SUBTYPE_AF_DASD 0
  290. #define IPR_SUBTYPE_GENERIC_SCSI 1
  291. #define IPR_SUBTYPE_VOLUME_SET 2
  292. #define IPR_SUBTYPE_GENERIC_ATA 4
  293. #define IPR_QUEUEING_MODEL(res) ((((res)->cfgte.flags) & 0x70) >> 4)
  294. #define IPR_QUEUE_FROZEN_MODEL 0
  295. #define IPR_QUEUE_NACA_MODEL 1
  296. struct ipr_res_addr res_addr;
  297. __be32 res_handle;
  298. __be32 reserved4[2];
  299. struct ipr_std_inq_data std_inq_data;
  300. }__attribute__ ((packed, aligned (4)));
  301. struct ipr_config_table_hdr {
  302. u8 num_entries;
  303. u8 flags;
  304. #define IPR_UCODE_DOWNLOAD_REQ 0x10
  305. __be16 reserved;
  306. }__attribute__((packed, aligned (4)));
  307. struct ipr_config_table {
  308. struct ipr_config_table_hdr hdr;
  309. struct ipr_config_table_entry dev[IPR_MAX_PHYSICAL_DEVS];
  310. }__attribute__((packed, aligned (4)));
  311. struct ipr_hostrcb_cfg_ch_not {
  312. struct ipr_config_table_entry cfgte;
  313. u8 reserved[936];
  314. }__attribute__((packed, aligned (4)));
  315. struct ipr_supported_device {
  316. __be16 data_length;
  317. u8 reserved;
  318. u8 num_records;
  319. struct ipr_std_inq_vpids vpids;
  320. u8 reserved2[16];
  321. }__attribute__((packed, aligned (4)));
  322. /* Command packet structure */
  323. struct ipr_cmd_pkt {
  324. __be16 reserved; /* Reserved by IOA */
  325. u8 request_type;
  326. #define IPR_RQTYPE_SCSICDB 0x00
  327. #define IPR_RQTYPE_IOACMD 0x01
  328. #define IPR_RQTYPE_HCAM 0x02
  329. #define IPR_RQTYPE_ATA_PASSTHRU 0x04
  330. u8 luntar_luntrn;
  331. u8 flags_hi;
  332. #define IPR_FLAGS_HI_WRITE_NOT_READ 0x80
  333. #define IPR_FLAGS_HI_NO_ULEN_CHK 0x20
  334. #define IPR_FLAGS_HI_SYNC_OVERRIDE 0x10
  335. #define IPR_FLAGS_HI_SYNC_COMPLETE 0x08
  336. #define IPR_FLAGS_HI_NO_LINK_DESC 0x04
  337. u8 flags_lo;
  338. #define IPR_FLAGS_LO_ALIGNED_BFR 0x20
  339. #define IPR_FLAGS_LO_DELAY_AFTER_RST 0x10
  340. #define IPR_FLAGS_LO_UNTAGGED_TASK 0x00
  341. #define IPR_FLAGS_LO_SIMPLE_TASK 0x02
  342. #define IPR_FLAGS_LO_ORDERED_TASK 0x04
  343. #define IPR_FLAGS_LO_HEAD_OF_Q_TASK 0x06
  344. #define IPR_FLAGS_LO_ACA_TASK 0x08
  345. u8 cdb[16];
  346. __be16 timeout;
  347. }__attribute__ ((packed, aligned(4)));
  348. struct ipr_ioarcb_ata_regs {
  349. u8 flags;
  350. #define IPR_ATA_FLAG_PACKET_CMD 0x80
  351. #define IPR_ATA_FLAG_XFER_TYPE_DMA 0x40
  352. #define IPR_ATA_FLAG_STATUS_ON_GOOD_COMPLETION 0x20
  353. u8 reserved[3];
  354. __be16 data;
  355. u8 feature;
  356. u8 nsect;
  357. u8 lbal;
  358. u8 lbam;
  359. u8 lbah;
  360. u8 device;
  361. u8 command;
  362. u8 reserved2[3];
  363. u8 hob_feature;
  364. u8 hob_nsect;
  365. u8 hob_lbal;
  366. u8 hob_lbam;
  367. u8 hob_lbah;
  368. u8 ctl;
  369. }__attribute__ ((packed, aligned(4)));
  370. struct ipr_ioadl_desc {
  371. __be32 flags_and_data_len;
  372. #define IPR_IOADL_FLAGS_MASK 0xff000000
  373. #define IPR_IOADL_GET_FLAGS(x) (be32_to_cpu(x) & IPR_IOADL_FLAGS_MASK)
  374. #define IPR_IOADL_DATA_LEN_MASK 0x00ffffff
  375. #define IPR_IOADL_GET_DATA_LEN(x) (be32_to_cpu(x) & IPR_IOADL_DATA_LEN_MASK)
  376. #define IPR_IOADL_FLAGS_READ 0x48000000
  377. #define IPR_IOADL_FLAGS_READ_LAST 0x49000000
  378. #define IPR_IOADL_FLAGS_WRITE 0x68000000
  379. #define IPR_IOADL_FLAGS_WRITE_LAST 0x69000000
  380. #define IPR_IOADL_FLAGS_LAST 0x01000000
  381. __be32 address;
  382. }__attribute__((packed, aligned (8)));
  383. struct ipr_ioarcb_add_data {
  384. union {
  385. struct ipr_ioarcb_ata_regs regs;
  386. struct ipr_ioadl_desc ioadl[5];
  387. __be32 add_cmd_parms[10];
  388. }u;
  389. }__attribute__ ((packed, aligned(4)));
  390. /* IOA Request Control Block 128 bytes */
  391. struct ipr_ioarcb {
  392. __be32 ioarcb_host_pci_addr;
  393. __be32 reserved;
  394. __be32 res_handle;
  395. __be32 host_response_handle;
  396. __be32 reserved1;
  397. __be32 reserved2;
  398. __be32 reserved3;
  399. __be32 write_data_transfer_length;
  400. __be32 read_data_transfer_length;
  401. __be32 write_ioadl_addr;
  402. __be32 write_ioadl_len;
  403. __be32 read_ioadl_addr;
  404. __be32 read_ioadl_len;
  405. __be32 ioasa_host_pci_addr;
  406. __be16 ioasa_len;
  407. __be16 reserved4;
  408. struct ipr_cmd_pkt cmd_pkt;
  409. __be32 add_cmd_parms_len;
  410. struct ipr_ioarcb_add_data add_data;
  411. }__attribute__((packed, aligned (4)));
  412. struct ipr_ioasa_vset {
  413. __be32 failing_lba_hi;
  414. __be32 failing_lba_lo;
  415. __be32 reserved;
  416. }__attribute__((packed, aligned (4)));
  417. struct ipr_ioasa_af_dasd {
  418. __be32 failing_lba;
  419. __be32 reserved[2];
  420. }__attribute__((packed, aligned (4)));
  421. struct ipr_ioasa_gpdd {
  422. u8 end_state;
  423. u8 bus_phase;
  424. __be16 reserved;
  425. __be32 ioa_data[2];
  426. }__attribute__((packed, aligned (4)));
  427. struct ipr_ioasa_gata {
  428. u8 error;
  429. u8 nsect; /* Interrupt reason */
  430. u8 lbal;
  431. u8 lbam;
  432. u8 lbah;
  433. u8 device;
  434. u8 status;
  435. u8 alt_status; /* ATA CTL */
  436. u8 hob_nsect;
  437. u8 hob_lbal;
  438. u8 hob_lbam;
  439. u8 hob_lbah;
  440. }__attribute__((packed, aligned (4)));
  441. struct ipr_auto_sense {
  442. __be16 auto_sense_len;
  443. __be16 ioa_data_len;
  444. __be32 data[SCSI_SENSE_BUFFERSIZE/sizeof(__be32)];
  445. };
  446. struct ipr_ioasa {
  447. __be32 ioasc;
  448. #define IPR_IOASC_SENSE_KEY(ioasc) ((ioasc) >> 24)
  449. #define IPR_IOASC_SENSE_CODE(ioasc) (((ioasc) & 0x00ff0000) >> 16)
  450. #define IPR_IOASC_SENSE_QUAL(ioasc) (((ioasc) & 0x0000ff00) >> 8)
  451. #define IPR_IOASC_SENSE_STATUS(ioasc) ((ioasc) & 0x000000ff)
  452. __be16 ret_stat_len; /* Length of the returned IOASA */
  453. __be16 avail_stat_len; /* Total Length of status available. */
  454. __be32 residual_data_len; /* number of bytes in the host data */
  455. /* buffers that were not used by the IOARCB command. */
  456. __be32 ilid;
  457. #define IPR_NO_ILID 0
  458. #define IPR_DRIVER_ILID 0xffffffff
  459. __be32 fd_ioasc;
  460. __be32 fd_phys_locator;
  461. __be32 fd_res_handle;
  462. __be32 ioasc_specific; /* status code specific field */
  463. #define IPR_ADDITIONAL_STATUS_FMT 0x80000000
  464. #define IPR_AUTOSENSE_VALID 0x40000000
  465. #define IPR_ATA_DEVICE_WAS_RESET 0x20000000
  466. #define IPR_IOASC_SPECIFIC_MASK 0x00ffffff
  467. #define IPR_FIELD_POINTER_VALID (0x80000000 >> 8)
  468. #define IPR_FIELD_POINTER_MASK 0x0000ffff
  469. union {
  470. struct ipr_ioasa_vset vset;
  471. struct ipr_ioasa_af_dasd dasd;
  472. struct ipr_ioasa_gpdd gpdd;
  473. struct ipr_ioasa_gata gata;
  474. } u;
  475. struct ipr_auto_sense auto_sense;
  476. }__attribute__((packed, aligned (4)));
  477. struct ipr_mode_parm_hdr {
  478. u8 length;
  479. u8 medium_type;
  480. u8 device_spec_parms;
  481. u8 block_desc_len;
  482. }__attribute__((packed));
  483. struct ipr_mode_pages {
  484. struct ipr_mode_parm_hdr hdr;
  485. u8 data[255 - sizeof(struct ipr_mode_parm_hdr)];
  486. }__attribute__((packed));
  487. struct ipr_mode_page_hdr {
  488. u8 ps_page_code;
  489. #define IPR_MODE_PAGE_PS 0x80
  490. #define IPR_GET_MODE_PAGE_CODE(hdr) ((hdr)->ps_page_code & 0x3F)
  491. u8 page_length;
  492. }__attribute__ ((packed));
  493. struct ipr_dev_bus_entry {
  494. struct ipr_res_addr res_addr;
  495. u8 flags;
  496. #define IPR_SCSI_ATTR_ENABLE_QAS 0x80
  497. #define IPR_SCSI_ATTR_DISABLE_QAS 0x40
  498. #define IPR_SCSI_ATTR_QAS_MASK 0xC0
  499. #define IPR_SCSI_ATTR_ENABLE_TM 0x20
  500. #define IPR_SCSI_ATTR_NO_TERM_PWR 0x10
  501. #define IPR_SCSI_ATTR_TM_SUPPORTED 0x08
  502. #define IPR_SCSI_ATTR_LVD_TO_SE_NOT_ALLOWED 0x04
  503. u8 scsi_id;
  504. u8 bus_width;
  505. u8 extended_reset_delay;
  506. #define IPR_EXTENDED_RESET_DELAY 7
  507. __be32 max_xfer_rate;
  508. u8 spinup_delay;
  509. u8 reserved3;
  510. __be16 reserved4;
  511. }__attribute__((packed, aligned (4)));
  512. struct ipr_mode_page28 {
  513. struct ipr_mode_page_hdr hdr;
  514. u8 num_entries;
  515. u8 entry_length;
  516. struct ipr_dev_bus_entry bus[0];
  517. }__attribute__((packed));
  518. struct ipr_mode_page24 {
  519. struct ipr_mode_page_hdr hdr;
  520. u8 flags;
  521. #define IPR_ENABLE_DUAL_IOA_AF 0x80
  522. }__attribute__((packed));
  523. struct ipr_ioa_vpd {
  524. struct ipr_std_inq_data std_inq_data;
  525. u8 ascii_part_num[12];
  526. u8 reserved[40];
  527. u8 ascii_plant_code[4];
  528. }__attribute__((packed));
  529. struct ipr_inquiry_page3 {
  530. u8 peri_qual_dev_type;
  531. u8 page_code;
  532. u8 reserved1;
  533. u8 page_length;
  534. u8 ascii_len;
  535. u8 reserved2[3];
  536. u8 load_id[4];
  537. u8 major_release;
  538. u8 card_type;
  539. u8 minor_release[2];
  540. u8 ptf_number[4];
  541. u8 patch_number[4];
  542. }__attribute__((packed));
  543. struct ipr_inquiry_cap {
  544. u8 peri_qual_dev_type;
  545. u8 page_code;
  546. u8 reserved1;
  547. u8 page_length;
  548. u8 ascii_len;
  549. u8 reserved2;
  550. u8 sis_version[2];
  551. u8 cap;
  552. #define IPR_CAP_DUAL_IOA_RAID 0x80
  553. u8 reserved3[15];
  554. }__attribute__((packed));
  555. #define IPR_INQUIRY_PAGE0_ENTRIES 20
  556. struct ipr_inquiry_page0 {
  557. u8 peri_qual_dev_type;
  558. u8 page_code;
  559. u8 reserved1;
  560. u8 len;
  561. u8 page[IPR_INQUIRY_PAGE0_ENTRIES];
  562. }__attribute__((packed));
  563. struct ipr_hostrcb_device_data_entry {
  564. struct ipr_vpd vpd;
  565. struct ipr_res_addr dev_res_addr;
  566. struct ipr_vpd new_vpd;
  567. struct ipr_vpd ioa_last_with_dev_vpd;
  568. struct ipr_vpd cfc_last_with_dev_vpd;
  569. __be32 ioa_data[5];
  570. }__attribute__((packed, aligned (4)));
  571. struct ipr_hostrcb_device_data_entry_enhanced {
  572. struct ipr_ext_vpd vpd;
  573. u8 ccin[4];
  574. struct ipr_res_addr dev_res_addr;
  575. struct ipr_ext_vpd new_vpd;
  576. u8 new_ccin[4];
  577. struct ipr_ext_vpd ioa_last_with_dev_vpd;
  578. struct ipr_ext_vpd cfc_last_with_dev_vpd;
  579. }__attribute__((packed, aligned (4)));
  580. struct ipr_hostrcb_array_data_entry {
  581. struct ipr_vpd vpd;
  582. struct ipr_res_addr expected_dev_res_addr;
  583. struct ipr_res_addr dev_res_addr;
  584. }__attribute__((packed, aligned (4)));
  585. struct ipr_hostrcb_array_data_entry_enhanced {
  586. struct ipr_ext_vpd vpd;
  587. u8 ccin[4];
  588. struct ipr_res_addr expected_dev_res_addr;
  589. struct ipr_res_addr dev_res_addr;
  590. }__attribute__((packed, aligned (4)));
  591. struct ipr_hostrcb_type_ff_error {
  592. __be32 ioa_data[502];
  593. }__attribute__((packed, aligned (4)));
  594. struct ipr_hostrcb_type_01_error {
  595. __be32 seek_counter;
  596. __be32 read_counter;
  597. u8 sense_data[32];
  598. __be32 ioa_data[236];
  599. }__attribute__((packed, aligned (4)));
  600. struct ipr_hostrcb_type_02_error {
  601. struct ipr_vpd ioa_vpd;
  602. struct ipr_vpd cfc_vpd;
  603. struct ipr_vpd ioa_last_attached_to_cfc_vpd;
  604. struct ipr_vpd cfc_last_attached_to_ioa_vpd;
  605. __be32 ioa_data[3];
  606. }__attribute__((packed, aligned (4)));
  607. struct ipr_hostrcb_type_12_error {
  608. struct ipr_ext_vpd ioa_vpd;
  609. struct ipr_ext_vpd cfc_vpd;
  610. struct ipr_ext_vpd ioa_last_attached_to_cfc_vpd;
  611. struct ipr_ext_vpd cfc_last_attached_to_ioa_vpd;
  612. __be32 ioa_data[3];
  613. }__attribute__((packed, aligned (4)));
  614. struct ipr_hostrcb_type_03_error {
  615. struct ipr_vpd ioa_vpd;
  616. struct ipr_vpd cfc_vpd;
  617. __be32 errors_detected;
  618. __be32 errors_logged;
  619. u8 ioa_data[12];
  620. struct ipr_hostrcb_device_data_entry dev[3];
  621. }__attribute__((packed, aligned (4)));
  622. struct ipr_hostrcb_type_13_error {
  623. struct ipr_ext_vpd ioa_vpd;
  624. struct ipr_ext_vpd cfc_vpd;
  625. __be32 errors_detected;
  626. __be32 errors_logged;
  627. struct ipr_hostrcb_device_data_entry_enhanced dev[3];
  628. }__attribute__((packed, aligned (4)));
  629. struct ipr_hostrcb_type_04_error {
  630. struct ipr_vpd ioa_vpd;
  631. struct ipr_vpd cfc_vpd;
  632. u8 ioa_data[12];
  633. struct ipr_hostrcb_array_data_entry array_member[10];
  634. __be32 exposed_mode_adn;
  635. __be32 array_id;
  636. struct ipr_vpd incomp_dev_vpd;
  637. __be32 ioa_data2;
  638. struct ipr_hostrcb_array_data_entry array_member2[8];
  639. struct ipr_res_addr last_func_vset_res_addr;
  640. u8 vset_serial_num[IPR_SERIAL_NUM_LEN];
  641. u8 protection_level[8];
  642. }__attribute__((packed, aligned (4)));
  643. struct ipr_hostrcb_type_14_error {
  644. struct ipr_ext_vpd ioa_vpd;
  645. struct ipr_ext_vpd cfc_vpd;
  646. __be32 exposed_mode_adn;
  647. __be32 array_id;
  648. struct ipr_res_addr last_func_vset_res_addr;
  649. u8 vset_serial_num[IPR_SERIAL_NUM_LEN];
  650. u8 protection_level[8];
  651. __be32 num_entries;
  652. struct ipr_hostrcb_array_data_entry_enhanced array_member[18];
  653. }__attribute__((packed, aligned (4)));
  654. struct ipr_hostrcb_type_07_error {
  655. u8 failure_reason[64];
  656. struct ipr_vpd vpd;
  657. u32 data[222];
  658. }__attribute__((packed, aligned (4)));
  659. struct ipr_hostrcb_type_17_error {
  660. u8 failure_reason[64];
  661. struct ipr_ext_vpd vpd;
  662. u32 data[476];
  663. }__attribute__((packed, aligned (4)));
  664. struct ipr_hostrcb_config_element {
  665. u8 type_status;
  666. #define IPR_PATH_CFG_TYPE_MASK 0xF0
  667. #define IPR_PATH_CFG_NOT_EXIST 0x00
  668. #define IPR_PATH_CFG_IOA_PORT 0x10
  669. #define IPR_PATH_CFG_EXP_PORT 0x20
  670. #define IPR_PATH_CFG_DEVICE_PORT 0x30
  671. #define IPR_PATH_CFG_DEVICE_LUN 0x40
  672. #define IPR_PATH_CFG_STATUS_MASK 0x0F
  673. #define IPR_PATH_CFG_NO_PROB 0x00
  674. #define IPR_PATH_CFG_DEGRADED 0x01
  675. #define IPR_PATH_CFG_FAILED 0x02
  676. #define IPR_PATH_CFG_SUSPECT 0x03
  677. #define IPR_PATH_NOT_DETECTED 0x04
  678. #define IPR_PATH_INCORRECT_CONN 0x05
  679. u8 cascaded_expander;
  680. u8 phy;
  681. u8 link_rate;
  682. #define IPR_PHY_LINK_RATE_MASK 0x0F
  683. __be32 wwid[2];
  684. }__attribute__((packed, aligned (4)));
  685. struct ipr_hostrcb_fabric_desc {
  686. __be16 length;
  687. u8 ioa_port;
  688. u8 cascaded_expander;
  689. u8 phy;
  690. u8 path_state;
  691. #define IPR_PATH_ACTIVE_MASK 0xC0
  692. #define IPR_PATH_NO_INFO 0x00
  693. #define IPR_PATH_ACTIVE 0x40
  694. #define IPR_PATH_NOT_ACTIVE 0x80
  695. #define IPR_PATH_STATE_MASK 0x0F
  696. #define IPR_PATH_STATE_NO_INFO 0x00
  697. #define IPR_PATH_HEALTHY 0x01
  698. #define IPR_PATH_DEGRADED 0x02
  699. #define IPR_PATH_FAILED 0x03
  700. __be16 num_entries;
  701. struct ipr_hostrcb_config_element elem[1];
  702. }__attribute__((packed, aligned (4)));
  703. #define for_each_fabric_cfg(fabric, cfg) \
  704. for (cfg = (fabric)->elem; \
  705. cfg < ((fabric)->elem + be16_to_cpu((fabric)->num_entries)); \
  706. cfg++)
  707. struct ipr_hostrcb_type_20_error {
  708. u8 failure_reason[64];
  709. u8 reserved[3];
  710. u8 num_entries;
  711. struct ipr_hostrcb_fabric_desc desc[1];
  712. }__attribute__((packed, aligned (4)));
  713. struct ipr_hostrcb_error {
  714. __be32 failing_dev_ioasc;
  715. struct ipr_res_addr failing_dev_res_addr;
  716. __be32 failing_dev_res_handle;
  717. __be32 prc;
  718. union {
  719. struct ipr_hostrcb_type_ff_error type_ff_error;
  720. struct ipr_hostrcb_type_01_error type_01_error;
  721. struct ipr_hostrcb_type_02_error type_02_error;
  722. struct ipr_hostrcb_type_03_error type_03_error;
  723. struct ipr_hostrcb_type_04_error type_04_error;
  724. struct ipr_hostrcb_type_07_error type_07_error;
  725. struct ipr_hostrcb_type_12_error type_12_error;
  726. struct ipr_hostrcb_type_13_error type_13_error;
  727. struct ipr_hostrcb_type_14_error type_14_error;
  728. struct ipr_hostrcb_type_17_error type_17_error;
  729. struct ipr_hostrcb_type_20_error type_20_error;
  730. } u;
  731. }__attribute__((packed, aligned (4)));
  732. struct ipr_hostrcb_raw {
  733. __be32 data[sizeof(struct ipr_hostrcb_error)/sizeof(__be32)];
  734. }__attribute__((packed, aligned (4)));
  735. struct ipr_hcam {
  736. u8 op_code;
  737. #define IPR_HOST_RCB_OP_CODE_CONFIG_CHANGE 0xE1
  738. #define IPR_HOST_RCB_OP_CODE_LOG_DATA 0xE2
  739. u8 notify_type;
  740. #define IPR_HOST_RCB_NOTIF_TYPE_EXISTING_CHANGED 0x00
  741. #define IPR_HOST_RCB_NOTIF_TYPE_NEW_ENTRY 0x01
  742. #define IPR_HOST_RCB_NOTIF_TYPE_REM_ENTRY 0x02
  743. #define IPR_HOST_RCB_NOTIF_TYPE_ERROR_LOG_ENTRY 0x10
  744. #define IPR_HOST_RCB_NOTIF_TYPE_INFORMATION_ENTRY 0x11
  745. u8 notifications_lost;
  746. #define IPR_HOST_RCB_NO_NOTIFICATIONS_LOST 0
  747. #define IPR_HOST_RCB_NOTIFICATIONS_LOST 0x80
  748. u8 flags;
  749. #define IPR_HOSTRCB_INTERNAL_OPER 0x80
  750. #define IPR_HOSTRCB_ERR_RESP_SENT 0x40
  751. u8 overlay_id;
  752. #define IPR_HOST_RCB_OVERLAY_ID_1 0x01
  753. #define IPR_HOST_RCB_OVERLAY_ID_2 0x02
  754. #define IPR_HOST_RCB_OVERLAY_ID_3 0x03
  755. #define IPR_HOST_RCB_OVERLAY_ID_4 0x04
  756. #define IPR_HOST_RCB_OVERLAY_ID_6 0x06
  757. #define IPR_HOST_RCB_OVERLAY_ID_7 0x07
  758. #define IPR_HOST_RCB_OVERLAY_ID_12 0x12
  759. #define IPR_HOST_RCB_OVERLAY_ID_13 0x13
  760. #define IPR_HOST_RCB_OVERLAY_ID_14 0x14
  761. #define IPR_HOST_RCB_OVERLAY_ID_16 0x16
  762. #define IPR_HOST_RCB_OVERLAY_ID_17 0x17
  763. #define IPR_HOST_RCB_OVERLAY_ID_20 0x20
  764. #define IPR_HOST_RCB_OVERLAY_ID_DEFAULT 0xFF
  765. u8 reserved1[3];
  766. __be32 ilid;
  767. __be32 time_since_last_ioa_reset;
  768. __be32 reserved2;
  769. __be32 length;
  770. union {
  771. struct ipr_hostrcb_error error;
  772. struct ipr_hostrcb_cfg_ch_not ccn;
  773. struct ipr_hostrcb_raw raw;
  774. } u;
  775. }__attribute__((packed, aligned (4)));
  776. struct ipr_hostrcb {
  777. struct ipr_hcam hcam;
  778. dma_addr_t hostrcb_dma;
  779. struct list_head queue;
  780. struct ipr_ioa_cfg *ioa_cfg;
  781. };
  782. /* IPR smart dump table structures */
  783. struct ipr_sdt_entry {
  784. __be32 bar_str_offset;
  785. __be32 end_offset;
  786. u8 entry_byte;
  787. u8 reserved[3];
  788. u8 flags;
  789. #define IPR_SDT_ENDIAN 0x80
  790. #define IPR_SDT_VALID_ENTRY 0x20
  791. u8 resv;
  792. __be16 priority;
  793. }__attribute__((packed, aligned (4)));
  794. struct ipr_sdt_header {
  795. __be32 state;
  796. __be32 num_entries;
  797. __be32 num_entries_used;
  798. __be32 dump_size;
  799. }__attribute__((packed, aligned (4)));
  800. struct ipr_sdt {
  801. struct ipr_sdt_header hdr;
  802. struct ipr_sdt_entry entry[IPR_NUM_SDT_ENTRIES];
  803. }__attribute__((packed, aligned (4)));
  804. struct ipr_uc_sdt {
  805. struct ipr_sdt_header hdr;
  806. struct ipr_sdt_entry entry[1];
  807. }__attribute__((packed, aligned (4)));
  808. /*
  809. * Driver types
  810. */
  811. struct ipr_bus_attributes {
  812. u8 bus;
  813. u8 qas_enabled;
  814. u8 bus_width;
  815. u8 reserved;
  816. u32 max_xfer_rate;
  817. };
  818. struct ipr_sata_port {
  819. struct ipr_ioa_cfg *ioa_cfg;
  820. struct ata_port *ap;
  821. struct ipr_resource_entry *res;
  822. struct ipr_ioasa_gata ioasa;
  823. };
  824. struct ipr_resource_entry {
  825. struct ipr_config_table_entry cfgte;
  826. u8 needs_sync_complete:1;
  827. u8 in_erp:1;
  828. u8 add_to_ml:1;
  829. u8 del_from_ml:1;
  830. u8 resetting_device:1;
  831. struct scsi_device *sdev;
  832. struct ipr_sata_port *sata_port;
  833. struct list_head queue;
  834. };
  835. struct ipr_resource_hdr {
  836. u16 num_entries;
  837. u16 reserved;
  838. };
  839. struct ipr_resource_table {
  840. struct ipr_resource_hdr hdr;
  841. struct ipr_resource_entry dev[IPR_MAX_PHYSICAL_DEVS];
  842. };
  843. struct ipr_misc_cbs {
  844. struct ipr_ioa_vpd ioa_vpd;
  845. struct ipr_inquiry_page0 page0_data;
  846. struct ipr_inquiry_page3 page3_data;
  847. struct ipr_inquiry_cap cap;
  848. struct ipr_mode_pages mode_pages;
  849. struct ipr_supported_device supp_dev;
  850. };
  851. struct ipr_interrupt_offsets {
  852. unsigned long set_interrupt_mask_reg;
  853. unsigned long clr_interrupt_mask_reg;
  854. unsigned long sense_interrupt_mask_reg;
  855. unsigned long clr_interrupt_reg;
  856. unsigned long sense_interrupt_reg;
  857. unsigned long ioarrin_reg;
  858. unsigned long sense_uproc_interrupt_reg;
  859. unsigned long set_uproc_interrupt_reg;
  860. unsigned long clr_uproc_interrupt_reg;
  861. };
  862. struct ipr_interrupts {
  863. void __iomem *set_interrupt_mask_reg;
  864. void __iomem *clr_interrupt_mask_reg;
  865. void __iomem *sense_interrupt_mask_reg;
  866. void __iomem *clr_interrupt_reg;
  867. void __iomem *sense_interrupt_reg;
  868. void __iomem *ioarrin_reg;
  869. void __iomem *sense_uproc_interrupt_reg;
  870. void __iomem *set_uproc_interrupt_reg;
  871. void __iomem *clr_uproc_interrupt_reg;
  872. };
  873. struct ipr_chip_cfg_t {
  874. u32 mailbox;
  875. u8 cache_line_size;
  876. struct ipr_interrupt_offsets regs;
  877. };
  878. struct ipr_chip_t {
  879. u16 vendor;
  880. u16 device;
  881. u16 intr_type;
  882. #define IPR_USE_LSI 0x00
  883. #define IPR_USE_MSI 0x01
  884. const struct ipr_chip_cfg_t *cfg;
  885. };
  886. enum ipr_shutdown_type {
  887. IPR_SHUTDOWN_NORMAL = 0x00,
  888. IPR_SHUTDOWN_PREPARE_FOR_NORMAL = 0x40,
  889. IPR_SHUTDOWN_ABBREV = 0x80,
  890. IPR_SHUTDOWN_NONE = 0x100
  891. };
  892. struct ipr_trace_entry {
  893. u32 time;
  894. u8 op_code;
  895. u8 ata_op_code;
  896. u8 type;
  897. #define IPR_TRACE_START 0x00
  898. #define IPR_TRACE_FINISH 0xff
  899. u8 cmd_index;
  900. __be32 res_handle;
  901. union {
  902. u32 ioasc;
  903. u32 add_data;
  904. u32 res_addr;
  905. } u;
  906. };
  907. struct ipr_sglist {
  908. u32 order;
  909. u32 num_sg;
  910. u32 num_dma_sg;
  911. u32 buffer_len;
  912. struct scatterlist scatterlist[1];
  913. };
  914. enum ipr_sdt_state {
  915. INACTIVE,
  916. WAIT_FOR_DUMP,
  917. GET_DUMP,
  918. ABORT_DUMP,
  919. DUMP_OBTAINED
  920. };
  921. enum ipr_cache_state {
  922. CACHE_NONE,
  923. CACHE_DISABLED,
  924. CACHE_ENABLED,
  925. CACHE_INVALID
  926. };
  927. /* Per-controller data */
  928. struct ipr_ioa_cfg {
  929. char eye_catcher[8];
  930. #define IPR_EYECATCHER "iprcfg"
  931. struct list_head queue;
  932. u8 allow_interrupts:1;
  933. u8 in_reset_reload:1;
  934. u8 in_ioa_bringdown:1;
  935. u8 ioa_unit_checked:1;
  936. u8 ioa_is_dead:1;
  937. u8 dump_taken:1;
  938. u8 allow_cmds:1;
  939. u8 allow_ml_add_del:1;
  940. u8 needs_hard_reset:1;
  941. u8 dual_raid:1;
  942. u8 needs_warm_reset:1;
  943. u8 msi_received:1;
  944. u8 revid;
  945. enum ipr_cache_state cache_state;
  946. u16 type; /* CCIN of the card */
  947. u8 log_level;
  948. #define IPR_MAX_LOG_LEVEL 4
  949. #define IPR_DEFAULT_LOG_LEVEL 2
  950. #define IPR_NUM_TRACE_INDEX_BITS 8
  951. #define IPR_NUM_TRACE_ENTRIES (1 << IPR_NUM_TRACE_INDEX_BITS)
  952. #define IPR_TRACE_SIZE (sizeof(struct ipr_trace_entry) * IPR_NUM_TRACE_ENTRIES)
  953. char trace_start[8];
  954. #define IPR_TRACE_START_LABEL "trace"
  955. struct ipr_trace_entry *trace;
  956. u32 trace_index:IPR_NUM_TRACE_INDEX_BITS;
  957. /*
  958. * Queue for free command blocks
  959. */
  960. char ipr_free_label[8];
  961. #define IPR_FREEQ_LABEL "free-q"
  962. struct list_head free_q;
  963. /*
  964. * Queue for command blocks outstanding to the adapter
  965. */
  966. char ipr_pending_label[8];
  967. #define IPR_PENDQ_LABEL "pend-q"
  968. struct list_head pending_q;
  969. char cfg_table_start[8];
  970. #define IPR_CFG_TBL_START "cfg"
  971. struct ipr_config_table *cfg_table;
  972. dma_addr_t cfg_table_dma;
  973. char resource_table_label[8];
  974. #define IPR_RES_TABLE_LABEL "res_tbl"
  975. struct ipr_resource_entry *res_entries;
  976. struct list_head free_res_q;
  977. struct list_head used_res_q;
  978. char ipr_hcam_label[8];
  979. #define IPR_HCAM_LABEL "hcams"
  980. struct ipr_hostrcb *hostrcb[IPR_NUM_HCAMS];
  981. dma_addr_t hostrcb_dma[IPR_NUM_HCAMS];
  982. struct list_head hostrcb_free_q;
  983. struct list_head hostrcb_pending_q;
  984. __be32 *host_rrq;
  985. dma_addr_t host_rrq_dma;
  986. #define IPR_HRRQ_REQ_RESP_HANDLE_MASK 0xfffffffc
  987. #define IPR_HRRQ_RESP_BIT_SET 0x00000002
  988. #define IPR_HRRQ_TOGGLE_BIT 0x00000001
  989. #define IPR_HRRQ_REQ_RESP_HANDLE_SHIFT 2
  990. volatile __be32 *hrrq_start;
  991. volatile __be32 *hrrq_end;
  992. volatile __be32 *hrrq_curr;
  993. volatile u32 toggle_bit;
  994. struct ipr_bus_attributes bus_attr[IPR_MAX_NUM_BUSES];
  995. unsigned int transop_timeout;
  996. const struct ipr_chip_cfg_t *chip_cfg;
  997. const struct ipr_chip_t *ipr_chip;
  998. void __iomem *hdw_dma_regs; /* iomapped PCI memory space */
  999. unsigned long hdw_dma_regs_pci; /* raw PCI memory space */
  1000. void __iomem *ioa_mailbox;
  1001. struct ipr_interrupts regs;
  1002. u16 saved_pcix_cmd_reg;
  1003. u16 reset_retries;
  1004. u32 errors_logged;
  1005. u32 doorbell;
  1006. struct Scsi_Host *host;
  1007. struct pci_dev *pdev;
  1008. struct ipr_sglist *ucode_sglist;
  1009. u8 saved_mode_page_len;
  1010. struct work_struct work_q;
  1011. wait_queue_head_t reset_wait_q;
  1012. wait_queue_head_t msi_wait_q;
  1013. struct ipr_dump *dump;
  1014. enum ipr_sdt_state sdt_state;
  1015. struct ipr_misc_cbs *vpd_cbs;
  1016. dma_addr_t vpd_cbs_dma;
  1017. struct pci_pool *ipr_cmd_pool;
  1018. struct ipr_cmnd *reset_cmd;
  1019. int (*reset) (struct ipr_cmnd *);
  1020. struct ata_host ata_host;
  1021. char ipr_cmd_label[8];
  1022. #define IPR_CMD_LABEL "ipr_cmd"
  1023. struct ipr_cmnd *ipr_cmnd_list[IPR_NUM_CMD_BLKS];
  1024. u32 ipr_cmnd_list_dma[IPR_NUM_CMD_BLKS];
  1025. };
  1026. struct ipr_cmnd {
  1027. struct ipr_ioarcb ioarcb;
  1028. struct ipr_ioasa ioasa;
  1029. struct ipr_ioadl_desc ioadl[IPR_NUM_IOADL_ENTRIES];
  1030. struct list_head queue;
  1031. struct scsi_cmnd *scsi_cmd;
  1032. struct ata_queued_cmd *qc;
  1033. struct completion completion;
  1034. struct timer_list timer;
  1035. void (*done) (struct ipr_cmnd *);
  1036. int (*job_step) (struct ipr_cmnd *);
  1037. int (*job_step_failed) (struct ipr_cmnd *);
  1038. u16 cmd_index;
  1039. u8 sense_buffer[SCSI_SENSE_BUFFERSIZE];
  1040. dma_addr_t sense_buffer_dma;
  1041. unsigned short dma_use_sg;
  1042. dma_addr_t dma_handle;
  1043. struct ipr_cmnd *sibling;
  1044. union {
  1045. enum ipr_shutdown_type shutdown_type;
  1046. struct ipr_hostrcb *hostrcb;
  1047. unsigned long time_left;
  1048. unsigned long scratch;
  1049. struct ipr_resource_entry *res;
  1050. struct scsi_device *sdev;
  1051. } u;
  1052. struct ipr_ioa_cfg *ioa_cfg;
  1053. };
  1054. struct ipr_ses_table_entry {
  1055. char product_id[17];
  1056. char compare_product_id_byte[17];
  1057. u32 max_bus_speed_limit; /* MB/sec limit for this backplane */
  1058. };
  1059. struct ipr_dump_header {
  1060. u32 eye_catcher;
  1061. #define IPR_DUMP_EYE_CATCHER 0xC5D4E3F2
  1062. u32 len;
  1063. u32 num_entries;
  1064. u32 first_entry_offset;
  1065. u32 status;
  1066. #define IPR_DUMP_STATUS_SUCCESS 0
  1067. #define IPR_DUMP_STATUS_QUAL_SUCCESS 2
  1068. #define IPR_DUMP_STATUS_FAILED 0xffffffff
  1069. u32 os;
  1070. #define IPR_DUMP_OS_LINUX 0x4C4E5558
  1071. u32 driver_name;
  1072. #define IPR_DUMP_DRIVER_NAME 0x49505232
  1073. }__attribute__((packed, aligned (4)));
  1074. struct ipr_dump_entry_header {
  1075. u32 eye_catcher;
  1076. #define IPR_DUMP_EYE_CATCHER 0xC5D4E3F2
  1077. u32 len;
  1078. u32 num_elems;
  1079. u32 offset;
  1080. u32 data_type;
  1081. #define IPR_DUMP_DATA_TYPE_ASCII 0x41534349
  1082. #define IPR_DUMP_DATA_TYPE_BINARY 0x42494E41
  1083. u32 id;
  1084. #define IPR_DUMP_IOA_DUMP_ID 0x494F4131
  1085. #define IPR_DUMP_LOCATION_ID 0x4C4F4341
  1086. #define IPR_DUMP_TRACE_ID 0x54524143
  1087. #define IPR_DUMP_DRIVER_VERSION_ID 0x44525652
  1088. #define IPR_DUMP_DRIVER_TYPE_ID 0x54595045
  1089. #define IPR_DUMP_IOA_CTRL_BLK 0x494F4342
  1090. #define IPR_DUMP_PEND_OPS 0x414F5053
  1091. u32 status;
  1092. }__attribute__((packed, aligned (4)));
  1093. struct ipr_dump_location_entry {
  1094. struct ipr_dump_entry_header hdr;
  1095. u8 location[20];
  1096. }__attribute__((packed));
  1097. struct ipr_dump_trace_entry {
  1098. struct ipr_dump_entry_header hdr;
  1099. u32 trace[IPR_TRACE_SIZE / sizeof(u32)];
  1100. }__attribute__((packed, aligned (4)));
  1101. struct ipr_dump_version_entry {
  1102. struct ipr_dump_entry_header hdr;
  1103. u8 version[sizeof(IPR_DRIVER_VERSION)];
  1104. };
  1105. struct ipr_dump_ioa_type_entry {
  1106. struct ipr_dump_entry_header hdr;
  1107. u32 type;
  1108. u32 fw_version;
  1109. };
  1110. struct ipr_driver_dump {
  1111. struct ipr_dump_header hdr;
  1112. struct ipr_dump_version_entry version_entry;
  1113. struct ipr_dump_location_entry location_entry;
  1114. struct ipr_dump_ioa_type_entry ioa_type_entry;
  1115. struct ipr_dump_trace_entry trace_entry;
  1116. }__attribute__((packed));
  1117. struct ipr_ioa_dump {
  1118. struct ipr_dump_entry_header hdr;
  1119. struct ipr_sdt sdt;
  1120. __be32 *ioa_data[IPR_MAX_NUM_DUMP_PAGES];
  1121. u32 reserved;
  1122. u32 next_page_index;
  1123. u32 page_offset;
  1124. u32 format;
  1125. #define IPR_SDT_FMT2 2
  1126. #define IPR_SDT_UNKNOWN 3
  1127. }__attribute__((packed, aligned (4)));
  1128. struct ipr_dump {
  1129. struct kref kref;
  1130. struct ipr_ioa_cfg *ioa_cfg;
  1131. struct ipr_driver_dump driver_dump;
  1132. struct ipr_ioa_dump ioa_dump;
  1133. };
  1134. struct ipr_error_table_t {
  1135. u32 ioasc;
  1136. int log_ioasa;
  1137. int log_hcam;
  1138. char *error;
  1139. };
  1140. struct ipr_software_inq_lid_info {
  1141. __be32 load_id;
  1142. __be32 timestamp[3];
  1143. }__attribute__((packed, aligned (4)));
  1144. struct ipr_ucode_image_header {
  1145. __be32 header_length;
  1146. __be32 lid_table_offset;
  1147. u8 major_release;
  1148. u8 card_type;
  1149. u8 minor_release[2];
  1150. u8 reserved[20];
  1151. char eyecatcher[16];
  1152. __be32 num_lids;
  1153. struct ipr_software_inq_lid_info lid[1];
  1154. }__attribute__((packed, aligned (4)));
  1155. /*
  1156. * Macros
  1157. */
  1158. #define IPR_DBG_CMD(CMD) if (ipr_debug) { CMD; }
  1159. #ifdef CONFIG_SCSI_IPR_TRACE
  1160. #define ipr_create_trace_file(kobj, attr) sysfs_create_bin_file(kobj, attr)
  1161. #define ipr_remove_trace_file(kobj, attr) sysfs_remove_bin_file(kobj, attr)
  1162. #else
  1163. #define ipr_create_trace_file(kobj, attr) 0
  1164. #define ipr_remove_trace_file(kobj, attr) do { } while(0)
  1165. #endif
  1166. #ifdef CONFIG_SCSI_IPR_DUMP
  1167. #define ipr_create_dump_file(kobj, attr) sysfs_create_bin_file(kobj, attr)
  1168. #define ipr_remove_dump_file(kobj, attr) sysfs_remove_bin_file(kobj, attr)
  1169. #else
  1170. #define ipr_create_dump_file(kobj, attr) 0
  1171. #define ipr_remove_dump_file(kobj, attr) do { } while(0)
  1172. #endif
  1173. /*
  1174. * Error logging macros
  1175. */
  1176. #define ipr_err(...) printk(KERN_ERR IPR_NAME ": "__VA_ARGS__)
  1177. #define ipr_info(...) printk(KERN_INFO IPR_NAME ": "__VA_ARGS__)
  1178. #define ipr_dbg(...) IPR_DBG_CMD(printk(KERN_INFO IPR_NAME ": "__VA_ARGS__))
  1179. #define ipr_ra_printk(level, ioa_cfg, ra, fmt, ...) \
  1180. printk(level IPR_NAME ": %d:%d:%d:%d: " fmt, (ioa_cfg)->host->host_no, \
  1181. (ra).bus, (ra).target, (ra).lun, ##__VA_ARGS__)
  1182. #define ipr_ra_err(ioa_cfg, ra, fmt, ...) \
  1183. ipr_ra_printk(KERN_ERR, ioa_cfg, ra, fmt, ##__VA_ARGS__)
  1184. #define ipr_res_err(ioa_cfg, res, fmt, ...) \
  1185. ipr_ra_err(ioa_cfg, (res)->cfgte.res_addr, fmt, ##__VA_ARGS__)
  1186. #define ipr_phys_res_err(ioa_cfg, res, fmt, ...) \
  1187. { \
  1188. if ((res).bus >= IPR_MAX_NUM_BUSES) { \
  1189. ipr_err(fmt": unknown\n", ##__VA_ARGS__); \
  1190. } else { \
  1191. ipr_err(fmt": %d:%d:%d:%d\n", \
  1192. ##__VA_ARGS__, (ioa_cfg)->host->host_no, \
  1193. (res).bus, (res).target, (res).lun); \
  1194. } \
  1195. }
  1196. #define ipr_hcam_err(hostrcb, fmt, ...) \
  1197. { \
  1198. if (ipr_is_device(&(hostrcb)->hcam.u.error.failing_dev_res_addr)) { \
  1199. ipr_ra_err((hostrcb)->ioa_cfg, \
  1200. (hostrcb)->hcam.u.error.failing_dev_res_addr, \
  1201. fmt, ##__VA_ARGS__); \
  1202. } else { \
  1203. dev_err(&(hostrcb)->ioa_cfg->pdev->dev, fmt, ##__VA_ARGS__); \
  1204. } \
  1205. }
  1206. #define ipr_trace ipr_dbg("%s: %s: Line: %d\n",\
  1207. __FILE__, __func__, __LINE__)
  1208. #define ENTER IPR_DBG_CMD(printk(KERN_INFO IPR_NAME": Entering %s\n", __func__))
  1209. #define LEAVE IPR_DBG_CMD(printk(KERN_INFO IPR_NAME": Leaving %s\n", __func__))
  1210. #define ipr_err_separator \
  1211. ipr_err("----------------------------------------------------------\n")
  1212. /*
  1213. * Inlines
  1214. */
  1215. /**
  1216. * ipr_is_ioa_resource - Determine if a resource is the IOA
  1217. * @res: resource entry struct
  1218. *
  1219. * Return value:
  1220. * 1 if IOA / 0 if not IOA
  1221. **/
  1222. static inline int ipr_is_ioa_resource(struct ipr_resource_entry *res)
  1223. {
  1224. return (res->cfgte.flags & IPR_IS_IOA_RESOURCE) ? 1 : 0;
  1225. }
  1226. /**
  1227. * ipr_is_af_dasd_device - Determine if a resource is an AF DASD
  1228. * @res: resource entry struct
  1229. *
  1230. * Return value:
  1231. * 1 if AF DASD / 0 if not AF DASD
  1232. **/
  1233. static inline int ipr_is_af_dasd_device(struct ipr_resource_entry *res)
  1234. {
  1235. if (IPR_IS_DASD_DEVICE(res->cfgte.std_inq_data) &&
  1236. !ipr_is_ioa_resource(res) &&
  1237. IPR_RES_SUBTYPE(res) == IPR_SUBTYPE_AF_DASD)
  1238. return 1;
  1239. else
  1240. return 0;
  1241. }
  1242. /**
  1243. * ipr_is_vset_device - Determine if a resource is a VSET
  1244. * @res: resource entry struct
  1245. *
  1246. * Return value:
  1247. * 1 if VSET / 0 if not VSET
  1248. **/
  1249. static inline int ipr_is_vset_device(struct ipr_resource_entry *res)
  1250. {
  1251. if (IPR_IS_DASD_DEVICE(res->cfgte.std_inq_data) &&
  1252. !ipr_is_ioa_resource(res) &&
  1253. IPR_RES_SUBTYPE(res) == IPR_SUBTYPE_VOLUME_SET)
  1254. return 1;
  1255. else
  1256. return 0;
  1257. }
  1258. /**
  1259. * ipr_is_gscsi - Determine if a resource is a generic scsi resource
  1260. * @res: resource entry struct
  1261. *
  1262. * Return value:
  1263. * 1 if GSCSI / 0 if not GSCSI
  1264. **/
  1265. static inline int ipr_is_gscsi(struct ipr_resource_entry *res)
  1266. {
  1267. if (!ipr_is_ioa_resource(res) &&
  1268. IPR_RES_SUBTYPE(res) == IPR_SUBTYPE_GENERIC_SCSI)
  1269. return 1;
  1270. else
  1271. return 0;
  1272. }
  1273. /**
  1274. * ipr_is_scsi_disk - Determine if a resource is a SCSI disk
  1275. * @res: resource entry struct
  1276. *
  1277. * Return value:
  1278. * 1 if SCSI disk / 0 if not SCSI disk
  1279. **/
  1280. static inline int ipr_is_scsi_disk(struct ipr_resource_entry *res)
  1281. {
  1282. if (ipr_is_af_dasd_device(res) ||
  1283. (ipr_is_gscsi(res) && IPR_IS_DASD_DEVICE(res->cfgte.std_inq_data)))
  1284. return 1;
  1285. else
  1286. return 0;
  1287. }
  1288. /**
  1289. * ipr_is_gata - Determine if a resource is a generic ATA resource
  1290. * @res: resource entry struct
  1291. *
  1292. * Return value:
  1293. * 1 if GATA / 0 if not GATA
  1294. **/
  1295. static inline int ipr_is_gata(struct ipr_resource_entry *res)
  1296. {
  1297. if (!ipr_is_ioa_resource(res) &&
  1298. IPR_RES_SUBTYPE(res) == IPR_SUBTYPE_GENERIC_ATA)
  1299. return 1;
  1300. else
  1301. return 0;
  1302. }
  1303. /**
  1304. * ipr_is_naca_model - Determine if a resource is using NACA queueing model
  1305. * @res: resource entry struct
  1306. *
  1307. * Return value:
  1308. * 1 if NACA queueing model / 0 if not NACA queueing model
  1309. **/
  1310. static inline int ipr_is_naca_model(struct ipr_resource_entry *res)
  1311. {
  1312. if (ipr_is_gscsi(res) && IPR_QUEUEING_MODEL(res) == IPR_QUEUE_NACA_MODEL)
  1313. return 1;
  1314. return 0;
  1315. }
  1316. /**
  1317. * ipr_is_device - Determine if resource address is that of a device
  1318. * @res_addr: resource address struct
  1319. *
  1320. * Return value:
  1321. * 1 if AF / 0 if not AF
  1322. **/
  1323. static inline int ipr_is_device(struct ipr_res_addr *res_addr)
  1324. {
  1325. if ((res_addr->bus < IPR_MAX_NUM_BUSES) &&
  1326. (res_addr->target < (IPR_MAX_NUM_TARGETS_PER_BUS - 1)))
  1327. return 1;
  1328. return 0;
  1329. }
  1330. /**
  1331. * ipr_sdt_is_fmt2 - Determine if a SDT address is in format 2
  1332. * @sdt_word: SDT address
  1333. *
  1334. * Return value:
  1335. * 1 if format 2 / 0 if not
  1336. **/
  1337. static inline int ipr_sdt_is_fmt2(u32 sdt_word)
  1338. {
  1339. u32 bar_sel = IPR_GET_FMT2_BAR_SEL(sdt_word);
  1340. switch (bar_sel) {
  1341. case IPR_SDT_FMT2_BAR0_SEL:
  1342. case IPR_SDT_FMT2_BAR1_SEL:
  1343. case IPR_SDT_FMT2_BAR2_SEL:
  1344. case IPR_SDT_FMT2_BAR3_SEL:
  1345. case IPR_SDT_FMT2_BAR4_SEL:
  1346. case IPR_SDT_FMT2_BAR5_SEL:
  1347. case IPR_SDT_FMT2_EXP_ROM_SEL:
  1348. return 1;
  1349. };
  1350. return 0;
  1351. }
  1352. #endif