rt61pci.h 42 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492
  1. /*
  2. Copyright (C) 2004 - 2009 Ivo van Doorn <IvDoorn@gmail.com>
  3. <http://rt2x00.serialmonkey.com>
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the
  14. Free Software Foundation, Inc.,
  15. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  16. */
  17. /*
  18. Module: rt61pci
  19. Abstract: Data structures and registers for the rt61pci module.
  20. Supported chipsets: RT2561, RT2561s, RT2661.
  21. */
  22. #ifndef RT61PCI_H
  23. #define RT61PCI_H
  24. /*
  25. * RF chip defines.
  26. */
  27. #define RF5225 0x0001
  28. #define RF5325 0x0002
  29. #define RF2527 0x0003
  30. #define RF2529 0x0004
  31. /*
  32. * Signal information.
  33. * Default offset is required for RSSI <-> dBm conversion.
  34. */
  35. #define DEFAULT_RSSI_OFFSET 120
  36. /*
  37. * Register layout information.
  38. */
  39. #define CSR_REG_BASE 0x3000
  40. #define CSR_REG_SIZE 0x04b0
  41. #define EEPROM_BASE 0x0000
  42. #define EEPROM_SIZE 0x0100
  43. #define BBP_BASE 0x0000
  44. #define BBP_SIZE 0x0080
  45. #define RF_BASE 0x0004
  46. #define RF_SIZE 0x0010
  47. /*
  48. * Number of TX queues.
  49. */
  50. #define NUM_TX_QUEUES 4
  51. /*
  52. * PCI registers.
  53. */
  54. /*
  55. * HOST_CMD_CSR: For HOST to interrupt embedded processor
  56. */
  57. #define HOST_CMD_CSR 0x0008
  58. #define HOST_CMD_CSR_HOST_COMMAND FIELD32(0x0000007f)
  59. #define HOST_CMD_CSR_INTERRUPT_MCU FIELD32(0x00000080)
  60. /*
  61. * MCU_CNTL_CSR
  62. * SELECT_BANK: Select 8051 program bank.
  63. * RESET: Enable 8051 reset state.
  64. * READY: Ready state for 8051.
  65. */
  66. #define MCU_CNTL_CSR 0x000c
  67. #define MCU_CNTL_CSR_SELECT_BANK FIELD32(0x00000001)
  68. #define MCU_CNTL_CSR_RESET FIELD32(0x00000002)
  69. #define MCU_CNTL_CSR_READY FIELD32(0x00000004)
  70. /*
  71. * SOFT_RESET_CSR
  72. * FORCE_CLOCK_ON: Host force MAC clock ON
  73. */
  74. #define SOFT_RESET_CSR 0x0010
  75. #define SOFT_RESET_CSR_FORCE_CLOCK_ON FIELD32(0x00000002)
  76. /*
  77. * MCU_INT_SOURCE_CSR: MCU interrupt source/mask register.
  78. */
  79. #define MCU_INT_SOURCE_CSR 0x0014
  80. #define MCU_INT_SOURCE_CSR_0 FIELD32(0x00000001)
  81. #define MCU_INT_SOURCE_CSR_1 FIELD32(0x00000002)
  82. #define MCU_INT_SOURCE_CSR_2 FIELD32(0x00000004)
  83. #define MCU_INT_SOURCE_CSR_3 FIELD32(0x00000008)
  84. #define MCU_INT_SOURCE_CSR_4 FIELD32(0x00000010)
  85. #define MCU_INT_SOURCE_CSR_5 FIELD32(0x00000020)
  86. #define MCU_INT_SOURCE_CSR_6 FIELD32(0x00000040)
  87. #define MCU_INT_SOURCE_CSR_7 FIELD32(0x00000080)
  88. #define MCU_INT_SOURCE_CSR_TWAKEUP FIELD32(0x00000100)
  89. #define MCU_INT_SOURCE_CSR_TBTT_EXPIRE FIELD32(0x00000200)
  90. /*
  91. * MCU_INT_MASK_CSR: MCU interrupt source/mask register.
  92. */
  93. #define MCU_INT_MASK_CSR 0x0018
  94. #define MCU_INT_MASK_CSR_0 FIELD32(0x00000001)
  95. #define MCU_INT_MASK_CSR_1 FIELD32(0x00000002)
  96. #define MCU_INT_MASK_CSR_2 FIELD32(0x00000004)
  97. #define MCU_INT_MASK_CSR_3 FIELD32(0x00000008)
  98. #define MCU_INT_MASK_CSR_4 FIELD32(0x00000010)
  99. #define MCU_INT_MASK_CSR_5 FIELD32(0x00000020)
  100. #define MCU_INT_MASK_CSR_6 FIELD32(0x00000040)
  101. #define MCU_INT_MASK_CSR_7 FIELD32(0x00000080)
  102. #define MCU_INT_MASK_CSR_TWAKEUP FIELD32(0x00000100)
  103. #define MCU_INT_MASK_CSR_TBTT_EXPIRE FIELD32(0x00000200)
  104. /*
  105. * PCI_USEC_CSR
  106. */
  107. #define PCI_USEC_CSR 0x001c
  108. /*
  109. * Security key table memory.
  110. * 16 entries 32-byte for shared key table
  111. * 64 entries 32-byte for pairwise key table
  112. * 64 entries 8-byte for pairwise ta key table
  113. */
  114. #define SHARED_KEY_TABLE_BASE 0x1000
  115. #define PAIRWISE_KEY_TABLE_BASE 0x1200
  116. #define PAIRWISE_TA_TABLE_BASE 0x1a00
  117. #define SHARED_KEY_ENTRY(__idx) \
  118. ( SHARED_KEY_TABLE_BASE + \
  119. ((__idx) * sizeof(struct hw_key_entry)) )
  120. #define PAIRWISE_KEY_ENTRY(__idx) \
  121. ( PAIRWISE_KEY_TABLE_BASE + \
  122. ((__idx) * sizeof(struct hw_key_entry)) )
  123. #define PAIRWISE_TA_ENTRY(__idx) \
  124. ( PAIRWISE_TA_TABLE_BASE + \
  125. ((__idx) * sizeof(struct hw_pairwise_ta_entry)) )
  126. struct hw_key_entry {
  127. u8 key[16];
  128. u8 tx_mic[8];
  129. u8 rx_mic[8];
  130. } __attribute__ ((packed));
  131. struct hw_pairwise_ta_entry {
  132. u8 address[6];
  133. u8 cipher;
  134. u8 reserved;
  135. } __attribute__ ((packed));
  136. /*
  137. * Other on-chip shared memory space.
  138. */
  139. #define HW_CIS_BASE 0x2000
  140. #define HW_NULL_BASE 0x2b00
  141. /*
  142. * Since NULL frame won't be that long (256 byte),
  143. * We steal 16 tail bytes to save debugging settings.
  144. */
  145. #define HW_DEBUG_SETTING_BASE 0x2bf0
  146. /*
  147. * On-chip BEACON frame space.
  148. */
  149. #define HW_BEACON_BASE0 0x2c00
  150. #define HW_BEACON_BASE1 0x2d00
  151. #define HW_BEACON_BASE2 0x2e00
  152. #define HW_BEACON_BASE3 0x2f00
  153. #define HW_BEACON_OFFSET(__index) \
  154. ( HW_BEACON_BASE0 + (__index * 0x0100) )
  155. /*
  156. * HOST-MCU shared memory.
  157. */
  158. /*
  159. * H2M_MAILBOX_CSR: Host-to-MCU Mailbox.
  160. */
  161. #define H2M_MAILBOX_CSR 0x2100
  162. #define H2M_MAILBOX_CSR_ARG0 FIELD32(0x000000ff)
  163. #define H2M_MAILBOX_CSR_ARG1 FIELD32(0x0000ff00)
  164. #define H2M_MAILBOX_CSR_CMD_TOKEN FIELD32(0x00ff0000)
  165. #define H2M_MAILBOX_CSR_OWNER FIELD32(0xff000000)
  166. /*
  167. * MCU_LEDCS: LED control for MCU Mailbox.
  168. */
  169. #define MCU_LEDCS_LED_MODE FIELD16(0x001f)
  170. #define MCU_LEDCS_RADIO_STATUS FIELD16(0x0020)
  171. #define MCU_LEDCS_LINK_BG_STATUS FIELD16(0x0040)
  172. #define MCU_LEDCS_LINK_A_STATUS FIELD16(0x0080)
  173. #define MCU_LEDCS_POLARITY_GPIO_0 FIELD16(0x0100)
  174. #define MCU_LEDCS_POLARITY_GPIO_1 FIELD16(0x0200)
  175. #define MCU_LEDCS_POLARITY_GPIO_2 FIELD16(0x0400)
  176. #define MCU_LEDCS_POLARITY_GPIO_3 FIELD16(0x0800)
  177. #define MCU_LEDCS_POLARITY_GPIO_4 FIELD16(0x1000)
  178. #define MCU_LEDCS_POLARITY_ACT FIELD16(0x2000)
  179. #define MCU_LEDCS_POLARITY_READY_BG FIELD16(0x4000)
  180. #define MCU_LEDCS_POLARITY_READY_A FIELD16(0x8000)
  181. /*
  182. * M2H_CMD_DONE_CSR.
  183. */
  184. #define M2H_CMD_DONE_CSR 0x2104
  185. /*
  186. * MCU_TXOP_ARRAY_BASE.
  187. */
  188. #define MCU_TXOP_ARRAY_BASE 0x2110
  189. /*
  190. * MAC Control/Status Registers(CSR).
  191. * Some values are set in TU, whereas 1 TU == 1024 us.
  192. */
  193. /*
  194. * MAC_CSR0: ASIC revision number.
  195. */
  196. #define MAC_CSR0 0x3000
  197. /*
  198. * MAC_CSR1: System control register.
  199. * SOFT_RESET: Software reset bit, 1: reset, 0: normal.
  200. * BBP_RESET: Hardware reset BBP.
  201. * HOST_READY: Host is ready after initialization, 1: ready.
  202. */
  203. #define MAC_CSR1 0x3004
  204. #define MAC_CSR1_SOFT_RESET FIELD32(0x00000001)
  205. #define MAC_CSR1_BBP_RESET FIELD32(0x00000002)
  206. #define MAC_CSR1_HOST_READY FIELD32(0x00000004)
  207. /*
  208. * MAC_CSR2: STA MAC register 0.
  209. */
  210. #define MAC_CSR2 0x3008
  211. #define MAC_CSR2_BYTE0 FIELD32(0x000000ff)
  212. #define MAC_CSR2_BYTE1 FIELD32(0x0000ff00)
  213. #define MAC_CSR2_BYTE2 FIELD32(0x00ff0000)
  214. #define MAC_CSR2_BYTE3 FIELD32(0xff000000)
  215. /*
  216. * MAC_CSR3: STA MAC register 1.
  217. * UNICAST_TO_ME_MASK:
  218. * Used to mask off bits from byte 5 of the MAC address
  219. * to determine the UNICAST_TO_ME bit for RX frames.
  220. * The full mask is complemented by BSS_ID_MASK:
  221. * MASK = BSS_ID_MASK & UNICAST_TO_ME_MASK
  222. */
  223. #define MAC_CSR3 0x300c
  224. #define MAC_CSR3_BYTE4 FIELD32(0x000000ff)
  225. #define MAC_CSR3_BYTE5 FIELD32(0x0000ff00)
  226. #define MAC_CSR3_UNICAST_TO_ME_MASK FIELD32(0x00ff0000)
  227. /*
  228. * MAC_CSR4: BSSID register 0.
  229. */
  230. #define MAC_CSR4 0x3010
  231. #define MAC_CSR4_BYTE0 FIELD32(0x000000ff)
  232. #define MAC_CSR4_BYTE1 FIELD32(0x0000ff00)
  233. #define MAC_CSR4_BYTE2 FIELD32(0x00ff0000)
  234. #define MAC_CSR4_BYTE3 FIELD32(0xff000000)
  235. /*
  236. * MAC_CSR5: BSSID register 1.
  237. * BSS_ID_MASK:
  238. * This mask is used to mask off bits 0 and 1 of byte 5 of the
  239. * BSSID. This will make sure that those bits will be ignored
  240. * when determining the MY_BSS of RX frames.
  241. * 0: 1-BSSID mode (BSS index = 0)
  242. * 1: 2-BSSID mode (BSS index: Byte5, bit 0)
  243. * 2: 2-BSSID mode (BSS index: byte5, bit 1)
  244. * 3: 4-BSSID mode (BSS index: byte5, bit 0 - 1)
  245. */
  246. #define MAC_CSR5 0x3014
  247. #define MAC_CSR5_BYTE4 FIELD32(0x000000ff)
  248. #define MAC_CSR5_BYTE5 FIELD32(0x0000ff00)
  249. #define MAC_CSR5_BSS_ID_MASK FIELD32(0x00ff0000)
  250. /*
  251. * MAC_CSR6: Maximum frame length register.
  252. */
  253. #define MAC_CSR6 0x3018
  254. #define MAC_CSR6_MAX_FRAME_UNIT FIELD32(0x00000fff)
  255. /*
  256. * MAC_CSR7: Reserved
  257. */
  258. #define MAC_CSR7 0x301c
  259. /*
  260. * MAC_CSR8: SIFS/EIFS register.
  261. * All units are in US.
  262. */
  263. #define MAC_CSR8 0x3020
  264. #define MAC_CSR8_SIFS FIELD32(0x000000ff)
  265. #define MAC_CSR8_SIFS_AFTER_RX_OFDM FIELD32(0x0000ff00)
  266. #define MAC_CSR8_EIFS FIELD32(0xffff0000)
  267. /*
  268. * MAC_CSR9: Back-Off control register.
  269. * SLOT_TIME: Slot time, default is 20us for 802.11BG.
  270. * CWMIN: Bit for Cwmin. default Cwmin is 31 (2^5 - 1).
  271. * CWMAX: Bit for Cwmax, default Cwmax is 1023 (2^10 - 1).
  272. * CW_SELECT: 1: CWmin/Cwmax select from register, 0:select from TxD.
  273. */
  274. #define MAC_CSR9 0x3024
  275. #define MAC_CSR9_SLOT_TIME FIELD32(0x000000ff)
  276. #define MAC_CSR9_CWMIN FIELD32(0x00000f00)
  277. #define MAC_CSR9_CWMAX FIELD32(0x0000f000)
  278. #define MAC_CSR9_CW_SELECT FIELD32(0x00010000)
  279. /*
  280. * MAC_CSR10: Power state configuration.
  281. */
  282. #define MAC_CSR10 0x3028
  283. /*
  284. * MAC_CSR11: Power saving transition time register.
  285. * DELAY_AFTER_TBCN: Delay after Tbcn expired in units of TU.
  286. * TBCN_BEFORE_WAKEUP: Number of beacon before wakeup.
  287. * WAKEUP_LATENCY: In unit of TU.
  288. */
  289. #define MAC_CSR11 0x302c
  290. #define MAC_CSR11_DELAY_AFTER_TBCN FIELD32(0x000000ff)
  291. #define MAC_CSR11_TBCN_BEFORE_WAKEUP FIELD32(0x00007f00)
  292. #define MAC_CSR11_AUTOWAKE FIELD32(0x00008000)
  293. #define MAC_CSR11_WAKEUP_LATENCY FIELD32(0x000f0000)
  294. /*
  295. * MAC_CSR12: Manual power control / status register (merge CSR20 & PWRCSR1).
  296. * CURRENT_STATE: 0:sleep, 1:awake.
  297. * FORCE_WAKEUP: This has higher priority than PUT_TO_SLEEP.
  298. * BBP_CURRENT_STATE: 0: BBP sleep, 1: BBP awake.
  299. */
  300. #define MAC_CSR12 0x3030
  301. #define MAC_CSR12_CURRENT_STATE FIELD32(0x00000001)
  302. #define MAC_CSR12_PUT_TO_SLEEP FIELD32(0x00000002)
  303. #define MAC_CSR12_FORCE_WAKEUP FIELD32(0x00000004)
  304. #define MAC_CSR12_BBP_CURRENT_STATE FIELD32(0x00000008)
  305. /*
  306. * MAC_CSR13: GPIO.
  307. */
  308. #define MAC_CSR13 0x3034
  309. #define MAC_CSR13_BIT0 FIELD32(0x00000001)
  310. #define MAC_CSR13_BIT1 FIELD32(0x00000002)
  311. #define MAC_CSR13_BIT2 FIELD32(0x00000004)
  312. #define MAC_CSR13_BIT3 FIELD32(0x00000008)
  313. #define MAC_CSR13_BIT4 FIELD32(0x00000010)
  314. #define MAC_CSR13_BIT5 FIELD32(0x00000020)
  315. #define MAC_CSR13_BIT6 FIELD32(0x00000040)
  316. #define MAC_CSR13_BIT7 FIELD32(0x00000080)
  317. #define MAC_CSR13_BIT8 FIELD32(0x00000100)
  318. #define MAC_CSR13_BIT9 FIELD32(0x00000200)
  319. #define MAC_CSR13_BIT10 FIELD32(0x00000400)
  320. #define MAC_CSR13_BIT11 FIELD32(0x00000800)
  321. #define MAC_CSR13_BIT12 FIELD32(0x00001000)
  322. /*
  323. * MAC_CSR14: LED control register.
  324. * ON_PERIOD: On period, default 70ms.
  325. * OFF_PERIOD: Off period, default 30ms.
  326. * HW_LED: HW TX activity, 1: normal OFF, 0: normal ON.
  327. * SW_LED: s/w LED, 1: ON, 0: OFF.
  328. * HW_LED_POLARITY: 0: active low, 1: active high.
  329. */
  330. #define MAC_CSR14 0x3038
  331. #define MAC_CSR14_ON_PERIOD FIELD32(0x000000ff)
  332. #define MAC_CSR14_OFF_PERIOD FIELD32(0x0000ff00)
  333. #define MAC_CSR14_HW_LED FIELD32(0x00010000)
  334. #define MAC_CSR14_SW_LED FIELD32(0x00020000)
  335. #define MAC_CSR14_HW_LED_POLARITY FIELD32(0x00040000)
  336. #define MAC_CSR14_SW_LED2 FIELD32(0x00080000)
  337. /*
  338. * MAC_CSR15: NAV control.
  339. */
  340. #define MAC_CSR15 0x303c
  341. /*
  342. * TXRX control registers.
  343. * Some values are set in TU, whereas 1 TU == 1024 us.
  344. */
  345. /*
  346. * TXRX_CSR0: TX/RX configuration register.
  347. * TSF_OFFSET: Default is 24.
  348. * AUTO_TX_SEQ: 1: ASIC auto replace sequence nr in outgoing frame.
  349. * DISABLE_RX: Disable Rx engine.
  350. * DROP_CRC: Drop CRC error.
  351. * DROP_PHYSICAL: Drop physical error.
  352. * DROP_CONTROL: Drop control frame.
  353. * DROP_NOT_TO_ME: Drop not to me unicast frame.
  354. * DROP_TO_DS: Drop fram ToDs bit is true.
  355. * DROP_VERSION_ERROR: Drop version error frame.
  356. * DROP_MULTICAST: Drop multicast frames.
  357. * DROP_BORADCAST: Drop broadcast frames.
  358. * ROP_ACK_CTS: Drop received ACK and CTS.
  359. */
  360. #define TXRX_CSR0 0x3040
  361. #define TXRX_CSR0_RX_ACK_TIMEOUT FIELD32(0x000001ff)
  362. #define TXRX_CSR0_TSF_OFFSET FIELD32(0x00007e00)
  363. #define TXRX_CSR0_AUTO_TX_SEQ FIELD32(0x00008000)
  364. #define TXRX_CSR0_DISABLE_RX FIELD32(0x00010000)
  365. #define TXRX_CSR0_DROP_CRC FIELD32(0x00020000)
  366. #define TXRX_CSR0_DROP_PHYSICAL FIELD32(0x00040000)
  367. #define TXRX_CSR0_DROP_CONTROL FIELD32(0x00080000)
  368. #define TXRX_CSR0_DROP_NOT_TO_ME FIELD32(0x00100000)
  369. #define TXRX_CSR0_DROP_TO_DS FIELD32(0x00200000)
  370. #define TXRX_CSR0_DROP_VERSION_ERROR FIELD32(0x00400000)
  371. #define TXRX_CSR0_DROP_MULTICAST FIELD32(0x00800000)
  372. #define TXRX_CSR0_DROP_BROADCAST FIELD32(0x01000000)
  373. #define TXRX_CSR0_DROP_ACK_CTS FIELD32(0x02000000)
  374. #define TXRX_CSR0_TX_WITHOUT_WAITING FIELD32(0x04000000)
  375. /*
  376. * TXRX_CSR1
  377. */
  378. #define TXRX_CSR1 0x3044
  379. #define TXRX_CSR1_BBP_ID0 FIELD32(0x0000007f)
  380. #define TXRX_CSR1_BBP_ID0_VALID FIELD32(0x00000080)
  381. #define TXRX_CSR1_BBP_ID1 FIELD32(0x00007f00)
  382. #define TXRX_CSR1_BBP_ID1_VALID FIELD32(0x00008000)
  383. #define TXRX_CSR1_BBP_ID2 FIELD32(0x007f0000)
  384. #define TXRX_CSR1_BBP_ID2_VALID FIELD32(0x00800000)
  385. #define TXRX_CSR1_BBP_ID3 FIELD32(0x7f000000)
  386. #define TXRX_CSR1_BBP_ID3_VALID FIELD32(0x80000000)
  387. /*
  388. * TXRX_CSR2
  389. */
  390. #define TXRX_CSR2 0x3048
  391. #define TXRX_CSR2_BBP_ID0 FIELD32(0x0000007f)
  392. #define TXRX_CSR2_BBP_ID0_VALID FIELD32(0x00000080)
  393. #define TXRX_CSR2_BBP_ID1 FIELD32(0x00007f00)
  394. #define TXRX_CSR2_BBP_ID1_VALID FIELD32(0x00008000)
  395. #define TXRX_CSR2_BBP_ID2 FIELD32(0x007f0000)
  396. #define TXRX_CSR2_BBP_ID2_VALID FIELD32(0x00800000)
  397. #define TXRX_CSR2_BBP_ID3 FIELD32(0x7f000000)
  398. #define TXRX_CSR2_BBP_ID3_VALID FIELD32(0x80000000)
  399. /*
  400. * TXRX_CSR3
  401. */
  402. #define TXRX_CSR3 0x304c
  403. #define TXRX_CSR3_BBP_ID0 FIELD32(0x0000007f)
  404. #define TXRX_CSR3_BBP_ID0_VALID FIELD32(0x00000080)
  405. #define TXRX_CSR3_BBP_ID1 FIELD32(0x00007f00)
  406. #define TXRX_CSR3_BBP_ID1_VALID FIELD32(0x00008000)
  407. #define TXRX_CSR3_BBP_ID2 FIELD32(0x007f0000)
  408. #define TXRX_CSR3_BBP_ID2_VALID FIELD32(0x00800000)
  409. #define TXRX_CSR3_BBP_ID3 FIELD32(0x7f000000)
  410. #define TXRX_CSR3_BBP_ID3_VALID FIELD32(0x80000000)
  411. /*
  412. * TXRX_CSR4: Auto-Responder/Tx-retry register.
  413. * AUTORESPOND_PREAMBLE: 0:long, 1:short preamble.
  414. * OFDM_TX_RATE_DOWN: 1:enable.
  415. * OFDM_TX_RATE_STEP: 0:1-step, 1: 2-step, 2:3-step, 3:4-step.
  416. * OFDM_TX_FALLBACK_CCK: 0: Fallback to OFDM 6M only, 1: Fallback to CCK 1M,2M.
  417. */
  418. #define TXRX_CSR4 0x3050
  419. #define TXRX_CSR4_TX_ACK_TIMEOUT FIELD32(0x000000ff)
  420. #define TXRX_CSR4_CNTL_ACK_POLICY FIELD32(0x00000700)
  421. #define TXRX_CSR4_ACK_CTS_PSM FIELD32(0x00010000)
  422. #define TXRX_CSR4_AUTORESPOND_ENABLE FIELD32(0x00020000)
  423. #define TXRX_CSR4_AUTORESPOND_PREAMBLE FIELD32(0x00040000)
  424. #define TXRX_CSR4_OFDM_TX_RATE_DOWN FIELD32(0x00080000)
  425. #define TXRX_CSR4_OFDM_TX_RATE_STEP FIELD32(0x00300000)
  426. #define TXRX_CSR4_OFDM_TX_FALLBACK_CCK FIELD32(0x00400000)
  427. #define TXRX_CSR4_LONG_RETRY_LIMIT FIELD32(0x0f000000)
  428. #define TXRX_CSR4_SHORT_RETRY_LIMIT FIELD32(0xf0000000)
  429. /*
  430. * TXRX_CSR5
  431. */
  432. #define TXRX_CSR5 0x3054
  433. /*
  434. * TXRX_CSR6: ACK/CTS payload consumed time
  435. */
  436. #define TXRX_CSR6 0x3058
  437. /*
  438. * TXRX_CSR7: OFDM ACK/CTS payload consumed time for 6/9/12/18 mbps.
  439. */
  440. #define TXRX_CSR7 0x305c
  441. #define TXRX_CSR7_ACK_CTS_6MBS FIELD32(0x000000ff)
  442. #define TXRX_CSR7_ACK_CTS_9MBS FIELD32(0x0000ff00)
  443. #define TXRX_CSR7_ACK_CTS_12MBS FIELD32(0x00ff0000)
  444. #define TXRX_CSR7_ACK_CTS_18MBS FIELD32(0xff000000)
  445. /*
  446. * TXRX_CSR8: OFDM ACK/CTS payload consumed time for 24/36/48/54 mbps.
  447. */
  448. #define TXRX_CSR8 0x3060
  449. #define TXRX_CSR8_ACK_CTS_24MBS FIELD32(0x000000ff)
  450. #define TXRX_CSR8_ACK_CTS_36MBS FIELD32(0x0000ff00)
  451. #define TXRX_CSR8_ACK_CTS_48MBS FIELD32(0x00ff0000)
  452. #define TXRX_CSR8_ACK_CTS_54MBS FIELD32(0xff000000)
  453. /*
  454. * TXRX_CSR9: Synchronization control register.
  455. * BEACON_INTERVAL: In unit of 1/16 TU.
  456. * TSF_TICKING: Enable TSF auto counting.
  457. * TSF_SYNC: Tsf sync, 0: disable, 1: infra, 2: ad-hoc/master mode.
  458. * BEACON_GEN: Enable beacon generator.
  459. */
  460. #define TXRX_CSR9 0x3064
  461. #define TXRX_CSR9_BEACON_INTERVAL FIELD32(0x0000ffff)
  462. #define TXRX_CSR9_TSF_TICKING FIELD32(0x00010000)
  463. #define TXRX_CSR9_TSF_SYNC FIELD32(0x00060000)
  464. #define TXRX_CSR9_TBTT_ENABLE FIELD32(0x00080000)
  465. #define TXRX_CSR9_BEACON_GEN FIELD32(0x00100000)
  466. #define TXRX_CSR9_TIMESTAMP_COMPENSATE FIELD32(0xff000000)
  467. /*
  468. * TXRX_CSR10: BEACON alignment.
  469. */
  470. #define TXRX_CSR10 0x3068
  471. /*
  472. * TXRX_CSR11: AES mask.
  473. */
  474. #define TXRX_CSR11 0x306c
  475. /*
  476. * TXRX_CSR12: TSF low 32.
  477. */
  478. #define TXRX_CSR12 0x3070
  479. #define TXRX_CSR12_LOW_TSFTIMER FIELD32(0xffffffff)
  480. /*
  481. * TXRX_CSR13: TSF high 32.
  482. */
  483. #define TXRX_CSR13 0x3074
  484. #define TXRX_CSR13_HIGH_TSFTIMER FIELD32(0xffffffff)
  485. /*
  486. * TXRX_CSR14: TBTT timer.
  487. */
  488. #define TXRX_CSR14 0x3078
  489. /*
  490. * TXRX_CSR15: TKIP MIC priority byte "AND" mask.
  491. */
  492. #define TXRX_CSR15 0x307c
  493. /*
  494. * PHY control registers.
  495. * Some values are set in TU, whereas 1 TU == 1024 us.
  496. */
  497. /*
  498. * PHY_CSR0: RF/PS control.
  499. */
  500. #define PHY_CSR0 0x3080
  501. #define PHY_CSR0_PA_PE_BG FIELD32(0x00010000)
  502. #define PHY_CSR0_PA_PE_A FIELD32(0x00020000)
  503. /*
  504. * PHY_CSR1
  505. */
  506. #define PHY_CSR1 0x3084
  507. /*
  508. * PHY_CSR2: Pre-TX BBP control.
  509. */
  510. #define PHY_CSR2 0x3088
  511. /*
  512. * PHY_CSR3: BBP serial control register.
  513. * VALUE: Register value to program into BBP.
  514. * REG_NUM: Selected BBP register.
  515. * READ_CONTROL: 0: Write BBP, 1: Read BBP.
  516. * BUSY: 1: ASIC is busy execute BBP programming.
  517. */
  518. #define PHY_CSR3 0x308c
  519. #define PHY_CSR3_VALUE FIELD32(0x000000ff)
  520. #define PHY_CSR3_REGNUM FIELD32(0x00007f00)
  521. #define PHY_CSR3_READ_CONTROL FIELD32(0x00008000)
  522. #define PHY_CSR3_BUSY FIELD32(0x00010000)
  523. /*
  524. * PHY_CSR4: RF serial control register
  525. * VALUE: Register value (include register id) serial out to RF/IF chip.
  526. * NUMBER_OF_BITS: Number of bits used in RFRegValue (I:20, RFMD:22).
  527. * IF_SELECT: 1: select IF to program, 0: select RF to program.
  528. * PLL_LD: RF PLL_LD status.
  529. * BUSY: 1: ASIC is busy execute RF programming.
  530. */
  531. #define PHY_CSR4 0x3090
  532. #define PHY_CSR4_VALUE FIELD32(0x00ffffff)
  533. #define PHY_CSR4_NUMBER_OF_BITS FIELD32(0x1f000000)
  534. #define PHY_CSR4_IF_SELECT FIELD32(0x20000000)
  535. #define PHY_CSR4_PLL_LD FIELD32(0x40000000)
  536. #define PHY_CSR4_BUSY FIELD32(0x80000000)
  537. /*
  538. * PHY_CSR5: RX to TX signal switch timing control.
  539. */
  540. #define PHY_CSR5 0x3094
  541. #define PHY_CSR5_IQ_FLIP FIELD32(0x00000004)
  542. /*
  543. * PHY_CSR6: TX to RX signal timing control.
  544. */
  545. #define PHY_CSR6 0x3098
  546. #define PHY_CSR6_IQ_FLIP FIELD32(0x00000004)
  547. /*
  548. * PHY_CSR7: TX DAC switching timing control.
  549. */
  550. #define PHY_CSR7 0x309c
  551. /*
  552. * Security control register.
  553. */
  554. /*
  555. * SEC_CSR0: Shared key table control.
  556. */
  557. #define SEC_CSR0 0x30a0
  558. #define SEC_CSR0_BSS0_KEY0_VALID FIELD32(0x00000001)
  559. #define SEC_CSR0_BSS0_KEY1_VALID FIELD32(0x00000002)
  560. #define SEC_CSR0_BSS0_KEY2_VALID FIELD32(0x00000004)
  561. #define SEC_CSR0_BSS0_KEY3_VALID FIELD32(0x00000008)
  562. #define SEC_CSR0_BSS1_KEY0_VALID FIELD32(0x00000010)
  563. #define SEC_CSR0_BSS1_KEY1_VALID FIELD32(0x00000020)
  564. #define SEC_CSR0_BSS1_KEY2_VALID FIELD32(0x00000040)
  565. #define SEC_CSR0_BSS1_KEY3_VALID FIELD32(0x00000080)
  566. #define SEC_CSR0_BSS2_KEY0_VALID FIELD32(0x00000100)
  567. #define SEC_CSR0_BSS2_KEY1_VALID FIELD32(0x00000200)
  568. #define SEC_CSR0_BSS2_KEY2_VALID FIELD32(0x00000400)
  569. #define SEC_CSR0_BSS2_KEY3_VALID FIELD32(0x00000800)
  570. #define SEC_CSR0_BSS3_KEY0_VALID FIELD32(0x00001000)
  571. #define SEC_CSR0_BSS3_KEY1_VALID FIELD32(0x00002000)
  572. #define SEC_CSR0_BSS3_KEY2_VALID FIELD32(0x00004000)
  573. #define SEC_CSR0_BSS3_KEY3_VALID FIELD32(0x00008000)
  574. /*
  575. * SEC_CSR1: Shared key table security mode register.
  576. */
  577. #define SEC_CSR1 0x30a4
  578. #define SEC_CSR1_BSS0_KEY0_CIPHER_ALG FIELD32(0x00000007)
  579. #define SEC_CSR1_BSS0_KEY1_CIPHER_ALG FIELD32(0x00000070)
  580. #define SEC_CSR1_BSS0_KEY2_CIPHER_ALG FIELD32(0x00000700)
  581. #define SEC_CSR1_BSS0_KEY3_CIPHER_ALG FIELD32(0x00007000)
  582. #define SEC_CSR1_BSS1_KEY0_CIPHER_ALG FIELD32(0x00070000)
  583. #define SEC_CSR1_BSS1_KEY1_CIPHER_ALG FIELD32(0x00700000)
  584. #define SEC_CSR1_BSS1_KEY2_CIPHER_ALG FIELD32(0x07000000)
  585. #define SEC_CSR1_BSS1_KEY3_CIPHER_ALG FIELD32(0x70000000)
  586. /*
  587. * Pairwise key table valid bitmap registers.
  588. * SEC_CSR2: pairwise key table valid bitmap 0.
  589. * SEC_CSR3: pairwise key table valid bitmap 1.
  590. */
  591. #define SEC_CSR2 0x30a8
  592. #define SEC_CSR3 0x30ac
  593. /*
  594. * SEC_CSR4: Pairwise key table lookup control.
  595. */
  596. #define SEC_CSR4 0x30b0
  597. #define SEC_CSR4_ENABLE_BSS0 FIELD32(0x00000001)
  598. #define SEC_CSR4_ENABLE_BSS1 FIELD32(0x00000002)
  599. #define SEC_CSR4_ENABLE_BSS2 FIELD32(0x00000004)
  600. #define SEC_CSR4_ENABLE_BSS3 FIELD32(0x00000008)
  601. /*
  602. * SEC_CSR5: shared key table security mode register.
  603. */
  604. #define SEC_CSR5 0x30b4
  605. #define SEC_CSR5_BSS2_KEY0_CIPHER_ALG FIELD32(0x00000007)
  606. #define SEC_CSR5_BSS2_KEY1_CIPHER_ALG FIELD32(0x00000070)
  607. #define SEC_CSR5_BSS2_KEY2_CIPHER_ALG FIELD32(0x00000700)
  608. #define SEC_CSR5_BSS2_KEY3_CIPHER_ALG FIELD32(0x00007000)
  609. #define SEC_CSR5_BSS3_KEY0_CIPHER_ALG FIELD32(0x00070000)
  610. #define SEC_CSR5_BSS3_KEY1_CIPHER_ALG FIELD32(0x00700000)
  611. #define SEC_CSR5_BSS3_KEY2_CIPHER_ALG FIELD32(0x07000000)
  612. #define SEC_CSR5_BSS3_KEY3_CIPHER_ALG FIELD32(0x70000000)
  613. /*
  614. * STA control registers.
  615. */
  616. /*
  617. * STA_CSR0: RX PLCP error count & RX FCS error count.
  618. */
  619. #define STA_CSR0 0x30c0
  620. #define STA_CSR0_FCS_ERROR FIELD32(0x0000ffff)
  621. #define STA_CSR0_PLCP_ERROR FIELD32(0xffff0000)
  622. /*
  623. * STA_CSR1: RX False CCA count & RX LONG frame count.
  624. */
  625. #define STA_CSR1 0x30c4
  626. #define STA_CSR1_PHYSICAL_ERROR FIELD32(0x0000ffff)
  627. #define STA_CSR1_FALSE_CCA_ERROR FIELD32(0xffff0000)
  628. /*
  629. * STA_CSR2: TX Beacon count and RX FIFO overflow count.
  630. */
  631. #define STA_CSR2 0x30c8
  632. #define STA_CSR2_RX_FIFO_OVERFLOW_COUNT FIELD32(0x0000ffff)
  633. #define STA_CSR2_RX_OVERFLOW_COUNT FIELD32(0xffff0000)
  634. /*
  635. * STA_CSR3: TX Beacon count.
  636. */
  637. #define STA_CSR3 0x30cc
  638. #define STA_CSR3_TX_BEACON_COUNT FIELD32(0x0000ffff)
  639. /*
  640. * STA_CSR4: TX Result status register.
  641. * VALID: 1:This register contains a valid TX result.
  642. */
  643. #define STA_CSR4 0x30d0
  644. #define STA_CSR4_VALID FIELD32(0x00000001)
  645. #define STA_CSR4_TX_RESULT FIELD32(0x0000000e)
  646. #define STA_CSR4_RETRY_COUNT FIELD32(0x000000f0)
  647. #define STA_CSR4_PID_SUBTYPE FIELD32(0x00001f00)
  648. #define STA_CSR4_PID_TYPE FIELD32(0x0000e000)
  649. #define STA_CSR4_TXRATE FIELD32(0x000f0000)
  650. /*
  651. * QOS control registers.
  652. */
  653. /*
  654. * QOS_CSR0: TXOP holder MAC address register.
  655. */
  656. #define QOS_CSR0 0x30e0
  657. #define QOS_CSR0_BYTE0 FIELD32(0x000000ff)
  658. #define QOS_CSR0_BYTE1 FIELD32(0x0000ff00)
  659. #define QOS_CSR0_BYTE2 FIELD32(0x00ff0000)
  660. #define QOS_CSR0_BYTE3 FIELD32(0xff000000)
  661. /*
  662. * QOS_CSR1: TXOP holder MAC address register.
  663. */
  664. #define QOS_CSR1 0x30e4
  665. #define QOS_CSR1_BYTE4 FIELD32(0x000000ff)
  666. #define QOS_CSR1_BYTE5 FIELD32(0x0000ff00)
  667. /*
  668. * QOS_CSR2: TXOP holder timeout register.
  669. */
  670. #define QOS_CSR2 0x30e8
  671. /*
  672. * RX QOS-CFPOLL MAC address register.
  673. * QOS_CSR3: RX QOS-CFPOLL MAC address 0.
  674. * QOS_CSR4: RX QOS-CFPOLL MAC address 1.
  675. */
  676. #define QOS_CSR3 0x30ec
  677. #define QOS_CSR4 0x30f0
  678. /*
  679. * QOS_CSR5: "QosControl" field of the RX QOS-CFPOLL.
  680. */
  681. #define QOS_CSR5 0x30f4
  682. /*
  683. * Host DMA registers.
  684. */
  685. /*
  686. * AC0_BASE_CSR: AC_BK base address.
  687. */
  688. #define AC0_BASE_CSR 0x3400
  689. #define AC0_BASE_CSR_RING_REGISTER FIELD32(0xffffffff)
  690. /*
  691. * AC1_BASE_CSR: AC_BE base address.
  692. */
  693. #define AC1_BASE_CSR 0x3404
  694. #define AC1_BASE_CSR_RING_REGISTER FIELD32(0xffffffff)
  695. /*
  696. * AC2_BASE_CSR: AC_VI base address.
  697. */
  698. #define AC2_BASE_CSR 0x3408
  699. #define AC2_BASE_CSR_RING_REGISTER FIELD32(0xffffffff)
  700. /*
  701. * AC3_BASE_CSR: AC_VO base address.
  702. */
  703. #define AC3_BASE_CSR 0x340c
  704. #define AC3_BASE_CSR_RING_REGISTER FIELD32(0xffffffff)
  705. /*
  706. * MGMT_BASE_CSR: MGMT ring base address.
  707. */
  708. #define MGMT_BASE_CSR 0x3410
  709. #define MGMT_BASE_CSR_RING_REGISTER FIELD32(0xffffffff)
  710. /*
  711. * TX_RING_CSR0: TX Ring size for AC_BK, AC_BE, AC_VI, AC_VO.
  712. */
  713. #define TX_RING_CSR0 0x3418
  714. #define TX_RING_CSR0_AC0_RING_SIZE FIELD32(0x000000ff)
  715. #define TX_RING_CSR0_AC1_RING_SIZE FIELD32(0x0000ff00)
  716. #define TX_RING_CSR0_AC2_RING_SIZE FIELD32(0x00ff0000)
  717. #define TX_RING_CSR0_AC3_RING_SIZE FIELD32(0xff000000)
  718. /*
  719. * TX_RING_CSR1: TX Ring size for MGMT Ring, HCCA Ring
  720. * TXD_SIZE: In unit of 32-bit.
  721. */
  722. #define TX_RING_CSR1 0x341c
  723. #define TX_RING_CSR1_MGMT_RING_SIZE FIELD32(0x000000ff)
  724. #define TX_RING_CSR1_HCCA_RING_SIZE FIELD32(0x0000ff00)
  725. #define TX_RING_CSR1_TXD_SIZE FIELD32(0x003f0000)
  726. /*
  727. * AIFSN_CSR: AIFSN for each EDCA AC.
  728. * AIFSN0: For AC_BK.
  729. * AIFSN1: For AC_BE.
  730. * AIFSN2: For AC_VI.
  731. * AIFSN3: For AC_VO.
  732. */
  733. #define AIFSN_CSR 0x3420
  734. #define AIFSN_CSR_AIFSN0 FIELD32(0x0000000f)
  735. #define AIFSN_CSR_AIFSN1 FIELD32(0x000000f0)
  736. #define AIFSN_CSR_AIFSN2 FIELD32(0x00000f00)
  737. #define AIFSN_CSR_AIFSN3 FIELD32(0x0000f000)
  738. /*
  739. * CWMIN_CSR: CWmin for each EDCA AC.
  740. * CWMIN0: For AC_BK.
  741. * CWMIN1: For AC_BE.
  742. * CWMIN2: For AC_VI.
  743. * CWMIN3: For AC_VO.
  744. */
  745. #define CWMIN_CSR 0x3424
  746. #define CWMIN_CSR_CWMIN0 FIELD32(0x0000000f)
  747. #define CWMIN_CSR_CWMIN1 FIELD32(0x000000f0)
  748. #define CWMIN_CSR_CWMIN2 FIELD32(0x00000f00)
  749. #define CWMIN_CSR_CWMIN3 FIELD32(0x0000f000)
  750. /*
  751. * CWMAX_CSR: CWmax for each EDCA AC.
  752. * CWMAX0: For AC_BK.
  753. * CWMAX1: For AC_BE.
  754. * CWMAX2: For AC_VI.
  755. * CWMAX3: For AC_VO.
  756. */
  757. #define CWMAX_CSR 0x3428
  758. #define CWMAX_CSR_CWMAX0 FIELD32(0x0000000f)
  759. #define CWMAX_CSR_CWMAX1 FIELD32(0x000000f0)
  760. #define CWMAX_CSR_CWMAX2 FIELD32(0x00000f00)
  761. #define CWMAX_CSR_CWMAX3 FIELD32(0x0000f000)
  762. /*
  763. * TX_DMA_DST_CSR: TX DMA destination
  764. * 0: TX ring0, 1: TX ring1, 2: TX ring2 3: invalid
  765. */
  766. #define TX_DMA_DST_CSR 0x342c
  767. #define TX_DMA_DST_CSR_DEST_AC0 FIELD32(0x00000003)
  768. #define TX_DMA_DST_CSR_DEST_AC1 FIELD32(0x0000000c)
  769. #define TX_DMA_DST_CSR_DEST_AC2 FIELD32(0x00000030)
  770. #define TX_DMA_DST_CSR_DEST_AC3 FIELD32(0x000000c0)
  771. #define TX_DMA_DST_CSR_DEST_MGMT FIELD32(0x00000300)
  772. /*
  773. * TX_CNTL_CSR: KICK/Abort TX.
  774. * KICK_TX_AC0: For AC_BK.
  775. * KICK_TX_AC1: For AC_BE.
  776. * KICK_TX_AC2: For AC_VI.
  777. * KICK_TX_AC3: For AC_VO.
  778. * ABORT_TX_AC0: For AC_BK.
  779. * ABORT_TX_AC1: For AC_BE.
  780. * ABORT_TX_AC2: For AC_VI.
  781. * ABORT_TX_AC3: For AC_VO.
  782. */
  783. #define TX_CNTL_CSR 0x3430
  784. #define TX_CNTL_CSR_KICK_TX_AC0 FIELD32(0x00000001)
  785. #define TX_CNTL_CSR_KICK_TX_AC1 FIELD32(0x00000002)
  786. #define TX_CNTL_CSR_KICK_TX_AC2 FIELD32(0x00000004)
  787. #define TX_CNTL_CSR_KICK_TX_AC3 FIELD32(0x00000008)
  788. #define TX_CNTL_CSR_KICK_TX_MGMT FIELD32(0x00000010)
  789. #define TX_CNTL_CSR_ABORT_TX_AC0 FIELD32(0x00010000)
  790. #define TX_CNTL_CSR_ABORT_TX_AC1 FIELD32(0x00020000)
  791. #define TX_CNTL_CSR_ABORT_TX_AC2 FIELD32(0x00040000)
  792. #define TX_CNTL_CSR_ABORT_TX_AC3 FIELD32(0x00080000)
  793. #define TX_CNTL_CSR_ABORT_TX_MGMT FIELD32(0x00100000)
  794. /*
  795. * LOAD_TX_RING_CSR: Load RX desriptor
  796. */
  797. #define LOAD_TX_RING_CSR 0x3434
  798. #define LOAD_TX_RING_CSR_LOAD_TXD_AC0 FIELD32(0x00000001)
  799. #define LOAD_TX_RING_CSR_LOAD_TXD_AC1 FIELD32(0x00000002)
  800. #define LOAD_TX_RING_CSR_LOAD_TXD_AC2 FIELD32(0x00000004)
  801. #define LOAD_TX_RING_CSR_LOAD_TXD_AC3 FIELD32(0x00000008)
  802. #define LOAD_TX_RING_CSR_LOAD_TXD_MGMT FIELD32(0x00000010)
  803. /*
  804. * Several read-only registers, for debugging.
  805. */
  806. #define AC0_TXPTR_CSR 0x3438
  807. #define AC1_TXPTR_CSR 0x343c
  808. #define AC2_TXPTR_CSR 0x3440
  809. #define AC3_TXPTR_CSR 0x3444
  810. #define MGMT_TXPTR_CSR 0x3448
  811. /*
  812. * RX_BASE_CSR
  813. */
  814. #define RX_BASE_CSR 0x3450
  815. #define RX_BASE_CSR_RING_REGISTER FIELD32(0xffffffff)
  816. /*
  817. * RX_RING_CSR.
  818. * RXD_SIZE: In unit of 32-bit.
  819. */
  820. #define RX_RING_CSR 0x3454
  821. #define RX_RING_CSR_RING_SIZE FIELD32(0x000000ff)
  822. #define RX_RING_CSR_RXD_SIZE FIELD32(0x00003f00)
  823. #define RX_RING_CSR_RXD_WRITEBACK_SIZE FIELD32(0x00070000)
  824. /*
  825. * RX_CNTL_CSR
  826. */
  827. #define RX_CNTL_CSR 0x3458
  828. #define RX_CNTL_CSR_ENABLE_RX_DMA FIELD32(0x00000001)
  829. #define RX_CNTL_CSR_LOAD_RXD FIELD32(0x00000002)
  830. /*
  831. * RXPTR_CSR: Read-only, for debugging.
  832. */
  833. #define RXPTR_CSR 0x345c
  834. /*
  835. * PCI_CFG_CSR
  836. */
  837. #define PCI_CFG_CSR 0x3460
  838. /*
  839. * BUF_FORMAT_CSR
  840. */
  841. #define BUF_FORMAT_CSR 0x3464
  842. /*
  843. * INT_SOURCE_CSR: Interrupt source register.
  844. * Write one to clear corresponding bit.
  845. */
  846. #define INT_SOURCE_CSR 0x3468
  847. #define INT_SOURCE_CSR_TXDONE FIELD32(0x00000001)
  848. #define INT_SOURCE_CSR_RXDONE FIELD32(0x00000002)
  849. #define INT_SOURCE_CSR_BEACON_DONE FIELD32(0x00000004)
  850. #define INT_SOURCE_CSR_TX_ABORT_DONE FIELD32(0x00000010)
  851. #define INT_SOURCE_CSR_AC0_DMA_DONE FIELD32(0x00010000)
  852. #define INT_SOURCE_CSR_AC1_DMA_DONE FIELD32(0x00020000)
  853. #define INT_SOURCE_CSR_AC2_DMA_DONE FIELD32(0x00040000)
  854. #define INT_SOURCE_CSR_AC3_DMA_DONE FIELD32(0x00080000)
  855. #define INT_SOURCE_CSR_MGMT_DMA_DONE FIELD32(0x00100000)
  856. #define INT_SOURCE_CSR_HCCA_DMA_DONE FIELD32(0x00200000)
  857. /*
  858. * INT_MASK_CSR: Interrupt MASK register. 1: the interrupt is mask OFF.
  859. * MITIGATION_PERIOD: Interrupt mitigation in unit of 32 PCI clock.
  860. */
  861. #define INT_MASK_CSR 0x346c
  862. #define INT_MASK_CSR_TXDONE FIELD32(0x00000001)
  863. #define INT_MASK_CSR_RXDONE FIELD32(0x00000002)
  864. #define INT_MASK_CSR_BEACON_DONE FIELD32(0x00000004)
  865. #define INT_MASK_CSR_TX_ABORT_DONE FIELD32(0x00000010)
  866. #define INT_MASK_CSR_ENABLE_MITIGATION FIELD32(0x00000080)
  867. #define INT_MASK_CSR_MITIGATION_PERIOD FIELD32(0x0000ff00)
  868. #define INT_MASK_CSR_AC0_DMA_DONE FIELD32(0x00010000)
  869. #define INT_MASK_CSR_AC1_DMA_DONE FIELD32(0x00020000)
  870. #define INT_MASK_CSR_AC2_DMA_DONE FIELD32(0x00040000)
  871. #define INT_MASK_CSR_AC3_DMA_DONE FIELD32(0x00080000)
  872. #define INT_MASK_CSR_MGMT_DMA_DONE FIELD32(0x00100000)
  873. #define INT_MASK_CSR_HCCA_DMA_DONE FIELD32(0x00200000)
  874. /*
  875. * E2PROM_CSR: EEPROM control register.
  876. * RELOAD: Write 1 to reload eeprom content.
  877. * TYPE_93C46: 1: 93c46, 0:93c66.
  878. * LOAD_STATUS: 1:loading, 0:done.
  879. */
  880. #define E2PROM_CSR 0x3470
  881. #define E2PROM_CSR_RELOAD FIELD32(0x00000001)
  882. #define E2PROM_CSR_DATA_CLOCK FIELD32(0x00000002)
  883. #define E2PROM_CSR_CHIP_SELECT FIELD32(0x00000004)
  884. #define E2PROM_CSR_DATA_IN FIELD32(0x00000008)
  885. #define E2PROM_CSR_DATA_OUT FIELD32(0x00000010)
  886. #define E2PROM_CSR_TYPE_93C46 FIELD32(0x00000020)
  887. #define E2PROM_CSR_LOAD_STATUS FIELD32(0x00000040)
  888. /*
  889. * AC_TXOP_CSR0: AC_BK/AC_BE TXOP register.
  890. * AC0_TX_OP: For AC_BK, in unit of 32us.
  891. * AC1_TX_OP: For AC_BE, in unit of 32us.
  892. */
  893. #define AC_TXOP_CSR0 0x3474
  894. #define AC_TXOP_CSR0_AC0_TX_OP FIELD32(0x0000ffff)
  895. #define AC_TXOP_CSR0_AC1_TX_OP FIELD32(0xffff0000)
  896. /*
  897. * AC_TXOP_CSR1: AC_VO/AC_VI TXOP register.
  898. * AC2_TX_OP: For AC_VI, in unit of 32us.
  899. * AC3_TX_OP: For AC_VO, in unit of 32us.
  900. */
  901. #define AC_TXOP_CSR1 0x3478
  902. #define AC_TXOP_CSR1_AC2_TX_OP FIELD32(0x0000ffff)
  903. #define AC_TXOP_CSR1_AC3_TX_OP FIELD32(0xffff0000)
  904. /*
  905. * DMA_STATUS_CSR
  906. */
  907. #define DMA_STATUS_CSR 0x3480
  908. /*
  909. * TEST_MODE_CSR
  910. */
  911. #define TEST_MODE_CSR 0x3484
  912. /*
  913. * UART0_TX_CSR
  914. */
  915. #define UART0_TX_CSR 0x3488
  916. /*
  917. * UART0_RX_CSR
  918. */
  919. #define UART0_RX_CSR 0x348c
  920. /*
  921. * UART0_FRAME_CSR
  922. */
  923. #define UART0_FRAME_CSR 0x3490
  924. /*
  925. * UART0_BUFFER_CSR
  926. */
  927. #define UART0_BUFFER_CSR 0x3494
  928. /*
  929. * IO_CNTL_CSR
  930. * RF_PS: Set RF interface value to power save
  931. */
  932. #define IO_CNTL_CSR 0x3498
  933. #define IO_CNTL_CSR_RF_PS FIELD32(0x00000004)
  934. /*
  935. * UART_INT_SOURCE_CSR
  936. */
  937. #define UART_INT_SOURCE_CSR 0x34a8
  938. /*
  939. * UART_INT_MASK_CSR
  940. */
  941. #define UART_INT_MASK_CSR 0x34ac
  942. /*
  943. * PBF_QUEUE_CSR
  944. */
  945. #define PBF_QUEUE_CSR 0x34b0
  946. /*
  947. * Firmware DMA registers.
  948. * Firmware DMA registers are dedicated for MCU usage
  949. * and should not be touched by host driver.
  950. * Therefore we skip the definition of these registers.
  951. */
  952. #define FW_TX_BASE_CSR 0x34c0
  953. #define FW_TX_START_CSR 0x34c4
  954. #define FW_TX_LAST_CSR 0x34c8
  955. #define FW_MODE_CNTL_CSR 0x34cc
  956. #define FW_TXPTR_CSR 0x34d0
  957. /*
  958. * 8051 firmware image.
  959. */
  960. #define FIRMWARE_RT2561 "rt2561.bin"
  961. #define FIRMWARE_RT2561s "rt2561s.bin"
  962. #define FIRMWARE_RT2661 "rt2661.bin"
  963. #define FIRMWARE_IMAGE_BASE 0x4000
  964. /*
  965. * BBP registers.
  966. * The wordsize of the BBP is 8 bits.
  967. */
  968. /*
  969. * R2
  970. */
  971. #define BBP_R2_BG_MODE FIELD8(0x20)
  972. /*
  973. * R3
  974. */
  975. #define BBP_R3_SMART_MODE FIELD8(0x01)
  976. /*
  977. * R4: RX antenna control
  978. * FRAME_END: 1 - DPDT, 0 - SPDT (Only valid for 802.11G, RF2527 & RF2529)
  979. */
  980. /*
  981. * ANTENNA_CONTROL semantics (guessed):
  982. * 0x1: Software controlled antenna switching (fixed or SW diversity)
  983. * 0x2: Hardware diversity.
  984. */
  985. #define BBP_R4_RX_ANTENNA_CONTROL FIELD8(0x03)
  986. #define BBP_R4_RX_FRAME_END FIELD8(0x20)
  987. /*
  988. * R77
  989. */
  990. #define BBP_R77_RX_ANTENNA FIELD8(0x03)
  991. /*
  992. * RF registers
  993. */
  994. /*
  995. * RF 3
  996. */
  997. #define RF3_TXPOWER FIELD32(0x00003e00)
  998. /*
  999. * RF 4
  1000. */
  1001. #define RF4_FREQ_OFFSET FIELD32(0x0003f000)
  1002. /*
  1003. * EEPROM content.
  1004. * The wordsize of the EEPROM is 16 bits.
  1005. */
  1006. /*
  1007. * HW MAC address.
  1008. */
  1009. #define EEPROM_MAC_ADDR_0 0x0002
  1010. #define EEPROM_MAC_ADDR_BYTE0 FIELD16(0x00ff)
  1011. #define EEPROM_MAC_ADDR_BYTE1 FIELD16(0xff00)
  1012. #define EEPROM_MAC_ADDR1 0x0003
  1013. #define EEPROM_MAC_ADDR_BYTE2 FIELD16(0x00ff)
  1014. #define EEPROM_MAC_ADDR_BYTE3 FIELD16(0xff00)
  1015. #define EEPROM_MAC_ADDR_2 0x0004
  1016. #define EEPROM_MAC_ADDR_BYTE4 FIELD16(0x00ff)
  1017. #define EEPROM_MAC_ADDR_BYTE5 FIELD16(0xff00)
  1018. /*
  1019. * EEPROM antenna.
  1020. * ANTENNA_NUM: Number of antenna's.
  1021. * TX_DEFAULT: Default antenna 0: diversity, 1: A, 2: B.
  1022. * RX_DEFAULT: Default antenna 0: diversity, 1: A, 2: B.
  1023. * FRAME_TYPE: 0: DPDT , 1: SPDT , noted this bit is valid for g only.
  1024. * DYN_TXAGC: Dynamic TX AGC control.
  1025. * HARDWARE_RADIO: 1: Hardware controlled radio. Read GPIO0.
  1026. * RF_TYPE: Rf_type of this adapter.
  1027. */
  1028. #define EEPROM_ANTENNA 0x0010
  1029. #define EEPROM_ANTENNA_NUM FIELD16(0x0003)
  1030. #define EEPROM_ANTENNA_TX_DEFAULT FIELD16(0x000c)
  1031. #define EEPROM_ANTENNA_RX_DEFAULT FIELD16(0x0030)
  1032. #define EEPROM_ANTENNA_FRAME_TYPE FIELD16(0x0040)
  1033. #define EEPROM_ANTENNA_DYN_TXAGC FIELD16(0x0200)
  1034. #define EEPROM_ANTENNA_HARDWARE_RADIO FIELD16(0x0400)
  1035. #define EEPROM_ANTENNA_RF_TYPE FIELD16(0xf800)
  1036. /*
  1037. * EEPROM NIC config.
  1038. * ENABLE_DIVERSITY: 1:enable, 0:disable.
  1039. * EXTERNAL_LNA_BG: External LNA enable for 2.4G.
  1040. * CARDBUS_ACCEL: 0:enable, 1:disable.
  1041. * EXTERNAL_LNA_A: External LNA enable for 5G.
  1042. */
  1043. #define EEPROM_NIC 0x0011
  1044. #define EEPROM_NIC_ENABLE_DIVERSITY FIELD16(0x0001)
  1045. #define EEPROM_NIC_TX_DIVERSITY FIELD16(0x0002)
  1046. #define EEPROM_NIC_RX_FIXED FIELD16(0x0004)
  1047. #define EEPROM_NIC_TX_FIXED FIELD16(0x0008)
  1048. #define EEPROM_NIC_EXTERNAL_LNA_BG FIELD16(0x0010)
  1049. #define EEPROM_NIC_CARDBUS_ACCEL FIELD16(0x0020)
  1050. #define EEPROM_NIC_EXTERNAL_LNA_A FIELD16(0x0040)
  1051. /*
  1052. * EEPROM geography.
  1053. * GEO_A: Default geographical setting for 5GHz band
  1054. * GEO: Default geographical setting.
  1055. */
  1056. #define EEPROM_GEOGRAPHY 0x0012
  1057. #define EEPROM_GEOGRAPHY_GEO_A FIELD16(0x00ff)
  1058. #define EEPROM_GEOGRAPHY_GEO FIELD16(0xff00)
  1059. /*
  1060. * EEPROM BBP.
  1061. */
  1062. #define EEPROM_BBP_START 0x0013
  1063. #define EEPROM_BBP_SIZE 16
  1064. #define EEPROM_BBP_VALUE FIELD16(0x00ff)
  1065. #define EEPROM_BBP_REG_ID FIELD16(0xff00)
  1066. /*
  1067. * EEPROM TXPOWER 802.11G
  1068. */
  1069. #define EEPROM_TXPOWER_G_START 0x0023
  1070. #define EEPROM_TXPOWER_G_SIZE 7
  1071. #define EEPROM_TXPOWER_G_1 FIELD16(0x00ff)
  1072. #define EEPROM_TXPOWER_G_2 FIELD16(0xff00)
  1073. /*
  1074. * EEPROM Frequency
  1075. */
  1076. #define EEPROM_FREQ 0x002f
  1077. #define EEPROM_FREQ_OFFSET FIELD16(0x00ff)
  1078. #define EEPROM_FREQ_SEQ_MASK FIELD16(0xff00)
  1079. #define EEPROM_FREQ_SEQ FIELD16(0x0300)
  1080. /*
  1081. * EEPROM LED.
  1082. * POLARITY_RDY_G: Polarity RDY_G setting.
  1083. * POLARITY_RDY_A: Polarity RDY_A setting.
  1084. * POLARITY_ACT: Polarity ACT setting.
  1085. * POLARITY_GPIO_0: Polarity GPIO0 setting.
  1086. * POLARITY_GPIO_1: Polarity GPIO1 setting.
  1087. * POLARITY_GPIO_2: Polarity GPIO2 setting.
  1088. * POLARITY_GPIO_3: Polarity GPIO3 setting.
  1089. * POLARITY_GPIO_4: Polarity GPIO4 setting.
  1090. * LED_MODE: Led mode.
  1091. */
  1092. #define EEPROM_LED 0x0030
  1093. #define EEPROM_LED_POLARITY_RDY_G FIELD16(0x0001)
  1094. #define EEPROM_LED_POLARITY_RDY_A FIELD16(0x0002)
  1095. #define EEPROM_LED_POLARITY_ACT FIELD16(0x0004)
  1096. #define EEPROM_LED_POLARITY_GPIO_0 FIELD16(0x0008)
  1097. #define EEPROM_LED_POLARITY_GPIO_1 FIELD16(0x0010)
  1098. #define EEPROM_LED_POLARITY_GPIO_2 FIELD16(0x0020)
  1099. #define EEPROM_LED_POLARITY_GPIO_3 FIELD16(0x0040)
  1100. #define EEPROM_LED_POLARITY_GPIO_4 FIELD16(0x0080)
  1101. #define EEPROM_LED_LED_MODE FIELD16(0x1f00)
  1102. /*
  1103. * EEPROM TXPOWER 802.11A
  1104. */
  1105. #define EEPROM_TXPOWER_A_START 0x0031
  1106. #define EEPROM_TXPOWER_A_SIZE 12
  1107. #define EEPROM_TXPOWER_A_1 FIELD16(0x00ff)
  1108. #define EEPROM_TXPOWER_A_2 FIELD16(0xff00)
  1109. /*
  1110. * EEPROM RSSI offset 802.11BG
  1111. */
  1112. #define EEPROM_RSSI_OFFSET_BG 0x004d
  1113. #define EEPROM_RSSI_OFFSET_BG_1 FIELD16(0x00ff)
  1114. #define EEPROM_RSSI_OFFSET_BG_2 FIELD16(0xff00)
  1115. /*
  1116. * EEPROM RSSI offset 802.11A
  1117. */
  1118. #define EEPROM_RSSI_OFFSET_A 0x004e
  1119. #define EEPROM_RSSI_OFFSET_A_1 FIELD16(0x00ff)
  1120. #define EEPROM_RSSI_OFFSET_A_2 FIELD16(0xff00)
  1121. /*
  1122. * MCU mailbox commands.
  1123. */
  1124. #define MCU_SLEEP 0x30
  1125. #define MCU_WAKEUP 0x31
  1126. #define MCU_LED 0x50
  1127. #define MCU_LED_STRENGTH 0x52
  1128. /*
  1129. * DMA descriptor defines.
  1130. */
  1131. #define TXD_DESC_SIZE ( 16 * sizeof(__le32) )
  1132. #define TXINFO_SIZE ( 6 * sizeof(__le32) )
  1133. #define RXD_DESC_SIZE ( 16 * sizeof(__le32) )
  1134. /*
  1135. * TX descriptor format for TX, PRIO and Beacon Ring.
  1136. */
  1137. /*
  1138. * Word0
  1139. * TKIP_MIC: ASIC appends TKIP MIC if TKIP is used.
  1140. * KEY_TABLE: Use per-client pairwise KEY table.
  1141. * KEY_INDEX:
  1142. * Key index (0~31) to the pairwise KEY table.
  1143. * 0~3 to shared KEY table 0 (BSS0).
  1144. * 4~7 to shared KEY table 1 (BSS1).
  1145. * 8~11 to shared KEY table 2 (BSS2).
  1146. * 12~15 to shared KEY table 3 (BSS3).
  1147. * BURST: Next frame belongs to same "burst" event.
  1148. */
  1149. #define TXD_W0_OWNER_NIC FIELD32(0x00000001)
  1150. #define TXD_W0_VALID FIELD32(0x00000002)
  1151. #define TXD_W0_MORE_FRAG FIELD32(0x00000004)
  1152. #define TXD_W0_ACK FIELD32(0x00000008)
  1153. #define TXD_W0_TIMESTAMP FIELD32(0x00000010)
  1154. #define TXD_W0_OFDM FIELD32(0x00000020)
  1155. #define TXD_W0_IFS FIELD32(0x00000040)
  1156. #define TXD_W0_RETRY_MODE FIELD32(0x00000080)
  1157. #define TXD_W0_TKIP_MIC FIELD32(0x00000100)
  1158. #define TXD_W0_KEY_TABLE FIELD32(0x00000200)
  1159. #define TXD_W0_KEY_INDEX FIELD32(0x0000fc00)
  1160. #define TXD_W0_DATABYTE_COUNT FIELD32(0x0fff0000)
  1161. #define TXD_W0_BURST FIELD32(0x10000000)
  1162. #define TXD_W0_CIPHER_ALG FIELD32(0xe0000000)
  1163. /*
  1164. * Word1
  1165. * HOST_Q_ID: EDCA/HCCA queue ID.
  1166. * HW_SEQUENCE: MAC overwrites the frame sequence number.
  1167. * BUFFER_COUNT: Number of buffers in this TXD.
  1168. */
  1169. #define TXD_W1_HOST_Q_ID FIELD32(0x0000000f)
  1170. #define TXD_W1_AIFSN FIELD32(0x000000f0)
  1171. #define TXD_W1_CWMIN FIELD32(0x00000f00)
  1172. #define TXD_W1_CWMAX FIELD32(0x0000f000)
  1173. #define TXD_W1_IV_OFFSET FIELD32(0x003f0000)
  1174. #define TXD_W1_PIGGY_BACK FIELD32(0x01000000)
  1175. #define TXD_W1_HW_SEQUENCE FIELD32(0x10000000)
  1176. #define TXD_W1_BUFFER_COUNT FIELD32(0xe0000000)
  1177. /*
  1178. * Word2: PLCP information
  1179. */
  1180. #define TXD_W2_PLCP_SIGNAL FIELD32(0x000000ff)
  1181. #define TXD_W2_PLCP_SERVICE FIELD32(0x0000ff00)
  1182. #define TXD_W2_PLCP_LENGTH_LOW FIELD32(0x00ff0000)
  1183. #define TXD_W2_PLCP_LENGTH_HIGH FIELD32(0xff000000)
  1184. /*
  1185. * Word3
  1186. */
  1187. #define TXD_W3_IV FIELD32(0xffffffff)
  1188. /*
  1189. * Word4
  1190. */
  1191. #define TXD_W4_EIV FIELD32(0xffffffff)
  1192. /*
  1193. * Word5
  1194. * FRAME_OFFSET: Frame start offset inside ASIC TXFIFO (after TXINFO field).
  1195. * TXD_W5_PID_SUBTYPE: Driver assigned packet ID index for txdone handler.
  1196. * TXD_W5_PID_TYPE: Driver assigned packet ID type for txdone handler.
  1197. * WAITING_DMA_DONE_INT: TXD been filled with data
  1198. * and waiting for TxDoneISR housekeeping.
  1199. */
  1200. #define TXD_W5_FRAME_OFFSET FIELD32(0x000000ff)
  1201. #define TXD_W5_PID_SUBTYPE FIELD32(0x00001f00)
  1202. #define TXD_W5_PID_TYPE FIELD32(0x0000e000)
  1203. #define TXD_W5_TX_POWER FIELD32(0x00ff0000)
  1204. #define TXD_W5_WAITING_DMA_DONE_INT FIELD32(0x01000000)
  1205. /*
  1206. * the above 24-byte is called TXINFO and will be DMAed to MAC block
  1207. * through TXFIFO. MAC block use this TXINFO to control the transmission
  1208. * behavior of this frame.
  1209. * The following fields are not used by MAC block.
  1210. * They are used by DMA block and HOST driver only.
  1211. * Once a frame has been DMA to ASIC, all the following fields are useless
  1212. * to ASIC.
  1213. */
  1214. /*
  1215. * Word6-10: Buffer physical address
  1216. */
  1217. #define TXD_W6_BUFFER_PHYSICAL_ADDRESS FIELD32(0xffffffff)
  1218. #define TXD_W7_BUFFER_PHYSICAL_ADDRESS FIELD32(0xffffffff)
  1219. #define TXD_W8_BUFFER_PHYSICAL_ADDRESS FIELD32(0xffffffff)
  1220. #define TXD_W9_BUFFER_PHYSICAL_ADDRESS FIELD32(0xffffffff)
  1221. #define TXD_W10_BUFFER_PHYSICAL_ADDRESS FIELD32(0xffffffff)
  1222. /*
  1223. * Word11-13: Buffer length
  1224. */
  1225. #define TXD_W11_BUFFER_LENGTH0 FIELD32(0x00000fff)
  1226. #define TXD_W11_BUFFER_LENGTH1 FIELD32(0x0fff0000)
  1227. #define TXD_W12_BUFFER_LENGTH2 FIELD32(0x00000fff)
  1228. #define TXD_W12_BUFFER_LENGTH3 FIELD32(0x0fff0000)
  1229. #define TXD_W13_BUFFER_LENGTH4 FIELD32(0x00000fff)
  1230. /*
  1231. * Word14
  1232. */
  1233. #define TXD_W14_SK_BUFFER FIELD32(0xffffffff)
  1234. /*
  1235. * Word15
  1236. */
  1237. #define TXD_W15_NEXT_SK_BUFFER FIELD32(0xffffffff)
  1238. /*
  1239. * RX descriptor format for RX Ring.
  1240. */
  1241. /*
  1242. * Word0
  1243. * CIPHER_ERROR: 1:ICV error, 2:MIC error, 3:invalid key.
  1244. * KEY_INDEX: Decryption key actually used.
  1245. */
  1246. #define RXD_W0_OWNER_NIC FIELD32(0x00000001)
  1247. #define RXD_W0_DROP FIELD32(0x00000002)
  1248. #define RXD_W0_UNICAST_TO_ME FIELD32(0x00000004)
  1249. #define RXD_W0_MULTICAST FIELD32(0x00000008)
  1250. #define RXD_W0_BROADCAST FIELD32(0x00000010)
  1251. #define RXD_W0_MY_BSS FIELD32(0x00000020)
  1252. #define RXD_W0_CRC_ERROR FIELD32(0x00000040)
  1253. #define RXD_W0_OFDM FIELD32(0x00000080)
  1254. #define RXD_W0_CIPHER_ERROR FIELD32(0x00000300)
  1255. #define RXD_W0_KEY_INDEX FIELD32(0x0000fc00)
  1256. #define RXD_W0_DATABYTE_COUNT FIELD32(0x0fff0000)
  1257. #define RXD_W0_CIPHER_ALG FIELD32(0xe0000000)
  1258. /*
  1259. * Word1
  1260. * SIGNAL: RX raw data rate reported by BBP.
  1261. */
  1262. #define RXD_W1_SIGNAL FIELD32(0x000000ff)
  1263. #define RXD_W1_RSSI_AGC FIELD32(0x00001f00)
  1264. #define RXD_W1_RSSI_LNA FIELD32(0x00006000)
  1265. #define RXD_W1_FRAME_OFFSET FIELD32(0x7f000000)
  1266. /*
  1267. * Word2
  1268. * IV: Received IV of originally encrypted.
  1269. */
  1270. #define RXD_W2_IV FIELD32(0xffffffff)
  1271. /*
  1272. * Word3
  1273. * EIV: Received EIV of originally encrypted.
  1274. */
  1275. #define RXD_W3_EIV FIELD32(0xffffffff)
  1276. /*
  1277. * Word4
  1278. * ICV: Received ICV of originally encrypted.
  1279. * NOTE: This is a guess, the official definition is "reserved"
  1280. */
  1281. #define RXD_W4_ICV FIELD32(0xffffffff)
  1282. /*
  1283. * the above 20-byte is called RXINFO and will be DMAed to MAC RX block
  1284. * and passed to the HOST driver.
  1285. * The following fields are for DMA block and HOST usage only.
  1286. * Can't be touched by ASIC MAC block.
  1287. */
  1288. /*
  1289. * Word5
  1290. */
  1291. #define RXD_W5_BUFFER_PHYSICAL_ADDRESS FIELD32(0xffffffff)
  1292. /*
  1293. * Word6-15: Reserved
  1294. */
  1295. #define RXD_W6_RESERVED FIELD32(0xffffffff)
  1296. #define RXD_W7_RESERVED FIELD32(0xffffffff)
  1297. #define RXD_W8_RESERVED FIELD32(0xffffffff)
  1298. #define RXD_W9_RESERVED FIELD32(0xffffffff)
  1299. #define RXD_W10_RESERVED FIELD32(0xffffffff)
  1300. #define RXD_W11_RESERVED FIELD32(0xffffffff)
  1301. #define RXD_W12_RESERVED FIELD32(0xffffffff)
  1302. #define RXD_W13_RESERVED FIELD32(0xffffffff)
  1303. #define RXD_W14_RESERVED FIELD32(0xffffffff)
  1304. #define RXD_W15_RESERVED FIELD32(0xffffffff)
  1305. /*
  1306. * Macros for converting txpower from EEPROM to mac80211 value
  1307. * and from mac80211 value to register value.
  1308. */
  1309. #define MIN_TXPOWER 0
  1310. #define MAX_TXPOWER 31
  1311. #define DEFAULT_TXPOWER 24
  1312. #define TXPOWER_FROM_DEV(__txpower) \
  1313. (((u8)(__txpower)) > MAX_TXPOWER) ? DEFAULT_TXPOWER : (__txpower)
  1314. #define TXPOWER_TO_DEV(__txpower) \
  1315. clamp_t(char, __txpower, MIN_TXPOWER, MAX_TXPOWER)
  1316. #endif /* RT61PCI_H */