rt2x00queue.h 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642
  1. /*
  2. Copyright (C) 2004 - 2009 Ivo van Doorn <IvDoorn@gmail.com>
  3. <http://rt2x00.serialmonkey.com>
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the
  14. Free Software Foundation, Inc.,
  15. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  16. */
  17. /*
  18. Module: rt2x00
  19. Abstract: rt2x00 queue datastructures and routines
  20. */
  21. #ifndef RT2X00QUEUE_H
  22. #define RT2X00QUEUE_H
  23. #include <linux/prefetch.h>
  24. /**
  25. * DOC: Entry frame size
  26. *
  27. * Ralink PCI devices demand the Frame size to be a multiple of 128 bytes,
  28. * for USB devices this restriction does not apply, but the value of
  29. * 2432 makes sense since it is big enough to contain the maximum fragment
  30. * size according to the ieee802.11 specs.
  31. * The aggregation size depends on support from the driver, but should
  32. * be something around 3840 bytes.
  33. */
  34. #define DATA_FRAME_SIZE 2432
  35. #define MGMT_FRAME_SIZE 256
  36. #define AGGREGATION_SIZE 3840
  37. /**
  38. * DOC: Number of entries per queue
  39. *
  40. * Under normal load without fragmentation, 12 entries are sufficient
  41. * without the queue being filled up to the maximum. When using fragmentation
  42. * and the queue threshold code, we need to add some additional margins to
  43. * make sure the queue will never (or only under extreme load) fill up
  44. * completely.
  45. * Since we don't use preallocated DMA, having a large number of queue entries
  46. * will have minimal impact on the memory requirements for the queue.
  47. */
  48. #define RX_ENTRIES 24
  49. #define TX_ENTRIES 24
  50. #define BEACON_ENTRIES 1
  51. #define ATIM_ENTRIES 8
  52. /**
  53. * enum data_queue_qid: Queue identification
  54. *
  55. * @QID_AC_BE: AC BE queue
  56. * @QID_AC_BK: AC BK queue
  57. * @QID_AC_VI: AC VI queue
  58. * @QID_AC_VO: AC VO queue
  59. * @QID_HCCA: HCCA queue
  60. * @QID_MGMT: MGMT queue (prio queue)
  61. * @QID_RX: RX queue
  62. * @QID_OTHER: None of the above (don't use, only present for completeness)
  63. * @QID_BEACON: Beacon queue (value unspecified, don't send it to device)
  64. * @QID_ATIM: Atim queue (value unspeficied, don't send it to device)
  65. */
  66. enum data_queue_qid {
  67. QID_AC_BE = 0,
  68. QID_AC_BK = 1,
  69. QID_AC_VI = 2,
  70. QID_AC_VO = 3,
  71. QID_HCCA = 4,
  72. QID_MGMT = 13,
  73. QID_RX = 14,
  74. QID_OTHER = 15,
  75. QID_BEACON,
  76. QID_ATIM,
  77. };
  78. /**
  79. * enum skb_frame_desc_flags: Flags for &struct skb_frame_desc
  80. *
  81. * @SKBDESC_DMA_MAPPED_RX: &skb_dma field has been mapped for RX
  82. * @SKBDESC_DMA_MAPPED_TX: &skb_dma field has been mapped for TX
  83. * @SKBDESC_IV_STRIPPED: Frame contained a IV/EIV provided by
  84. * mac80211 but was stripped for processing by the driver.
  85. * @SKBDESC_L2_PADDED: Payload has been padded for 4-byte alignment,
  86. * the padded bytes are located between header and payload.
  87. * @SKBDESC_NOT_MAC80211: Frame didn't originate from mac80211,
  88. * don't try to pass it back.
  89. */
  90. enum skb_frame_desc_flags {
  91. SKBDESC_DMA_MAPPED_RX = 1 << 0,
  92. SKBDESC_DMA_MAPPED_TX = 1 << 1,
  93. SKBDESC_IV_STRIPPED = 1 << 2,
  94. SKBDESC_L2_PADDED = 1 << 3,
  95. SKBDESC_NOT_MAC80211 = 1 << 4,
  96. };
  97. /**
  98. * struct skb_frame_desc: Descriptor information for the skb buffer
  99. *
  100. * This structure is placed over the driver_data array, this means that
  101. * this structure should not exceed the size of that array (40 bytes).
  102. *
  103. * @flags: Frame flags, see &enum skb_frame_desc_flags.
  104. * @desc_len: Length of the frame descriptor.
  105. * @tx_rate_idx: the index of the TX rate, used for TX status reporting
  106. * @tx_rate_flags: the TX rate flags, used for TX status reporting
  107. * @desc: Pointer to descriptor part of the frame.
  108. * Note that this pointer could point to something outside
  109. * of the scope of the skb->data pointer.
  110. * @iv: IV/EIV data used during encryption/decryption.
  111. * @skb_dma: (PCI-only) the DMA address associated with the sk buffer.
  112. * @entry: The entry to which this sk buffer belongs.
  113. */
  114. struct skb_frame_desc {
  115. u8 flags;
  116. u8 desc_len;
  117. u8 tx_rate_idx;
  118. u8 tx_rate_flags;
  119. void *desc;
  120. __le32 iv[2];
  121. dma_addr_t skb_dma;
  122. struct queue_entry *entry;
  123. };
  124. /**
  125. * get_skb_frame_desc - Obtain the rt2x00 frame descriptor from a sk_buff.
  126. * @skb: &struct sk_buff from where we obtain the &struct skb_frame_desc
  127. */
  128. static inline struct skb_frame_desc* get_skb_frame_desc(struct sk_buff *skb)
  129. {
  130. BUILD_BUG_ON(sizeof(struct skb_frame_desc) >
  131. IEEE80211_TX_INFO_DRIVER_DATA_SIZE);
  132. return (struct skb_frame_desc *)&IEEE80211_SKB_CB(skb)->driver_data;
  133. }
  134. /**
  135. * enum rxdone_entry_desc_flags: Flags for &struct rxdone_entry_desc
  136. *
  137. * @RXDONE_SIGNAL_PLCP: Signal field contains the plcp value.
  138. * @RXDONE_SIGNAL_BITRATE: Signal field contains the bitrate value.
  139. * @RXDONE_SIGNAL_MCS: Signal field contains the mcs value.
  140. * @RXDONE_MY_BSS: Does this frame originate from device's BSS.
  141. * @RXDONE_CRYPTO_IV: Driver provided IV/EIV data.
  142. * @RXDONE_CRYPTO_ICV: Driver provided ICV data.
  143. * @RXDONE_L2PAD: 802.11 payload has been padded to 4-byte boundary.
  144. */
  145. enum rxdone_entry_desc_flags {
  146. RXDONE_SIGNAL_PLCP = BIT(0),
  147. RXDONE_SIGNAL_BITRATE = BIT(1),
  148. RXDONE_SIGNAL_MCS = BIT(2),
  149. RXDONE_MY_BSS = BIT(3),
  150. RXDONE_CRYPTO_IV = BIT(4),
  151. RXDONE_CRYPTO_ICV = BIT(5),
  152. RXDONE_L2PAD = BIT(6),
  153. };
  154. /**
  155. * RXDONE_SIGNAL_MASK - Define to mask off all &rxdone_entry_desc_flags flags
  156. * except for the RXDONE_SIGNAL_* flags. This is useful to convert the dev_flags
  157. * from &rxdone_entry_desc to a signal value type.
  158. */
  159. #define RXDONE_SIGNAL_MASK \
  160. ( RXDONE_SIGNAL_PLCP | RXDONE_SIGNAL_BITRATE | RXDONE_SIGNAL_MCS )
  161. /**
  162. * struct rxdone_entry_desc: RX Entry descriptor
  163. *
  164. * Summary of information that has been read from the RX frame descriptor.
  165. *
  166. * @timestamp: RX Timestamp
  167. * @signal: Signal of the received frame.
  168. * @rssi: RSSI of the received frame.
  169. * @noise: Measured noise during frame reception.
  170. * @size: Data size of the received frame.
  171. * @flags: MAC80211 receive flags (See &enum mac80211_rx_flags).
  172. * @dev_flags: Ralink receive flags (See &enum rxdone_entry_desc_flags).
  173. * @rate_mode: Rate mode (See @enum rate_modulation).
  174. * @cipher: Cipher type used during decryption.
  175. * @cipher_status: Decryption status.
  176. * @iv: IV/EIV data used during decryption.
  177. * @icv: ICV data used during decryption.
  178. */
  179. struct rxdone_entry_desc {
  180. u64 timestamp;
  181. int signal;
  182. int rssi;
  183. int noise;
  184. int size;
  185. int flags;
  186. int dev_flags;
  187. u16 rate_mode;
  188. u8 cipher;
  189. u8 cipher_status;
  190. __le32 iv[2];
  191. __le32 icv;
  192. };
  193. /**
  194. * enum txdone_entry_desc_flags: Flags for &struct txdone_entry_desc
  195. *
  196. * @TXDONE_UNKNOWN: Hardware could not determine success of transmission.
  197. * @TXDONE_SUCCESS: Frame was successfully send
  198. * @TXDONE_FALLBACK: Frame was successfully send using a fallback rate.
  199. * @TXDONE_FAILURE: Frame was not successfully send
  200. * @TXDONE_EXCESSIVE_RETRY: In addition to &TXDONE_FAILURE, the
  201. * frame transmission failed due to excessive retries.
  202. */
  203. enum txdone_entry_desc_flags {
  204. TXDONE_UNKNOWN,
  205. TXDONE_SUCCESS,
  206. TXDONE_FALLBACK,
  207. TXDONE_FAILURE,
  208. TXDONE_EXCESSIVE_RETRY,
  209. };
  210. /**
  211. * struct txdone_entry_desc: TX done entry descriptor
  212. *
  213. * Summary of information that has been read from the TX frame descriptor
  214. * after the device is done with transmission.
  215. *
  216. * @flags: TX done flags (See &enum txdone_entry_desc_flags).
  217. * @retry: Retry count.
  218. */
  219. struct txdone_entry_desc {
  220. unsigned long flags;
  221. int retry;
  222. };
  223. /**
  224. * enum txentry_desc_flags: Status flags for TX entry descriptor
  225. *
  226. * @ENTRY_TXD_RTS_FRAME: This frame is a RTS frame.
  227. * @ENTRY_TXD_CTS_FRAME: This frame is a CTS-to-self frame.
  228. * @ENTRY_TXD_GENERATE_SEQ: This frame requires sequence counter.
  229. * @ENTRY_TXD_FIRST_FRAGMENT: This is the first frame.
  230. * @ENTRY_TXD_MORE_FRAG: This frame is followed by another fragment.
  231. * @ENTRY_TXD_REQ_TIMESTAMP: Require timestamp to be inserted.
  232. * @ENTRY_TXD_BURST: This frame belongs to the same burst event.
  233. * @ENTRY_TXD_ACK: An ACK is required for this frame.
  234. * @ENTRY_TXD_RETRY_MODE: When set, the long retry count is used.
  235. * @ENTRY_TXD_ENCRYPT: This frame should be encrypted.
  236. * @ENTRY_TXD_ENCRYPT_PAIRWISE: Use pairwise key table (instead of shared).
  237. * @ENTRY_TXD_ENCRYPT_IV: Generate IV/EIV in hardware.
  238. * @ENTRY_TXD_ENCRYPT_MMIC: Generate MIC in hardware.
  239. * @ENTRY_TXD_HT_AMPDU: This frame is part of an AMPDU.
  240. * @ENTRY_TXD_HT_BW_40: Use 40MHz Bandwidth.
  241. * @ENTRY_TXD_HT_SHORT_GI: Use short GI.
  242. */
  243. enum txentry_desc_flags {
  244. ENTRY_TXD_RTS_FRAME,
  245. ENTRY_TXD_CTS_FRAME,
  246. ENTRY_TXD_GENERATE_SEQ,
  247. ENTRY_TXD_FIRST_FRAGMENT,
  248. ENTRY_TXD_MORE_FRAG,
  249. ENTRY_TXD_REQ_TIMESTAMP,
  250. ENTRY_TXD_BURST,
  251. ENTRY_TXD_ACK,
  252. ENTRY_TXD_RETRY_MODE,
  253. ENTRY_TXD_ENCRYPT,
  254. ENTRY_TXD_ENCRYPT_PAIRWISE,
  255. ENTRY_TXD_ENCRYPT_IV,
  256. ENTRY_TXD_ENCRYPT_MMIC,
  257. ENTRY_TXD_HT_AMPDU,
  258. ENTRY_TXD_HT_BW_40,
  259. ENTRY_TXD_HT_SHORT_GI,
  260. };
  261. /**
  262. * struct txentry_desc: TX Entry descriptor
  263. *
  264. * Summary of information for the frame descriptor before sending a TX frame.
  265. *
  266. * @flags: Descriptor flags (See &enum queue_entry_flags).
  267. * @queue: Queue identification (See &enum data_queue_qid).
  268. * @header_length: Length of 802.11 header.
  269. * @l2pad: Amount of padding to align 802.11 payload to 4-byte boundrary.
  270. * @length_high: PLCP length high word.
  271. * @length_low: PLCP length low word.
  272. * @signal: PLCP signal.
  273. * @service: PLCP service.
  274. * @msc: MCS.
  275. * @stbc: STBC.
  276. * @ba_size: BA size.
  277. * @rate_mode: Rate mode (See @enum rate_modulation).
  278. * @mpdu_density: MDPU density.
  279. * @retry_limit: Max number of retries.
  280. * @aifs: AIFS value.
  281. * @ifs: IFS value.
  282. * @cw_min: cwmin value.
  283. * @cw_max: cwmax value.
  284. * @cipher: Cipher type used for encryption.
  285. * @key_idx: Key index used for encryption.
  286. * @iv_offset: Position where IV should be inserted by hardware.
  287. * @iv_len: Length of IV data.
  288. */
  289. struct txentry_desc {
  290. unsigned long flags;
  291. enum data_queue_qid queue;
  292. u16 header_length;
  293. u16 l2pad;
  294. u16 length_high;
  295. u16 length_low;
  296. u16 signal;
  297. u16 service;
  298. u16 mcs;
  299. u16 stbc;
  300. u16 ba_size;
  301. u16 rate_mode;
  302. u16 mpdu_density;
  303. short retry_limit;
  304. short aifs;
  305. short ifs;
  306. short cw_min;
  307. short cw_max;
  308. enum cipher cipher;
  309. u16 key_idx;
  310. u16 iv_offset;
  311. u16 iv_len;
  312. };
  313. /**
  314. * enum queue_entry_flags: Status flags for queue entry
  315. *
  316. * @ENTRY_BCN_ASSIGNED: This entry has been assigned to an interface.
  317. * As long as this bit is set, this entry may only be touched
  318. * through the interface structure.
  319. * @ENTRY_OWNER_DEVICE_DATA: This entry is owned by the device for data
  320. * transfer (either TX or RX depending on the queue). The entry should
  321. * only be touched after the device has signaled it is done with it.
  322. * @ENTRY_OWNER_DEVICE_CRYPTO: This entry is owned by the device for data
  323. * encryption or decryption. The entry should only be touched after
  324. * the device has signaled it is done with it.
  325. * @ENTRY_DATA_PENDING: This entry contains a valid frame and is waiting
  326. * for the signal to start sending.
  327. */
  328. enum queue_entry_flags {
  329. ENTRY_BCN_ASSIGNED,
  330. ENTRY_OWNER_DEVICE_DATA,
  331. ENTRY_OWNER_DEVICE_CRYPTO,
  332. ENTRY_DATA_PENDING,
  333. };
  334. /**
  335. * struct queue_entry: Entry inside the &struct data_queue
  336. *
  337. * @flags: Entry flags, see &enum queue_entry_flags.
  338. * @queue: The data queue (&struct data_queue) to which this entry belongs.
  339. * @skb: The buffer which is currently being transmitted (for TX queue),
  340. * or used to directly recieve data in (for RX queue).
  341. * @entry_idx: The entry index number.
  342. * @priv_data: Private data belonging to this queue entry. The pointer
  343. * points to data specific to a particular driver and queue type.
  344. */
  345. struct queue_entry {
  346. unsigned long flags;
  347. struct data_queue *queue;
  348. struct sk_buff *skb;
  349. unsigned int entry_idx;
  350. void *priv_data;
  351. };
  352. /**
  353. * enum queue_index: Queue index type
  354. *
  355. * @Q_INDEX: Index pointer to the current entry in the queue, if this entry is
  356. * owned by the hardware then the queue is considered to be full.
  357. * @Q_INDEX_DONE: Index pointer to the next entry which will be completed by
  358. * the hardware and for which we need to run the txdone handler. If this
  359. * entry is not owned by the hardware the queue is considered to be empty.
  360. * @Q_INDEX_CRYPTO: Index pointer to the next entry which encryption/decription
  361. * will be completed by the hardware next.
  362. * @Q_INDEX_MAX: Keep last, used in &struct data_queue to determine the size
  363. * of the index array.
  364. */
  365. enum queue_index {
  366. Q_INDEX,
  367. Q_INDEX_DONE,
  368. Q_INDEX_CRYPTO,
  369. Q_INDEX_MAX,
  370. };
  371. /**
  372. * struct data_queue: Data queue
  373. *
  374. * @rt2x00dev: Pointer to main &struct rt2x00dev where this queue belongs to.
  375. * @entries: Base address of the &struct queue_entry which are
  376. * part of this queue.
  377. * @qid: The queue identification, see &enum data_queue_qid.
  378. * @lock: Spinlock to protect index handling. Whenever @index, @index_done or
  379. * @index_crypt needs to be changed this lock should be grabbed to prevent
  380. * index corruption due to concurrency.
  381. * @count: Number of frames handled in the queue.
  382. * @limit: Maximum number of entries in the queue.
  383. * @threshold: Minimum number of free entries before queue is kicked by force.
  384. * @length: Number of frames in queue.
  385. * @index: Index pointers to entry positions in the queue,
  386. * use &enum queue_index to get a specific index field.
  387. * @txop: maximum burst time.
  388. * @aifs: The aifs value for outgoing frames (field ignored in RX queue).
  389. * @cw_min: The cw min value for outgoing frames (field ignored in RX queue).
  390. * @cw_max: The cw max value for outgoing frames (field ignored in RX queue).
  391. * @data_size: Maximum data size for the frames in this queue.
  392. * @desc_size: Hardware descriptor size for the data in this queue.
  393. * @usb_endpoint: Device endpoint used for communication (USB only)
  394. * @usb_maxpacket: Max packet size for given endpoint (USB only)
  395. */
  396. struct data_queue {
  397. struct rt2x00_dev *rt2x00dev;
  398. struct queue_entry *entries;
  399. enum data_queue_qid qid;
  400. spinlock_t lock;
  401. unsigned int count;
  402. unsigned short limit;
  403. unsigned short threshold;
  404. unsigned short length;
  405. unsigned short index[Q_INDEX_MAX];
  406. unsigned short txop;
  407. unsigned short aifs;
  408. unsigned short cw_min;
  409. unsigned short cw_max;
  410. unsigned short data_size;
  411. unsigned short desc_size;
  412. unsigned short usb_endpoint;
  413. unsigned short usb_maxpacket;
  414. };
  415. /**
  416. * struct data_queue_desc: Data queue description
  417. *
  418. * The information in this structure is used by drivers
  419. * to inform rt2x00lib about the creation of the data queue.
  420. *
  421. * @entry_num: Maximum number of entries for a queue.
  422. * @data_size: Maximum data size for the frames in this queue.
  423. * @desc_size: Hardware descriptor size for the data in this queue.
  424. * @priv_size: Size of per-queue_entry private data.
  425. */
  426. struct data_queue_desc {
  427. unsigned short entry_num;
  428. unsigned short data_size;
  429. unsigned short desc_size;
  430. unsigned short priv_size;
  431. };
  432. /**
  433. * queue_end - Return pointer to the last queue (HELPER MACRO).
  434. * @__dev: Pointer to &struct rt2x00_dev
  435. *
  436. * Using the base rx pointer and the maximum number of available queues,
  437. * this macro will return the address of 1 position beyond the end of the
  438. * queues array.
  439. */
  440. #define queue_end(__dev) \
  441. &(__dev)->rx[(__dev)->data_queues]
  442. /**
  443. * tx_queue_end - Return pointer to the last TX queue (HELPER MACRO).
  444. * @__dev: Pointer to &struct rt2x00_dev
  445. *
  446. * Using the base tx pointer and the maximum number of available TX
  447. * queues, this macro will return the address of 1 position beyond
  448. * the end of the TX queue array.
  449. */
  450. #define tx_queue_end(__dev) \
  451. &(__dev)->tx[(__dev)->ops->tx_queues]
  452. /**
  453. * queue_next - Return pointer to next queue in list (HELPER MACRO).
  454. * @__queue: Current queue for which we need the next queue
  455. *
  456. * Using the current queue address we take the address directly
  457. * after the queue to take the next queue. Note that this macro
  458. * should be used carefully since it does not protect against
  459. * moving past the end of the list. (See macros &queue_end and
  460. * &tx_queue_end for determining the end of the queue).
  461. */
  462. #define queue_next(__queue) \
  463. &(__queue)[1]
  464. /**
  465. * queue_loop - Loop through the queues within a specific range (HELPER MACRO).
  466. * @__entry: Pointer where the current queue entry will be stored in.
  467. * @__start: Start queue pointer.
  468. * @__end: End queue pointer.
  469. *
  470. * This macro will loop through all queues between &__start and &__end.
  471. */
  472. #define queue_loop(__entry, __start, __end) \
  473. for ((__entry) = (__start); \
  474. prefetch(queue_next(__entry)), (__entry) != (__end);\
  475. (__entry) = queue_next(__entry))
  476. /**
  477. * queue_for_each - Loop through all queues
  478. * @__dev: Pointer to &struct rt2x00_dev
  479. * @__entry: Pointer where the current queue entry will be stored in.
  480. *
  481. * This macro will loop through all available queues.
  482. */
  483. #define queue_for_each(__dev, __entry) \
  484. queue_loop(__entry, (__dev)->rx, queue_end(__dev))
  485. /**
  486. * tx_queue_for_each - Loop through the TX queues
  487. * @__dev: Pointer to &struct rt2x00_dev
  488. * @__entry: Pointer where the current queue entry will be stored in.
  489. *
  490. * This macro will loop through all TX related queues excluding
  491. * the Beacon and Atim queues.
  492. */
  493. #define tx_queue_for_each(__dev, __entry) \
  494. queue_loop(__entry, (__dev)->tx, tx_queue_end(__dev))
  495. /**
  496. * txall_queue_for_each - Loop through all TX related queues
  497. * @__dev: Pointer to &struct rt2x00_dev
  498. * @__entry: Pointer where the current queue entry will be stored in.
  499. *
  500. * This macro will loop through all TX related queues including
  501. * the Beacon and Atim queues.
  502. */
  503. #define txall_queue_for_each(__dev, __entry) \
  504. queue_loop(__entry, (__dev)->tx, queue_end(__dev))
  505. /**
  506. * rt2x00queue_empty - Check if the queue is empty.
  507. * @queue: Queue to check if empty.
  508. */
  509. static inline int rt2x00queue_empty(struct data_queue *queue)
  510. {
  511. return queue->length == 0;
  512. }
  513. /**
  514. * rt2x00queue_full - Check if the queue is full.
  515. * @queue: Queue to check if full.
  516. */
  517. static inline int rt2x00queue_full(struct data_queue *queue)
  518. {
  519. return queue->length == queue->limit;
  520. }
  521. /**
  522. * rt2x00queue_free - Check the number of available entries in queue.
  523. * @queue: Queue to check.
  524. */
  525. static inline int rt2x00queue_available(struct data_queue *queue)
  526. {
  527. return queue->limit - queue->length;
  528. }
  529. /**
  530. * rt2x00queue_threshold - Check if the queue is below threshold
  531. * @queue: Queue to check.
  532. */
  533. static inline int rt2x00queue_threshold(struct data_queue *queue)
  534. {
  535. return rt2x00queue_available(queue) < queue->threshold;
  536. }
  537. /**
  538. * _rt2x00_desc_read - Read a word from the hardware descriptor.
  539. * @desc: Base descriptor address
  540. * @word: Word index from where the descriptor should be read.
  541. * @value: Address where the descriptor value should be written into.
  542. */
  543. static inline void _rt2x00_desc_read(__le32 *desc, const u8 word, __le32 *value)
  544. {
  545. *value = desc[word];
  546. }
  547. /**
  548. * rt2x00_desc_read - Read a word from the hardware descriptor, this
  549. * function will take care of the byte ordering.
  550. * @desc: Base descriptor address
  551. * @word: Word index from where the descriptor should be read.
  552. * @value: Address where the descriptor value should be written into.
  553. */
  554. static inline void rt2x00_desc_read(__le32 *desc, const u8 word, u32 *value)
  555. {
  556. __le32 tmp;
  557. _rt2x00_desc_read(desc, word, &tmp);
  558. *value = le32_to_cpu(tmp);
  559. }
  560. /**
  561. * rt2x00_desc_write - write a word to the hardware descriptor, this
  562. * function will take care of the byte ordering.
  563. * @desc: Base descriptor address
  564. * @word: Word index from where the descriptor should be written.
  565. * @value: Value that should be written into the descriptor.
  566. */
  567. static inline void _rt2x00_desc_write(__le32 *desc, const u8 word, __le32 value)
  568. {
  569. desc[word] = value;
  570. }
  571. /**
  572. * rt2x00_desc_write - write a word to the hardware descriptor.
  573. * @desc: Base descriptor address
  574. * @word: Word index from where the descriptor should be written.
  575. * @value: Value that should be written into the descriptor.
  576. */
  577. static inline void rt2x00_desc_write(__le32 *desc, const u8 word, u32 value)
  578. {
  579. _rt2x00_desc_write(desc, word, cpu_to_le32(value));
  580. }
  581. #endif /* RT2X00QUEUE_H */