rt2800.h 52 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852
  1. /*
  2. Copyright (C) 2004 - 2009 Ivo van Doorn <IvDoorn@gmail.com>
  3. Copyright (C) 2009 Alban Browaeys <prahal@yahoo.com>
  4. Copyright (C) 2009 Felix Fietkau <nbd@openwrt.org>
  5. Copyright (C) 2009 Luis Correia <luis.f.correia@gmail.com>
  6. Copyright (C) 2009 Mattias Nissler <mattias.nissler@gmx.de>
  7. Copyright (C) 2009 Mark Asselstine <asselsm@gmail.com>
  8. Copyright (C) 2009 Xose Vazquez Perez <xose.vazquez@gmail.com>
  9. Copyright (C) 2009 Bart Zolnierkiewicz <bzolnier@gmail.com>
  10. <http://rt2x00.serialmonkey.com>
  11. This program is free software; you can redistribute it and/or modify
  12. it under the terms of the GNU General Public License as published by
  13. the Free Software Foundation; either version 2 of the License, or
  14. (at your option) any later version.
  15. This program is distributed in the hope that it will be useful,
  16. but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. GNU General Public License for more details.
  19. You should have received a copy of the GNU General Public License
  20. along with this program; if not, write to the
  21. Free Software Foundation, Inc.,
  22. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  23. */
  24. /*
  25. Module: rt2800
  26. Abstract: Data structures and registers for the rt2800 modules.
  27. Supported chipsets: RT2800E, RT2800ED & RT2800U.
  28. */
  29. #ifndef RT2800_H
  30. #define RT2800_H
  31. /*
  32. * RF chip defines.
  33. *
  34. * RF2820 2.4G 2T3R
  35. * RF2850 2.4G/5G 2T3R
  36. * RF2720 2.4G 1T2R
  37. * RF2750 2.4G/5G 1T2R
  38. * RF3020 2.4G 1T1R
  39. * RF2020 2.4G B/G
  40. * RF3021 2.4G 1T2R
  41. * RF3022 2.4G 2T2R
  42. * RF3052 2.4G 2T2R
  43. */
  44. #define RF2820 0x0001
  45. #define RF2850 0x0002
  46. #define RF2720 0x0003
  47. #define RF2750 0x0004
  48. #define RF3020 0x0005
  49. #define RF2020 0x0006
  50. #define RF3021 0x0007
  51. #define RF3022 0x0008
  52. #define RF3052 0x0009
  53. /*
  54. * Chipset version.
  55. */
  56. #define RT2860C_VERSION 0x28600100
  57. #define RT2860D_VERSION 0x28600101
  58. #define RT2880E_VERSION 0x28720200
  59. #define RT2883_VERSION 0x28830300
  60. #define RT3070_VERSION 0x30700200
  61. /*
  62. * Signal information.
  63. * Default offset is required for RSSI <-> dBm conversion.
  64. */
  65. #define DEFAULT_RSSI_OFFSET 120 /* FIXME */
  66. /*
  67. * Register layout information.
  68. */
  69. #define CSR_REG_BASE 0x1000
  70. #define CSR_REG_SIZE 0x0800
  71. #define EEPROM_BASE 0x0000
  72. #define EEPROM_SIZE 0x0110
  73. #define BBP_BASE 0x0000
  74. #define BBP_SIZE 0x0080
  75. #define RF_BASE 0x0004
  76. #define RF_SIZE 0x0010
  77. /*
  78. * Number of TX queues.
  79. */
  80. #define NUM_TX_QUEUES 4
  81. /*
  82. * USB registers.
  83. */
  84. /*
  85. * INT_SOURCE_CSR: Interrupt source register.
  86. * Write one to clear corresponding bit.
  87. * TX_FIFO_STATUS: FIFO Statistics is full, sw should read 0x171c
  88. */
  89. #define INT_SOURCE_CSR 0x0200
  90. #define INT_SOURCE_CSR_RXDELAYINT FIELD32(0x00000001)
  91. #define INT_SOURCE_CSR_TXDELAYINT FIELD32(0x00000002)
  92. #define INT_SOURCE_CSR_RX_DONE FIELD32(0x00000004)
  93. #define INT_SOURCE_CSR_AC0_DMA_DONE FIELD32(0x00000008)
  94. #define INT_SOURCE_CSR_AC1_DMA_DONE FIELD32(0x00000010)
  95. #define INT_SOURCE_CSR_AC2_DMA_DONE FIELD32(0x00000020)
  96. #define INT_SOURCE_CSR_AC3_DMA_DONE FIELD32(0x00000040)
  97. #define INT_SOURCE_CSR_HCCA_DMA_DONE FIELD32(0x00000080)
  98. #define INT_SOURCE_CSR_MGMT_DMA_DONE FIELD32(0x00000100)
  99. #define INT_SOURCE_CSR_MCU_COMMAND FIELD32(0x00000200)
  100. #define INT_SOURCE_CSR_RXTX_COHERENT FIELD32(0x00000400)
  101. #define INT_SOURCE_CSR_TBTT FIELD32(0x00000800)
  102. #define INT_SOURCE_CSR_PRE_TBTT FIELD32(0x00001000)
  103. #define INT_SOURCE_CSR_TX_FIFO_STATUS FIELD32(0x00002000)
  104. #define INT_SOURCE_CSR_AUTO_WAKEUP FIELD32(0x00004000)
  105. #define INT_SOURCE_CSR_GPTIMER FIELD32(0x00008000)
  106. #define INT_SOURCE_CSR_RX_COHERENT FIELD32(0x00010000)
  107. #define INT_SOURCE_CSR_TX_COHERENT FIELD32(0x00020000)
  108. /*
  109. * INT_MASK_CSR: Interrupt MASK register. 1: the interrupt is mask OFF.
  110. */
  111. #define INT_MASK_CSR 0x0204
  112. #define INT_MASK_CSR_RXDELAYINT FIELD32(0x00000001)
  113. #define INT_MASK_CSR_TXDELAYINT FIELD32(0x00000002)
  114. #define INT_MASK_CSR_RX_DONE FIELD32(0x00000004)
  115. #define INT_MASK_CSR_AC0_DMA_DONE FIELD32(0x00000008)
  116. #define INT_MASK_CSR_AC1_DMA_DONE FIELD32(0x00000010)
  117. #define INT_MASK_CSR_AC2_DMA_DONE FIELD32(0x00000020)
  118. #define INT_MASK_CSR_AC3_DMA_DONE FIELD32(0x00000040)
  119. #define INT_MASK_CSR_HCCA_DMA_DONE FIELD32(0x00000080)
  120. #define INT_MASK_CSR_MGMT_DMA_DONE FIELD32(0x00000100)
  121. #define INT_MASK_CSR_MCU_COMMAND FIELD32(0x00000200)
  122. #define INT_MASK_CSR_RXTX_COHERENT FIELD32(0x00000400)
  123. #define INT_MASK_CSR_TBTT FIELD32(0x00000800)
  124. #define INT_MASK_CSR_PRE_TBTT FIELD32(0x00001000)
  125. #define INT_MASK_CSR_TX_FIFO_STATUS FIELD32(0x00002000)
  126. #define INT_MASK_CSR_AUTO_WAKEUP FIELD32(0x00004000)
  127. #define INT_MASK_CSR_GPTIMER FIELD32(0x00008000)
  128. #define INT_MASK_CSR_RX_COHERENT FIELD32(0x00010000)
  129. #define INT_MASK_CSR_TX_COHERENT FIELD32(0x00020000)
  130. /*
  131. * WPDMA_GLO_CFG
  132. */
  133. #define WPDMA_GLO_CFG 0x0208
  134. #define WPDMA_GLO_CFG_ENABLE_TX_DMA FIELD32(0x00000001)
  135. #define WPDMA_GLO_CFG_TX_DMA_BUSY FIELD32(0x00000002)
  136. #define WPDMA_GLO_CFG_ENABLE_RX_DMA FIELD32(0x00000004)
  137. #define WPDMA_GLO_CFG_RX_DMA_BUSY FIELD32(0x00000008)
  138. #define WPDMA_GLO_CFG_WP_DMA_BURST_SIZE FIELD32(0x00000030)
  139. #define WPDMA_GLO_CFG_TX_WRITEBACK_DONE FIELD32(0x00000040)
  140. #define WPDMA_GLO_CFG_BIG_ENDIAN FIELD32(0x00000080)
  141. #define WPDMA_GLO_CFG_RX_HDR_SCATTER FIELD32(0x0000ff00)
  142. #define WPDMA_GLO_CFG_HDR_SEG_LEN FIELD32(0xffff0000)
  143. /*
  144. * WPDMA_RST_IDX
  145. */
  146. #define WPDMA_RST_IDX 0x020c
  147. #define WPDMA_RST_IDX_DTX_IDX0 FIELD32(0x00000001)
  148. #define WPDMA_RST_IDX_DTX_IDX1 FIELD32(0x00000002)
  149. #define WPDMA_RST_IDX_DTX_IDX2 FIELD32(0x00000004)
  150. #define WPDMA_RST_IDX_DTX_IDX3 FIELD32(0x00000008)
  151. #define WPDMA_RST_IDX_DTX_IDX4 FIELD32(0x00000010)
  152. #define WPDMA_RST_IDX_DTX_IDX5 FIELD32(0x00000020)
  153. #define WPDMA_RST_IDX_DRX_IDX0 FIELD32(0x00010000)
  154. /*
  155. * DELAY_INT_CFG
  156. */
  157. #define DELAY_INT_CFG 0x0210
  158. #define DELAY_INT_CFG_RXMAX_PTIME FIELD32(0x000000ff)
  159. #define DELAY_INT_CFG_RXMAX_PINT FIELD32(0x00007f00)
  160. #define DELAY_INT_CFG_RXDLY_INT_EN FIELD32(0x00008000)
  161. #define DELAY_INT_CFG_TXMAX_PTIME FIELD32(0x00ff0000)
  162. #define DELAY_INT_CFG_TXMAX_PINT FIELD32(0x7f000000)
  163. #define DELAY_INT_CFG_TXDLY_INT_EN FIELD32(0x80000000)
  164. /*
  165. * WMM_AIFSN_CFG: Aifsn for each EDCA AC
  166. * AIFSN0: AC_BE
  167. * AIFSN1: AC_BK
  168. * AIFSN2: AC_VI
  169. * AIFSN3: AC_VO
  170. */
  171. #define WMM_AIFSN_CFG 0x0214
  172. #define WMM_AIFSN_CFG_AIFSN0 FIELD32(0x0000000f)
  173. #define WMM_AIFSN_CFG_AIFSN1 FIELD32(0x000000f0)
  174. #define WMM_AIFSN_CFG_AIFSN2 FIELD32(0x00000f00)
  175. #define WMM_AIFSN_CFG_AIFSN3 FIELD32(0x0000f000)
  176. /*
  177. * WMM_CWMIN_CSR: CWmin for each EDCA AC
  178. * CWMIN0: AC_BE
  179. * CWMIN1: AC_BK
  180. * CWMIN2: AC_VI
  181. * CWMIN3: AC_VO
  182. */
  183. #define WMM_CWMIN_CFG 0x0218
  184. #define WMM_CWMIN_CFG_CWMIN0 FIELD32(0x0000000f)
  185. #define WMM_CWMIN_CFG_CWMIN1 FIELD32(0x000000f0)
  186. #define WMM_CWMIN_CFG_CWMIN2 FIELD32(0x00000f00)
  187. #define WMM_CWMIN_CFG_CWMIN3 FIELD32(0x0000f000)
  188. /*
  189. * WMM_CWMAX_CSR: CWmax for each EDCA AC
  190. * CWMAX0: AC_BE
  191. * CWMAX1: AC_BK
  192. * CWMAX2: AC_VI
  193. * CWMAX3: AC_VO
  194. */
  195. #define WMM_CWMAX_CFG 0x021c
  196. #define WMM_CWMAX_CFG_CWMAX0 FIELD32(0x0000000f)
  197. #define WMM_CWMAX_CFG_CWMAX1 FIELD32(0x000000f0)
  198. #define WMM_CWMAX_CFG_CWMAX2 FIELD32(0x00000f00)
  199. #define WMM_CWMAX_CFG_CWMAX3 FIELD32(0x0000f000)
  200. /*
  201. * AC_TXOP0: AC_BK/AC_BE TXOP register
  202. * AC0TXOP: AC_BK in unit of 32us
  203. * AC1TXOP: AC_BE in unit of 32us
  204. */
  205. #define WMM_TXOP0_CFG 0x0220
  206. #define WMM_TXOP0_CFG_AC0TXOP FIELD32(0x0000ffff)
  207. #define WMM_TXOP0_CFG_AC1TXOP FIELD32(0xffff0000)
  208. /*
  209. * AC_TXOP1: AC_VO/AC_VI TXOP register
  210. * AC2TXOP: AC_VI in unit of 32us
  211. * AC3TXOP: AC_VO in unit of 32us
  212. */
  213. #define WMM_TXOP1_CFG 0x0224
  214. #define WMM_TXOP1_CFG_AC2TXOP FIELD32(0x0000ffff)
  215. #define WMM_TXOP1_CFG_AC3TXOP FIELD32(0xffff0000)
  216. /*
  217. * GPIO_CTRL_CFG:
  218. */
  219. #define GPIO_CTRL_CFG 0x0228
  220. #define GPIO_CTRL_CFG_BIT0 FIELD32(0x00000001)
  221. #define GPIO_CTRL_CFG_BIT1 FIELD32(0x00000002)
  222. #define GPIO_CTRL_CFG_BIT2 FIELD32(0x00000004)
  223. #define GPIO_CTRL_CFG_BIT3 FIELD32(0x00000008)
  224. #define GPIO_CTRL_CFG_BIT4 FIELD32(0x00000010)
  225. #define GPIO_CTRL_CFG_BIT5 FIELD32(0x00000020)
  226. #define GPIO_CTRL_CFG_BIT6 FIELD32(0x00000040)
  227. #define GPIO_CTRL_CFG_BIT7 FIELD32(0x00000080)
  228. #define GPIO_CTRL_CFG_BIT8 FIELD32(0x00000100)
  229. /*
  230. * MCU_CMD_CFG
  231. */
  232. #define MCU_CMD_CFG 0x022c
  233. /*
  234. * AC_BK register offsets
  235. */
  236. #define TX_BASE_PTR0 0x0230
  237. #define TX_MAX_CNT0 0x0234
  238. #define TX_CTX_IDX0 0x0238
  239. #define TX_DTX_IDX0 0x023c
  240. /*
  241. * AC_BE register offsets
  242. */
  243. #define TX_BASE_PTR1 0x0240
  244. #define TX_MAX_CNT1 0x0244
  245. #define TX_CTX_IDX1 0x0248
  246. #define TX_DTX_IDX1 0x024c
  247. /*
  248. * AC_VI register offsets
  249. */
  250. #define TX_BASE_PTR2 0x0250
  251. #define TX_MAX_CNT2 0x0254
  252. #define TX_CTX_IDX2 0x0258
  253. #define TX_DTX_IDX2 0x025c
  254. /*
  255. * AC_VO register offsets
  256. */
  257. #define TX_BASE_PTR3 0x0260
  258. #define TX_MAX_CNT3 0x0264
  259. #define TX_CTX_IDX3 0x0268
  260. #define TX_DTX_IDX3 0x026c
  261. /*
  262. * HCCA register offsets
  263. */
  264. #define TX_BASE_PTR4 0x0270
  265. #define TX_MAX_CNT4 0x0274
  266. #define TX_CTX_IDX4 0x0278
  267. #define TX_DTX_IDX4 0x027c
  268. /*
  269. * MGMT register offsets
  270. */
  271. #define TX_BASE_PTR5 0x0280
  272. #define TX_MAX_CNT5 0x0284
  273. #define TX_CTX_IDX5 0x0288
  274. #define TX_DTX_IDX5 0x028c
  275. /*
  276. * RX register offsets
  277. */
  278. #define RX_BASE_PTR 0x0290
  279. #define RX_MAX_CNT 0x0294
  280. #define RX_CRX_IDX 0x0298
  281. #define RX_DRX_IDX 0x029c
  282. /*
  283. * PBF_SYS_CTRL
  284. * HOST_RAM_WRITE: enable Host program ram write selection
  285. */
  286. #define PBF_SYS_CTRL 0x0400
  287. #define PBF_SYS_CTRL_READY FIELD32(0x00000080)
  288. #define PBF_SYS_CTRL_HOST_RAM_WRITE FIELD32(0x00010000)
  289. /*
  290. * HOST-MCU shared memory
  291. */
  292. #define HOST_CMD_CSR 0x0404
  293. #define HOST_CMD_CSR_HOST_COMMAND FIELD32(0x000000ff)
  294. /*
  295. * PBF registers
  296. * Most are for debug. Driver doesn't touch PBF register.
  297. */
  298. #define PBF_CFG 0x0408
  299. #define PBF_MAX_PCNT 0x040c
  300. #define PBF_CTRL 0x0410
  301. #define PBF_INT_STA 0x0414
  302. #define PBF_INT_ENA 0x0418
  303. /*
  304. * BCN_OFFSET0:
  305. */
  306. #define BCN_OFFSET0 0x042c
  307. #define BCN_OFFSET0_BCN0 FIELD32(0x000000ff)
  308. #define BCN_OFFSET0_BCN1 FIELD32(0x0000ff00)
  309. #define BCN_OFFSET0_BCN2 FIELD32(0x00ff0000)
  310. #define BCN_OFFSET0_BCN3 FIELD32(0xff000000)
  311. /*
  312. * BCN_OFFSET1:
  313. */
  314. #define BCN_OFFSET1 0x0430
  315. #define BCN_OFFSET1_BCN4 FIELD32(0x000000ff)
  316. #define BCN_OFFSET1_BCN5 FIELD32(0x0000ff00)
  317. #define BCN_OFFSET1_BCN6 FIELD32(0x00ff0000)
  318. #define BCN_OFFSET1_BCN7 FIELD32(0xff000000)
  319. /*
  320. * PBF registers
  321. * Most are for debug. Driver doesn't touch PBF register.
  322. */
  323. #define TXRXQ_PCNT 0x0438
  324. #define PBF_DBG 0x043c
  325. /*
  326. * RF registers
  327. */
  328. #define RF_CSR_CFG 0x0500
  329. #define RF_CSR_CFG_DATA FIELD32(0x000000ff)
  330. #define RF_CSR_CFG_REGNUM FIELD32(0x00001f00)
  331. #define RF_CSR_CFG_WRITE FIELD32(0x00010000)
  332. #define RF_CSR_CFG_BUSY FIELD32(0x00020000)
  333. /*
  334. * EFUSE_CSR: RT30x0 EEPROM
  335. */
  336. #define EFUSE_CTRL 0x0580
  337. #define EFUSE_CTRL_ADDRESS_IN FIELD32(0x03fe0000)
  338. #define EFUSE_CTRL_MODE FIELD32(0x000000c0)
  339. #define EFUSE_CTRL_KICK FIELD32(0x40000000)
  340. #define EFUSE_CTRL_PRESENT FIELD32(0x80000000)
  341. /*
  342. * EFUSE_DATA0
  343. */
  344. #define EFUSE_DATA0 0x0590
  345. /*
  346. * EFUSE_DATA1
  347. */
  348. #define EFUSE_DATA1 0x0594
  349. /*
  350. * EFUSE_DATA2
  351. */
  352. #define EFUSE_DATA2 0x0598
  353. /*
  354. * EFUSE_DATA3
  355. */
  356. #define EFUSE_DATA3 0x059c
  357. /*
  358. * MAC Control/Status Registers(CSR).
  359. * Some values are set in TU, whereas 1 TU == 1024 us.
  360. */
  361. /*
  362. * MAC_CSR0: ASIC revision number.
  363. * ASIC_REV: 0
  364. * ASIC_VER: 2860 or 2870
  365. */
  366. #define MAC_CSR0 0x1000
  367. #define MAC_CSR0_ASIC_REV FIELD32(0x0000ffff)
  368. #define MAC_CSR0_ASIC_VER FIELD32(0xffff0000)
  369. /*
  370. * MAC_SYS_CTRL:
  371. */
  372. #define MAC_SYS_CTRL 0x1004
  373. #define MAC_SYS_CTRL_RESET_CSR FIELD32(0x00000001)
  374. #define MAC_SYS_CTRL_RESET_BBP FIELD32(0x00000002)
  375. #define MAC_SYS_CTRL_ENABLE_TX FIELD32(0x00000004)
  376. #define MAC_SYS_CTRL_ENABLE_RX FIELD32(0x00000008)
  377. #define MAC_SYS_CTRL_CONTINUOUS_TX FIELD32(0x00000010)
  378. #define MAC_SYS_CTRL_LOOPBACK FIELD32(0x00000020)
  379. #define MAC_SYS_CTRL_WLAN_HALT FIELD32(0x00000040)
  380. #define MAC_SYS_CTRL_RX_TIMESTAMP FIELD32(0x00000080)
  381. /*
  382. * MAC_ADDR_DW0: STA MAC register 0
  383. */
  384. #define MAC_ADDR_DW0 0x1008
  385. #define MAC_ADDR_DW0_BYTE0 FIELD32(0x000000ff)
  386. #define MAC_ADDR_DW0_BYTE1 FIELD32(0x0000ff00)
  387. #define MAC_ADDR_DW0_BYTE2 FIELD32(0x00ff0000)
  388. #define MAC_ADDR_DW0_BYTE3 FIELD32(0xff000000)
  389. /*
  390. * MAC_ADDR_DW1: STA MAC register 1
  391. * UNICAST_TO_ME_MASK:
  392. * Used to mask off bits from byte 5 of the MAC address
  393. * to determine the UNICAST_TO_ME bit for RX frames.
  394. * The full mask is complemented by BSS_ID_MASK:
  395. * MASK = BSS_ID_MASK & UNICAST_TO_ME_MASK
  396. */
  397. #define MAC_ADDR_DW1 0x100c
  398. #define MAC_ADDR_DW1_BYTE4 FIELD32(0x000000ff)
  399. #define MAC_ADDR_DW1_BYTE5 FIELD32(0x0000ff00)
  400. #define MAC_ADDR_DW1_UNICAST_TO_ME_MASK FIELD32(0x00ff0000)
  401. /*
  402. * MAC_BSSID_DW0: BSSID register 0
  403. */
  404. #define MAC_BSSID_DW0 0x1010
  405. #define MAC_BSSID_DW0_BYTE0 FIELD32(0x000000ff)
  406. #define MAC_BSSID_DW0_BYTE1 FIELD32(0x0000ff00)
  407. #define MAC_BSSID_DW0_BYTE2 FIELD32(0x00ff0000)
  408. #define MAC_BSSID_DW0_BYTE3 FIELD32(0xff000000)
  409. /*
  410. * MAC_BSSID_DW1: BSSID register 1
  411. * BSS_ID_MASK:
  412. * 0: 1-BSSID mode (BSS index = 0)
  413. * 1: 2-BSSID mode (BSS index: Byte5, bit 0)
  414. * 2: 4-BSSID mode (BSS index: byte5, bit 0 - 1)
  415. * 3: 8-BSSID mode (BSS index: byte5, bit 0 - 2)
  416. * This mask is used to mask off bits 0, 1 and 2 of byte 5 of the
  417. * BSSID. This will make sure that those bits will be ignored
  418. * when determining the MY_BSS of RX frames.
  419. */
  420. #define MAC_BSSID_DW1 0x1014
  421. #define MAC_BSSID_DW1_BYTE4 FIELD32(0x000000ff)
  422. #define MAC_BSSID_DW1_BYTE5 FIELD32(0x0000ff00)
  423. #define MAC_BSSID_DW1_BSS_ID_MASK FIELD32(0x00030000)
  424. #define MAC_BSSID_DW1_BSS_BCN_NUM FIELD32(0x001c0000)
  425. /*
  426. * MAX_LEN_CFG: Maximum frame length register.
  427. * MAX_MPDU: rt2860b max 16k bytes
  428. * MAX_PSDU: Maximum PSDU length
  429. * (power factor) 0:2^13, 1:2^14, 2:2^15, 3:2^16
  430. */
  431. #define MAX_LEN_CFG 0x1018
  432. #define MAX_LEN_CFG_MAX_MPDU FIELD32(0x00000fff)
  433. #define MAX_LEN_CFG_MAX_PSDU FIELD32(0x00003000)
  434. #define MAX_LEN_CFG_MIN_PSDU FIELD32(0x0000c000)
  435. #define MAX_LEN_CFG_MIN_MPDU FIELD32(0x000f0000)
  436. /*
  437. * BBP_CSR_CFG: BBP serial control register
  438. * VALUE: Register value to program into BBP
  439. * REG_NUM: Selected BBP register
  440. * READ_CONTROL: 0 write BBP, 1 read BBP
  441. * BUSY: ASIC is busy executing BBP commands
  442. * BBP_PAR_DUR: 0 4 MAC clocks, 1 8 MAC clocks
  443. * BBP_RW_MODE: 0 serial, 1 paralell
  444. */
  445. #define BBP_CSR_CFG 0x101c
  446. #define BBP_CSR_CFG_VALUE FIELD32(0x000000ff)
  447. #define BBP_CSR_CFG_REGNUM FIELD32(0x0000ff00)
  448. #define BBP_CSR_CFG_READ_CONTROL FIELD32(0x00010000)
  449. #define BBP_CSR_CFG_BUSY FIELD32(0x00020000)
  450. #define BBP_CSR_CFG_BBP_PAR_DUR FIELD32(0x00040000)
  451. #define BBP_CSR_CFG_BBP_RW_MODE FIELD32(0x00080000)
  452. /*
  453. * RF_CSR_CFG0: RF control register
  454. * REGID_AND_VALUE: Register value to program into RF
  455. * BITWIDTH: Selected RF register
  456. * STANDBYMODE: 0 high when standby, 1 low when standby
  457. * SEL: 0 RF_LE0 activate, 1 RF_LE1 activate
  458. * BUSY: ASIC is busy executing RF commands
  459. */
  460. #define RF_CSR_CFG0 0x1020
  461. #define RF_CSR_CFG0_REGID_AND_VALUE FIELD32(0x00ffffff)
  462. #define RF_CSR_CFG0_BITWIDTH FIELD32(0x1f000000)
  463. #define RF_CSR_CFG0_REG_VALUE_BW FIELD32(0x1fffffff)
  464. #define RF_CSR_CFG0_STANDBYMODE FIELD32(0x20000000)
  465. #define RF_CSR_CFG0_SEL FIELD32(0x40000000)
  466. #define RF_CSR_CFG0_BUSY FIELD32(0x80000000)
  467. /*
  468. * RF_CSR_CFG1: RF control register
  469. * REGID_AND_VALUE: Register value to program into RF
  470. * RFGAP: Gap between BB_CONTROL_RF and RF_LE
  471. * 0: 3 system clock cycle (37.5usec)
  472. * 1: 5 system clock cycle (62.5usec)
  473. */
  474. #define RF_CSR_CFG1 0x1024
  475. #define RF_CSR_CFG1_REGID_AND_VALUE FIELD32(0x00ffffff)
  476. #define RF_CSR_CFG1_RFGAP FIELD32(0x1f000000)
  477. /*
  478. * RF_CSR_CFG2: RF control register
  479. * VALUE: Register value to program into RF
  480. */
  481. #define RF_CSR_CFG2 0x1028
  482. #define RF_CSR_CFG2_VALUE FIELD32(0x00ffffff)
  483. /*
  484. * LED_CFG: LED control
  485. * color LED's:
  486. * 0: off
  487. * 1: blinking upon TX2
  488. * 2: periodic slow blinking
  489. * 3: always on
  490. * LED polarity:
  491. * 0: active low
  492. * 1: active high
  493. */
  494. #define LED_CFG 0x102c
  495. #define LED_CFG_ON_PERIOD FIELD32(0x000000ff)
  496. #define LED_CFG_OFF_PERIOD FIELD32(0x0000ff00)
  497. #define LED_CFG_SLOW_BLINK_PERIOD FIELD32(0x003f0000)
  498. #define LED_CFG_R_LED_MODE FIELD32(0x03000000)
  499. #define LED_CFG_G_LED_MODE FIELD32(0x0c000000)
  500. #define LED_CFG_Y_LED_MODE FIELD32(0x30000000)
  501. #define LED_CFG_LED_POLAR FIELD32(0x40000000)
  502. /*
  503. * XIFS_TIME_CFG: MAC timing
  504. * CCKM_SIFS_TIME: unit 1us. Applied after CCK RX/TX
  505. * OFDM_SIFS_TIME: unit 1us. Applied after OFDM RX/TX
  506. * OFDM_XIFS_TIME: unit 1us. Applied after OFDM RX
  507. * when MAC doesn't reference BBP signal BBRXEND
  508. * EIFS: unit 1us
  509. * BB_RXEND_ENABLE: reference RXEND signal to begin XIFS defer
  510. *
  511. */
  512. #define XIFS_TIME_CFG 0x1100
  513. #define XIFS_TIME_CFG_CCKM_SIFS_TIME FIELD32(0x000000ff)
  514. #define XIFS_TIME_CFG_OFDM_SIFS_TIME FIELD32(0x0000ff00)
  515. #define XIFS_TIME_CFG_OFDM_XIFS_TIME FIELD32(0x000f0000)
  516. #define XIFS_TIME_CFG_EIFS FIELD32(0x1ff00000)
  517. #define XIFS_TIME_CFG_BB_RXEND_ENABLE FIELD32(0x20000000)
  518. /*
  519. * BKOFF_SLOT_CFG:
  520. */
  521. #define BKOFF_SLOT_CFG 0x1104
  522. #define BKOFF_SLOT_CFG_SLOT_TIME FIELD32(0x000000ff)
  523. #define BKOFF_SLOT_CFG_CC_DELAY_TIME FIELD32(0x0000ff00)
  524. /*
  525. * NAV_TIME_CFG:
  526. */
  527. #define NAV_TIME_CFG 0x1108
  528. #define NAV_TIME_CFG_SIFS FIELD32(0x000000ff)
  529. #define NAV_TIME_CFG_SLOT_TIME FIELD32(0x0000ff00)
  530. #define NAV_TIME_CFG_EIFS FIELD32(0x01ff0000)
  531. #define NAV_TIME_ZERO_SIFS FIELD32(0x02000000)
  532. /*
  533. * CH_TIME_CFG: count as channel busy
  534. */
  535. #define CH_TIME_CFG 0x110c
  536. /*
  537. * PBF_LIFE_TIMER: TX/RX MPDU timestamp timer (free run) Unit: 1us
  538. */
  539. #define PBF_LIFE_TIMER 0x1110
  540. /*
  541. * BCN_TIME_CFG:
  542. * BEACON_INTERVAL: in unit of 1/16 TU
  543. * TSF_TICKING: Enable TSF auto counting
  544. * TSF_SYNC: Enable TSF sync, 00: disable, 01: infra mode, 10: ad-hoc mode
  545. * BEACON_GEN: Enable beacon generator
  546. */
  547. #define BCN_TIME_CFG 0x1114
  548. #define BCN_TIME_CFG_BEACON_INTERVAL FIELD32(0x0000ffff)
  549. #define BCN_TIME_CFG_TSF_TICKING FIELD32(0x00010000)
  550. #define BCN_TIME_CFG_TSF_SYNC FIELD32(0x00060000)
  551. #define BCN_TIME_CFG_TBTT_ENABLE FIELD32(0x00080000)
  552. #define BCN_TIME_CFG_BEACON_GEN FIELD32(0x00100000)
  553. #define BCN_TIME_CFG_TX_TIME_COMPENSATE FIELD32(0xf0000000)
  554. /*
  555. * TBTT_SYNC_CFG:
  556. */
  557. #define TBTT_SYNC_CFG 0x1118
  558. /*
  559. * TSF_TIMER_DW0: Local lsb TSF timer, read-only
  560. */
  561. #define TSF_TIMER_DW0 0x111c
  562. #define TSF_TIMER_DW0_LOW_WORD FIELD32(0xffffffff)
  563. /*
  564. * TSF_TIMER_DW1: Local msb TSF timer, read-only
  565. */
  566. #define TSF_TIMER_DW1 0x1120
  567. #define TSF_TIMER_DW1_HIGH_WORD FIELD32(0xffffffff)
  568. /*
  569. * TBTT_TIMER: TImer remains till next TBTT, read-only
  570. */
  571. #define TBTT_TIMER 0x1124
  572. /*
  573. * INT_TIMER_CFG:
  574. */
  575. #define INT_TIMER_CFG 0x1128
  576. /*
  577. * INT_TIMER_EN: GP-timer and pre-tbtt Int enable
  578. */
  579. #define INT_TIMER_EN 0x112c
  580. /*
  581. * CH_IDLE_STA: channel idle time
  582. */
  583. #define CH_IDLE_STA 0x1130
  584. /*
  585. * CH_BUSY_STA: channel busy time
  586. */
  587. #define CH_BUSY_STA 0x1134
  588. /*
  589. * MAC_STATUS_CFG:
  590. * BBP_RF_BUSY: When set to 0, BBP and RF are stable.
  591. * if 1 or higher one of the 2 registers is busy.
  592. */
  593. #define MAC_STATUS_CFG 0x1200
  594. #define MAC_STATUS_CFG_BBP_RF_BUSY FIELD32(0x00000003)
  595. /*
  596. * PWR_PIN_CFG:
  597. */
  598. #define PWR_PIN_CFG 0x1204
  599. /*
  600. * AUTOWAKEUP_CFG: Manual power control / status register
  601. * TBCN_BEFORE_WAKE: ForceWake has high privilege than PutToSleep when both set
  602. * AUTOWAKE: 0:sleep, 1:awake
  603. */
  604. #define AUTOWAKEUP_CFG 0x1208
  605. #define AUTOWAKEUP_CFG_AUTO_LEAD_TIME FIELD32(0x000000ff)
  606. #define AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE FIELD32(0x00007f00)
  607. #define AUTOWAKEUP_CFG_AUTOWAKE FIELD32(0x00008000)
  608. /*
  609. * EDCA_AC0_CFG:
  610. */
  611. #define EDCA_AC0_CFG 0x1300
  612. #define EDCA_AC0_CFG_TX_OP FIELD32(0x000000ff)
  613. #define EDCA_AC0_CFG_AIFSN FIELD32(0x00000f00)
  614. #define EDCA_AC0_CFG_CWMIN FIELD32(0x0000f000)
  615. #define EDCA_AC0_CFG_CWMAX FIELD32(0x000f0000)
  616. /*
  617. * EDCA_AC1_CFG:
  618. */
  619. #define EDCA_AC1_CFG 0x1304
  620. #define EDCA_AC1_CFG_TX_OP FIELD32(0x000000ff)
  621. #define EDCA_AC1_CFG_AIFSN FIELD32(0x00000f00)
  622. #define EDCA_AC1_CFG_CWMIN FIELD32(0x0000f000)
  623. #define EDCA_AC1_CFG_CWMAX FIELD32(0x000f0000)
  624. /*
  625. * EDCA_AC2_CFG:
  626. */
  627. #define EDCA_AC2_CFG 0x1308
  628. #define EDCA_AC2_CFG_TX_OP FIELD32(0x000000ff)
  629. #define EDCA_AC2_CFG_AIFSN FIELD32(0x00000f00)
  630. #define EDCA_AC2_CFG_CWMIN FIELD32(0x0000f000)
  631. #define EDCA_AC2_CFG_CWMAX FIELD32(0x000f0000)
  632. /*
  633. * EDCA_AC3_CFG:
  634. */
  635. #define EDCA_AC3_CFG 0x130c
  636. #define EDCA_AC3_CFG_TX_OP FIELD32(0x000000ff)
  637. #define EDCA_AC3_CFG_AIFSN FIELD32(0x00000f00)
  638. #define EDCA_AC3_CFG_CWMIN FIELD32(0x0000f000)
  639. #define EDCA_AC3_CFG_CWMAX FIELD32(0x000f0000)
  640. /*
  641. * EDCA_TID_AC_MAP:
  642. */
  643. #define EDCA_TID_AC_MAP 0x1310
  644. /*
  645. * TX_PWR_CFG_0:
  646. */
  647. #define TX_PWR_CFG_0 0x1314
  648. #define TX_PWR_CFG_0_1MBS FIELD32(0x0000000f)
  649. #define TX_PWR_CFG_0_2MBS FIELD32(0x000000f0)
  650. #define TX_PWR_CFG_0_55MBS FIELD32(0x00000f00)
  651. #define TX_PWR_CFG_0_11MBS FIELD32(0x0000f000)
  652. #define TX_PWR_CFG_0_6MBS FIELD32(0x000f0000)
  653. #define TX_PWR_CFG_0_9MBS FIELD32(0x00f00000)
  654. #define TX_PWR_CFG_0_12MBS FIELD32(0x0f000000)
  655. #define TX_PWR_CFG_0_18MBS FIELD32(0xf0000000)
  656. /*
  657. * TX_PWR_CFG_1:
  658. */
  659. #define TX_PWR_CFG_1 0x1318
  660. #define TX_PWR_CFG_1_24MBS FIELD32(0x0000000f)
  661. #define TX_PWR_CFG_1_36MBS FIELD32(0x000000f0)
  662. #define TX_PWR_CFG_1_48MBS FIELD32(0x00000f00)
  663. #define TX_PWR_CFG_1_54MBS FIELD32(0x0000f000)
  664. #define TX_PWR_CFG_1_MCS0 FIELD32(0x000f0000)
  665. #define TX_PWR_CFG_1_MCS1 FIELD32(0x00f00000)
  666. #define TX_PWR_CFG_1_MCS2 FIELD32(0x0f000000)
  667. #define TX_PWR_CFG_1_MCS3 FIELD32(0xf0000000)
  668. /*
  669. * TX_PWR_CFG_2:
  670. */
  671. #define TX_PWR_CFG_2 0x131c
  672. #define TX_PWR_CFG_2_MCS4 FIELD32(0x0000000f)
  673. #define TX_PWR_CFG_2_MCS5 FIELD32(0x000000f0)
  674. #define TX_PWR_CFG_2_MCS6 FIELD32(0x00000f00)
  675. #define TX_PWR_CFG_2_MCS7 FIELD32(0x0000f000)
  676. #define TX_PWR_CFG_2_MCS8 FIELD32(0x000f0000)
  677. #define TX_PWR_CFG_2_MCS9 FIELD32(0x00f00000)
  678. #define TX_PWR_CFG_2_MCS10 FIELD32(0x0f000000)
  679. #define TX_PWR_CFG_2_MCS11 FIELD32(0xf0000000)
  680. /*
  681. * TX_PWR_CFG_3:
  682. */
  683. #define TX_PWR_CFG_3 0x1320
  684. #define TX_PWR_CFG_3_MCS12 FIELD32(0x0000000f)
  685. #define TX_PWR_CFG_3_MCS13 FIELD32(0x000000f0)
  686. #define TX_PWR_CFG_3_MCS14 FIELD32(0x00000f00)
  687. #define TX_PWR_CFG_3_MCS15 FIELD32(0x0000f000)
  688. #define TX_PWR_CFG_3_UKNOWN1 FIELD32(0x000f0000)
  689. #define TX_PWR_CFG_3_UKNOWN2 FIELD32(0x00f00000)
  690. #define TX_PWR_CFG_3_UKNOWN3 FIELD32(0x0f000000)
  691. #define TX_PWR_CFG_3_UKNOWN4 FIELD32(0xf0000000)
  692. /*
  693. * TX_PWR_CFG_4:
  694. */
  695. #define TX_PWR_CFG_4 0x1324
  696. #define TX_PWR_CFG_4_UKNOWN5 FIELD32(0x0000000f)
  697. #define TX_PWR_CFG_4_UKNOWN6 FIELD32(0x000000f0)
  698. #define TX_PWR_CFG_4_UKNOWN7 FIELD32(0x00000f00)
  699. #define TX_PWR_CFG_4_UKNOWN8 FIELD32(0x0000f000)
  700. /*
  701. * TX_PIN_CFG:
  702. */
  703. #define TX_PIN_CFG 0x1328
  704. #define TX_PIN_CFG_PA_PE_A0_EN FIELD32(0x00000001)
  705. #define TX_PIN_CFG_PA_PE_G0_EN FIELD32(0x00000002)
  706. #define TX_PIN_CFG_PA_PE_A1_EN FIELD32(0x00000004)
  707. #define TX_PIN_CFG_PA_PE_G1_EN FIELD32(0x00000008)
  708. #define TX_PIN_CFG_PA_PE_A0_POL FIELD32(0x00000010)
  709. #define TX_PIN_CFG_PA_PE_G0_POL FIELD32(0x00000020)
  710. #define TX_PIN_CFG_PA_PE_A1_POL FIELD32(0x00000040)
  711. #define TX_PIN_CFG_PA_PE_G1_POL FIELD32(0x00000080)
  712. #define TX_PIN_CFG_LNA_PE_A0_EN FIELD32(0x00000100)
  713. #define TX_PIN_CFG_LNA_PE_G0_EN FIELD32(0x00000200)
  714. #define TX_PIN_CFG_LNA_PE_A1_EN FIELD32(0x00000400)
  715. #define TX_PIN_CFG_LNA_PE_G1_EN FIELD32(0x00000800)
  716. #define TX_PIN_CFG_LNA_PE_A0_POL FIELD32(0x00001000)
  717. #define TX_PIN_CFG_LNA_PE_G0_POL FIELD32(0x00002000)
  718. #define TX_PIN_CFG_LNA_PE_A1_POL FIELD32(0x00004000)
  719. #define TX_PIN_CFG_LNA_PE_G1_POL FIELD32(0x00008000)
  720. #define TX_PIN_CFG_RFTR_EN FIELD32(0x00010000)
  721. #define TX_PIN_CFG_RFTR_POL FIELD32(0x00020000)
  722. #define TX_PIN_CFG_TRSW_EN FIELD32(0x00040000)
  723. #define TX_PIN_CFG_TRSW_POL FIELD32(0x00080000)
  724. /*
  725. * TX_BAND_CFG: 0x1 use upper 20MHz, 0x0 use lower 20MHz
  726. */
  727. #define TX_BAND_CFG 0x132c
  728. #define TX_BAND_CFG_HT40_PLUS FIELD32(0x00000001)
  729. #define TX_BAND_CFG_A FIELD32(0x00000002)
  730. #define TX_BAND_CFG_BG FIELD32(0x00000004)
  731. /*
  732. * TX_SW_CFG0:
  733. */
  734. #define TX_SW_CFG0 0x1330
  735. /*
  736. * TX_SW_CFG1:
  737. */
  738. #define TX_SW_CFG1 0x1334
  739. /*
  740. * TX_SW_CFG2:
  741. */
  742. #define TX_SW_CFG2 0x1338
  743. /*
  744. * TXOP_THRES_CFG:
  745. */
  746. #define TXOP_THRES_CFG 0x133c
  747. /*
  748. * TXOP_CTRL_CFG:
  749. */
  750. #define TXOP_CTRL_CFG 0x1340
  751. /*
  752. * TX_RTS_CFG:
  753. * RTS_THRES: unit:byte
  754. * RTS_FBK_EN: enable rts rate fallback
  755. */
  756. #define TX_RTS_CFG 0x1344
  757. #define TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT FIELD32(0x000000ff)
  758. #define TX_RTS_CFG_RTS_THRES FIELD32(0x00ffff00)
  759. #define TX_RTS_CFG_RTS_FBK_EN FIELD32(0x01000000)
  760. /*
  761. * TX_TIMEOUT_CFG:
  762. * MPDU_LIFETIME: expiration time = 2^(9+MPDU LIFE TIME) us
  763. * RX_ACK_TIMEOUT: unit:slot. Used for TX procedure
  764. * TX_OP_TIMEOUT: TXOP timeout value for TXOP truncation.
  765. * it is recommended that:
  766. * (SLOT_TIME) > (TX_OP_TIMEOUT) > (RX_ACK_TIMEOUT)
  767. */
  768. #define TX_TIMEOUT_CFG 0x1348
  769. #define TX_TIMEOUT_CFG_MPDU_LIFETIME FIELD32(0x000000f0)
  770. #define TX_TIMEOUT_CFG_RX_ACK_TIMEOUT FIELD32(0x0000ff00)
  771. #define TX_TIMEOUT_CFG_TX_OP_TIMEOUT FIELD32(0x00ff0000)
  772. /*
  773. * TX_RTY_CFG:
  774. * SHORT_RTY_LIMIT: short retry limit
  775. * LONG_RTY_LIMIT: long retry limit
  776. * LONG_RTY_THRE: Long retry threshoold
  777. * NON_AGG_RTY_MODE: Non-Aggregate MPDU retry mode
  778. * 0:expired by retry limit, 1: expired by mpdu life timer
  779. * AGG_RTY_MODE: Aggregate MPDU retry mode
  780. * 0:expired by retry limit, 1: expired by mpdu life timer
  781. * TX_AUTO_FB_ENABLE: Tx retry PHY rate auto fallback enable
  782. */
  783. #define TX_RTY_CFG 0x134c
  784. #define TX_RTY_CFG_SHORT_RTY_LIMIT FIELD32(0x000000ff)
  785. #define TX_RTY_CFG_LONG_RTY_LIMIT FIELD32(0x0000ff00)
  786. #define TX_RTY_CFG_LONG_RTY_THRE FIELD32(0x0fff0000)
  787. #define TX_RTY_CFG_NON_AGG_RTY_MODE FIELD32(0x10000000)
  788. #define TX_RTY_CFG_AGG_RTY_MODE FIELD32(0x20000000)
  789. #define TX_RTY_CFG_TX_AUTO_FB_ENABLE FIELD32(0x40000000)
  790. /*
  791. * TX_LINK_CFG:
  792. * REMOTE_MFB_LIFETIME: remote MFB life time. unit: 32us
  793. * MFB_ENABLE: TX apply remote MFB 1:enable
  794. * REMOTE_UMFS_ENABLE: remote unsolicit MFB enable
  795. * 0: not apply remote remote unsolicit (MFS=7)
  796. * TX_MRQ_EN: MCS request TX enable
  797. * TX_RDG_EN: RDG TX enable
  798. * TX_CF_ACK_EN: Piggyback CF-ACK enable
  799. * REMOTE_MFB: remote MCS feedback
  800. * REMOTE_MFS: remote MCS feedback sequence number
  801. */
  802. #define TX_LINK_CFG 0x1350
  803. #define TX_LINK_CFG_REMOTE_MFB_LIFETIME FIELD32(0x000000ff)
  804. #define TX_LINK_CFG_MFB_ENABLE FIELD32(0x00000100)
  805. #define TX_LINK_CFG_REMOTE_UMFS_ENABLE FIELD32(0x00000200)
  806. #define TX_LINK_CFG_TX_MRQ_EN FIELD32(0x00000400)
  807. #define TX_LINK_CFG_TX_RDG_EN FIELD32(0x00000800)
  808. #define TX_LINK_CFG_TX_CF_ACK_EN FIELD32(0x00001000)
  809. #define TX_LINK_CFG_REMOTE_MFB FIELD32(0x00ff0000)
  810. #define TX_LINK_CFG_REMOTE_MFS FIELD32(0xff000000)
  811. /*
  812. * HT_FBK_CFG0:
  813. */
  814. #define HT_FBK_CFG0 0x1354
  815. #define HT_FBK_CFG0_HTMCS0FBK FIELD32(0x0000000f)
  816. #define HT_FBK_CFG0_HTMCS1FBK FIELD32(0x000000f0)
  817. #define HT_FBK_CFG0_HTMCS2FBK FIELD32(0x00000f00)
  818. #define HT_FBK_CFG0_HTMCS3FBK FIELD32(0x0000f000)
  819. #define HT_FBK_CFG0_HTMCS4FBK FIELD32(0x000f0000)
  820. #define HT_FBK_CFG0_HTMCS5FBK FIELD32(0x00f00000)
  821. #define HT_FBK_CFG0_HTMCS6FBK FIELD32(0x0f000000)
  822. #define HT_FBK_CFG0_HTMCS7FBK FIELD32(0xf0000000)
  823. /*
  824. * HT_FBK_CFG1:
  825. */
  826. #define HT_FBK_CFG1 0x1358
  827. #define HT_FBK_CFG1_HTMCS8FBK FIELD32(0x0000000f)
  828. #define HT_FBK_CFG1_HTMCS9FBK FIELD32(0x000000f0)
  829. #define HT_FBK_CFG1_HTMCS10FBK FIELD32(0x00000f00)
  830. #define HT_FBK_CFG1_HTMCS11FBK FIELD32(0x0000f000)
  831. #define HT_FBK_CFG1_HTMCS12FBK FIELD32(0x000f0000)
  832. #define HT_FBK_CFG1_HTMCS13FBK FIELD32(0x00f00000)
  833. #define HT_FBK_CFG1_HTMCS14FBK FIELD32(0x0f000000)
  834. #define HT_FBK_CFG1_HTMCS15FBK FIELD32(0xf0000000)
  835. /*
  836. * LG_FBK_CFG0:
  837. */
  838. #define LG_FBK_CFG0 0x135c
  839. #define LG_FBK_CFG0_OFDMMCS0FBK FIELD32(0x0000000f)
  840. #define LG_FBK_CFG0_OFDMMCS1FBK FIELD32(0x000000f0)
  841. #define LG_FBK_CFG0_OFDMMCS2FBK FIELD32(0x00000f00)
  842. #define LG_FBK_CFG0_OFDMMCS3FBK FIELD32(0x0000f000)
  843. #define LG_FBK_CFG0_OFDMMCS4FBK FIELD32(0x000f0000)
  844. #define LG_FBK_CFG0_OFDMMCS5FBK FIELD32(0x00f00000)
  845. #define LG_FBK_CFG0_OFDMMCS6FBK FIELD32(0x0f000000)
  846. #define LG_FBK_CFG0_OFDMMCS7FBK FIELD32(0xf0000000)
  847. /*
  848. * LG_FBK_CFG1:
  849. */
  850. #define LG_FBK_CFG1 0x1360
  851. #define LG_FBK_CFG0_CCKMCS0FBK FIELD32(0x0000000f)
  852. #define LG_FBK_CFG0_CCKMCS1FBK FIELD32(0x000000f0)
  853. #define LG_FBK_CFG0_CCKMCS2FBK FIELD32(0x00000f00)
  854. #define LG_FBK_CFG0_CCKMCS3FBK FIELD32(0x0000f000)
  855. /*
  856. * CCK_PROT_CFG: CCK Protection
  857. * PROTECT_RATE: Protection control frame rate for CCK TX(RTS/CTS/CFEnd)
  858. * PROTECT_CTRL: Protection control frame type for CCK TX
  859. * 0:none, 1:RTS/CTS, 2:CTS-to-self
  860. * PROTECT_NAV: TXOP protection type for CCK TX
  861. * 0:none, 1:ShortNAVprotect, 2:LongNAVProtect
  862. * TX_OP_ALLOW_CCK: CCK TXOP allowance, 0:disallow
  863. * TX_OP_ALLOW_OFDM: CCK TXOP allowance, 0:disallow
  864. * TX_OP_ALLOW_MM20: CCK TXOP allowance, 0:disallow
  865. * TX_OP_ALLOW_MM40: CCK TXOP allowance, 0:disallow
  866. * TX_OP_ALLOW_GF20: CCK TXOP allowance, 0:disallow
  867. * TX_OP_ALLOW_GF40: CCK TXOP allowance, 0:disallow
  868. * RTS_TH_EN: RTS threshold enable on CCK TX
  869. */
  870. #define CCK_PROT_CFG 0x1364
  871. #define CCK_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  872. #define CCK_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  873. #define CCK_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
  874. #define CCK_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  875. #define CCK_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  876. #define CCK_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  877. #define CCK_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  878. #define CCK_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  879. #define CCK_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  880. #define CCK_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  881. /*
  882. * OFDM_PROT_CFG: OFDM Protection
  883. */
  884. #define OFDM_PROT_CFG 0x1368
  885. #define OFDM_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  886. #define OFDM_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  887. #define OFDM_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
  888. #define OFDM_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  889. #define OFDM_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  890. #define OFDM_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  891. #define OFDM_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  892. #define OFDM_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  893. #define OFDM_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  894. #define OFDM_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  895. /*
  896. * MM20_PROT_CFG: MM20 Protection
  897. */
  898. #define MM20_PROT_CFG 0x136c
  899. #define MM20_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  900. #define MM20_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  901. #define MM20_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
  902. #define MM20_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  903. #define MM20_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  904. #define MM20_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  905. #define MM20_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  906. #define MM20_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  907. #define MM20_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  908. #define MM20_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  909. /*
  910. * MM40_PROT_CFG: MM40 Protection
  911. */
  912. #define MM40_PROT_CFG 0x1370
  913. #define MM40_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  914. #define MM40_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  915. #define MM40_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
  916. #define MM40_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  917. #define MM40_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  918. #define MM40_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  919. #define MM40_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  920. #define MM40_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  921. #define MM40_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  922. #define MM40_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  923. /*
  924. * GF20_PROT_CFG: GF20 Protection
  925. */
  926. #define GF20_PROT_CFG 0x1374
  927. #define GF20_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  928. #define GF20_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  929. #define GF20_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
  930. #define GF20_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  931. #define GF20_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  932. #define GF20_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  933. #define GF20_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  934. #define GF20_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  935. #define GF20_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  936. #define GF20_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  937. /*
  938. * GF40_PROT_CFG: GF40 Protection
  939. */
  940. #define GF40_PROT_CFG 0x1378
  941. #define GF40_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  942. #define GF40_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  943. #define GF40_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
  944. #define GF40_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  945. #define GF40_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  946. #define GF40_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  947. #define GF40_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  948. #define GF40_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  949. #define GF40_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  950. #define GF40_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  951. /*
  952. * EXP_CTS_TIME:
  953. */
  954. #define EXP_CTS_TIME 0x137c
  955. /*
  956. * EXP_ACK_TIME:
  957. */
  958. #define EXP_ACK_TIME 0x1380
  959. /*
  960. * RX_FILTER_CFG: RX configuration register.
  961. */
  962. #define RX_FILTER_CFG 0x1400
  963. #define RX_FILTER_CFG_DROP_CRC_ERROR FIELD32(0x00000001)
  964. #define RX_FILTER_CFG_DROP_PHY_ERROR FIELD32(0x00000002)
  965. #define RX_FILTER_CFG_DROP_NOT_TO_ME FIELD32(0x00000004)
  966. #define RX_FILTER_CFG_DROP_NOT_MY_BSSD FIELD32(0x00000008)
  967. #define RX_FILTER_CFG_DROP_VER_ERROR FIELD32(0x00000010)
  968. #define RX_FILTER_CFG_DROP_MULTICAST FIELD32(0x00000020)
  969. #define RX_FILTER_CFG_DROP_BROADCAST FIELD32(0x00000040)
  970. #define RX_FILTER_CFG_DROP_DUPLICATE FIELD32(0x00000080)
  971. #define RX_FILTER_CFG_DROP_CF_END_ACK FIELD32(0x00000100)
  972. #define RX_FILTER_CFG_DROP_CF_END FIELD32(0x00000200)
  973. #define RX_FILTER_CFG_DROP_ACK FIELD32(0x00000400)
  974. #define RX_FILTER_CFG_DROP_CTS FIELD32(0x00000800)
  975. #define RX_FILTER_CFG_DROP_RTS FIELD32(0x00001000)
  976. #define RX_FILTER_CFG_DROP_PSPOLL FIELD32(0x00002000)
  977. #define RX_FILTER_CFG_DROP_BA FIELD32(0x00004000)
  978. #define RX_FILTER_CFG_DROP_BAR FIELD32(0x00008000)
  979. #define RX_FILTER_CFG_DROP_CNTL FIELD32(0x00010000)
  980. /*
  981. * AUTO_RSP_CFG:
  982. * AUTORESPONDER: 0: disable, 1: enable
  983. * BAC_ACK_POLICY: 0:long, 1:short preamble
  984. * CTS_40_MMODE: Response CTS 40MHz duplicate mode
  985. * CTS_40_MREF: Response CTS 40MHz duplicate mode
  986. * AR_PREAMBLE: Auto responder preamble 0:long, 1:short preamble
  987. * DUAL_CTS_EN: Power bit value in control frame
  988. * ACK_CTS_PSM_BIT:Power bit value in control frame
  989. */
  990. #define AUTO_RSP_CFG 0x1404
  991. #define AUTO_RSP_CFG_AUTORESPONDER FIELD32(0x00000001)
  992. #define AUTO_RSP_CFG_BAC_ACK_POLICY FIELD32(0x00000002)
  993. #define AUTO_RSP_CFG_CTS_40_MMODE FIELD32(0x00000004)
  994. #define AUTO_RSP_CFG_CTS_40_MREF FIELD32(0x00000008)
  995. #define AUTO_RSP_CFG_AR_PREAMBLE FIELD32(0x00000010)
  996. #define AUTO_RSP_CFG_DUAL_CTS_EN FIELD32(0x00000040)
  997. #define AUTO_RSP_CFG_ACK_CTS_PSM_BIT FIELD32(0x00000080)
  998. /*
  999. * LEGACY_BASIC_RATE:
  1000. */
  1001. #define LEGACY_BASIC_RATE 0x1408
  1002. /*
  1003. * HT_BASIC_RATE:
  1004. */
  1005. #define HT_BASIC_RATE 0x140c
  1006. /*
  1007. * HT_CTRL_CFG:
  1008. */
  1009. #define HT_CTRL_CFG 0x1410
  1010. /*
  1011. * SIFS_COST_CFG:
  1012. */
  1013. #define SIFS_COST_CFG 0x1414
  1014. /*
  1015. * RX_PARSER_CFG:
  1016. * Set NAV for all received frames
  1017. */
  1018. #define RX_PARSER_CFG 0x1418
  1019. /*
  1020. * TX_SEC_CNT0:
  1021. */
  1022. #define TX_SEC_CNT0 0x1500
  1023. /*
  1024. * RX_SEC_CNT0:
  1025. */
  1026. #define RX_SEC_CNT0 0x1504
  1027. /*
  1028. * CCMP_FC_MUTE:
  1029. */
  1030. #define CCMP_FC_MUTE 0x1508
  1031. /*
  1032. * TXOP_HLDR_ADDR0:
  1033. */
  1034. #define TXOP_HLDR_ADDR0 0x1600
  1035. /*
  1036. * TXOP_HLDR_ADDR1:
  1037. */
  1038. #define TXOP_HLDR_ADDR1 0x1604
  1039. /*
  1040. * TXOP_HLDR_ET:
  1041. */
  1042. #define TXOP_HLDR_ET 0x1608
  1043. /*
  1044. * QOS_CFPOLL_RA_DW0:
  1045. */
  1046. #define QOS_CFPOLL_RA_DW0 0x160c
  1047. /*
  1048. * QOS_CFPOLL_RA_DW1:
  1049. */
  1050. #define QOS_CFPOLL_RA_DW1 0x1610
  1051. /*
  1052. * QOS_CFPOLL_QC:
  1053. */
  1054. #define QOS_CFPOLL_QC 0x1614
  1055. /*
  1056. * RX_STA_CNT0: RX PLCP error count & RX CRC error count
  1057. */
  1058. #define RX_STA_CNT0 0x1700
  1059. #define RX_STA_CNT0_CRC_ERR FIELD32(0x0000ffff)
  1060. #define RX_STA_CNT0_PHY_ERR FIELD32(0xffff0000)
  1061. /*
  1062. * RX_STA_CNT1: RX False CCA count & RX LONG frame count
  1063. */
  1064. #define RX_STA_CNT1 0x1704
  1065. #define RX_STA_CNT1_FALSE_CCA FIELD32(0x0000ffff)
  1066. #define RX_STA_CNT1_PLCP_ERR FIELD32(0xffff0000)
  1067. /*
  1068. * RX_STA_CNT2:
  1069. */
  1070. #define RX_STA_CNT2 0x1708
  1071. #define RX_STA_CNT2_RX_DUPLI_COUNT FIELD32(0x0000ffff)
  1072. #define RX_STA_CNT2_RX_FIFO_OVERFLOW FIELD32(0xffff0000)
  1073. /*
  1074. * TX_STA_CNT0: TX Beacon count
  1075. */
  1076. #define TX_STA_CNT0 0x170c
  1077. #define TX_STA_CNT0_TX_FAIL_COUNT FIELD32(0x0000ffff)
  1078. #define TX_STA_CNT0_TX_BEACON_COUNT FIELD32(0xffff0000)
  1079. /*
  1080. * TX_STA_CNT1: TX tx count
  1081. */
  1082. #define TX_STA_CNT1 0x1710
  1083. #define TX_STA_CNT1_TX_SUCCESS FIELD32(0x0000ffff)
  1084. #define TX_STA_CNT1_TX_RETRANSMIT FIELD32(0xffff0000)
  1085. /*
  1086. * TX_STA_CNT2: TX tx count
  1087. */
  1088. #define TX_STA_CNT2 0x1714
  1089. #define TX_STA_CNT2_TX_ZERO_LEN_COUNT FIELD32(0x0000ffff)
  1090. #define TX_STA_CNT2_TX_UNDER_FLOW_COUNT FIELD32(0xffff0000)
  1091. /*
  1092. * TX_STA_FIFO: TX Result for specific PID status fifo register
  1093. */
  1094. #define TX_STA_FIFO 0x1718
  1095. #define TX_STA_FIFO_VALID FIELD32(0x00000001)
  1096. #define TX_STA_FIFO_PID_TYPE FIELD32(0x0000001e)
  1097. #define TX_STA_FIFO_TX_SUCCESS FIELD32(0x00000020)
  1098. #define TX_STA_FIFO_TX_AGGRE FIELD32(0x00000040)
  1099. #define TX_STA_FIFO_TX_ACK_REQUIRED FIELD32(0x00000080)
  1100. #define TX_STA_FIFO_WCID FIELD32(0x0000ff00)
  1101. #define TX_STA_FIFO_SUCCESS_RATE FIELD32(0xffff0000)
  1102. #define TX_STA_FIFO_MCS FIELD32(0x007f0000)
  1103. #define TX_STA_FIFO_PHYMODE FIELD32(0xc0000000)
  1104. /*
  1105. * TX_AGG_CNT: Debug counter
  1106. */
  1107. #define TX_AGG_CNT 0x171c
  1108. #define TX_AGG_CNT_NON_AGG_TX_COUNT FIELD32(0x0000ffff)
  1109. #define TX_AGG_CNT_AGG_TX_COUNT FIELD32(0xffff0000)
  1110. /*
  1111. * TX_AGG_CNT0:
  1112. */
  1113. #define TX_AGG_CNT0 0x1720
  1114. #define TX_AGG_CNT0_AGG_SIZE_1_COUNT FIELD32(0x0000ffff)
  1115. #define TX_AGG_CNT0_AGG_SIZE_2_COUNT FIELD32(0xffff0000)
  1116. /*
  1117. * TX_AGG_CNT1:
  1118. */
  1119. #define TX_AGG_CNT1 0x1724
  1120. #define TX_AGG_CNT1_AGG_SIZE_3_COUNT FIELD32(0x0000ffff)
  1121. #define TX_AGG_CNT1_AGG_SIZE_4_COUNT FIELD32(0xffff0000)
  1122. /*
  1123. * TX_AGG_CNT2:
  1124. */
  1125. #define TX_AGG_CNT2 0x1728
  1126. #define TX_AGG_CNT2_AGG_SIZE_5_COUNT FIELD32(0x0000ffff)
  1127. #define TX_AGG_CNT2_AGG_SIZE_6_COUNT FIELD32(0xffff0000)
  1128. /*
  1129. * TX_AGG_CNT3:
  1130. */
  1131. #define TX_AGG_CNT3 0x172c
  1132. #define TX_AGG_CNT3_AGG_SIZE_7_COUNT FIELD32(0x0000ffff)
  1133. #define TX_AGG_CNT3_AGG_SIZE_8_COUNT FIELD32(0xffff0000)
  1134. /*
  1135. * TX_AGG_CNT4:
  1136. */
  1137. #define TX_AGG_CNT4 0x1730
  1138. #define TX_AGG_CNT4_AGG_SIZE_9_COUNT FIELD32(0x0000ffff)
  1139. #define TX_AGG_CNT4_AGG_SIZE_10_COUNT FIELD32(0xffff0000)
  1140. /*
  1141. * TX_AGG_CNT5:
  1142. */
  1143. #define TX_AGG_CNT5 0x1734
  1144. #define TX_AGG_CNT5_AGG_SIZE_11_COUNT FIELD32(0x0000ffff)
  1145. #define TX_AGG_CNT5_AGG_SIZE_12_COUNT FIELD32(0xffff0000)
  1146. /*
  1147. * TX_AGG_CNT6:
  1148. */
  1149. #define TX_AGG_CNT6 0x1738
  1150. #define TX_AGG_CNT6_AGG_SIZE_13_COUNT FIELD32(0x0000ffff)
  1151. #define TX_AGG_CNT6_AGG_SIZE_14_COUNT FIELD32(0xffff0000)
  1152. /*
  1153. * TX_AGG_CNT7:
  1154. */
  1155. #define TX_AGG_CNT7 0x173c
  1156. #define TX_AGG_CNT7_AGG_SIZE_15_COUNT FIELD32(0x0000ffff)
  1157. #define TX_AGG_CNT7_AGG_SIZE_16_COUNT FIELD32(0xffff0000)
  1158. /*
  1159. * MPDU_DENSITY_CNT:
  1160. * TX_ZERO_DEL: TX zero length delimiter count
  1161. * RX_ZERO_DEL: RX zero length delimiter count
  1162. */
  1163. #define MPDU_DENSITY_CNT 0x1740
  1164. #define MPDU_DENSITY_CNT_TX_ZERO_DEL FIELD32(0x0000ffff)
  1165. #define MPDU_DENSITY_CNT_RX_ZERO_DEL FIELD32(0xffff0000)
  1166. /*
  1167. * Security key table memory.
  1168. * MAC_WCID_BASE: 8-bytes (use only 6 bytes) * 256 entry
  1169. * PAIRWISE_KEY_TABLE_BASE: 32-byte * 256 entry
  1170. * MAC_IVEIV_TABLE_BASE: 8-byte * 256-entry
  1171. * MAC_WCID_ATTRIBUTE_BASE: 4-byte * 256-entry
  1172. * SHARED_KEY_TABLE_BASE: 32-byte * 16-entry
  1173. * SHARED_KEY_MODE_BASE: 4-byte * 16-entry
  1174. */
  1175. #define MAC_WCID_BASE 0x1800
  1176. #define PAIRWISE_KEY_TABLE_BASE 0x4000
  1177. #define MAC_IVEIV_TABLE_BASE 0x6000
  1178. #define MAC_WCID_ATTRIBUTE_BASE 0x6800
  1179. #define SHARED_KEY_TABLE_BASE 0x6c00
  1180. #define SHARED_KEY_MODE_BASE 0x7000
  1181. #define MAC_WCID_ENTRY(__idx) \
  1182. ( MAC_WCID_BASE + ((__idx) * sizeof(struct mac_wcid_entry)) )
  1183. #define PAIRWISE_KEY_ENTRY(__idx) \
  1184. ( PAIRWISE_KEY_TABLE_BASE + ((__idx) * sizeof(struct hw_key_entry)) )
  1185. #define MAC_IVEIV_ENTRY(__idx) \
  1186. ( MAC_IVEIV_TABLE_BASE + ((__idx) * sizeof(struct mac_iveiv_entry)) )
  1187. #define MAC_WCID_ATTR_ENTRY(__idx) \
  1188. ( MAC_WCID_ATTRIBUTE_BASE + ((__idx) * sizeof(u32)) )
  1189. #define SHARED_KEY_ENTRY(__idx) \
  1190. ( SHARED_KEY_TABLE_BASE + ((__idx) * sizeof(struct hw_key_entry)) )
  1191. #define SHARED_KEY_MODE_ENTRY(__idx) \
  1192. ( SHARED_KEY_MODE_BASE + ((__idx) * sizeof(u32)) )
  1193. struct mac_wcid_entry {
  1194. u8 mac[6];
  1195. u8 reserved[2];
  1196. } __attribute__ ((packed));
  1197. struct hw_key_entry {
  1198. u8 key[16];
  1199. u8 tx_mic[8];
  1200. u8 rx_mic[8];
  1201. } __attribute__ ((packed));
  1202. struct mac_iveiv_entry {
  1203. u8 iv[8];
  1204. } __attribute__ ((packed));
  1205. /*
  1206. * MAC_WCID_ATTRIBUTE:
  1207. */
  1208. #define MAC_WCID_ATTRIBUTE_KEYTAB FIELD32(0x00000001)
  1209. #define MAC_WCID_ATTRIBUTE_CIPHER FIELD32(0x0000000e)
  1210. #define MAC_WCID_ATTRIBUTE_BSS_IDX FIELD32(0x00000070)
  1211. #define MAC_WCID_ATTRIBUTE_RX_WIUDF FIELD32(0x00000380)
  1212. /*
  1213. * SHARED_KEY_MODE:
  1214. */
  1215. #define SHARED_KEY_MODE_BSS0_KEY0 FIELD32(0x00000007)
  1216. #define SHARED_KEY_MODE_BSS0_KEY1 FIELD32(0x00000070)
  1217. #define SHARED_KEY_MODE_BSS0_KEY2 FIELD32(0x00000700)
  1218. #define SHARED_KEY_MODE_BSS0_KEY3 FIELD32(0x00007000)
  1219. #define SHARED_KEY_MODE_BSS1_KEY0 FIELD32(0x00070000)
  1220. #define SHARED_KEY_MODE_BSS1_KEY1 FIELD32(0x00700000)
  1221. #define SHARED_KEY_MODE_BSS1_KEY2 FIELD32(0x07000000)
  1222. #define SHARED_KEY_MODE_BSS1_KEY3 FIELD32(0x70000000)
  1223. /*
  1224. * HOST-MCU communication
  1225. */
  1226. /*
  1227. * H2M_MAILBOX_CSR: Host-to-MCU Mailbox.
  1228. */
  1229. #define H2M_MAILBOX_CSR 0x7010
  1230. #define H2M_MAILBOX_CSR_ARG0 FIELD32(0x000000ff)
  1231. #define H2M_MAILBOX_CSR_ARG1 FIELD32(0x0000ff00)
  1232. #define H2M_MAILBOX_CSR_CMD_TOKEN FIELD32(0x00ff0000)
  1233. #define H2M_MAILBOX_CSR_OWNER FIELD32(0xff000000)
  1234. /*
  1235. * H2M_MAILBOX_CID:
  1236. */
  1237. #define H2M_MAILBOX_CID 0x7014
  1238. #define H2M_MAILBOX_CID_CMD0 FIELD32(0x000000ff)
  1239. #define H2M_MAILBOX_CID_CMD1 FIELD32(0x0000ff00)
  1240. #define H2M_MAILBOX_CID_CMD2 FIELD32(0x00ff0000)
  1241. #define H2M_MAILBOX_CID_CMD3 FIELD32(0xff000000)
  1242. /*
  1243. * H2M_MAILBOX_STATUS:
  1244. */
  1245. #define H2M_MAILBOX_STATUS 0x701c
  1246. /*
  1247. * H2M_INT_SRC:
  1248. */
  1249. #define H2M_INT_SRC 0x7024
  1250. /*
  1251. * H2M_BBP_AGENT:
  1252. */
  1253. #define H2M_BBP_AGENT 0x7028
  1254. /*
  1255. * MCU_LEDCS: LED control for MCU Mailbox.
  1256. */
  1257. #define MCU_LEDCS_LED_MODE FIELD8(0x1f)
  1258. #define MCU_LEDCS_POLARITY FIELD8(0x01)
  1259. /*
  1260. * HW_CS_CTS_BASE:
  1261. * Carrier-sense CTS frame base address.
  1262. * It's where mac stores carrier-sense frame for carrier-sense function.
  1263. */
  1264. #define HW_CS_CTS_BASE 0x7700
  1265. /*
  1266. * HW_DFS_CTS_BASE:
  1267. * DFS CTS frame base address. It's where mac stores CTS frame for DFS.
  1268. */
  1269. #define HW_DFS_CTS_BASE 0x7780
  1270. /*
  1271. * TXRX control registers - base address 0x3000
  1272. */
  1273. /*
  1274. * TXRX_CSR1:
  1275. * rt2860b UNKNOWN reg use R/O Reg Addr 0x77d0 first..
  1276. */
  1277. #define TXRX_CSR1 0x77d0
  1278. /*
  1279. * HW_DEBUG_SETTING_BASE:
  1280. * since NULL frame won't be that long (256 byte)
  1281. * We steal 16 tail bytes to save debugging settings
  1282. */
  1283. #define HW_DEBUG_SETTING_BASE 0x77f0
  1284. #define HW_DEBUG_SETTING_BASE2 0x7770
  1285. /*
  1286. * HW_BEACON_BASE
  1287. * In order to support maximum 8 MBSS and its maximum length
  1288. * is 512 bytes for each beacon
  1289. * Three section discontinue memory segments will be used.
  1290. * 1. The original region for BCN 0~3
  1291. * 2. Extract memory from FCE table for BCN 4~5
  1292. * 3. Extract memory from Pair-wise key table for BCN 6~7
  1293. * It occupied those memory of wcid 238~253 for BCN 6
  1294. * and wcid 222~237 for BCN 7
  1295. *
  1296. * IMPORTANT NOTE: Not sure why legacy driver does this,
  1297. * but HW_BEACON_BASE7 is 0x0200 bytes below HW_BEACON_BASE6.
  1298. */
  1299. #define HW_BEACON_BASE0 0x7800
  1300. #define HW_BEACON_BASE1 0x7a00
  1301. #define HW_BEACON_BASE2 0x7c00
  1302. #define HW_BEACON_BASE3 0x7e00
  1303. #define HW_BEACON_BASE4 0x7200
  1304. #define HW_BEACON_BASE5 0x7400
  1305. #define HW_BEACON_BASE6 0x5dc0
  1306. #define HW_BEACON_BASE7 0x5bc0
  1307. #define HW_BEACON_OFFSET(__index) \
  1308. ( ((__index) < 4) ? ( HW_BEACON_BASE0 + (__index * 0x0200) ) : \
  1309. (((__index) < 6) ? ( HW_BEACON_BASE4 + ((__index - 4) * 0x0200) ) : \
  1310. (HW_BEACON_BASE6 - ((__index - 6) * 0x0200))) )
  1311. /*
  1312. * BBP registers.
  1313. * The wordsize of the BBP is 8 bits.
  1314. */
  1315. /*
  1316. * BBP 1: TX Antenna
  1317. */
  1318. #define BBP1_TX_POWER FIELD8(0x07)
  1319. #define BBP1_TX_ANTENNA FIELD8(0x18)
  1320. /*
  1321. * BBP 3: RX Antenna
  1322. */
  1323. #define BBP3_RX_ANTENNA FIELD8(0x18)
  1324. #define BBP3_HT40_PLUS FIELD8(0x20)
  1325. /*
  1326. * BBP 4: Bandwidth
  1327. */
  1328. #define BBP4_TX_BF FIELD8(0x01)
  1329. #define BBP4_BANDWIDTH FIELD8(0x18)
  1330. /*
  1331. * RFCSR registers
  1332. * The wordsize of the RFCSR is 8 bits.
  1333. */
  1334. /*
  1335. * RFCSR 6:
  1336. */
  1337. #define RFCSR6_R FIELD8(0x03)
  1338. /*
  1339. * RFCSR 7:
  1340. */
  1341. #define RFCSR7_RF_TUNING FIELD8(0x01)
  1342. /*
  1343. * RFCSR 12:
  1344. */
  1345. #define RFCSR12_TX_POWER FIELD8(0x1f)
  1346. /*
  1347. * RFCSR 22:
  1348. */
  1349. #define RFCSR22_BASEBAND_LOOPBACK FIELD8(0x01)
  1350. /*
  1351. * RFCSR 23:
  1352. */
  1353. #define RFCSR23_FREQ_OFFSET FIELD8(0x7f)
  1354. /*
  1355. * RFCSR 30:
  1356. */
  1357. #define RFCSR30_RF_CALIBRATION FIELD8(0x80)
  1358. /*
  1359. * RF registers
  1360. */
  1361. /*
  1362. * RF 2
  1363. */
  1364. #define RF2_ANTENNA_RX2 FIELD32(0x00000040)
  1365. #define RF2_ANTENNA_TX1 FIELD32(0x00004000)
  1366. #define RF2_ANTENNA_RX1 FIELD32(0x00020000)
  1367. /*
  1368. * RF 3
  1369. */
  1370. #define RF3_TXPOWER_G FIELD32(0x00003e00)
  1371. #define RF3_TXPOWER_A_7DBM_BOOST FIELD32(0x00000200)
  1372. #define RF3_TXPOWER_A FIELD32(0x00003c00)
  1373. /*
  1374. * RF 4
  1375. */
  1376. #define RF4_TXPOWER_G FIELD32(0x000007c0)
  1377. #define RF4_TXPOWER_A_7DBM_BOOST FIELD32(0x00000040)
  1378. #define RF4_TXPOWER_A FIELD32(0x00000780)
  1379. #define RF4_FREQ_OFFSET FIELD32(0x001f8000)
  1380. #define RF4_HT40 FIELD32(0x00200000)
  1381. /*
  1382. * EEPROM content.
  1383. * The wordsize of the EEPROM is 16 bits.
  1384. */
  1385. /*
  1386. * EEPROM Version
  1387. */
  1388. #define EEPROM_VERSION 0x0001
  1389. #define EEPROM_VERSION_FAE FIELD16(0x00ff)
  1390. #define EEPROM_VERSION_VERSION FIELD16(0xff00)
  1391. /*
  1392. * HW MAC address.
  1393. */
  1394. #define EEPROM_MAC_ADDR_0 0x0002
  1395. #define EEPROM_MAC_ADDR_BYTE0 FIELD16(0x00ff)
  1396. #define EEPROM_MAC_ADDR_BYTE1 FIELD16(0xff00)
  1397. #define EEPROM_MAC_ADDR_1 0x0003
  1398. #define EEPROM_MAC_ADDR_BYTE2 FIELD16(0x00ff)
  1399. #define EEPROM_MAC_ADDR_BYTE3 FIELD16(0xff00)
  1400. #define EEPROM_MAC_ADDR_2 0x0004
  1401. #define EEPROM_MAC_ADDR_BYTE4 FIELD16(0x00ff)
  1402. #define EEPROM_MAC_ADDR_BYTE5 FIELD16(0xff00)
  1403. /*
  1404. * EEPROM ANTENNA config
  1405. * RXPATH: 1: 1R, 2: 2R, 3: 3R
  1406. * TXPATH: 1: 1T, 2: 2T
  1407. */
  1408. #define EEPROM_ANTENNA 0x001a
  1409. #define EEPROM_ANTENNA_RXPATH FIELD16(0x000f)
  1410. #define EEPROM_ANTENNA_TXPATH FIELD16(0x00f0)
  1411. #define EEPROM_ANTENNA_RF_TYPE FIELD16(0x0f00)
  1412. /*
  1413. * EEPROM NIC config
  1414. * CARDBUS_ACCEL: 0 - enable, 1 - disable
  1415. */
  1416. #define EEPROM_NIC 0x001b
  1417. #define EEPROM_NIC_HW_RADIO FIELD16(0x0001)
  1418. #define EEPROM_NIC_DYNAMIC_TX_AGC FIELD16(0x0002)
  1419. #define EEPROM_NIC_EXTERNAL_LNA_BG FIELD16(0x0004)
  1420. #define EEPROM_NIC_EXTERNAL_LNA_A FIELD16(0x0008)
  1421. #define EEPROM_NIC_CARDBUS_ACCEL FIELD16(0x0010)
  1422. #define EEPROM_NIC_BW40M_SB_BG FIELD16(0x0020)
  1423. #define EEPROM_NIC_BW40M_SB_A FIELD16(0x0040)
  1424. #define EEPROM_NIC_WPS_PBC FIELD16(0x0080)
  1425. #define EEPROM_NIC_BW40M_BG FIELD16(0x0100)
  1426. #define EEPROM_NIC_BW40M_A FIELD16(0x0200)
  1427. /*
  1428. * EEPROM frequency
  1429. */
  1430. #define EEPROM_FREQ 0x001d
  1431. #define EEPROM_FREQ_OFFSET FIELD16(0x00ff)
  1432. #define EEPROM_FREQ_LED_MODE FIELD16(0x7f00)
  1433. #define EEPROM_FREQ_LED_POLARITY FIELD16(0x1000)
  1434. /*
  1435. * EEPROM LED
  1436. * POLARITY_RDY_G: Polarity RDY_G setting.
  1437. * POLARITY_RDY_A: Polarity RDY_A setting.
  1438. * POLARITY_ACT: Polarity ACT setting.
  1439. * POLARITY_GPIO_0: Polarity GPIO0 setting.
  1440. * POLARITY_GPIO_1: Polarity GPIO1 setting.
  1441. * POLARITY_GPIO_2: Polarity GPIO2 setting.
  1442. * POLARITY_GPIO_3: Polarity GPIO3 setting.
  1443. * POLARITY_GPIO_4: Polarity GPIO4 setting.
  1444. * LED_MODE: Led mode.
  1445. */
  1446. #define EEPROM_LED1 0x001e
  1447. #define EEPROM_LED2 0x001f
  1448. #define EEPROM_LED3 0x0020
  1449. #define EEPROM_LED_POLARITY_RDY_BG FIELD16(0x0001)
  1450. #define EEPROM_LED_POLARITY_RDY_A FIELD16(0x0002)
  1451. #define EEPROM_LED_POLARITY_ACT FIELD16(0x0004)
  1452. #define EEPROM_LED_POLARITY_GPIO_0 FIELD16(0x0008)
  1453. #define EEPROM_LED_POLARITY_GPIO_1 FIELD16(0x0010)
  1454. #define EEPROM_LED_POLARITY_GPIO_2 FIELD16(0x0020)
  1455. #define EEPROM_LED_POLARITY_GPIO_3 FIELD16(0x0040)
  1456. #define EEPROM_LED_POLARITY_GPIO_4 FIELD16(0x0080)
  1457. #define EEPROM_LED_LED_MODE FIELD16(0x1f00)
  1458. /*
  1459. * EEPROM LNA
  1460. */
  1461. #define EEPROM_LNA 0x0022
  1462. #define EEPROM_LNA_BG FIELD16(0x00ff)
  1463. #define EEPROM_LNA_A0 FIELD16(0xff00)
  1464. /*
  1465. * EEPROM RSSI BG offset
  1466. */
  1467. #define EEPROM_RSSI_BG 0x0023
  1468. #define EEPROM_RSSI_BG_OFFSET0 FIELD16(0x00ff)
  1469. #define EEPROM_RSSI_BG_OFFSET1 FIELD16(0xff00)
  1470. /*
  1471. * EEPROM RSSI BG2 offset
  1472. */
  1473. #define EEPROM_RSSI_BG2 0x0024
  1474. #define EEPROM_RSSI_BG2_OFFSET2 FIELD16(0x00ff)
  1475. #define EEPROM_RSSI_BG2_LNA_A1 FIELD16(0xff00)
  1476. /*
  1477. * EEPROM RSSI A offset
  1478. */
  1479. #define EEPROM_RSSI_A 0x0025
  1480. #define EEPROM_RSSI_A_OFFSET0 FIELD16(0x00ff)
  1481. #define EEPROM_RSSI_A_OFFSET1 FIELD16(0xff00)
  1482. /*
  1483. * EEPROM RSSI A2 offset
  1484. */
  1485. #define EEPROM_RSSI_A2 0x0026
  1486. #define EEPROM_RSSI_A2_OFFSET2 FIELD16(0x00ff)
  1487. #define EEPROM_RSSI_A2_LNA_A2 FIELD16(0xff00)
  1488. /*
  1489. * EEPROM TXpower delta: 20MHZ AND 40 MHZ use different power.
  1490. * This is delta in 40MHZ.
  1491. * VALUE: Tx Power dalta value (MAX=4)
  1492. * TYPE: 1: Plus the delta value, 0: minus the delta value
  1493. * TXPOWER: Enable:
  1494. */
  1495. #define EEPROM_TXPOWER_DELTA 0x0028
  1496. #define EEPROM_TXPOWER_DELTA_VALUE FIELD16(0x003f)
  1497. #define EEPROM_TXPOWER_DELTA_TYPE FIELD16(0x0040)
  1498. #define EEPROM_TXPOWER_DELTA_TXPOWER FIELD16(0x0080)
  1499. /*
  1500. * EEPROM TXPOWER 802.11BG
  1501. */
  1502. #define EEPROM_TXPOWER_BG1 0x0029
  1503. #define EEPROM_TXPOWER_BG2 0x0030
  1504. #define EEPROM_TXPOWER_BG_SIZE 7
  1505. #define EEPROM_TXPOWER_BG_1 FIELD16(0x00ff)
  1506. #define EEPROM_TXPOWER_BG_2 FIELD16(0xff00)
  1507. /*
  1508. * EEPROM TXPOWER 802.11A
  1509. */
  1510. #define EEPROM_TXPOWER_A1 0x003c
  1511. #define EEPROM_TXPOWER_A2 0x0053
  1512. #define EEPROM_TXPOWER_A_SIZE 6
  1513. #define EEPROM_TXPOWER_A_1 FIELD16(0x00ff)
  1514. #define EEPROM_TXPOWER_A_2 FIELD16(0xff00)
  1515. /*
  1516. * EEPROM TXpower byrate: 20MHZ power
  1517. */
  1518. #define EEPROM_TXPOWER_BYRATE 0x006f
  1519. /*
  1520. * EEPROM BBP.
  1521. */
  1522. #define EEPROM_BBP_START 0x0078
  1523. #define EEPROM_BBP_SIZE 16
  1524. #define EEPROM_BBP_VALUE FIELD16(0x00ff)
  1525. #define EEPROM_BBP_REG_ID FIELD16(0xff00)
  1526. /*
  1527. * MCU mailbox commands.
  1528. */
  1529. #define MCU_SLEEP 0x30
  1530. #define MCU_WAKEUP 0x31
  1531. #define MCU_RADIO_OFF 0x35
  1532. #define MCU_CURRENT 0x36
  1533. #define MCU_LED 0x50
  1534. #define MCU_LED_STRENGTH 0x51
  1535. #define MCU_LED_1 0x52
  1536. #define MCU_LED_2 0x53
  1537. #define MCU_LED_3 0x54
  1538. #define MCU_RADAR 0x60
  1539. #define MCU_BOOT_SIGNAL 0x72
  1540. #define MCU_BBP_SIGNAL 0x80
  1541. #define MCU_POWER_SAVE 0x83
  1542. /*
  1543. * MCU mailbox tokens
  1544. */
  1545. #define TOKEN_WAKUP 3
  1546. /*
  1547. * DMA descriptor defines.
  1548. */
  1549. #define TXWI_DESC_SIZE ( 4 * sizeof(__le32) )
  1550. #define RXWI_DESC_SIZE ( 4 * sizeof(__le32) )
  1551. /*
  1552. * TX WI structure
  1553. */
  1554. /*
  1555. * Word0
  1556. * FRAG: 1 To inform TKIP engine this is a fragment.
  1557. * MIMO_PS: The remote peer is in dynamic MIMO-PS mode
  1558. * TX_OP: 0:HT TXOP rule , 1:PIFS TX ,2:Backoff, 3:sifs
  1559. * BW: Channel bandwidth 20MHz or 40 MHz
  1560. * STBC: 1: STBC support MCS =0-7, 2,3 : RESERVED
  1561. */
  1562. #define TXWI_W0_FRAG FIELD32(0x00000001)
  1563. #define TXWI_W0_MIMO_PS FIELD32(0x00000002)
  1564. #define TXWI_W0_CF_ACK FIELD32(0x00000004)
  1565. #define TXWI_W0_TS FIELD32(0x00000008)
  1566. #define TXWI_W0_AMPDU FIELD32(0x00000010)
  1567. #define TXWI_W0_MPDU_DENSITY FIELD32(0x000000e0)
  1568. #define TXWI_W0_TX_OP FIELD32(0x00000300)
  1569. #define TXWI_W0_MCS FIELD32(0x007f0000)
  1570. #define TXWI_W0_BW FIELD32(0x00800000)
  1571. #define TXWI_W0_SHORT_GI FIELD32(0x01000000)
  1572. #define TXWI_W0_STBC FIELD32(0x06000000)
  1573. #define TXWI_W0_IFS FIELD32(0x08000000)
  1574. #define TXWI_W0_PHYMODE FIELD32(0xc0000000)
  1575. /*
  1576. * Word1
  1577. */
  1578. #define TXWI_W1_ACK FIELD32(0x00000001)
  1579. #define TXWI_W1_NSEQ FIELD32(0x00000002)
  1580. #define TXWI_W1_BW_WIN_SIZE FIELD32(0x000000fc)
  1581. #define TXWI_W1_WIRELESS_CLI_ID FIELD32(0x0000ff00)
  1582. #define TXWI_W1_MPDU_TOTAL_BYTE_COUNT FIELD32(0x0fff0000)
  1583. #define TXWI_W1_PACKETID FIELD32(0xf0000000)
  1584. /*
  1585. * Word2
  1586. */
  1587. #define TXWI_W2_IV FIELD32(0xffffffff)
  1588. /*
  1589. * Word3
  1590. */
  1591. #define TXWI_W3_EIV FIELD32(0xffffffff)
  1592. /*
  1593. * RX WI structure
  1594. */
  1595. /*
  1596. * Word0
  1597. */
  1598. #define RXWI_W0_WIRELESS_CLI_ID FIELD32(0x000000ff)
  1599. #define RXWI_W0_KEY_INDEX FIELD32(0x00000300)
  1600. #define RXWI_W0_BSSID FIELD32(0x00001c00)
  1601. #define RXWI_W0_UDF FIELD32(0x0000e000)
  1602. #define RXWI_W0_MPDU_TOTAL_BYTE_COUNT FIELD32(0x0fff0000)
  1603. #define RXWI_W0_TID FIELD32(0xf0000000)
  1604. /*
  1605. * Word1
  1606. */
  1607. #define RXWI_W1_FRAG FIELD32(0x0000000f)
  1608. #define RXWI_W1_SEQUENCE FIELD32(0x0000fff0)
  1609. #define RXWI_W1_MCS FIELD32(0x007f0000)
  1610. #define RXWI_W1_BW FIELD32(0x00800000)
  1611. #define RXWI_W1_SHORT_GI FIELD32(0x01000000)
  1612. #define RXWI_W1_STBC FIELD32(0x06000000)
  1613. #define RXWI_W1_PHYMODE FIELD32(0xc0000000)
  1614. /*
  1615. * Word2
  1616. */
  1617. #define RXWI_W2_RSSI0 FIELD32(0x000000ff)
  1618. #define RXWI_W2_RSSI1 FIELD32(0x0000ff00)
  1619. #define RXWI_W2_RSSI2 FIELD32(0x00ff0000)
  1620. /*
  1621. * Word3
  1622. */
  1623. #define RXWI_W3_SNR0 FIELD32(0x000000ff)
  1624. #define RXWI_W3_SNR1 FIELD32(0x0000ff00)
  1625. /*
  1626. * Macros for converting txpower from EEPROM to mac80211 value
  1627. * and from mac80211 value to register value.
  1628. */
  1629. #define MIN_G_TXPOWER 0
  1630. #define MIN_A_TXPOWER -7
  1631. #define MAX_G_TXPOWER 31
  1632. #define MAX_A_TXPOWER 15
  1633. #define DEFAULT_TXPOWER 5
  1634. #define TXPOWER_G_FROM_DEV(__txpower) \
  1635. ((__txpower) > MAX_G_TXPOWER) ? DEFAULT_TXPOWER : (__txpower)
  1636. #define TXPOWER_G_TO_DEV(__txpower) \
  1637. clamp_t(char, __txpower, MIN_G_TXPOWER, MAX_G_TXPOWER)
  1638. #define TXPOWER_A_FROM_DEV(__txpower) \
  1639. ((__txpower) > MAX_A_TXPOWER) ? DEFAULT_TXPOWER : (__txpower)
  1640. #define TXPOWER_A_TO_DEV(__txpower) \
  1641. clamp_t(char, __txpower, MIN_A_TXPOWER, MAX_A_TXPOWER)
  1642. #endif /* RT2800_H */