iwl-core.c 92 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233
  1. /******************************************************************************
  2. *
  3. * GPL LICENSE SUMMARY
  4. *
  5. * Copyright(c) 2008 - 2009 Intel Corporation. All rights reserved.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of version 2 of the GNU General Public License as
  9. * published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but
  12. * WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  14. * General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
  19. * USA
  20. *
  21. * The full GNU General Public License is included in this distribution
  22. * in the file called LICENSE.GPL.
  23. *
  24. * Contact Information:
  25. * Intel Linux Wireless <ilw@linux.intel.com>
  26. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  27. *****************************************************************************/
  28. #include <linux/kernel.h>
  29. #include <linux/module.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/sched.h>
  32. #include <net/mac80211.h>
  33. #include "iwl-eeprom.h"
  34. #include "iwl-dev.h" /* FIXME: remove */
  35. #include "iwl-debug.h"
  36. #include "iwl-core.h"
  37. #include "iwl-io.h"
  38. #include "iwl-power.h"
  39. #include "iwl-sta.h"
  40. #include "iwl-helpers.h"
  41. MODULE_DESCRIPTION("iwl core");
  42. MODULE_VERSION(IWLWIFI_VERSION);
  43. MODULE_AUTHOR(DRV_COPYRIGHT " " DRV_AUTHOR);
  44. MODULE_LICENSE("GPL");
  45. static struct iwl_wimax_coex_event_entry cu_priorities[COEX_NUM_OF_EVENTS] = {
  46. {COEX_CU_UNASSOC_IDLE_RP, COEX_CU_UNASSOC_IDLE_WP,
  47. 0, COEX_UNASSOC_IDLE_FLAGS},
  48. {COEX_CU_UNASSOC_MANUAL_SCAN_RP, COEX_CU_UNASSOC_MANUAL_SCAN_WP,
  49. 0, COEX_UNASSOC_MANUAL_SCAN_FLAGS},
  50. {COEX_CU_UNASSOC_AUTO_SCAN_RP, COEX_CU_UNASSOC_AUTO_SCAN_WP,
  51. 0, COEX_UNASSOC_AUTO_SCAN_FLAGS},
  52. {COEX_CU_CALIBRATION_RP, COEX_CU_CALIBRATION_WP,
  53. 0, COEX_CALIBRATION_FLAGS},
  54. {COEX_CU_PERIODIC_CALIBRATION_RP, COEX_CU_PERIODIC_CALIBRATION_WP,
  55. 0, COEX_PERIODIC_CALIBRATION_FLAGS},
  56. {COEX_CU_CONNECTION_ESTAB_RP, COEX_CU_CONNECTION_ESTAB_WP,
  57. 0, COEX_CONNECTION_ESTAB_FLAGS},
  58. {COEX_CU_ASSOCIATED_IDLE_RP, COEX_CU_ASSOCIATED_IDLE_WP,
  59. 0, COEX_ASSOCIATED_IDLE_FLAGS},
  60. {COEX_CU_ASSOC_MANUAL_SCAN_RP, COEX_CU_ASSOC_MANUAL_SCAN_WP,
  61. 0, COEX_ASSOC_MANUAL_SCAN_FLAGS},
  62. {COEX_CU_ASSOC_AUTO_SCAN_RP, COEX_CU_ASSOC_AUTO_SCAN_WP,
  63. 0, COEX_ASSOC_AUTO_SCAN_FLAGS},
  64. {COEX_CU_ASSOC_ACTIVE_LEVEL_RP, COEX_CU_ASSOC_ACTIVE_LEVEL_WP,
  65. 0, COEX_ASSOC_ACTIVE_LEVEL_FLAGS},
  66. {COEX_CU_RF_ON_RP, COEX_CU_RF_ON_WP, 0, COEX_CU_RF_ON_FLAGS},
  67. {COEX_CU_RF_OFF_RP, COEX_CU_RF_OFF_WP, 0, COEX_RF_OFF_FLAGS},
  68. {COEX_CU_STAND_ALONE_DEBUG_RP, COEX_CU_STAND_ALONE_DEBUG_WP,
  69. 0, COEX_STAND_ALONE_DEBUG_FLAGS},
  70. {COEX_CU_IPAN_ASSOC_LEVEL_RP, COEX_CU_IPAN_ASSOC_LEVEL_WP,
  71. 0, COEX_IPAN_ASSOC_LEVEL_FLAGS},
  72. {COEX_CU_RSRVD1_RP, COEX_CU_RSRVD1_WP, 0, COEX_RSRVD1_FLAGS},
  73. {COEX_CU_RSRVD2_RP, COEX_CU_RSRVD2_WP, 0, COEX_RSRVD2_FLAGS}
  74. };
  75. #define IWL_DECLARE_RATE_INFO(r, s, ip, in, rp, rn, pp, np) \
  76. [IWL_RATE_##r##M_INDEX] = { IWL_RATE_##r##M_PLCP, \
  77. IWL_RATE_SISO_##s##M_PLCP, \
  78. IWL_RATE_MIMO2_##s##M_PLCP,\
  79. IWL_RATE_MIMO3_##s##M_PLCP,\
  80. IWL_RATE_##r##M_IEEE, \
  81. IWL_RATE_##ip##M_INDEX, \
  82. IWL_RATE_##in##M_INDEX, \
  83. IWL_RATE_##rp##M_INDEX, \
  84. IWL_RATE_##rn##M_INDEX, \
  85. IWL_RATE_##pp##M_INDEX, \
  86. IWL_RATE_##np##M_INDEX }
  87. u32 iwl_debug_level;
  88. EXPORT_SYMBOL(iwl_debug_level);
  89. static irqreturn_t iwl_isr(int irq, void *data);
  90. /*
  91. * Parameter order:
  92. * rate, ht rate, prev rate, next rate, prev tgg rate, next tgg rate
  93. *
  94. * If there isn't a valid next or previous rate then INV is used which
  95. * maps to IWL_RATE_INVALID
  96. *
  97. */
  98. const struct iwl_rate_info iwl_rates[IWL_RATE_COUNT] = {
  99. IWL_DECLARE_RATE_INFO(1, INV, INV, 2, INV, 2, INV, 2), /* 1mbps */
  100. IWL_DECLARE_RATE_INFO(2, INV, 1, 5, 1, 5, 1, 5), /* 2mbps */
  101. IWL_DECLARE_RATE_INFO(5, INV, 2, 6, 2, 11, 2, 11), /*5.5mbps */
  102. IWL_DECLARE_RATE_INFO(11, INV, 9, 12, 9, 12, 5, 18), /* 11mbps */
  103. IWL_DECLARE_RATE_INFO(6, 6, 5, 9, 5, 11, 5, 11), /* 6mbps */
  104. IWL_DECLARE_RATE_INFO(9, 6, 6, 11, 6, 11, 5, 11), /* 9mbps */
  105. IWL_DECLARE_RATE_INFO(12, 12, 11, 18, 11, 18, 11, 18), /* 12mbps */
  106. IWL_DECLARE_RATE_INFO(18, 18, 12, 24, 12, 24, 11, 24), /* 18mbps */
  107. IWL_DECLARE_RATE_INFO(24, 24, 18, 36, 18, 36, 18, 36), /* 24mbps */
  108. IWL_DECLARE_RATE_INFO(36, 36, 24, 48, 24, 48, 24, 48), /* 36mbps */
  109. IWL_DECLARE_RATE_INFO(48, 48, 36, 54, 36, 54, 36, 54), /* 48mbps */
  110. IWL_DECLARE_RATE_INFO(54, 54, 48, INV, 48, INV, 48, INV),/* 54mbps */
  111. IWL_DECLARE_RATE_INFO(60, 60, 48, INV, 48, INV, 48, INV),/* 60mbps */
  112. /* FIXME:RS: ^^ should be INV (legacy) */
  113. };
  114. EXPORT_SYMBOL(iwl_rates);
  115. /**
  116. * translate ucode response to mac80211 tx status control values
  117. */
  118. void iwl_hwrate_to_tx_control(struct iwl_priv *priv, u32 rate_n_flags,
  119. struct ieee80211_tx_info *info)
  120. {
  121. struct ieee80211_tx_rate *r = &info->control.rates[0];
  122. info->antenna_sel_tx =
  123. ((rate_n_flags & RATE_MCS_ANT_ABC_MSK) >> RATE_MCS_ANT_POS);
  124. if (rate_n_flags & RATE_MCS_HT_MSK)
  125. r->flags |= IEEE80211_TX_RC_MCS;
  126. if (rate_n_flags & RATE_MCS_GF_MSK)
  127. r->flags |= IEEE80211_TX_RC_GREEN_FIELD;
  128. if (rate_n_flags & RATE_MCS_HT40_MSK)
  129. r->flags |= IEEE80211_TX_RC_40_MHZ_WIDTH;
  130. if (rate_n_flags & RATE_MCS_DUP_MSK)
  131. r->flags |= IEEE80211_TX_RC_DUP_DATA;
  132. if (rate_n_flags & RATE_MCS_SGI_MSK)
  133. r->flags |= IEEE80211_TX_RC_SHORT_GI;
  134. r->idx = iwl_hwrate_to_mac80211_idx(rate_n_flags, info->band);
  135. }
  136. EXPORT_SYMBOL(iwl_hwrate_to_tx_control);
  137. int iwl_hwrate_to_plcp_idx(u32 rate_n_flags)
  138. {
  139. int idx = 0;
  140. /* HT rate format */
  141. if (rate_n_flags & RATE_MCS_HT_MSK) {
  142. idx = (rate_n_flags & 0xff);
  143. if (idx >= IWL_RATE_MIMO3_6M_PLCP)
  144. idx = idx - IWL_RATE_MIMO3_6M_PLCP;
  145. else if (idx >= IWL_RATE_MIMO2_6M_PLCP)
  146. idx = idx - IWL_RATE_MIMO2_6M_PLCP;
  147. idx += IWL_FIRST_OFDM_RATE;
  148. /* skip 9M not supported in ht*/
  149. if (idx >= IWL_RATE_9M_INDEX)
  150. idx += 1;
  151. if ((idx >= IWL_FIRST_OFDM_RATE) && (idx <= IWL_LAST_OFDM_RATE))
  152. return idx;
  153. /* legacy rate format, search for match in table */
  154. } else {
  155. for (idx = 0; idx < ARRAY_SIZE(iwl_rates); idx++)
  156. if (iwl_rates[idx].plcp == (rate_n_flags & 0xFF))
  157. return idx;
  158. }
  159. return -1;
  160. }
  161. EXPORT_SYMBOL(iwl_hwrate_to_plcp_idx);
  162. int iwl_hwrate_to_mac80211_idx(u32 rate_n_flags, enum ieee80211_band band)
  163. {
  164. int idx = 0;
  165. int band_offset = 0;
  166. /* HT rate format: mac80211 wants an MCS number, which is just LSB */
  167. if (rate_n_flags & RATE_MCS_HT_MSK) {
  168. idx = (rate_n_flags & 0xff);
  169. return idx;
  170. /* Legacy rate format, search for match in table */
  171. } else {
  172. if (band == IEEE80211_BAND_5GHZ)
  173. band_offset = IWL_FIRST_OFDM_RATE;
  174. for (idx = band_offset; idx < IWL_RATE_COUNT_LEGACY; idx++)
  175. if (iwl_rates[idx].plcp == (rate_n_flags & 0xFF))
  176. return idx - band_offset;
  177. }
  178. return -1;
  179. }
  180. u8 iwl_toggle_tx_ant(struct iwl_priv *priv, u8 ant)
  181. {
  182. int i;
  183. u8 ind = ant;
  184. for (i = 0; i < RATE_ANT_NUM - 1; i++) {
  185. ind = (ind + 1) < RATE_ANT_NUM ? ind + 1 : 0;
  186. if (priv->hw_params.valid_tx_ant & BIT(ind))
  187. return ind;
  188. }
  189. return ant;
  190. }
  191. EXPORT_SYMBOL(iwl_toggle_tx_ant);
  192. const u8 iwl_bcast_addr[ETH_ALEN] = { 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF };
  193. EXPORT_SYMBOL(iwl_bcast_addr);
  194. /* This function both allocates and initializes hw and priv. */
  195. struct ieee80211_hw *iwl_alloc_all(struct iwl_cfg *cfg,
  196. struct ieee80211_ops *hw_ops)
  197. {
  198. struct iwl_priv *priv;
  199. /* mac80211 allocates memory for this device instance, including
  200. * space for this driver's private structure */
  201. struct ieee80211_hw *hw =
  202. ieee80211_alloc_hw(sizeof(struct iwl_priv), hw_ops);
  203. if (hw == NULL) {
  204. printk(KERN_ERR "%s: Can not allocate network device\n",
  205. cfg->name);
  206. goto out;
  207. }
  208. priv = hw->priv;
  209. priv->hw = hw;
  210. out:
  211. return hw;
  212. }
  213. EXPORT_SYMBOL(iwl_alloc_all);
  214. void iwl_hw_detect(struct iwl_priv *priv)
  215. {
  216. priv->hw_rev = _iwl_read32(priv, CSR_HW_REV);
  217. priv->hw_wa_rev = _iwl_read32(priv, CSR_HW_REV_WA_REG);
  218. pci_read_config_byte(priv->pci_dev, PCI_REVISION_ID, &priv->rev_id);
  219. }
  220. EXPORT_SYMBOL(iwl_hw_detect);
  221. int iwl_hw_nic_init(struct iwl_priv *priv)
  222. {
  223. unsigned long flags;
  224. struct iwl_rx_queue *rxq = &priv->rxq;
  225. int ret;
  226. /* nic_init */
  227. spin_lock_irqsave(&priv->lock, flags);
  228. priv->cfg->ops->lib->apm_ops.init(priv);
  229. /* Set interrupt coalescing timer to 512 usecs */
  230. iwl_write8(priv, CSR_INT_COALESCING, 512 / 32);
  231. spin_unlock_irqrestore(&priv->lock, flags);
  232. ret = priv->cfg->ops->lib->apm_ops.set_pwr_src(priv, IWL_PWR_SRC_VMAIN);
  233. priv->cfg->ops->lib->apm_ops.config(priv);
  234. /* Allocate the RX queue, or reset if it is already allocated */
  235. if (!rxq->bd) {
  236. ret = iwl_rx_queue_alloc(priv);
  237. if (ret) {
  238. IWL_ERR(priv, "Unable to initialize Rx queue\n");
  239. return -ENOMEM;
  240. }
  241. } else
  242. iwl_rx_queue_reset(priv, rxq);
  243. iwl_rx_replenish(priv);
  244. iwl_rx_init(priv, rxq);
  245. spin_lock_irqsave(&priv->lock, flags);
  246. rxq->need_update = 1;
  247. iwl_rx_queue_update_write_ptr(priv, rxq);
  248. spin_unlock_irqrestore(&priv->lock, flags);
  249. /* Allocate and init all Tx and Command queues */
  250. ret = iwl_txq_ctx_reset(priv);
  251. if (ret)
  252. return ret;
  253. set_bit(STATUS_INIT, &priv->status);
  254. return 0;
  255. }
  256. EXPORT_SYMBOL(iwl_hw_nic_init);
  257. /*
  258. * QoS support
  259. */
  260. void iwl_activate_qos(struct iwl_priv *priv, u8 force)
  261. {
  262. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  263. return;
  264. priv->qos_data.def_qos_parm.qos_flags = 0;
  265. if (priv->qos_data.qos_cap.q_AP.queue_request &&
  266. !priv->qos_data.qos_cap.q_AP.txop_request)
  267. priv->qos_data.def_qos_parm.qos_flags |=
  268. QOS_PARAM_FLG_TXOP_TYPE_MSK;
  269. if (priv->qos_data.qos_active)
  270. priv->qos_data.def_qos_parm.qos_flags |=
  271. QOS_PARAM_FLG_UPDATE_EDCA_MSK;
  272. if (priv->current_ht_config.is_ht)
  273. priv->qos_data.def_qos_parm.qos_flags |= QOS_PARAM_FLG_TGN_MSK;
  274. if (force || iwl_is_associated(priv)) {
  275. IWL_DEBUG_QOS(priv, "send QoS cmd with Qos active=%d FLAGS=0x%X\n",
  276. priv->qos_data.qos_active,
  277. priv->qos_data.def_qos_parm.qos_flags);
  278. iwl_send_cmd_pdu_async(priv, REPLY_QOS_PARAM,
  279. sizeof(struct iwl_qosparam_cmd),
  280. &priv->qos_data.def_qos_parm, NULL);
  281. }
  282. }
  283. EXPORT_SYMBOL(iwl_activate_qos);
  284. /*
  285. * AC CWmin CW max AIFSN TXOP Limit TXOP Limit
  286. * (802.11b) (802.11a/g)
  287. * AC_BK 15 1023 7 0 0
  288. * AC_BE 15 1023 3 0 0
  289. * AC_VI 7 15 2 6.016ms 3.008ms
  290. * AC_VO 3 7 2 3.264ms 1.504ms
  291. */
  292. void iwl_reset_qos(struct iwl_priv *priv)
  293. {
  294. u16 cw_min = 15;
  295. u16 cw_max = 1023;
  296. u8 aifs = 2;
  297. bool is_legacy = false;
  298. unsigned long flags;
  299. int i;
  300. spin_lock_irqsave(&priv->lock, flags);
  301. /* QoS always active in AP and ADHOC mode
  302. * In STA mode wait for association
  303. */
  304. if (priv->iw_mode == NL80211_IFTYPE_ADHOC ||
  305. priv->iw_mode == NL80211_IFTYPE_AP)
  306. priv->qos_data.qos_active = 1;
  307. else
  308. priv->qos_data.qos_active = 0;
  309. /* check for legacy mode */
  310. if ((priv->iw_mode == NL80211_IFTYPE_ADHOC &&
  311. (priv->active_rate & IWL_OFDM_RATES_MASK) == 0) ||
  312. (priv->iw_mode == NL80211_IFTYPE_STATION &&
  313. (priv->staging_rxon.flags & RXON_FLG_SHORT_SLOT_MSK) == 0)) {
  314. cw_min = 31;
  315. is_legacy = 1;
  316. }
  317. if (priv->qos_data.qos_active)
  318. aifs = 3;
  319. /* AC_BE */
  320. priv->qos_data.def_qos_parm.ac[0].cw_min = cpu_to_le16(cw_min);
  321. priv->qos_data.def_qos_parm.ac[0].cw_max = cpu_to_le16(cw_max);
  322. priv->qos_data.def_qos_parm.ac[0].aifsn = aifs;
  323. priv->qos_data.def_qos_parm.ac[0].edca_txop = 0;
  324. priv->qos_data.def_qos_parm.ac[0].reserved1 = 0;
  325. if (priv->qos_data.qos_active) {
  326. /* AC_BK */
  327. i = 1;
  328. priv->qos_data.def_qos_parm.ac[i].cw_min = cpu_to_le16(cw_min);
  329. priv->qos_data.def_qos_parm.ac[i].cw_max = cpu_to_le16(cw_max);
  330. priv->qos_data.def_qos_parm.ac[i].aifsn = 7;
  331. priv->qos_data.def_qos_parm.ac[i].edca_txop = 0;
  332. priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
  333. /* AC_VI */
  334. i = 2;
  335. priv->qos_data.def_qos_parm.ac[i].cw_min =
  336. cpu_to_le16((cw_min + 1) / 2 - 1);
  337. priv->qos_data.def_qos_parm.ac[i].cw_max =
  338. cpu_to_le16(cw_min);
  339. priv->qos_data.def_qos_parm.ac[i].aifsn = 2;
  340. if (is_legacy)
  341. priv->qos_data.def_qos_parm.ac[i].edca_txop =
  342. cpu_to_le16(6016);
  343. else
  344. priv->qos_data.def_qos_parm.ac[i].edca_txop =
  345. cpu_to_le16(3008);
  346. priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
  347. /* AC_VO */
  348. i = 3;
  349. priv->qos_data.def_qos_parm.ac[i].cw_min =
  350. cpu_to_le16((cw_min + 1) / 4 - 1);
  351. priv->qos_data.def_qos_parm.ac[i].cw_max =
  352. cpu_to_le16((cw_min + 1) / 2 - 1);
  353. priv->qos_data.def_qos_parm.ac[i].aifsn = 2;
  354. priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
  355. if (is_legacy)
  356. priv->qos_data.def_qos_parm.ac[i].edca_txop =
  357. cpu_to_le16(3264);
  358. else
  359. priv->qos_data.def_qos_parm.ac[i].edca_txop =
  360. cpu_to_le16(1504);
  361. } else {
  362. for (i = 1; i < 4; i++) {
  363. priv->qos_data.def_qos_parm.ac[i].cw_min =
  364. cpu_to_le16(cw_min);
  365. priv->qos_data.def_qos_parm.ac[i].cw_max =
  366. cpu_to_le16(cw_max);
  367. priv->qos_data.def_qos_parm.ac[i].aifsn = aifs;
  368. priv->qos_data.def_qos_parm.ac[i].edca_txop = 0;
  369. priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
  370. }
  371. }
  372. IWL_DEBUG_QOS(priv, "set QoS to default \n");
  373. spin_unlock_irqrestore(&priv->lock, flags);
  374. }
  375. EXPORT_SYMBOL(iwl_reset_qos);
  376. #define MAX_BIT_RATE_40_MHZ 150 /* Mbps */
  377. #define MAX_BIT_RATE_20_MHZ 72 /* Mbps */
  378. static void iwlcore_init_ht_hw_capab(const struct iwl_priv *priv,
  379. struct ieee80211_sta_ht_cap *ht_info,
  380. enum ieee80211_band band)
  381. {
  382. u16 max_bit_rate = 0;
  383. u8 rx_chains_num = priv->hw_params.rx_chains_num;
  384. u8 tx_chains_num = priv->hw_params.tx_chains_num;
  385. ht_info->cap = 0;
  386. memset(&ht_info->mcs, 0, sizeof(ht_info->mcs));
  387. ht_info->ht_supported = true;
  388. if (priv->cfg->ht_greenfield_support)
  389. ht_info->cap |= IEEE80211_HT_CAP_GRN_FLD;
  390. ht_info->cap |= IEEE80211_HT_CAP_SGI_20;
  391. ht_info->cap |= (IEEE80211_HT_CAP_SM_PS &
  392. (priv->cfg->sm_ps_mode << 2));
  393. max_bit_rate = MAX_BIT_RATE_20_MHZ;
  394. if (priv->hw_params.ht40_channel & BIT(band)) {
  395. ht_info->cap |= IEEE80211_HT_CAP_SUP_WIDTH_20_40;
  396. ht_info->cap |= IEEE80211_HT_CAP_SGI_40;
  397. ht_info->mcs.rx_mask[4] = 0x01;
  398. max_bit_rate = MAX_BIT_RATE_40_MHZ;
  399. }
  400. if (priv->cfg->mod_params->amsdu_size_8K)
  401. ht_info->cap |= IEEE80211_HT_CAP_MAX_AMSDU;
  402. ht_info->ampdu_factor = CFG_HT_RX_AMPDU_FACTOR_DEF;
  403. ht_info->ampdu_density = CFG_HT_MPDU_DENSITY_DEF;
  404. ht_info->mcs.rx_mask[0] = 0xFF;
  405. if (rx_chains_num >= 2)
  406. ht_info->mcs.rx_mask[1] = 0xFF;
  407. if (rx_chains_num >= 3)
  408. ht_info->mcs.rx_mask[2] = 0xFF;
  409. /* Highest supported Rx data rate */
  410. max_bit_rate *= rx_chains_num;
  411. WARN_ON(max_bit_rate & ~IEEE80211_HT_MCS_RX_HIGHEST_MASK);
  412. ht_info->mcs.rx_highest = cpu_to_le16(max_bit_rate);
  413. /* Tx MCS capabilities */
  414. ht_info->mcs.tx_params = IEEE80211_HT_MCS_TX_DEFINED;
  415. if (tx_chains_num != rx_chains_num) {
  416. ht_info->mcs.tx_params |= IEEE80211_HT_MCS_TX_RX_DIFF;
  417. ht_info->mcs.tx_params |= ((tx_chains_num - 1) <<
  418. IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
  419. }
  420. }
  421. /**
  422. * iwlcore_init_geos - Initialize mac80211's geo/channel info based from eeprom
  423. */
  424. int iwlcore_init_geos(struct iwl_priv *priv)
  425. {
  426. struct iwl_channel_info *ch;
  427. struct ieee80211_supported_band *sband;
  428. struct ieee80211_channel *channels;
  429. struct ieee80211_channel *geo_ch;
  430. struct ieee80211_rate *rates;
  431. int i = 0;
  432. if (priv->bands[IEEE80211_BAND_2GHZ].n_bitrates ||
  433. priv->bands[IEEE80211_BAND_5GHZ].n_bitrates) {
  434. IWL_DEBUG_INFO(priv, "Geography modes already initialized.\n");
  435. set_bit(STATUS_GEO_CONFIGURED, &priv->status);
  436. return 0;
  437. }
  438. channels = kzalloc(sizeof(struct ieee80211_channel) *
  439. priv->channel_count, GFP_KERNEL);
  440. if (!channels)
  441. return -ENOMEM;
  442. rates = kzalloc((sizeof(struct ieee80211_rate) * IWL_RATE_COUNT_LEGACY),
  443. GFP_KERNEL);
  444. if (!rates) {
  445. kfree(channels);
  446. return -ENOMEM;
  447. }
  448. /* 5.2GHz channels start after the 2.4GHz channels */
  449. sband = &priv->bands[IEEE80211_BAND_5GHZ];
  450. sband->channels = &channels[ARRAY_SIZE(iwl_eeprom_band_1)];
  451. /* just OFDM */
  452. sband->bitrates = &rates[IWL_FIRST_OFDM_RATE];
  453. sband->n_bitrates = IWL_RATE_COUNT_LEGACY - IWL_FIRST_OFDM_RATE;
  454. if (priv->cfg->sku & IWL_SKU_N)
  455. iwlcore_init_ht_hw_capab(priv, &sband->ht_cap,
  456. IEEE80211_BAND_5GHZ);
  457. sband = &priv->bands[IEEE80211_BAND_2GHZ];
  458. sband->channels = channels;
  459. /* OFDM & CCK */
  460. sband->bitrates = rates;
  461. sband->n_bitrates = IWL_RATE_COUNT_LEGACY;
  462. if (priv->cfg->sku & IWL_SKU_N)
  463. iwlcore_init_ht_hw_capab(priv, &sband->ht_cap,
  464. IEEE80211_BAND_2GHZ);
  465. priv->ieee_channels = channels;
  466. priv->ieee_rates = rates;
  467. for (i = 0; i < priv->channel_count; i++) {
  468. ch = &priv->channel_info[i];
  469. /* FIXME: might be removed if scan is OK */
  470. if (!is_channel_valid(ch))
  471. continue;
  472. if (is_channel_a_band(ch))
  473. sband = &priv->bands[IEEE80211_BAND_5GHZ];
  474. else
  475. sband = &priv->bands[IEEE80211_BAND_2GHZ];
  476. geo_ch = &sband->channels[sband->n_channels++];
  477. geo_ch->center_freq =
  478. ieee80211_channel_to_frequency(ch->channel);
  479. geo_ch->max_power = ch->max_power_avg;
  480. geo_ch->max_antenna_gain = 0xff;
  481. geo_ch->hw_value = ch->channel;
  482. if (is_channel_valid(ch)) {
  483. if (!(ch->flags & EEPROM_CHANNEL_IBSS))
  484. geo_ch->flags |= IEEE80211_CHAN_NO_IBSS;
  485. if (!(ch->flags & EEPROM_CHANNEL_ACTIVE))
  486. geo_ch->flags |= IEEE80211_CHAN_PASSIVE_SCAN;
  487. if (ch->flags & EEPROM_CHANNEL_RADAR)
  488. geo_ch->flags |= IEEE80211_CHAN_RADAR;
  489. geo_ch->flags |= ch->ht40_extension_channel;
  490. if (ch->max_power_avg > priv->tx_power_device_lmt)
  491. priv->tx_power_device_lmt = ch->max_power_avg;
  492. } else {
  493. geo_ch->flags |= IEEE80211_CHAN_DISABLED;
  494. }
  495. IWL_DEBUG_INFO(priv, "Channel %d Freq=%d[%sGHz] %s flag=0x%X\n",
  496. ch->channel, geo_ch->center_freq,
  497. is_channel_a_band(ch) ? "5.2" : "2.4",
  498. geo_ch->flags & IEEE80211_CHAN_DISABLED ?
  499. "restricted" : "valid",
  500. geo_ch->flags);
  501. }
  502. if ((priv->bands[IEEE80211_BAND_5GHZ].n_channels == 0) &&
  503. priv->cfg->sku & IWL_SKU_A) {
  504. IWL_INFO(priv, "Incorrectly detected BG card as ABG. "
  505. "Please send your PCI ID 0x%04X:0x%04X to maintainer.\n",
  506. priv->pci_dev->device,
  507. priv->pci_dev->subsystem_device);
  508. priv->cfg->sku &= ~IWL_SKU_A;
  509. }
  510. IWL_INFO(priv, "Tunable channels: %d 802.11bg, %d 802.11a channels\n",
  511. priv->bands[IEEE80211_BAND_2GHZ].n_channels,
  512. priv->bands[IEEE80211_BAND_5GHZ].n_channels);
  513. set_bit(STATUS_GEO_CONFIGURED, &priv->status);
  514. return 0;
  515. }
  516. EXPORT_SYMBOL(iwlcore_init_geos);
  517. /*
  518. * iwlcore_free_geos - undo allocations in iwlcore_init_geos
  519. */
  520. void iwlcore_free_geos(struct iwl_priv *priv)
  521. {
  522. kfree(priv->ieee_channels);
  523. kfree(priv->ieee_rates);
  524. clear_bit(STATUS_GEO_CONFIGURED, &priv->status);
  525. }
  526. EXPORT_SYMBOL(iwlcore_free_geos);
  527. /*
  528. * iwlcore_rts_tx_cmd_flag: Set rts/cts. 3945 and 4965 only share this
  529. * function.
  530. */
  531. void iwlcore_rts_tx_cmd_flag(struct ieee80211_tx_info *info,
  532. __le32 *tx_flags)
  533. {
  534. if (info->control.rates[0].flags & IEEE80211_TX_RC_USE_RTS_CTS) {
  535. *tx_flags |= TX_CMD_FLG_RTS_MSK;
  536. *tx_flags &= ~TX_CMD_FLG_CTS_MSK;
  537. } else if (info->control.rates[0].flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
  538. *tx_flags &= ~TX_CMD_FLG_RTS_MSK;
  539. *tx_flags |= TX_CMD_FLG_CTS_MSK;
  540. }
  541. }
  542. EXPORT_SYMBOL(iwlcore_rts_tx_cmd_flag);
  543. static bool is_single_rx_stream(struct iwl_priv *priv)
  544. {
  545. return !priv->current_ht_config.is_ht ||
  546. priv->current_ht_config.single_chain_sufficient;
  547. }
  548. static u8 iwl_is_channel_extension(struct iwl_priv *priv,
  549. enum ieee80211_band band,
  550. u16 channel, u8 extension_chan_offset)
  551. {
  552. const struct iwl_channel_info *ch_info;
  553. ch_info = iwl_get_channel_info(priv, band, channel);
  554. if (!is_channel_valid(ch_info))
  555. return 0;
  556. if (extension_chan_offset == IEEE80211_HT_PARAM_CHA_SEC_ABOVE)
  557. return !(ch_info->ht40_extension_channel &
  558. IEEE80211_CHAN_NO_HT40PLUS);
  559. else if (extension_chan_offset == IEEE80211_HT_PARAM_CHA_SEC_BELOW)
  560. return !(ch_info->ht40_extension_channel &
  561. IEEE80211_CHAN_NO_HT40MINUS);
  562. return 0;
  563. }
  564. u8 iwl_is_ht40_tx_allowed(struct iwl_priv *priv,
  565. struct ieee80211_sta_ht_cap *sta_ht_inf)
  566. {
  567. struct iwl_ht_config *ht_conf = &priv->current_ht_config;
  568. if (!ht_conf->is_ht || !ht_conf->is_40mhz)
  569. return 0;
  570. /* We do not check for IEEE80211_HT_CAP_SUP_WIDTH_20_40
  571. * the bit will not set if it is pure 40MHz case
  572. */
  573. if (sta_ht_inf) {
  574. if (!sta_ht_inf->ht_supported)
  575. return 0;
  576. }
  577. #ifdef CONFIG_IWLWIFI_DEBUG
  578. if (priv->disable_ht40)
  579. return 0;
  580. #endif
  581. return iwl_is_channel_extension(priv, priv->band,
  582. le16_to_cpu(priv->staging_rxon.channel),
  583. ht_conf->extension_chan_offset);
  584. }
  585. EXPORT_SYMBOL(iwl_is_ht40_tx_allowed);
  586. static u16 iwl_adjust_beacon_interval(u16 beacon_val, u16 max_beacon_val)
  587. {
  588. u16 new_val = 0;
  589. u16 beacon_factor = 0;
  590. beacon_factor = (beacon_val + max_beacon_val) / max_beacon_val;
  591. new_val = beacon_val / beacon_factor;
  592. if (!new_val)
  593. new_val = max_beacon_val;
  594. return new_val;
  595. }
  596. void iwl_setup_rxon_timing(struct iwl_priv *priv)
  597. {
  598. u64 tsf;
  599. s32 interval_tm, rem;
  600. unsigned long flags;
  601. struct ieee80211_conf *conf = NULL;
  602. u16 beacon_int;
  603. conf = ieee80211_get_hw_conf(priv->hw);
  604. spin_lock_irqsave(&priv->lock, flags);
  605. priv->rxon_timing.timestamp = cpu_to_le64(priv->timestamp);
  606. priv->rxon_timing.listen_interval = cpu_to_le16(conf->listen_interval);
  607. if (priv->iw_mode == NL80211_IFTYPE_STATION) {
  608. beacon_int = priv->beacon_int;
  609. priv->rxon_timing.atim_window = 0;
  610. } else {
  611. beacon_int = priv->vif->bss_conf.beacon_int;
  612. /* TODO: we need to get atim_window from upper stack
  613. * for now we set to 0 */
  614. priv->rxon_timing.atim_window = 0;
  615. }
  616. beacon_int = iwl_adjust_beacon_interval(beacon_int,
  617. priv->hw_params.max_beacon_itrvl * 1024);
  618. priv->rxon_timing.beacon_interval = cpu_to_le16(beacon_int);
  619. tsf = priv->timestamp; /* tsf is modifed by do_div: copy it */
  620. interval_tm = beacon_int * 1024;
  621. rem = do_div(tsf, interval_tm);
  622. priv->rxon_timing.beacon_init_val = cpu_to_le32(interval_tm - rem);
  623. spin_unlock_irqrestore(&priv->lock, flags);
  624. IWL_DEBUG_ASSOC(priv,
  625. "beacon interval %d beacon timer %d beacon tim %d\n",
  626. le16_to_cpu(priv->rxon_timing.beacon_interval),
  627. le32_to_cpu(priv->rxon_timing.beacon_init_val),
  628. le16_to_cpu(priv->rxon_timing.atim_window));
  629. }
  630. EXPORT_SYMBOL(iwl_setup_rxon_timing);
  631. void iwl_set_rxon_hwcrypto(struct iwl_priv *priv, int hw_decrypt)
  632. {
  633. struct iwl_rxon_cmd *rxon = &priv->staging_rxon;
  634. if (hw_decrypt)
  635. rxon->filter_flags &= ~RXON_FILTER_DIS_DECRYPT_MSK;
  636. else
  637. rxon->filter_flags |= RXON_FILTER_DIS_DECRYPT_MSK;
  638. }
  639. EXPORT_SYMBOL(iwl_set_rxon_hwcrypto);
  640. /**
  641. * iwl_check_rxon_cmd - validate RXON structure is valid
  642. *
  643. * NOTE: This is really only useful during development and can eventually
  644. * be #ifdef'd out once the driver is stable and folks aren't actively
  645. * making changes
  646. */
  647. int iwl_check_rxon_cmd(struct iwl_priv *priv)
  648. {
  649. int error = 0;
  650. int counter = 1;
  651. struct iwl_rxon_cmd *rxon = &priv->staging_rxon;
  652. if (rxon->flags & RXON_FLG_BAND_24G_MSK) {
  653. error |= le32_to_cpu(rxon->flags &
  654. (RXON_FLG_TGJ_NARROW_BAND_MSK |
  655. RXON_FLG_RADAR_DETECT_MSK));
  656. if (error)
  657. IWL_WARN(priv, "check 24G fields %d | %d\n",
  658. counter++, error);
  659. } else {
  660. error |= (rxon->flags & RXON_FLG_SHORT_SLOT_MSK) ?
  661. 0 : le32_to_cpu(RXON_FLG_SHORT_SLOT_MSK);
  662. if (error)
  663. IWL_WARN(priv, "check 52 fields %d | %d\n",
  664. counter++, error);
  665. error |= le32_to_cpu(rxon->flags & RXON_FLG_CCK_MSK);
  666. if (error)
  667. IWL_WARN(priv, "check 52 CCK %d | %d\n",
  668. counter++, error);
  669. }
  670. error |= (rxon->node_addr[0] | rxon->bssid_addr[0]) & 0x1;
  671. if (error)
  672. IWL_WARN(priv, "check mac addr %d | %d\n", counter++, error);
  673. /* make sure basic rates 6Mbps and 1Mbps are supported */
  674. error |= (((rxon->ofdm_basic_rates & IWL_RATE_6M_MASK) == 0) &&
  675. ((rxon->cck_basic_rates & IWL_RATE_1M_MASK) == 0));
  676. if (error)
  677. IWL_WARN(priv, "check basic rate %d | %d\n", counter++, error);
  678. error |= (le16_to_cpu(rxon->assoc_id) > 2007);
  679. if (error)
  680. IWL_WARN(priv, "check assoc id %d | %d\n", counter++, error);
  681. error |= ((rxon->flags & (RXON_FLG_CCK_MSK | RXON_FLG_SHORT_SLOT_MSK))
  682. == (RXON_FLG_CCK_MSK | RXON_FLG_SHORT_SLOT_MSK));
  683. if (error)
  684. IWL_WARN(priv, "check CCK and short slot %d | %d\n",
  685. counter++, error);
  686. error |= ((rxon->flags & (RXON_FLG_CCK_MSK | RXON_FLG_AUTO_DETECT_MSK))
  687. == (RXON_FLG_CCK_MSK | RXON_FLG_AUTO_DETECT_MSK));
  688. if (error)
  689. IWL_WARN(priv, "check CCK & auto detect %d | %d\n",
  690. counter++, error);
  691. error |= ((rxon->flags & (RXON_FLG_AUTO_DETECT_MSK |
  692. RXON_FLG_TGG_PROTECT_MSK)) == RXON_FLG_TGG_PROTECT_MSK);
  693. if (error)
  694. IWL_WARN(priv, "check TGG and auto detect %d | %d\n",
  695. counter++, error);
  696. if (error)
  697. IWL_WARN(priv, "Tuning to channel %d\n",
  698. le16_to_cpu(rxon->channel));
  699. if (error) {
  700. IWL_ERR(priv, "Not a valid iwl_rxon_assoc_cmd field values\n");
  701. return -1;
  702. }
  703. return 0;
  704. }
  705. EXPORT_SYMBOL(iwl_check_rxon_cmd);
  706. /**
  707. * iwl_full_rxon_required - check if full RXON (vs RXON_ASSOC) cmd is needed
  708. * @priv: staging_rxon is compared to active_rxon
  709. *
  710. * If the RXON structure is changing enough to require a new tune,
  711. * or is clearing the RXON_FILTER_ASSOC_MSK, then return 1 to indicate that
  712. * a new tune (full RXON command, rather than RXON_ASSOC cmd) is required.
  713. */
  714. int iwl_full_rxon_required(struct iwl_priv *priv)
  715. {
  716. /* These items are only settable from the full RXON command */
  717. if (!(iwl_is_associated(priv)) ||
  718. compare_ether_addr(priv->staging_rxon.bssid_addr,
  719. priv->active_rxon.bssid_addr) ||
  720. compare_ether_addr(priv->staging_rxon.node_addr,
  721. priv->active_rxon.node_addr) ||
  722. compare_ether_addr(priv->staging_rxon.wlap_bssid_addr,
  723. priv->active_rxon.wlap_bssid_addr) ||
  724. (priv->staging_rxon.dev_type != priv->active_rxon.dev_type) ||
  725. (priv->staging_rxon.channel != priv->active_rxon.channel) ||
  726. (priv->staging_rxon.air_propagation !=
  727. priv->active_rxon.air_propagation) ||
  728. (priv->staging_rxon.ofdm_ht_single_stream_basic_rates !=
  729. priv->active_rxon.ofdm_ht_single_stream_basic_rates) ||
  730. (priv->staging_rxon.ofdm_ht_dual_stream_basic_rates !=
  731. priv->active_rxon.ofdm_ht_dual_stream_basic_rates) ||
  732. (priv->staging_rxon.ofdm_ht_triple_stream_basic_rates !=
  733. priv->active_rxon.ofdm_ht_triple_stream_basic_rates) ||
  734. (priv->staging_rxon.assoc_id != priv->active_rxon.assoc_id))
  735. return 1;
  736. /* flags, filter_flags, ofdm_basic_rates, and cck_basic_rates can
  737. * be updated with the RXON_ASSOC command -- however only some
  738. * flag transitions are allowed using RXON_ASSOC */
  739. /* Check if we are not switching bands */
  740. if ((priv->staging_rxon.flags & RXON_FLG_BAND_24G_MSK) !=
  741. (priv->active_rxon.flags & RXON_FLG_BAND_24G_MSK))
  742. return 1;
  743. /* Check if we are switching association toggle */
  744. if ((priv->staging_rxon.filter_flags & RXON_FILTER_ASSOC_MSK) !=
  745. (priv->active_rxon.filter_flags & RXON_FILTER_ASSOC_MSK))
  746. return 1;
  747. return 0;
  748. }
  749. EXPORT_SYMBOL(iwl_full_rxon_required);
  750. u8 iwl_rate_get_lowest_plcp(struct iwl_priv *priv)
  751. {
  752. int i;
  753. int rate_mask;
  754. /* Set rate mask*/
  755. if (priv->staging_rxon.flags & RXON_FLG_BAND_24G_MSK)
  756. rate_mask = priv->active_rate_basic & IWL_CCK_RATES_MASK;
  757. else
  758. rate_mask = priv->active_rate_basic & IWL_OFDM_RATES_MASK;
  759. /* Find lowest valid rate */
  760. for (i = IWL_RATE_1M_INDEX; i != IWL_RATE_INVALID;
  761. i = iwl_rates[i].next_ieee) {
  762. if (rate_mask & (1 << i))
  763. return iwl_rates[i].plcp;
  764. }
  765. /* No valid rate was found. Assign the lowest one */
  766. if (priv->staging_rxon.flags & RXON_FLG_BAND_24G_MSK)
  767. return IWL_RATE_1M_PLCP;
  768. else
  769. return IWL_RATE_6M_PLCP;
  770. }
  771. EXPORT_SYMBOL(iwl_rate_get_lowest_plcp);
  772. void iwl_set_rxon_ht(struct iwl_priv *priv, struct iwl_ht_config *ht_conf)
  773. {
  774. struct iwl_rxon_cmd *rxon = &priv->staging_rxon;
  775. if (!ht_conf->is_ht) {
  776. rxon->flags &= ~(RXON_FLG_CHANNEL_MODE_MSK |
  777. RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK |
  778. RXON_FLG_HT40_PROT_MSK |
  779. RXON_FLG_HT_PROT_MSK);
  780. return;
  781. }
  782. /* FIXME: if the definition of ht_protection changed, the "translation"
  783. * will be needed for rxon->flags
  784. */
  785. rxon->flags |= cpu_to_le32(ht_conf->ht_protection << RXON_FLG_HT_OPERATING_MODE_POS);
  786. /* Set up channel bandwidth:
  787. * 20 MHz only, 20/40 mixed or pure 40 if ht40 ok */
  788. /* clear the HT channel mode before set the mode */
  789. rxon->flags &= ~(RXON_FLG_CHANNEL_MODE_MSK |
  790. RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK);
  791. if (iwl_is_ht40_tx_allowed(priv, NULL)) {
  792. /* pure ht40 */
  793. if (ht_conf->ht_protection == IEEE80211_HT_OP_MODE_PROTECTION_20MHZ) {
  794. rxon->flags |= RXON_FLG_CHANNEL_MODE_PURE_40;
  795. /* Note: control channel is opposite of extension channel */
  796. switch (ht_conf->extension_chan_offset) {
  797. case IEEE80211_HT_PARAM_CHA_SEC_ABOVE:
  798. rxon->flags &= ~RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK;
  799. break;
  800. case IEEE80211_HT_PARAM_CHA_SEC_BELOW:
  801. rxon->flags |= RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK;
  802. break;
  803. }
  804. } else {
  805. /* Note: control channel is opposite of extension channel */
  806. switch (ht_conf->extension_chan_offset) {
  807. case IEEE80211_HT_PARAM_CHA_SEC_ABOVE:
  808. rxon->flags &= ~(RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK);
  809. rxon->flags |= RXON_FLG_CHANNEL_MODE_MIXED;
  810. break;
  811. case IEEE80211_HT_PARAM_CHA_SEC_BELOW:
  812. rxon->flags |= RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK;
  813. rxon->flags |= RXON_FLG_CHANNEL_MODE_MIXED;
  814. break;
  815. case IEEE80211_HT_PARAM_CHA_SEC_NONE:
  816. default:
  817. /* channel location only valid if in Mixed mode */
  818. IWL_ERR(priv, "invalid extension channel offset\n");
  819. break;
  820. }
  821. }
  822. } else {
  823. rxon->flags |= RXON_FLG_CHANNEL_MODE_LEGACY;
  824. }
  825. if (priv->cfg->ops->hcmd->set_rxon_chain)
  826. priv->cfg->ops->hcmd->set_rxon_chain(priv);
  827. IWL_DEBUG_ASSOC(priv, "rxon flags 0x%X operation mode :0x%X "
  828. "extension channel offset 0x%x\n",
  829. le32_to_cpu(rxon->flags), ht_conf->ht_protection,
  830. ht_conf->extension_chan_offset);
  831. return;
  832. }
  833. EXPORT_SYMBOL(iwl_set_rxon_ht);
  834. #define IWL_NUM_RX_CHAINS_MULTIPLE 3
  835. #define IWL_NUM_RX_CHAINS_SINGLE 2
  836. #define IWL_NUM_IDLE_CHAINS_DUAL 2
  837. #define IWL_NUM_IDLE_CHAINS_SINGLE 1
  838. /*
  839. * Determine how many receiver/antenna chains to use.
  840. *
  841. * More provides better reception via diversity. Fewer saves power
  842. * at the expense of throughput, but only when not in powersave to
  843. * start with.
  844. *
  845. * MIMO (dual stream) requires at least 2, but works better with 3.
  846. * This does not determine *which* chains to use, just how many.
  847. */
  848. static int iwl_get_active_rx_chain_count(struct iwl_priv *priv)
  849. {
  850. /* # of Rx chains to use when expecting MIMO. */
  851. if (is_single_rx_stream(priv))
  852. return IWL_NUM_RX_CHAINS_SINGLE;
  853. else
  854. return IWL_NUM_RX_CHAINS_MULTIPLE;
  855. }
  856. /*
  857. * When we are in power saving mode, unless device support spatial
  858. * multiplexing power save, use the active count for rx chain count.
  859. */
  860. static int iwl_get_idle_rx_chain_count(struct iwl_priv *priv, int active_cnt)
  861. {
  862. int idle_cnt = active_cnt;
  863. bool is_cam = !test_bit(STATUS_POWER_PMI, &priv->status);
  864. /* # Rx chains when idling and maybe trying to save power */
  865. switch (priv->cfg->sm_ps_mode) {
  866. case WLAN_HT_CAP_SM_PS_STATIC:
  867. idle_cnt = (is_cam) ? active_cnt : IWL_NUM_IDLE_CHAINS_SINGLE;
  868. break;
  869. case WLAN_HT_CAP_SM_PS_DYNAMIC:
  870. idle_cnt = (is_cam) ? IWL_NUM_IDLE_CHAINS_DUAL :
  871. IWL_NUM_IDLE_CHAINS_SINGLE;
  872. break;
  873. case WLAN_HT_CAP_SM_PS_DISABLED:
  874. break;
  875. case WLAN_HT_CAP_SM_PS_INVALID:
  876. default:
  877. IWL_ERR(priv, "invalid sm_ps mode %u\n",
  878. priv->cfg->sm_ps_mode);
  879. WARN_ON(1);
  880. break;
  881. }
  882. return idle_cnt;
  883. }
  884. /* up to 4 chains */
  885. static u8 iwl_count_chain_bitmap(u32 chain_bitmap)
  886. {
  887. u8 res;
  888. res = (chain_bitmap & BIT(0)) >> 0;
  889. res += (chain_bitmap & BIT(1)) >> 1;
  890. res += (chain_bitmap & BIT(2)) >> 2;
  891. res += (chain_bitmap & BIT(3)) >> 3;
  892. return res;
  893. }
  894. /**
  895. * iwl_is_monitor_mode - Determine if interface in monitor mode
  896. *
  897. * priv->iw_mode is set in add_interface, but add_interface is
  898. * never called for monitor mode. The only way mac80211 informs us about
  899. * monitor mode is through configuring filters (call to configure_filter).
  900. */
  901. bool iwl_is_monitor_mode(struct iwl_priv *priv)
  902. {
  903. return !!(priv->staging_rxon.filter_flags & RXON_FILTER_PROMISC_MSK);
  904. }
  905. EXPORT_SYMBOL(iwl_is_monitor_mode);
  906. /**
  907. * iwl_set_rxon_chain - Set up Rx chain usage in "staging" RXON image
  908. *
  909. * Selects how many and which Rx receivers/antennas/chains to use.
  910. * This should not be used for scan command ... it puts data in wrong place.
  911. */
  912. void iwl_set_rxon_chain(struct iwl_priv *priv)
  913. {
  914. bool is_single = is_single_rx_stream(priv);
  915. bool is_cam = !test_bit(STATUS_POWER_PMI, &priv->status);
  916. u8 idle_rx_cnt, active_rx_cnt, valid_rx_cnt;
  917. u32 active_chains;
  918. u16 rx_chain;
  919. /* Tell uCode which antennas are actually connected.
  920. * Before first association, we assume all antennas are connected.
  921. * Just after first association, iwl_chain_noise_calibration()
  922. * checks which antennas actually *are* connected. */
  923. if (priv->chain_noise_data.active_chains)
  924. active_chains = priv->chain_noise_data.active_chains;
  925. else
  926. active_chains = priv->hw_params.valid_rx_ant;
  927. rx_chain = active_chains << RXON_RX_CHAIN_VALID_POS;
  928. /* How many receivers should we use? */
  929. active_rx_cnt = iwl_get_active_rx_chain_count(priv);
  930. idle_rx_cnt = iwl_get_idle_rx_chain_count(priv, active_rx_cnt);
  931. /* correct rx chain count according hw settings
  932. * and chain noise calibration
  933. */
  934. valid_rx_cnt = iwl_count_chain_bitmap(active_chains);
  935. if (valid_rx_cnt < active_rx_cnt)
  936. active_rx_cnt = valid_rx_cnt;
  937. if (valid_rx_cnt < idle_rx_cnt)
  938. idle_rx_cnt = valid_rx_cnt;
  939. rx_chain |= active_rx_cnt << RXON_RX_CHAIN_MIMO_CNT_POS;
  940. rx_chain |= idle_rx_cnt << RXON_RX_CHAIN_CNT_POS;
  941. /* copied from 'iwl_bg_request_scan()' */
  942. /* Force use of chains B and C (0x6) for Rx for 4965
  943. * Avoid A (0x1) because of its off-channel reception on A-band.
  944. * MIMO is not used here, but value is required */
  945. if (iwl_is_monitor_mode(priv) &&
  946. !(priv->staging_rxon.flags & RXON_FLG_BAND_24G_MSK) &&
  947. ((priv->hw_rev & CSR_HW_REV_TYPE_MSK) == CSR_HW_REV_TYPE_4965)) {
  948. rx_chain = ANT_ABC << RXON_RX_CHAIN_VALID_POS;
  949. rx_chain |= ANT_BC << RXON_RX_CHAIN_FORCE_SEL_POS;
  950. rx_chain |= ANT_ABC << RXON_RX_CHAIN_FORCE_MIMO_SEL_POS;
  951. rx_chain |= 0x1 << RXON_RX_CHAIN_DRIVER_FORCE_POS;
  952. }
  953. priv->staging_rxon.rx_chain = cpu_to_le16(rx_chain);
  954. if (!is_single && (active_rx_cnt >= IWL_NUM_RX_CHAINS_SINGLE) && is_cam)
  955. priv->staging_rxon.rx_chain |= RXON_RX_CHAIN_MIMO_FORCE_MSK;
  956. else
  957. priv->staging_rxon.rx_chain &= ~RXON_RX_CHAIN_MIMO_FORCE_MSK;
  958. IWL_DEBUG_ASSOC(priv, "rx_chain=0x%X active=%d idle=%d\n",
  959. priv->staging_rxon.rx_chain,
  960. active_rx_cnt, idle_rx_cnt);
  961. WARN_ON(active_rx_cnt == 0 || idle_rx_cnt == 0 ||
  962. active_rx_cnt < idle_rx_cnt);
  963. }
  964. EXPORT_SYMBOL(iwl_set_rxon_chain);
  965. /**
  966. * iwl_set_rxon_channel - Set the phymode and channel values in staging RXON
  967. * @phymode: MODE_IEEE80211A sets to 5.2GHz; all else set to 2.4GHz
  968. * @channel: Any channel valid for the requested phymode
  969. * In addition to setting the staging RXON, priv->phymode is also set.
  970. *
  971. * NOTE: Does not commit to the hardware; it sets appropriate bit fields
  972. * in the staging RXON flag structure based on the phymode
  973. */
  974. int iwl_set_rxon_channel(struct iwl_priv *priv, struct ieee80211_channel *ch)
  975. {
  976. enum ieee80211_band band = ch->band;
  977. u16 channel = ieee80211_frequency_to_channel(ch->center_freq);
  978. if (!iwl_get_channel_info(priv, band, channel)) {
  979. IWL_DEBUG_INFO(priv, "Could not set channel to %d [%d]\n",
  980. channel, band);
  981. return -EINVAL;
  982. }
  983. if ((le16_to_cpu(priv->staging_rxon.channel) == channel) &&
  984. (priv->band == band))
  985. return 0;
  986. priv->staging_rxon.channel = cpu_to_le16(channel);
  987. if (band == IEEE80211_BAND_5GHZ)
  988. priv->staging_rxon.flags &= ~RXON_FLG_BAND_24G_MSK;
  989. else
  990. priv->staging_rxon.flags |= RXON_FLG_BAND_24G_MSK;
  991. priv->band = band;
  992. IWL_DEBUG_INFO(priv, "Staging channel set to %d [%d]\n", channel, band);
  993. return 0;
  994. }
  995. EXPORT_SYMBOL(iwl_set_rxon_channel);
  996. void iwl_set_flags_for_band(struct iwl_priv *priv,
  997. enum ieee80211_band band)
  998. {
  999. if (band == IEEE80211_BAND_5GHZ) {
  1000. priv->staging_rxon.flags &=
  1001. ~(RXON_FLG_BAND_24G_MSK | RXON_FLG_AUTO_DETECT_MSK
  1002. | RXON_FLG_CCK_MSK);
  1003. priv->staging_rxon.flags |= RXON_FLG_SHORT_SLOT_MSK;
  1004. } else {
  1005. /* Copied from iwl_post_associate() */
  1006. if (priv->assoc_capability & WLAN_CAPABILITY_SHORT_SLOT_TIME)
  1007. priv->staging_rxon.flags |= RXON_FLG_SHORT_SLOT_MSK;
  1008. else
  1009. priv->staging_rxon.flags &= ~RXON_FLG_SHORT_SLOT_MSK;
  1010. if (priv->iw_mode == NL80211_IFTYPE_ADHOC)
  1011. priv->staging_rxon.flags &= ~RXON_FLG_SHORT_SLOT_MSK;
  1012. priv->staging_rxon.flags |= RXON_FLG_BAND_24G_MSK;
  1013. priv->staging_rxon.flags |= RXON_FLG_AUTO_DETECT_MSK;
  1014. priv->staging_rxon.flags &= ~RXON_FLG_CCK_MSK;
  1015. }
  1016. }
  1017. /*
  1018. * initialize rxon structure with default values from eeprom
  1019. */
  1020. void iwl_connection_init_rx_config(struct iwl_priv *priv, int mode)
  1021. {
  1022. const struct iwl_channel_info *ch_info;
  1023. memset(&priv->staging_rxon, 0, sizeof(priv->staging_rxon));
  1024. switch (mode) {
  1025. case NL80211_IFTYPE_AP:
  1026. priv->staging_rxon.dev_type = RXON_DEV_TYPE_AP;
  1027. break;
  1028. case NL80211_IFTYPE_STATION:
  1029. priv->staging_rxon.dev_type = RXON_DEV_TYPE_ESS;
  1030. priv->staging_rxon.filter_flags = RXON_FILTER_ACCEPT_GRP_MSK;
  1031. break;
  1032. case NL80211_IFTYPE_ADHOC:
  1033. priv->staging_rxon.dev_type = RXON_DEV_TYPE_IBSS;
  1034. priv->staging_rxon.flags = RXON_FLG_SHORT_PREAMBLE_MSK;
  1035. priv->staging_rxon.filter_flags = RXON_FILTER_BCON_AWARE_MSK |
  1036. RXON_FILTER_ACCEPT_GRP_MSK;
  1037. break;
  1038. default:
  1039. IWL_ERR(priv, "Unsupported interface type %d\n", mode);
  1040. break;
  1041. }
  1042. #if 0
  1043. /* TODO: Figure out when short_preamble would be set and cache from
  1044. * that */
  1045. if (!hw_to_local(priv->hw)->short_preamble)
  1046. priv->staging_rxon.flags &= ~RXON_FLG_SHORT_PREAMBLE_MSK;
  1047. else
  1048. priv->staging_rxon.flags |= RXON_FLG_SHORT_PREAMBLE_MSK;
  1049. #endif
  1050. ch_info = iwl_get_channel_info(priv, priv->band,
  1051. le16_to_cpu(priv->active_rxon.channel));
  1052. if (!ch_info)
  1053. ch_info = &priv->channel_info[0];
  1054. /*
  1055. * in some case A channels are all non IBSS
  1056. * in this case force B/G channel
  1057. */
  1058. if ((priv->iw_mode == NL80211_IFTYPE_ADHOC) &&
  1059. !(is_channel_ibss(ch_info)))
  1060. ch_info = &priv->channel_info[0];
  1061. priv->staging_rxon.channel = cpu_to_le16(ch_info->channel);
  1062. priv->band = ch_info->band;
  1063. iwl_set_flags_for_band(priv, priv->band);
  1064. priv->staging_rxon.ofdm_basic_rates =
  1065. (IWL_OFDM_RATES_MASK >> IWL_FIRST_OFDM_RATE) & 0xFF;
  1066. priv->staging_rxon.cck_basic_rates =
  1067. (IWL_CCK_RATES_MASK >> IWL_FIRST_CCK_RATE) & 0xF;
  1068. /* clear both MIX and PURE40 mode flag */
  1069. priv->staging_rxon.flags &= ~(RXON_FLG_CHANNEL_MODE_MIXED |
  1070. RXON_FLG_CHANNEL_MODE_PURE_40);
  1071. memcpy(priv->staging_rxon.node_addr, priv->mac_addr, ETH_ALEN);
  1072. memcpy(priv->staging_rxon.wlap_bssid_addr, priv->mac_addr, ETH_ALEN);
  1073. priv->staging_rxon.ofdm_ht_single_stream_basic_rates = 0xff;
  1074. priv->staging_rxon.ofdm_ht_dual_stream_basic_rates = 0xff;
  1075. priv->staging_rxon.ofdm_ht_triple_stream_basic_rates = 0xff;
  1076. }
  1077. EXPORT_SYMBOL(iwl_connection_init_rx_config);
  1078. static void iwl_set_rate(struct iwl_priv *priv)
  1079. {
  1080. const struct ieee80211_supported_band *hw = NULL;
  1081. struct ieee80211_rate *rate;
  1082. int i;
  1083. hw = iwl_get_hw_mode(priv, priv->band);
  1084. if (!hw) {
  1085. IWL_ERR(priv, "Failed to set rate: unable to get hw mode\n");
  1086. return;
  1087. }
  1088. priv->active_rate = 0;
  1089. priv->active_rate_basic = 0;
  1090. for (i = 0; i < hw->n_bitrates; i++) {
  1091. rate = &(hw->bitrates[i]);
  1092. if (rate->hw_value < IWL_RATE_COUNT_LEGACY)
  1093. priv->active_rate |= (1 << rate->hw_value);
  1094. }
  1095. IWL_DEBUG_RATE(priv, "Set active_rate = %0x, active_rate_basic = %0x\n",
  1096. priv->active_rate, priv->active_rate_basic);
  1097. /*
  1098. * If a basic rate is configured, then use it (adding IWL_RATE_1M_MASK)
  1099. * otherwise set it to the default of all CCK rates and 6, 12, 24 for
  1100. * OFDM
  1101. */
  1102. if (priv->active_rate_basic & IWL_CCK_BASIC_RATES_MASK)
  1103. priv->staging_rxon.cck_basic_rates =
  1104. ((priv->active_rate_basic &
  1105. IWL_CCK_RATES_MASK) >> IWL_FIRST_CCK_RATE) & 0xF;
  1106. else
  1107. priv->staging_rxon.cck_basic_rates =
  1108. (IWL_CCK_BASIC_RATES_MASK >> IWL_FIRST_CCK_RATE) & 0xF;
  1109. if (priv->active_rate_basic & IWL_OFDM_BASIC_RATES_MASK)
  1110. priv->staging_rxon.ofdm_basic_rates =
  1111. ((priv->active_rate_basic &
  1112. (IWL_OFDM_BASIC_RATES_MASK | IWL_RATE_6M_MASK)) >>
  1113. IWL_FIRST_OFDM_RATE) & 0xFF;
  1114. else
  1115. priv->staging_rxon.ofdm_basic_rates =
  1116. (IWL_OFDM_BASIC_RATES_MASK >> IWL_FIRST_OFDM_RATE) & 0xFF;
  1117. }
  1118. void iwl_rx_csa(struct iwl_priv *priv, struct iwl_rx_mem_buffer *rxb)
  1119. {
  1120. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  1121. struct iwl_rxon_cmd *rxon = (void *)&priv->active_rxon;
  1122. struct iwl_csa_notification *csa = &(pkt->u.csa_notif);
  1123. if (priv->switch_rxon.switch_in_progress) {
  1124. if (!le32_to_cpu(csa->status) &&
  1125. (csa->channel == priv->switch_rxon.channel)) {
  1126. rxon->channel = csa->channel;
  1127. priv->staging_rxon.channel = csa->channel;
  1128. IWL_DEBUG_11H(priv, "CSA notif: channel %d\n",
  1129. le16_to_cpu(csa->channel));
  1130. } else
  1131. IWL_ERR(priv, "CSA notif (fail) : channel %d\n",
  1132. le16_to_cpu(csa->channel));
  1133. priv->switch_rxon.switch_in_progress = false;
  1134. }
  1135. }
  1136. EXPORT_SYMBOL(iwl_rx_csa);
  1137. #ifdef CONFIG_IWLWIFI_DEBUG
  1138. void iwl_print_rx_config_cmd(struct iwl_priv *priv)
  1139. {
  1140. struct iwl_rxon_cmd *rxon = &priv->staging_rxon;
  1141. IWL_DEBUG_RADIO(priv, "RX CONFIG:\n");
  1142. iwl_print_hex_dump(priv, IWL_DL_RADIO, (u8 *) rxon, sizeof(*rxon));
  1143. IWL_DEBUG_RADIO(priv, "u16 channel: 0x%x\n", le16_to_cpu(rxon->channel));
  1144. IWL_DEBUG_RADIO(priv, "u32 flags: 0x%08X\n", le32_to_cpu(rxon->flags));
  1145. IWL_DEBUG_RADIO(priv, "u32 filter_flags: 0x%08x\n",
  1146. le32_to_cpu(rxon->filter_flags));
  1147. IWL_DEBUG_RADIO(priv, "u8 dev_type: 0x%x\n", rxon->dev_type);
  1148. IWL_DEBUG_RADIO(priv, "u8 ofdm_basic_rates: 0x%02x\n",
  1149. rxon->ofdm_basic_rates);
  1150. IWL_DEBUG_RADIO(priv, "u8 cck_basic_rates: 0x%02x\n", rxon->cck_basic_rates);
  1151. IWL_DEBUG_RADIO(priv, "u8[6] node_addr: %pM\n", rxon->node_addr);
  1152. IWL_DEBUG_RADIO(priv, "u8[6] bssid_addr: %pM\n", rxon->bssid_addr);
  1153. IWL_DEBUG_RADIO(priv, "u16 assoc_id: 0x%x\n", le16_to_cpu(rxon->assoc_id));
  1154. }
  1155. EXPORT_SYMBOL(iwl_print_rx_config_cmd);
  1156. #endif
  1157. /**
  1158. * iwl_irq_handle_error - called for HW or SW error interrupt from card
  1159. */
  1160. void iwl_irq_handle_error(struct iwl_priv *priv)
  1161. {
  1162. /* Set the FW error flag -- cleared on iwl_down */
  1163. set_bit(STATUS_FW_ERROR, &priv->status);
  1164. /* Cancel currently queued command. */
  1165. clear_bit(STATUS_HCMD_ACTIVE, &priv->status);
  1166. priv->cfg->ops->lib->dump_nic_error_log(priv);
  1167. priv->cfg->ops->lib->dump_nic_event_log(priv, false);
  1168. #ifdef CONFIG_IWLWIFI_DEBUG
  1169. if (iwl_get_debug_level(priv) & IWL_DL_FW_ERRORS)
  1170. iwl_print_rx_config_cmd(priv);
  1171. #endif
  1172. wake_up_interruptible(&priv->wait_command_queue);
  1173. /* Keep the restart process from trying to send host
  1174. * commands by clearing the INIT status bit */
  1175. clear_bit(STATUS_READY, &priv->status);
  1176. if (!test_bit(STATUS_EXIT_PENDING, &priv->status)) {
  1177. IWL_DEBUG(priv, IWL_DL_FW_ERRORS,
  1178. "Restarting adapter due to uCode error.\n");
  1179. if (priv->cfg->mod_params->restart_fw)
  1180. queue_work(priv->workqueue, &priv->restart);
  1181. }
  1182. }
  1183. EXPORT_SYMBOL(iwl_irq_handle_error);
  1184. int iwl_apm_stop_master(struct iwl_priv *priv)
  1185. {
  1186. int ret = 0;
  1187. /* stop device's busmaster DMA activity */
  1188. iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
  1189. ret = iwl_poll_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_MASTER_DISABLED,
  1190. CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
  1191. if (ret)
  1192. IWL_WARN(priv, "Master Disable Timed Out, 100 usec\n");
  1193. IWL_DEBUG_INFO(priv, "stop master\n");
  1194. return ret;
  1195. }
  1196. EXPORT_SYMBOL(iwl_apm_stop_master);
  1197. void iwl_apm_stop(struct iwl_priv *priv)
  1198. {
  1199. IWL_DEBUG_INFO(priv, "Stop card, put in low power state\n");
  1200. /* Stop device's DMA activity */
  1201. iwl_apm_stop_master(priv);
  1202. /* Reset the entire device */
  1203. iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
  1204. udelay(10);
  1205. /*
  1206. * Clear "initialization complete" bit to move adapter from
  1207. * D0A* (powered-up Active) --> D0U* (Uninitialized) state.
  1208. */
  1209. iwl_clear_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
  1210. }
  1211. EXPORT_SYMBOL(iwl_apm_stop);
  1212. /*
  1213. * Start up NIC's basic functionality after it has been reset
  1214. * (e.g. after platform boot, or shutdown via iwl_apm_stop())
  1215. * NOTE: This does not load uCode nor start the embedded processor
  1216. */
  1217. int iwl_apm_init(struct iwl_priv *priv)
  1218. {
  1219. int ret = 0;
  1220. u16 lctl;
  1221. IWL_DEBUG_INFO(priv, "Init card's basic functions\n");
  1222. /*
  1223. * Use "set_bit" below rather than "write", to preserve any hardware
  1224. * bits already set by default after reset.
  1225. */
  1226. /* Disable L0S exit timer (platform NMI Work/Around) */
  1227. iwl_set_bit(priv, CSR_GIO_CHICKEN_BITS,
  1228. CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
  1229. /*
  1230. * Disable L0s without affecting L1;
  1231. * don't wait for ICH L0s (ICH bug W/A)
  1232. */
  1233. iwl_set_bit(priv, CSR_GIO_CHICKEN_BITS,
  1234. CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
  1235. /* Set FH wait threshold to maximum (HW error during stress W/A) */
  1236. iwl_set_bit(priv, CSR_DBG_HPET_MEM_REG, CSR_DBG_HPET_MEM_REG_VAL);
  1237. /*
  1238. * Enable HAP INTA (interrupt from management bus) to
  1239. * wake device's PCI Express link L1a -> L0s
  1240. * NOTE: This is no-op for 3945 (non-existant bit)
  1241. */
  1242. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  1243. CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A);
  1244. /*
  1245. * HW bug W/A for instability in PCIe bus L0->L0S->L1 transition.
  1246. * Check if BIOS (or OS) enabled L1-ASPM on this device.
  1247. * If so (likely), disable L0S, so device moves directly L0->L1;
  1248. * costs negligible amount of power savings.
  1249. * If not (unlikely), enable L0S, so there is at least some
  1250. * power savings, even without L1.
  1251. */
  1252. if (priv->cfg->set_l0s) {
  1253. lctl = iwl_pcie_link_ctl(priv);
  1254. if ((lctl & PCI_CFG_LINK_CTRL_VAL_L1_EN) ==
  1255. PCI_CFG_LINK_CTRL_VAL_L1_EN) {
  1256. /* L1-ASPM enabled; disable(!) L0S */
  1257. iwl_set_bit(priv, CSR_GIO_REG,
  1258. CSR_GIO_REG_VAL_L0S_ENABLED);
  1259. IWL_DEBUG_POWER(priv, "L1 Enabled; Disabling L0S\n");
  1260. } else {
  1261. /* L1-ASPM disabled; enable(!) L0S */
  1262. iwl_clear_bit(priv, CSR_GIO_REG,
  1263. CSR_GIO_REG_VAL_L0S_ENABLED);
  1264. IWL_DEBUG_POWER(priv, "L1 Disabled; Enabling L0S\n");
  1265. }
  1266. }
  1267. /* Configure analog phase-lock-loop before activating to D0A */
  1268. if (priv->cfg->pll_cfg_val)
  1269. iwl_set_bit(priv, CSR_ANA_PLL_CFG, priv->cfg->pll_cfg_val);
  1270. /*
  1271. * Set "initialization complete" bit to move adapter from
  1272. * D0U* --> D0A* (powered-up active) state.
  1273. */
  1274. iwl_set_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
  1275. /*
  1276. * Wait for clock stabilization; once stabilized, access to
  1277. * device-internal resources is supported, e.g. iwl_write_prph()
  1278. * and accesses to uCode SRAM.
  1279. */
  1280. ret = iwl_poll_bit(priv, CSR_GP_CNTRL,
  1281. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
  1282. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
  1283. if (ret < 0) {
  1284. IWL_DEBUG_INFO(priv, "Failed to init the card\n");
  1285. goto out;
  1286. }
  1287. /*
  1288. * Enable DMA and BSM (if used) clocks, wait for them to stabilize.
  1289. * BSM (Boostrap State Machine) is only in 3945 and 4965;
  1290. * later devices (i.e. 5000 and later) have non-volatile SRAM,
  1291. * and don't need BSM to restore data after power-saving sleep.
  1292. *
  1293. * Write to "CLK_EN_REG"; "1" bits enable clocks, while "0" bits
  1294. * do not disable clocks. This preserves any hardware bits already
  1295. * set by default in "CLK_CTRL_REG" after reset.
  1296. */
  1297. if (priv->cfg->use_bsm)
  1298. iwl_write_prph(priv, APMG_CLK_EN_REG,
  1299. APMG_CLK_VAL_DMA_CLK_RQT | APMG_CLK_VAL_BSM_CLK_RQT);
  1300. else
  1301. iwl_write_prph(priv, APMG_CLK_EN_REG,
  1302. APMG_CLK_VAL_DMA_CLK_RQT);
  1303. udelay(20);
  1304. /* Disable L1-Active */
  1305. iwl_set_bits_prph(priv, APMG_PCIDEV_STT_REG,
  1306. APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
  1307. out:
  1308. return ret;
  1309. }
  1310. EXPORT_SYMBOL(iwl_apm_init);
  1311. void iwl_configure_filter(struct ieee80211_hw *hw,
  1312. unsigned int changed_flags,
  1313. unsigned int *total_flags,
  1314. u64 multicast)
  1315. {
  1316. struct iwl_priv *priv = hw->priv;
  1317. __le32 *filter_flags = &priv->staging_rxon.filter_flags;
  1318. IWL_DEBUG_MAC80211(priv, "Enter: changed: 0x%x, total: 0x%x\n",
  1319. changed_flags, *total_flags);
  1320. if (changed_flags & (FIF_OTHER_BSS | FIF_PROMISC_IN_BSS)) {
  1321. if (*total_flags & (FIF_OTHER_BSS | FIF_PROMISC_IN_BSS))
  1322. *filter_flags |= RXON_FILTER_PROMISC_MSK;
  1323. else
  1324. *filter_flags &= ~RXON_FILTER_PROMISC_MSK;
  1325. }
  1326. if (changed_flags & FIF_ALLMULTI) {
  1327. if (*total_flags & FIF_ALLMULTI)
  1328. *filter_flags |= RXON_FILTER_ACCEPT_GRP_MSK;
  1329. else
  1330. *filter_flags &= ~RXON_FILTER_ACCEPT_GRP_MSK;
  1331. }
  1332. if (changed_flags & FIF_CONTROL) {
  1333. if (*total_flags & FIF_CONTROL)
  1334. *filter_flags |= RXON_FILTER_CTL2HOST_MSK;
  1335. else
  1336. *filter_flags &= ~RXON_FILTER_CTL2HOST_MSK;
  1337. }
  1338. if (changed_flags & FIF_BCN_PRBRESP_PROMISC) {
  1339. if (*total_flags & FIF_BCN_PRBRESP_PROMISC)
  1340. *filter_flags |= RXON_FILTER_BCON_AWARE_MSK;
  1341. else
  1342. *filter_flags &= ~RXON_FILTER_BCON_AWARE_MSK;
  1343. }
  1344. /* We avoid iwl_commit_rxon here to commit the new filter flags
  1345. * since mac80211 will call ieee80211_hw_config immediately.
  1346. * (mc_list is not supported at this time). Otherwise, we need to
  1347. * queue a background iwl_commit_rxon work.
  1348. */
  1349. *total_flags &= FIF_OTHER_BSS | FIF_ALLMULTI | FIF_PROMISC_IN_BSS |
  1350. FIF_BCN_PRBRESP_PROMISC | FIF_CONTROL;
  1351. }
  1352. EXPORT_SYMBOL(iwl_configure_filter);
  1353. int iwl_set_hw_params(struct iwl_priv *priv)
  1354. {
  1355. priv->hw_params.max_rxq_size = RX_QUEUE_SIZE;
  1356. priv->hw_params.max_rxq_log = RX_QUEUE_SIZE_LOG;
  1357. if (priv->cfg->mod_params->amsdu_size_8K)
  1358. priv->hw_params.rx_page_order = get_order(IWL_RX_BUF_SIZE_8K);
  1359. else
  1360. priv->hw_params.rx_page_order = get_order(IWL_RX_BUF_SIZE_4K);
  1361. priv->hw_params.max_beacon_itrvl = IWL_MAX_UCODE_BEACON_INTERVAL;
  1362. if (priv->cfg->mod_params->disable_11n)
  1363. priv->cfg->sku &= ~IWL_SKU_N;
  1364. /* Device-specific setup */
  1365. return priv->cfg->ops->lib->set_hw_params(priv);
  1366. }
  1367. EXPORT_SYMBOL(iwl_set_hw_params);
  1368. int iwl_set_tx_power(struct iwl_priv *priv, s8 tx_power, bool force)
  1369. {
  1370. int ret = 0;
  1371. s8 prev_tx_power = priv->tx_power_user_lmt;
  1372. if (tx_power < IWL_TX_POWER_TARGET_POWER_MIN) {
  1373. IWL_WARN(priv, "Requested user TXPOWER %d below lower limit %d.\n",
  1374. tx_power,
  1375. IWL_TX_POWER_TARGET_POWER_MIN);
  1376. return -EINVAL;
  1377. }
  1378. if (tx_power > priv->tx_power_device_lmt) {
  1379. IWL_WARN(priv,
  1380. "Requested user TXPOWER %d above upper limit %d.\n",
  1381. tx_power, priv->tx_power_device_lmt);
  1382. return -EINVAL;
  1383. }
  1384. if (priv->tx_power_user_lmt != tx_power)
  1385. force = true;
  1386. /* if nic is not up don't send command */
  1387. if (iwl_is_ready_rf(priv)) {
  1388. priv->tx_power_user_lmt = tx_power;
  1389. if (force && priv->cfg->ops->lib->send_tx_power)
  1390. ret = priv->cfg->ops->lib->send_tx_power(priv);
  1391. else if (!priv->cfg->ops->lib->send_tx_power)
  1392. ret = -EOPNOTSUPP;
  1393. /*
  1394. * if fail to set tx_power, restore the orig. tx power
  1395. */
  1396. if (ret)
  1397. priv->tx_power_user_lmt = prev_tx_power;
  1398. }
  1399. /*
  1400. * Even this is an async host command, the command
  1401. * will always report success from uCode
  1402. * So once driver can placing the command into the queue
  1403. * successfully, driver can use priv->tx_power_user_lmt
  1404. * to reflect the current tx power
  1405. */
  1406. return ret;
  1407. }
  1408. EXPORT_SYMBOL(iwl_set_tx_power);
  1409. #define ICT_COUNT (PAGE_SIZE/sizeof(u32))
  1410. /* Free dram table */
  1411. void iwl_free_isr_ict(struct iwl_priv *priv)
  1412. {
  1413. if (priv->ict_tbl_vir) {
  1414. pci_free_consistent(priv->pci_dev, (sizeof(u32) * ICT_COUNT) +
  1415. PAGE_SIZE, priv->ict_tbl_vir,
  1416. priv->ict_tbl_dma);
  1417. priv->ict_tbl_vir = NULL;
  1418. }
  1419. }
  1420. EXPORT_SYMBOL(iwl_free_isr_ict);
  1421. /* allocate dram shared table it is a PAGE_SIZE aligned
  1422. * also reset all data related to ICT table interrupt.
  1423. */
  1424. int iwl_alloc_isr_ict(struct iwl_priv *priv)
  1425. {
  1426. if (priv->cfg->use_isr_legacy)
  1427. return 0;
  1428. /* allocate shrared data table */
  1429. priv->ict_tbl_vir = pci_alloc_consistent(priv->pci_dev, (sizeof(u32) *
  1430. ICT_COUNT) + PAGE_SIZE,
  1431. &priv->ict_tbl_dma);
  1432. if (!priv->ict_tbl_vir)
  1433. return -ENOMEM;
  1434. /* align table to PAGE_SIZE boundry */
  1435. priv->aligned_ict_tbl_dma = ALIGN(priv->ict_tbl_dma, PAGE_SIZE);
  1436. IWL_DEBUG_ISR(priv, "ict dma addr %Lx dma aligned %Lx diff %d\n",
  1437. (unsigned long long)priv->ict_tbl_dma,
  1438. (unsigned long long)priv->aligned_ict_tbl_dma,
  1439. (int)(priv->aligned_ict_tbl_dma - priv->ict_tbl_dma));
  1440. priv->ict_tbl = priv->ict_tbl_vir +
  1441. (priv->aligned_ict_tbl_dma - priv->ict_tbl_dma);
  1442. IWL_DEBUG_ISR(priv, "ict vir addr %p vir aligned %p diff %d\n",
  1443. priv->ict_tbl, priv->ict_tbl_vir,
  1444. (int)(priv->aligned_ict_tbl_dma - priv->ict_tbl_dma));
  1445. /* reset table and index to all 0 */
  1446. memset(priv->ict_tbl_vir,0, (sizeof(u32) * ICT_COUNT) + PAGE_SIZE);
  1447. priv->ict_index = 0;
  1448. /* add periodic RX interrupt */
  1449. priv->inta_mask |= CSR_INT_BIT_RX_PERIODIC;
  1450. return 0;
  1451. }
  1452. EXPORT_SYMBOL(iwl_alloc_isr_ict);
  1453. /* Device is going up inform it about using ICT interrupt table,
  1454. * also we need to tell the driver to start using ICT interrupt.
  1455. */
  1456. int iwl_reset_ict(struct iwl_priv *priv)
  1457. {
  1458. u32 val;
  1459. unsigned long flags;
  1460. if (!priv->ict_tbl_vir)
  1461. return 0;
  1462. spin_lock_irqsave(&priv->lock, flags);
  1463. iwl_disable_interrupts(priv);
  1464. memset(&priv->ict_tbl[0], 0, sizeof(u32) * ICT_COUNT);
  1465. val = priv->aligned_ict_tbl_dma >> PAGE_SHIFT;
  1466. val |= CSR_DRAM_INT_TBL_ENABLE;
  1467. val |= CSR_DRAM_INIT_TBL_WRAP_CHECK;
  1468. IWL_DEBUG_ISR(priv, "CSR_DRAM_INT_TBL_REG =0x%X "
  1469. "aligned dma address %Lx\n",
  1470. val, (unsigned long long)priv->aligned_ict_tbl_dma);
  1471. iwl_write32(priv, CSR_DRAM_INT_TBL_REG, val);
  1472. priv->use_ict = true;
  1473. priv->ict_index = 0;
  1474. iwl_write32(priv, CSR_INT, priv->inta_mask);
  1475. iwl_enable_interrupts(priv);
  1476. spin_unlock_irqrestore(&priv->lock, flags);
  1477. return 0;
  1478. }
  1479. EXPORT_SYMBOL(iwl_reset_ict);
  1480. /* Device is going down disable ict interrupt usage */
  1481. void iwl_disable_ict(struct iwl_priv *priv)
  1482. {
  1483. unsigned long flags;
  1484. spin_lock_irqsave(&priv->lock, flags);
  1485. priv->use_ict = false;
  1486. spin_unlock_irqrestore(&priv->lock, flags);
  1487. }
  1488. EXPORT_SYMBOL(iwl_disable_ict);
  1489. /* interrupt handler using ict table, with this interrupt driver will
  1490. * stop using INTA register to get device's interrupt, reading this register
  1491. * is expensive, device will write interrupts in ICT dram table, increment
  1492. * index then will fire interrupt to driver, driver will OR all ICT table
  1493. * entries from current index up to table entry with 0 value. the result is
  1494. * the interrupt we need to service, driver will set the entries back to 0 and
  1495. * set index.
  1496. */
  1497. irqreturn_t iwl_isr_ict(int irq, void *data)
  1498. {
  1499. struct iwl_priv *priv = data;
  1500. u32 inta, inta_mask;
  1501. u32 val = 0;
  1502. if (!priv)
  1503. return IRQ_NONE;
  1504. /* dram interrupt table not set yet,
  1505. * use legacy interrupt.
  1506. */
  1507. if (!priv->use_ict)
  1508. return iwl_isr(irq, data);
  1509. spin_lock(&priv->lock);
  1510. /* Disable (but don't clear!) interrupts here to avoid
  1511. * back-to-back ISRs and sporadic interrupts from our NIC.
  1512. * If we have something to service, the tasklet will re-enable ints.
  1513. * If we *don't* have something, we'll re-enable before leaving here.
  1514. */
  1515. inta_mask = iwl_read32(priv, CSR_INT_MASK); /* just for debug */
  1516. iwl_write32(priv, CSR_INT_MASK, 0x00000000);
  1517. /* Ignore interrupt if there's nothing in NIC to service.
  1518. * This may be due to IRQ shared with another device,
  1519. * or due to sporadic interrupts thrown from our NIC. */
  1520. if (!priv->ict_tbl[priv->ict_index]) {
  1521. IWL_DEBUG_ISR(priv, "Ignore interrupt, inta == 0\n");
  1522. goto none;
  1523. }
  1524. /* read all entries that not 0 start with ict_index */
  1525. while (priv->ict_tbl[priv->ict_index]) {
  1526. val |= le32_to_cpu(priv->ict_tbl[priv->ict_index]);
  1527. IWL_DEBUG_ISR(priv, "ICT index %d value 0x%08X\n",
  1528. priv->ict_index,
  1529. le32_to_cpu(priv->ict_tbl[priv->ict_index]));
  1530. priv->ict_tbl[priv->ict_index] = 0;
  1531. priv->ict_index = iwl_queue_inc_wrap(priv->ict_index,
  1532. ICT_COUNT);
  1533. }
  1534. /* We should not get this value, just ignore it. */
  1535. if (val == 0xffffffff)
  1536. val = 0;
  1537. inta = (0xff & val) | ((0xff00 & val) << 16);
  1538. IWL_DEBUG_ISR(priv, "ISR inta 0x%08x, enabled 0x%08x ict 0x%08x\n",
  1539. inta, inta_mask, val);
  1540. inta &= priv->inta_mask;
  1541. priv->inta |= inta;
  1542. /* iwl_irq_tasklet() will service interrupts and re-enable them */
  1543. if (likely(inta))
  1544. tasklet_schedule(&priv->irq_tasklet);
  1545. else if (test_bit(STATUS_INT_ENABLED, &priv->status) && !priv->inta) {
  1546. /* Allow interrupt if was disabled by this handler and
  1547. * no tasklet was schedules, We should not enable interrupt,
  1548. * tasklet will enable it.
  1549. */
  1550. iwl_enable_interrupts(priv);
  1551. }
  1552. spin_unlock(&priv->lock);
  1553. return IRQ_HANDLED;
  1554. none:
  1555. /* re-enable interrupts here since we don't have anything to service.
  1556. * only Re-enable if disabled by irq.
  1557. */
  1558. if (test_bit(STATUS_INT_ENABLED, &priv->status) && !priv->inta)
  1559. iwl_enable_interrupts(priv);
  1560. spin_unlock(&priv->lock);
  1561. return IRQ_NONE;
  1562. }
  1563. EXPORT_SYMBOL(iwl_isr_ict);
  1564. static irqreturn_t iwl_isr(int irq, void *data)
  1565. {
  1566. struct iwl_priv *priv = data;
  1567. u32 inta, inta_mask;
  1568. #ifdef CONFIG_IWLWIFI_DEBUG
  1569. u32 inta_fh;
  1570. #endif
  1571. if (!priv)
  1572. return IRQ_NONE;
  1573. spin_lock(&priv->lock);
  1574. /* Disable (but don't clear!) interrupts here to avoid
  1575. * back-to-back ISRs and sporadic interrupts from our NIC.
  1576. * If we have something to service, the tasklet will re-enable ints.
  1577. * If we *don't* have something, we'll re-enable before leaving here. */
  1578. inta_mask = iwl_read32(priv, CSR_INT_MASK); /* just for debug */
  1579. iwl_write32(priv, CSR_INT_MASK, 0x00000000);
  1580. /* Discover which interrupts are active/pending */
  1581. inta = iwl_read32(priv, CSR_INT);
  1582. /* Ignore interrupt if there's nothing in NIC to service.
  1583. * This may be due to IRQ shared with another device,
  1584. * or due to sporadic interrupts thrown from our NIC. */
  1585. if (!inta) {
  1586. IWL_DEBUG_ISR(priv, "Ignore interrupt, inta == 0\n");
  1587. goto none;
  1588. }
  1589. if ((inta == 0xFFFFFFFF) || ((inta & 0xFFFFFFF0) == 0xa5a5a5a0)) {
  1590. /* Hardware disappeared. It might have already raised
  1591. * an interrupt */
  1592. IWL_WARN(priv, "HARDWARE GONE?? INTA == 0x%08x\n", inta);
  1593. goto unplugged;
  1594. }
  1595. #ifdef CONFIG_IWLWIFI_DEBUG
  1596. if (iwl_get_debug_level(priv) & (IWL_DL_ISR)) {
  1597. inta_fh = iwl_read32(priv, CSR_FH_INT_STATUS);
  1598. IWL_DEBUG_ISR(priv, "ISR inta 0x%08x, enabled 0x%08x, "
  1599. "fh 0x%08x\n", inta, inta_mask, inta_fh);
  1600. }
  1601. #endif
  1602. priv->inta |= inta;
  1603. /* iwl_irq_tasklet() will service interrupts and re-enable them */
  1604. if (likely(inta))
  1605. tasklet_schedule(&priv->irq_tasklet);
  1606. else if (test_bit(STATUS_INT_ENABLED, &priv->status) && !priv->inta)
  1607. iwl_enable_interrupts(priv);
  1608. unplugged:
  1609. spin_unlock(&priv->lock);
  1610. return IRQ_HANDLED;
  1611. none:
  1612. /* re-enable interrupts here since we don't have anything to service. */
  1613. /* only Re-enable if diabled by irq and no schedules tasklet. */
  1614. if (test_bit(STATUS_INT_ENABLED, &priv->status) && !priv->inta)
  1615. iwl_enable_interrupts(priv);
  1616. spin_unlock(&priv->lock);
  1617. return IRQ_NONE;
  1618. }
  1619. irqreturn_t iwl_isr_legacy(int irq, void *data)
  1620. {
  1621. struct iwl_priv *priv = data;
  1622. u32 inta, inta_mask;
  1623. u32 inta_fh;
  1624. if (!priv)
  1625. return IRQ_NONE;
  1626. spin_lock(&priv->lock);
  1627. /* Disable (but don't clear!) interrupts here to avoid
  1628. * back-to-back ISRs and sporadic interrupts from our NIC.
  1629. * If we have something to service, the tasklet will re-enable ints.
  1630. * If we *don't* have something, we'll re-enable before leaving here. */
  1631. inta_mask = iwl_read32(priv, CSR_INT_MASK); /* just for debug */
  1632. iwl_write32(priv, CSR_INT_MASK, 0x00000000);
  1633. /* Discover which interrupts are active/pending */
  1634. inta = iwl_read32(priv, CSR_INT);
  1635. inta_fh = iwl_read32(priv, CSR_FH_INT_STATUS);
  1636. /* Ignore interrupt if there's nothing in NIC to service.
  1637. * This may be due to IRQ shared with another device,
  1638. * or due to sporadic interrupts thrown from our NIC. */
  1639. if (!inta && !inta_fh) {
  1640. IWL_DEBUG_ISR(priv, "Ignore interrupt, inta == 0, inta_fh == 0\n");
  1641. goto none;
  1642. }
  1643. if ((inta == 0xFFFFFFFF) || ((inta & 0xFFFFFFF0) == 0xa5a5a5a0)) {
  1644. /* Hardware disappeared. It might have already raised
  1645. * an interrupt */
  1646. IWL_WARN(priv, "HARDWARE GONE?? INTA == 0x%08x\n", inta);
  1647. goto unplugged;
  1648. }
  1649. IWL_DEBUG_ISR(priv, "ISR inta 0x%08x, enabled 0x%08x, fh 0x%08x\n",
  1650. inta, inta_mask, inta_fh);
  1651. inta &= ~CSR_INT_BIT_SCD;
  1652. /* iwl_irq_tasklet() will service interrupts and re-enable them */
  1653. if (likely(inta || inta_fh))
  1654. tasklet_schedule(&priv->irq_tasklet);
  1655. unplugged:
  1656. spin_unlock(&priv->lock);
  1657. return IRQ_HANDLED;
  1658. none:
  1659. /* re-enable interrupts here since we don't have anything to service. */
  1660. /* only Re-enable if diabled by irq */
  1661. if (test_bit(STATUS_INT_ENABLED, &priv->status))
  1662. iwl_enable_interrupts(priv);
  1663. spin_unlock(&priv->lock);
  1664. return IRQ_NONE;
  1665. }
  1666. EXPORT_SYMBOL(iwl_isr_legacy);
  1667. int iwl_send_bt_config(struct iwl_priv *priv)
  1668. {
  1669. struct iwl_bt_cmd bt_cmd = {
  1670. .flags = BT_COEX_MODE_4W,
  1671. .lead_time = BT_LEAD_TIME_DEF,
  1672. .max_kill = BT_MAX_KILL_DEF,
  1673. .kill_ack_mask = 0,
  1674. .kill_cts_mask = 0,
  1675. };
  1676. return iwl_send_cmd_pdu(priv, REPLY_BT_CONFIG,
  1677. sizeof(struct iwl_bt_cmd), &bt_cmd);
  1678. }
  1679. EXPORT_SYMBOL(iwl_send_bt_config);
  1680. int iwl_send_statistics_request(struct iwl_priv *priv, u8 flags, bool clear)
  1681. {
  1682. struct iwl_statistics_cmd statistics_cmd = {
  1683. .configuration_flags =
  1684. clear ? IWL_STATS_CONF_CLEAR_STATS : 0,
  1685. };
  1686. if (flags & CMD_ASYNC)
  1687. return iwl_send_cmd_pdu_async(priv, REPLY_STATISTICS_CMD,
  1688. sizeof(struct iwl_statistics_cmd),
  1689. &statistics_cmd, NULL);
  1690. else
  1691. return iwl_send_cmd_pdu(priv, REPLY_STATISTICS_CMD,
  1692. sizeof(struct iwl_statistics_cmd),
  1693. &statistics_cmd);
  1694. }
  1695. EXPORT_SYMBOL(iwl_send_statistics_request);
  1696. /**
  1697. * iwl_verify_inst_sparse - verify runtime uCode image in card vs. host,
  1698. * using sample data 100 bytes apart. If these sample points are good,
  1699. * it's a pretty good bet that everything between them is good, too.
  1700. */
  1701. static int iwlcore_verify_inst_sparse(struct iwl_priv *priv, __le32 *image, u32 len)
  1702. {
  1703. u32 val;
  1704. int ret = 0;
  1705. u32 errcnt = 0;
  1706. u32 i;
  1707. IWL_DEBUG_INFO(priv, "ucode inst image size is %u\n", len);
  1708. for (i = 0; i < len; i += 100, image += 100/sizeof(u32)) {
  1709. /* read data comes through single port, auto-incr addr */
  1710. /* NOTE: Use the debugless read so we don't flood kernel log
  1711. * if IWL_DL_IO is set */
  1712. iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR,
  1713. i + IWL49_RTC_INST_LOWER_BOUND);
  1714. val = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  1715. if (val != le32_to_cpu(*image)) {
  1716. ret = -EIO;
  1717. errcnt++;
  1718. if (errcnt >= 3)
  1719. break;
  1720. }
  1721. }
  1722. return ret;
  1723. }
  1724. /**
  1725. * iwlcore_verify_inst_full - verify runtime uCode image in card vs. host,
  1726. * looking at all data.
  1727. */
  1728. static int iwl_verify_inst_full(struct iwl_priv *priv, __le32 *image,
  1729. u32 len)
  1730. {
  1731. u32 val;
  1732. u32 save_len = len;
  1733. int ret = 0;
  1734. u32 errcnt;
  1735. IWL_DEBUG_INFO(priv, "ucode inst image size is %u\n", len);
  1736. iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR,
  1737. IWL49_RTC_INST_LOWER_BOUND);
  1738. errcnt = 0;
  1739. for (; len > 0; len -= sizeof(u32), image++) {
  1740. /* read data comes through single port, auto-incr addr */
  1741. /* NOTE: Use the debugless read so we don't flood kernel log
  1742. * if IWL_DL_IO is set */
  1743. val = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  1744. if (val != le32_to_cpu(*image)) {
  1745. IWL_ERR(priv, "uCode INST section is invalid at "
  1746. "offset 0x%x, is 0x%x, s/b 0x%x\n",
  1747. save_len - len, val, le32_to_cpu(*image));
  1748. ret = -EIO;
  1749. errcnt++;
  1750. if (errcnt >= 20)
  1751. break;
  1752. }
  1753. }
  1754. if (!errcnt)
  1755. IWL_DEBUG_INFO(priv,
  1756. "ucode image in INSTRUCTION memory is good\n");
  1757. return ret;
  1758. }
  1759. /**
  1760. * iwl_verify_ucode - determine which instruction image is in SRAM,
  1761. * and verify its contents
  1762. */
  1763. int iwl_verify_ucode(struct iwl_priv *priv)
  1764. {
  1765. __le32 *image;
  1766. u32 len;
  1767. int ret;
  1768. /* Try bootstrap */
  1769. image = (__le32 *)priv->ucode_boot.v_addr;
  1770. len = priv->ucode_boot.len;
  1771. ret = iwlcore_verify_inst_sparse(priv, image, len);
  1772. if (!ret) {
  1773. IWL_DEBUG_INFO(priv, "Bootstrap uCode is good in inst SRAM\n");
  1774. return 0;
  1775. }
  1776. /* Try initialize */
  1777. image = (__le32 *)priv->ucode_init.v_addr;
  1778. len = priv->ucode_init.len;
  1779. ret = iwlcore_verify_inst_sparse(priv, image, len);
  1780. if (!ret) {
  1781. IWL_DEBUG_INFO(priv, "Initialize uCode is good in inst SRAM\n");
  1782. return 0;
  1783. }
  1784. /* Try runtime/protocol */
  1785. image = (__le32 *)priv->ucode_code.v_addr;
  1786. len = priv->ucode_code.len;
  1787. ret = iwlcore_verify_inst_sparse(priv, image, len);
  1788. if (!ret) {
  1789. IWL_DEBUG_INFO(priv, "Runtime uCode is good in inst SRAM\n");
  1790. return 0;
  1791. }
  1792. IWL_ERR(priv, "NO VALID UCODE IMAGE IN INSTRUCTION SRAM!!\n");
  1793. /* Since nothing seems to match, show first several data entries in
  1794. * instruction SRAM, so maybe visual inspection will give a clue.
  1795. * Selection of bootstrap image (vs. other images) is arbitrary. */
  1796. image = (__le32 *)priv->ucode_boot.v_addr;
  1797. len = priv->ucode_boot.len;
  1798. ret = iwl_verify_inst_full(priv, image, len);
  1799. return ret;
  1800. }
  1801. EXPORT_SYMBOL(iwl_verify_ucode);
  1802. void iwl_rf_kill_ct_config(struct iwl_priv *priv)
  1803. {
  1804. struct iwl_ct_kill_config cmd;
  1805. struct iwl_ct_kill_throttling_config adv_cmd;
  1806. unsigned long flags;
  1807. int ret = 0;
  1808. spin_lock_irqsave(&priv->lock, flags);
  1809. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR,
  1810. CSR_UCODE_DRV_GP1_REG_BIT_CT_KILL_EXIT);
  1811. spin_unlock_irqrestore(&priv->lock, flags);
  1812. priv->thermal_throttle.ct_kill_toggle = false;
  1813. if (priv->cfg->support_ct_kill_exit) {
  1814. adv_cmd.critical_temperature_enter =
  1815. cpu_to_le32(priv->hw_params.ct_kill_threshold);
  1816. adv_cmd.critical_temperature_exit =
  1817. cpu_to_le32(priv->hw_params.ct_kill_exit_threshold);
  1818. ret = iwl_send_cmd_pdu(priv, REPLY_CT_KILL_CONFIG_CMD,
  1819. sizeof(adv_cmd), &adv_cmd);
  1820. if (ret)
  1821. IWL_ERR(priv, "REPLY_CT_KILL_CONFIG_CMD failed\n");
  1822. else
  1823. IWL_DEBUG_INFO(priv, "REPLY_CT_KILL_CONFIG_CMD "
  1824. "succeeded, "
  1825. "critical temperature enter is %d,"
  1826. "exit is %d\n",
  1827. priv->hw_params.ct_kill_threshold,
  1828. priv->hw_params.ct_kill_exit_threshold);
  1829. } else {
  1830. cmd.critical_temperature_R =
  1831. cpu_to_le32(priv->hw_params.ct_kill_threshold);
  1832. ret = iwl_send_cmd_pdu(priv, REPLY_CT_KILL_CONFIG_CMD,
  1833. sizeof(cmd), &cmd);
  1834. if (ret)
  1835. IWL_ERR(priv, "REPLY_CT_KILL_CONFIG_CMD failed\n");
  1836. else
  1837. IWL_DEBUG_INFO(priv, "REPLY_CT_KILL_CONFIG_CMD "
  1838. "succeeded, "
  1839. "critical temperature is %d\n",
  1840. priv->hw_params.ct_kill_threshold);
  1841. }
  1842. }
  1843. EXPORT_SYMBOL(iwl_rf_kill_ct_config);
  1844. /*
  1845. * CARD_STATE_CMD
  1846. *
  1847. * Use: Sets the device's internal card state to enable, disable, or halt
  1848. *
  1849. * When in the 'enable' state the card operates as normal.
  1850. * When in the 'disable' state, the card enters into a low power mode.
  1851. * When in the 'halt' state, the card is shut down and must be fully
  1852. * restarted to come back on.
  1853. */
  1854. int iwl_send_card_state(struct iwl_priv *priv, u32 flags, u8 meta_flag)
  1855. {
  1856. struct iwl_host_cmd cmd = {
  1857. .id = REPLY_CARD_STATE_CMD,
  1858. .len = sizeof(u32),
  1859. .data = &flags,
  1860. .flags = meta_flag,
  1861. };
  1862. return iwl_send_cmd(priv, &cmd);
  1863. }
  1864. void iwl_rx_pm_sleep_notif(struct iwl_priv *priv,
  1865. struct iwl_rx_mem_buffer *rxb)
  1866. {
  1867. #ifdef CONFIG_IWLWIFI_DEBUG
  1868. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  1869. struct iwl_sleep_notification *sleep = &(pkt->u.sleep_notif);
  1870. IWL_DEBUG_RX(priv, "sleep mode: %d, src: %d\n",
  1871. sleep->pm_sleep_mode, sleep->pm_wakeup_src);
  1872. #endif
  1873. }
  1874. EXPORT_SYMBOL(iwl_rx_pm_sleep_notif);
  1875. void iwl_rx_pm_debug_statistics_notif(struct iwl_priv *priv,
  1876. struct iwl_rx_mem_buffer *rxb)
  1877. {
  1878. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  1879. u32 len = le32_to_cpu(pkt->len_n_flags) & FH_RSCSR_FRAME_SIZE_MSK;
  1880. IWL_DEBUG_RADIO(priv, "Dumping %d bytes of unhandled "
  1881. "notification for %s:\n", len,
  1882. get_cmd_string(pkt->hdr.cmd));
  1883. iwl_print_hex_dump(priv, IWL_DL_RADIO, pkt->u.raw, len);
  1884. }
  1885. EXPORT_SYMBOL(iwl_rx_pm_debug_statistics_notif);
  1886. void iwl_rx_reply_error(struct iwl_priv *priv,
  1887. struct iwl_rx_mem_buffer *rxb)
  1888. {
  1889. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  1890. IWL_ERR(priv, "Error Reply type 0x%08X cmd %s (0x%02X) "
  1891. "seq 0x%04X ser 0x%08X\n",
  1892. le32_to_cpu(pkt->u.err_resp.error_type),
  1893. get_cmd_string(pkt->u.err_resp.cmd_id),
  1894. pkt->u.err_resp.cmd_id,
  1895. le16_to_cpu(pkt->u.err_resp.bad_cmd_seq_num),
  1896. le32_to_cpu(pkt->u.err_resp.error_info));
  1897. }
  1898. EXPORT_SYMBOL(iwl_rx_reply_error);
  1899. void iwl_clear_isr_stats(struct iwl_priv *priv)
  1900. {
  1901. memset(&priv->isr_stats, 0, sizeof(priv->isr_stats));
  1902. }
  1903. int iwl_mac_conf_tx(struct ieee80211_hw *hw, u16 queue,
  1904. const struct ieee80211_tx_queue_params *params)
  1905. {
  1906. struct iwl_priv *priv = hw->priv;
  1907. unsigned long flags;
  1908. int q;
  1909. IWL_DEBUG_MAC80211(priv, "enter\n");
  1910. if (!iwl_is_ready_rf(priv)) {
  1911. IWL_DEBUG_MAC80211(priv, "leave - RF not ready\n");
  1912. return -EIO;
  1913. }
  1914. if (queue >= AC_NUM) {
  1915. IWL_DEBUG_MAC80211(priv, "leave - queue >= AC_NUM %d\n", queue);
  1916. return 0;
  1917. }
  1918. q = AC_NUM - 1 - queue;
  1919. spin_lock_irqsave(&priv->lock, flags);
  1920. priv->qos_data.def_qos_parm.ac[q].cw_min = cpu_to_le16(params->cw_min);
  1921. priv->qos_data.def_qos_parm.ac[q].cw_max = cpu_to_le16(params->cw_max);
  1922. priv->qos_data.def_qos_parm.ac[q].aifsn = params->aifs;
  1923. priv->qos_data.def_qos_parm.ac[q].edca_txop =
  1924. cpu_to_le16((params->txop * 32));
  1925. priv->qos_data.def_qos_parm.ac[q].reserved1 = 0;
  1926. priv->qos_data.qos_active = 1;
  1927. if (priv->iw_mode == NL80211_IFTYPE_AP)
  1928. iwl_activate_qos(priv, 1);
  1929. else if (priv->assoc_id && iwl_is_associated(priv))
  1930. iwl_activate_qos(priv, 0);
  1931. spin_unlock_irqrestore(&priv->lock, flags);
  1932. IWL_DEBUG_MAC80211(priv, "leave\n");
  1933. return 0;
  1934. }
  1935. EXPORT_SYMBOL(iwl_mac_conf_tx);
  1936. static void iwl_ht_conf(struct iwl_priv *priv,
  1937. struct ieee80211_bss_conf *bss_conf)
  1938. {
  1939. struct iwl_ht_config *ht_conf = &priv->current_ht_config;
  1940. struct ieee80211_sta *sta;
  1941. IWL_DEBUG_MAC80211(priv, "enter: \n");
  1942. if (!ht_conf->is_ht)
  1943. return;
  1944. ht_conf->ht_protection =
  1945. bss_conf->ht_operation_mode & IEEE80211_HT_OP_MODE_PROTECTION;
  1946. ht_conf->non_GF_STA_present =
  1947. !!(bss_conf->ht_operation_mode & IEEE80211_HT_OP_MODE_NON_GF_STA_PRSNT);
  1948. ht_conf->single_chain_sufficient = false;
  1949. switch (priv->iw_mode) {
  1950. case NL80211_IFTYPE_STATION:
  1951. rcu_read_lock();
  1952. sta = ieee80211_find_sta(priv->vif, priv->bssid);
  1953. if (sta) {
  1954. struct ieee80211_sta_ht_cap *ht_cap = &sta->ht_cap;
  1955. int maxstreams;
  1956. maxstreams = (ht_cap->mcs.tx_params &
  1957. IEEE80211_HT_MCS_TX_MAX_STREAMS_MASK)
  1958. >> IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT;
  1959. maxstreams += 1;
  1960. if ((ht_cap->mcs.rx_mask[1] == 0) &&
  1961. (ht_cap->mcs.rx_mask[2] == 0))
  1962. ht_conf->single_chain_sufficient = true;
  1963. if (maxstreams <= 1)
  1964. ht_conf->single_chain_sufficient = true;
  1965. } else {
  1966. /*
  1967. * If at all, this can only happen through a race
  1968. * when the AP disconnects us while we're still
  1969. * setting up the connection, in that case mac80211
  1970. * will soon tell us about that.
  1971. */
  1972. ht_conf->single_chain_sufficient = true;
  1973. }
  1974. rcu_read_unlock();
  1975. break;
  1976. case NL80211_IFTYPE_ADHOC:
  1977. ht_conf->single_chain_sufficient = true;
  1978. break;
  1979. default:
  1980. break;
  1981. }
  1982. IWL_DEBUG_MAC80211(priv, "leave\n");
  1983. }
  1984. #define IWL_DELAY_NEXT_SCAN_AFTER_ASSOC (HZ*6)
  1985. void iwl_bss_info_changed(struct ieee80211_hw *hw,
  1986. struct ieee80211_vif *vif,
  1987. struct ieee80211_bss_conf *bss_conf,
  1988. u32 changes)
  1989. {
  1990. struct iwl_priv *priv = hw->priv;
  1991. int ret;
  1992. IWL_DEBUG_MAC80211(priv, "changes = 0x%X\n", changes);
  1993. if (!iwl_is_alive(priv))
  1994. return;
  1995. mutex_lock(&priv->mutex);
  1996. if (changes & BSS_CHANGED_BEACON &&
  1997. priv->iw_mode == NL80211_IFTYPE_AP) {
  1998. dev_kfree_skb(priv->ibss_beacon);
  1999. priv->ibss_beacon = ieee80211_beacon_get(hw, vif);
  2000. }
  2001. if (changes & BSS_CHANGED_BEACON_INT) {
  2002. priv->beacon_int = bss_conf->beacon_int;
  2003. /* TODO: in AP mode, do something to make this take effect */
  2004. }
  2005. if (changes & BSS_CHANGED_BSSID) {
  2006. IWL_DEBUG_MAC80211(priv, "BSSID %pM\n", bss_conf->bssid);
  2007. /*
  2008. * If there is currently a HW scan going on in the
  2009. * background then we need to cancel it else the RXON
  2010. * below/in post_associate will fail.
  2011. */
  2012. if (iwl_scan_cancel_timeout(priv, 100)) {
  2013. IWL_WARN(priv, "Aborted scan still in progress after 100ms\n");
  2014. IWL_DEBUG_MAC80211(priv, "leaving - scan abort failed.\n");
  2015. mutex_unlock(&priv->mutex);
  2016. return;
  2017. }
  2018. /* mac80211 only sets assoc when in STATION mode */
  2019. if (priv->iw_mode == NL80211_IFTYPE_ADHOC ||
  2020. bss_conf->assoc) {
  2021. memcpy(priv->staging_rxon.bssid_addr,
  2022. bss_conf->bssid, ETH_ALEN);
  2023. /* currently needed in a few places */
  2024. memcpy(priv->bssid, bss_conf->bssid, ETH_ALEN);
  2025. } else {
  2026. priv->staging_rxon.filter_flags &=
  2027. ~RXON_FILTER_ASSOC_MSK;
  2028. }
  2029. }
  2030. /*
  2031. * This needs to be after setting the BSSID in case
  2032. * mac80211 decides to do both changes at once because
  2033. * it will invoke post_associate.
  2034. */
  2035. if (priv->iw_mode == NL80211_IFTYPE_ADHOC &&
  2036. changes & BSS_CHANGED_BEACON) {
  2037. struct sk_buff *beacon = ieee80211_beacon_get(hw, vif);
  2038. if (beacon)
  2039. iwl_mac_beacon_update(hw, beacon);
  2040. }
  2041. if (changes & BSS_CHANGED_ERP_PREAMBLE) {
  2042. IWL_DEBUG_MAC80211(priv, "ERP_PREAMBLE %d\n",
  2043. bss_conf->use_short_preamble);
  2044. if (bss_conf->use_short_preamble)
  2045. priv->staging_rxon.flags |= RXON_FLG_SHORT_PREAMBLE_MSK;
  2046. else
  2047. priv->staging_rxon.flags &= ~RXON_FLG_SHORT_PREAMBLE_MSK;
  2048. }
  2049. if (changes & BSS_CHANGED_ERP_CTS_PROT) {
  2050. IWL_DEBUG_MAC80211(priv, "ERP_CTS %d\n", bss_conf->use_cts_prot);
  2051. if (bss_conf->use_cts_prot && (priv->band != IEEE80211_BAND_5GHZ))
  2052. priv->staging_rxon.flags |= RXON_FLG_TGG_PROTECT_MSK;
  2053. else
  2054. priv->staging_rxon.flags &= ~RXON_FLG_TGG_PROTECT_MSK;
  2055. }
  2056. if (changes & BSS_CHANGED_BASIC_RATES) {
  2057. /* XXX use this information
  2058. *
  2059. * To do that, remove code from iwl_set_rate() and put something
  2060. * like this here:
  2061. *
  2062. if (A-band)
  2063. priv->staging_rxon.ofdm_basic_rates =
  2064. bss_conf->basic_rates;
  2065. else
  2066. priv->staging_rxon.ofdm_basic_rates =
  2067. bss_conf->basic_rates >> 4;
  2068. priv->staging_rxon.cck_basic_rates =
  2069. bss_conf->basic_rates & 0xF;
  2070. */
  2071. }
  2072. if (changes & BSS_CHANGED_HT) {
  2073. iwl_ht_conf(priv, bss_conf);
  2074. if (priv->cfg->ops->hcmd->set_rxon_chain)
  2075. priv->cfg->ops->hcmd->set_rxon_chain(priv);
  2076. }
  2077. if (changes & BSS_CHANGED_ASSOC) {
  2078. IWL_DEBUG_MAC80211(priv, "ASSOC %d\n", bss_conf->assoc);
  2079. if (bss_conf->assoc) {
  2080. priv->assoc_id = bss_conf->aid;
  2081. priv->beacon_int = bss_conf->beacon_int;
  2082. priv->timestamp = bss_conf->timestamp;
  2083. priv->assoc_capability = bss_conf->assoc_capability;
  2084. iwl_led_associate(priv);
  2085. /*
  2086. * We have just associated, don't start scan too early
  2087. * leave time for EAPOL exchange to complete.
  2088. *
  2089. * XXX: do this in mac80211
  2090. */
  2091. priv->next_scan_jiffies = jiffies +
  2092. IWL_DELAY_NEXT_SCAN_AFTER_ASSOC;
  2093. if (!iwl_is_rfkill(priv))
  2094. priv->cfg->ops->lib->post_associate(priv);
  2095. } else {
  2096. priv->assoc_id = 0;
  2097. iwl_led_disassociate(priv);
  2098. /*
  2099. * inform the ucode that there is no longer an
  2100. * association and that no more packets should be
  2101. * send
  2102. */
  2103. priv->staging_rxon.filter_flags &=
  2104. ~RXON_FILTER_ASSOC_MSK;
  2105. priv->staging_rxon.assoc_id = 0;
  2106. iwlcore_commit_rxon(priv);
  2107. }
  2108. }
  2109. if (changes && iwl_is_associated(priv) && priv->assoc_id) {
  2110. IWL_DEBUG_MAC80211(priv, "Changes (%#x) while associated\n",
  2111. changes);
  2112. ret = iwl_send_rxon_assoc(priv);
  2113. if (!ret) {
  2114. /* Sync active_rxon with latest change. */
  2115. memcpy((void *)&priv->active_rxon,
  2116. &priv->staging_rxon,
  2117. sizeof(struct iwl_rxon_cmd));
  2118. }
  2119. }
  2120. if ((changes & BSS_CHANGED_BEACON_ENABLED) &&
  2121. vif->bss_conf.enable_beacon) {
  2122. memcpy(priv->staging_rxon.bssid_addr,
  2123. bss_conf->bssid, ETH_ALEN);
  2124. memcpy(priv->bssid, bss_conf->bssid, ETH_ALEN);
  2125. iwlcore_config_ap(priv);
  2126. }
  2127. mutex_unlock(&priv->mutex);
  2128. IWL_DEBUG_MAC80211(priv, "leave\n");
  2129. }
  2130. EXPORT_SYMBOL(iwl_bss_info_changed);
  2131. int iwl_mac_beacon_update(struct ieee80211_hw *hw, struct sk_buff *skb)
  2132. {
  2133. struct iwl_priv *priv = hw->priv;
  2134. unsigned long flags;
  2135. __le64 timestamp;
  2136. IWL_DEBUG_MAC80211(priv, "enter\n");
  2137. if (!iwl_is_ready_rf(priv)) {
  2138. IWL_DEBUG_MAC80211(priv, "leave - RF not ready\n");
  2139. return -EIO;
  2140. }
  2141. if (priv->iw_mode != NL80211_IFTYPE_ADHOC) {
  2142. IWL_DEBUG_MAC80211(priv, "leave - not IBSS\n");
  2143. return -EIO;
  2144. }
  2145. spin_lock_irqsave(&priv->lock, flags);
  2146. if (priv->ibss_beacon)
  2147. dev_kfree_skb(priv->ibss_beacon);
  2148. priv->ibss_beacon = skb;
  2149. priv->assoc_id = 0;
  2150. timestamp = ((struct ieee80211_mgmt *)skb->data)->u.beacon.timestamp;
  2151. priv->timestamp = le64_to_cpu(timestamp);
  2152. IWL_DEBUG_MAC80211(priv, "leave\n");
  2153. spin_unlock_irqrestore(&priv->lock, flags);
  2154. iwl_reset_qos(priv);
  2155. priv->cfg->ops->lib->post_associate(priv);
  2156. return 0;
  2157. }
  2158. EXPORT_SYMBOL(iwl_mac_beacon_update);
  2159. int iwl_set_mode(struct iwl_priv *priv, int mode)
  2160. {
  2161. if (mode == NL80211_IFTYPE_ADHOC) {
  2162. const struct iwl_channel_info *ch_info;
  2163. ch_info = iwl_get_channel_info(priv,
  2164. priv->band,
  2165. le16_to_cpu(priv->staging_rxon.channel));
  2166. if (!ch_info || !is_channel_ibss(ch_info)) {
  2167. IWL_ERR(priv, "channel %d not IBSS channel\n",
  2168. le16_to_cpu(priv->staging_rxon.channel));
  2169. return -EINVAL;
  2170. }
  2171. }
  2172. iwl_connection_init_rx_config(priv, mode);
  2173. if (priv->cfg->ops->hcmd->set_rxon_chain)
  2174. priv->cfg->ops->hcmd->set_rxon_chain(priv);
  2175. memcpy(priv->staging_rxon.node_addr, priv->mac_addr, ETH_ALEN);
  2176. iwl_clear_stations_table(priv);
  2177. /* dont commit rxon if rf-kill is on*/
  2178. if (!iwl_is_ready_rf(priv))
  2179. return -EAGAIN;
  2180. iwlcore_commit_rxon(priv);
  2181. return 0;
  2182. }
  2183. EXPORT_SYMBOL(iwl_set_mode);
  2184. int iwl_mac_add_interface(struct ieee80211_hw *hw,
  2185. struct ieee80211_if_init_conf *conf)
  2186. {
  2187. struct iwl_priv *priv = hw->priv;
  2188. unsigned long flags;
  2189. IWL_DEBUG_MAC80211(priv, "enter: type %d\n", conf->type);
  2190. if (priv->vif) {
  2191. IWL_DEBUG_MAC80211(priv, "leave - vif != NULL\n");
  2192. return -EOPNOTSUPP;
  2193. }
  2194. spin_lock_irqsave(&priv->lock, flags);
  2195. priv->vif = conf->vif;
  2196. priv->iw_mode = conf->type;
  2197. spin_unlock_irqrestore(&priv->lock, flags);
  2198. mutex_lock(&priv->mutex);
  2199. if (conf->mac_addr) {
  2200. IWL_DEBUG_MAC80211(priv, "Set %pM\n", conf->mac_addr);
  2201. memcpy(priv->mac_addr, conf->mac_addr, ETH_ALEN);
  2202. }
  2203. if (iwl_set_mode(priv, conf->type) == -EAGAIN)
  2204. /* we are not ready, will run again when ready */
  2205. set_bit(STATUS_MODE_PENDING, &priv->status);
  2206. mutex_unlock(&priv->mutex);
  2207. IWL_DEBUG_MAC80211(priv, "leave\n");
  2208. return 0;
  2209. }
  2210. EXPORT_SYMBOL(iwl_mac_add_interface);
  2211. void iwl_mac_remove_interface(struct ieee80211_hw *hw,
  2212. struct ieee80211_if_init_conf *conf)
  2213. {
  2214. struct iwl_priv *priv = hw->priv;
  2215. IWL_DEBUG_MAC80211(priv, "enter\n");
  2216. mutex_lock(&priv->mutex);
  2217. if (iwl_is_ready_rf(priv)) {
  2218. iwl_scan_cancel_timeout(priv, 100);
  2219. priv->staging_rxon.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  2220. iwlcore_commit_rxon(priv);
  2221. }
  2222. if (priv->vif == conf->vif) {
  2223. priv->vif = NULL;
  2224. memset(priv->bssid, 0, ETH_ALEN);
  2225. }
  2226. mutex_unlock(&priv->mutex);
  2227. IWL_DEBUG_MAC80211(priv, "leave\n");
  2228. }
  2229. EXPORT_SYMBOL(iwl_mac_remove_interface);
  2230. /**
  2231. * iwl_mac_config - mac80211 config callback
  2232. *
  2233. * We ignore conf->flags & IEEE80211_CONF_SHORT_SLOT_TIME since it seems to
  2234. * be set inappropriately and the driver currently sets the hardware up to
  2235. * use it whenever needed.
  2236. */
  2237. int iwl_mac_config(struct ieee80211_hw *hw, u32 changed)
  2238. {
  2239. struct iwl_priv *priv = hw->priv;
  2240. const struct iwl_channel_info *ch_info;
  2241. struct ieee80211_conf *conf = &hw->conf;
  2242. struct iwl_ht_config *ht_conf = &priv->current_ht_config;
  2243. unsigned long flags = 0;
  2244. int ret = 0;
  2245. u16 ch;
  2246. int scan_active = 0;
  2247. mutex_lock(&priv->mutex);
  2248. IWL_DEBUG_MAC80211(priv, "enter to channel %d changed 0x%X\n",
  2249. conf->channel->hw_value, changed);
  2250. if (unlikely(!priv->cfg->mod_params->disable_hw_scan &&
  2251. test_bit(STATUS_SCANNING, &priv->status))) {
  2252. scan_active = 1;
  2253. IWL_DEBUG_MAC80211(priv, "leave - scanning\n");
  2254. }
  2255. /* during scanning mac80211 will delay channel setting until
  2256. * scan finish with changed = 0
  2257. */
  2258. if (!changed || (changed & IEEE80211_CONF_CHANGE_CHANNEL)) {
  2259. if (scan_active)
  2260. goto set_ch_out;
  2261. ch = ieee80211_frequency_to_channel(conf->channel->center_freq);
  2262. ch_info = iwl_get_channel_info(priv, conf->channel->band, ch);
  2263. if (!is_channel_valid(ch_info)) {
  2264. IWL_DEBUG_MAC80211(priv, "leave - invalid channel\n");
  2265. ret = -EINVAL;
  2266. goto set_ch_out;
  2267. }
  2268. if (priv->iw_mode == NL80211_IFTYPE_ADHOC &&
  2269. !is_channel_ibss(ch_info)) {
  2270. IWL_ERR(priv, "channel %d in band %d not "
  2271. "IBSS channel\n",
  2272. conf->channel->hw_value, conf->channel->band);
  2273. ret = -EINVAL;
  2274. goto set_ch_out;
  2275. }
  2276. spin_lock_irqsave(&priv->lock, flags);
  2277. /* Configure HT40 channels */
  2278. ht_conf->is_ht = conf_is_ht(conf);
  2279. if (ht_conf->is_ht) {
  2280. if (conf_is_ht40_minus(conf)) {
  2281. ht_conf->extension_chan_offset =
  2282. IEEE80211_HT_PARAM_CHA_SEC_BELOW;
  2283. ht_conf->is_40mhz = true;
  2284. } else if (conf_is_ht40_plus(conf)) {
  2285. ht_conf->extension_chan_offset =
  2286. IEEE80211_HT_PARAM_CHA_SEC_ABOVE;
  2287. ht_conf->is_40mhz = true;
  2288. } else {
  2289. ht_conf->extension_chan_offset =
  2290. IEEE80211_HT_PARAM_CHA_SEC_NONE;
  2291. ht_conf->is_40mhz = false;
  2292. }
  2293. } else
  2294. ht_conf->is_40mhz = false;
  2295. /* Default to no protection. Protection mode will later be set
  2296. * from BSS config in iwl_ht_conf */
  2297. ht_conf->ht_protection = IEEE80211_HT_OP_MODE_PROTECTION_NONE;
  2298. /* if we are switching from ht to 2.4 clear flags
  2299. * from any ht related info since 2.4 does not
  2300. * support ht */
  2301. if ((le16_to_cpu(priv->staging_rxon.channel) != ch))
  2302. priv->staging_rxon.flags = 0;
  2303. iwl_set_rxon_channel(priv, conf->channel);
  2304. iwl_set_flags_for_band(priv, conf->channel->band);
  2305. spin_unlock_irqrestore(&priv->lock, flags);
  2306. if (iwl_is_associated(priv) &&
  2307. (le16_to_cpu(priv->active_rxon.channel) != ch) &&
  2308. priv->cfg->ops->lib->set_channel_switch) {
  2309. iwl_set_rate(priv);
  2310. /*
  2311. * at this point, staging_rxon has the
  2312. * configuration for channel switch
  2313. */
  2314. ret = priv->cfg->ops->lib->set_channel_switch(priv,
  2315. ch);
  2316. if (!ret) {
  2317. iwl_print_rx_config_cmd(priv);
  2318. goto out;
  2319. }
  2320. priv->switch_rxon.switch_in_progress = false;
  2321. }
  2322. set_ch_out:
  2323. /* The list of supported rates and rate mask can be different
  2324. * for each band; since the band may have changed, reset
  2325. * the rate mask to what mac80211 lists */
  2326. iwl_set_rate(priv);
  2327. }
  2328. if (changed & (IEEE80211_CONF_CHANGE_PS |
  2329. IEEE80211_CONF_CHANGE_IDLE)) {
  2330. ret = iwl_power_update_mode(priv, false);
  2331. if (ret)
  2332. IWL_DEBUG_MAC80211(priv, "Error setting sleep level\n");
  2333. }
  2334. if (changed & IEEE80211_CONF_CHANGE_POWER) {
  2335. IWL_DEBUG_MAC80211(priv, "TX Power old=%d new=%d\n",
  2336. priv->tx_power_user_lmt, conf->power_level);
  2337. iwl_set_tx_power(priv, conf->power_level, false);
  2338. }
  2339. /* call to ensure that 4965 rx_chain is set properly in monitor mode */
  2340. if (priv->cfg->ops->hcmd->set_rxon_chain)
  2341. priv->cfg->ops->hcmd->set_rxon_chain(priv);
  2342. if (!iwl_is_ready(priv)) {
  2343. IWL_DEBUG_MAC80211(priv, "leave - not ready\n");
  2344. goto out;
  2345. }
  2346. if (scan_active)
  2347. goto out;
  2348. if (memcmp(&priv->active_rxon,
  2349. &priv->staging_rxon, sizeof(priv->staging_rxon)))
  2350. iwlcore_commit_rxon(priv);
  2351. else
  2352. IWL_DEBUG_INFO(priv, "Not re-sending same RXON configuration.\n");
  2353. out:
  2354. IWL_DEBUG_MAC80211(priv, "leave\n");
  2355. mutex_unlock(&priv->mutex);
  2356. return ret;
  2357. }
  2358. EXPORT_SYMBOL(iwl_mac_config);
  2359. int iwl_mac_get_tx_stats(struct ieee80211_hw *hw,
  2360. struct ieee80211_tx_queue_stats *stats)
  2361. {
  2362. struct iwl_priv *priv = hw->priv;
  2363. int i, avail;
  2364. struct iwl_tx_queue *txq;
  2365. struct iwl_queue *q;
  2366. unsigned long flags;
  2367. IWL_DEBUG_MAC80211(priv, "enter\n");
  2368. if (!iwl_is_ready_rf(priv)) {
  2369. IWL_DEBUG_MAC80211(priv, "leave - RF not ready\n");
  2370. return -EIO;
  2371. }
  2372. spin_lock_irqsave(&priv->lock, flags);
  2373. for (i = 0; i < AC_NUM; i++) {
  2374. txq = &priv->txq[i];
  2375. q = &txq->q;
  2376. avail = iwl_queue_space(q);
  2377. stats[i].len = q->n_window - avail;
  2378. stats[i].limit = q->n_window - q->high_mark;
  2379. stats[i].count = q->n_window;
  2380. }
  2381. spin_unlock_irqrestore(&priv->lock, flags);
  2382. IWL_DEBUG_MAC80211(priv, "leave\n");
  2383. return 0;
  2384. }
  2385. EXPORT_SYMBOL(iwl_mac_get_tx_stats);
  2386. void iwl_mac_reset_tsf(struct ieee80211_hw *hw)
  2387. {
  2388. struct iwl_priv *priv = hw->priv;
  2389. unsigned long flags;
  2390. mutex_lock(&priv->mutex);
  2391. IWL_DEBUG_MAC80211(priv, "enter\n");
  2392. spin_lock_irqsave(&priv->lock, flags);
  2393. memset(&priv->current_ht_config, 0, sizeof(struct iwl_ht_config));
  2394. spin_unlock_irqrestore(&priv->lock, flags);
  2395. iwl_reset_qos(priv);
  2396. spin_lock_irqsave(&priv->lock, flags);
  2397. priv->assoc_id = 0;
  2398. priv->assoc_capability = 0;
  2399. priv->assoc_station_added = 0;
  2400. /* new association get rid of ibss beacon skb */
  2401. if (priv->ibss_beacon)
  2402. dev_kfree_skb(priv->ibss_beacon);
  2403. priv->ibss_beacon = NULL;
  2404. priv->beacon_int = priv->vif->bss_conf.beacon_int;
  2405. priv->timestamp = 0;
  2406. if ((priv->iw_mode == NL80211_IFTYPE_STATION))
  2407. priv->beacon_int = 0;
  2408. spin_unlock_irqrestore(&priv->lock, flags);
  2409. if (!iwl_is_ready_rf(priv)) {
  2410. IWL_DEBUG_MAC80211(priv, "leave - not ready\n");
  2411. mutex_unlock(&priv->mutex);
  2412. return;
  2413. }
  2414. /* we are restarting association process
  2415. * clear RXON_FILTER_ASSOC_MSK bit
  2416. */
  2417. if (priv->iw_mode != NL80211_IFTYPE_AP) {
  2418. iwl_scan_cancel_timeout(priv, 100);
  2419. priv->staging_rxon.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  2420. iwlcore_commit_rxon(priv);
  2421. }
  2422. if (priv->iw_mode != NL80211_IFTYPE_ADHOC) {
  2423. IWL_DEBUG_MAC80211(priv, "leave - not in IBSS\n");
  2424. mutex_unlock(&priv->mutex);
  2425. return;
  2426. }
  2427. iwl_set_rate(priv);
  2428. mutex_unlock(&priv->mutex);
  2429. IWL_DEBUG_MAC80211(priv, "leave\n");
  2430. }
  2431. EXPORT_SYMBOL(iwl_mac_reset_tsf);
  2432. int iwl_alloc_txq_mem(struct iwl_priv *priv)
  2433. {
  2434. if (!priv->txq)
  2435. priv->txq = kzalloc(
  2436. sizeof(struct iwl_tx_queue) * priv->cfg->num_of_queues,
  2437. GFP_KERNEL);
  2438. if (!priv->txq) {
  2439. IWL_ERR(priv, "Not enough memory for txq \n");
  2440. return -ENOMEM;
  2441. }
  2442. return 0;
  2443. }
  2444. EXPORT_SYMBOL(iwl_alloc_txq_mem);
  2445. void iwl_free_txq_mem(struct iwl_priv *priv)
  2446. {
  2447. kfree(priv->txq);
  2448. priv->txq = NULL;
  2449. }
  2450. EXPORT_SYMBOL(iwl_free_txq_mem);
  2451. int iwl_send_wimax_coex(struct iwl_priv *priv)
  2452. {
  2453. struct iwl_wimax_coex_cmd uninitialized_var(coex_cmd);
  2454. if (priv->cfg->support_wimax_coexist) {
  2455. /* UnMask wake up src at associated sleep */
  2456. coex_cmd.flags |= COEX_FLAGS_ASSOC_WA_UNMASK_MSK;
  2457. /* UnMask wake up src at unassociated sleep */
  2458. coex_cmd.flags |= COEX_FLAGS_UNASSOC_WA_UNMASK_MSK;
  2459. memcpy(coex_cmd.sta_prio, cu_priorities,
  2460. sizeof(struct iwl_wimax_coex_event_entry) *
  2461. COEX_NUM_OF_EVENTS);
  2462. /* enabling the coexistence feature */
  2463. coex_cmd.flags |= COEX_FLAGS_COEX_ENABLE_MSK;
  2464. /* enabling the priorities tables */
  2465. coex_cmd.flags |= COEX_FLAGS_STA_TABLE_VALID_MSK;
  2466. } else {
  2467. /* coexistence is disabled */
  2468. memset(&coex_cmd, 0, sizeof(coex_cmd));
  2469. }
  2470. return iwl_send_cmd_pdu(priv, COEX_PRIORITY_TABLE_CMD,
  2471. sizeof(coex_cmd), &coex_cmd);
  2472. }
  2473. EXPORT_SYMBOL(iwl_send_wimax_coex);
  2474. #ifdef CONFIG_IWLWIFI_DEBUGFS
  2475. #define IWL_TRAFFIC_DUMP_SIZE (IWL_TRAFFIC_ENTRY_SIZE * IWL_TRAFFIC_ENTRIES)
  2476. void iwl_reset_traffic_log(struct iwl_priv *priv)
  2477. {
  2478. priv->tx_traffic_idx = 0;
  2479. priv->rx_traffic_idx = 0;
  2480. if (priv->tx_traffic)
  2481. memset(priv->tx_traffic, 0, IWL_TRAFFIC_DUMP_SIZE);
  2482. if (priv->rx_traffic)
  2483. memset(priv->rx_traffic, 0, IWL_TRAFFIC_DUMP_SIZE);
  2484. }
  2485. int iwl_alloc_traffic_mem(struct iwl_priv *priv)
  2486. {
  2487. u32 traffic_size = IWL_TRAFFIC_DUMP_SIZE;
  2488. if (iwl_debug_level & IWL_DL_TX) {
  2489. if (!priv->tx_traffic) {
  2490. priv->tx_traffic =
  2491. kzalloc(traffic_size, GFP_KERNEL);
  2492. if (!priv->tx_traffic)
  2493. return -ENOMEM;
  2494. }
  2495. }
  2496. if (iwl_debug_level & IWL_DL_RX) {
  2497. if (!priv->rx_traffic) {
  2498. priv->rx_traffic =
  2499. kzalloc(traffic_size, GFP_KERNEL);
  2500. if (!priv->rx_traffic)
  2501. return -ENOMEM;
  2502. }
  2503. }
  2504. iwl_reset_traffic_log(priv);
  2505. return 0;
  2506. }
  2507. EXPORT_SYMBOL(iwl_alloc_traffic_mem);
  2508. void iwl_free_traffic_mem(struct iwl_priv *priv)
  2509. {
  2510. kfree(priv->tx_traffic);
  2511. priv->tx_traffic = NULL;
  2512. kfree(priv->rx_traffic);
  2513. priv->rx_traffic = NULL;
  2514. }
  2515. EXPORT_SYMBOL(iwl_free_traffic_mem);
  2516. void iwl_dbg_log_tx_data_frame(struct iwl_priv *priv,
  2517. u16 length, struct ieee80211_hdr *header)
  2518. {
  2519. __le16 fc;
  2520. u16 len;
  2521. if (likely(!(iwl_debug_level & IWL_DL_TX)))
  2522. return;
  2523. if (!priv->tx_traffic)
  2524. return;
  2525. fc = header->frame_control;
  2526. if (ieee80211_is_data(fc)) {
  2527. len = (length > IWL_TRAFFIC_ENTRY_SIZE)
  2528. ? IWL_TRAFFIC_ENTRY_SIZE : length;
  2529. memcpy((priv->tx_traffic +
  2530. (priv->tx_traffic_idx * IWL_TRAFFIC_ENTRY_SIZE)),
  2531. header, len);
  2532. priv->tx_traffic_idx =
  2533. (priv->tx_traffic_idx + 1) % IWL_TRAFFIC_ENTRIES;
  2534. }
  2535. }
  2536. EXPORT_SYMBOL(iwl_dbg_log_tx_data_frame);
  2537. void iwl_dbg_log_rx_data_frame(struct iwl_priv *priv,
  2538. u16 length, struct ieee80211_hdr *header)
  2539. {
  2540. __le16 fc;
  2541. u16 len;
  2542. if (likely(!(iwl_debug_level & IWL_DL_RX)))
  2543. return;
  2544. if (!priv->rx_traffic)
  2545. return;
  2546. fc = header->frame_control;
  2547. if (ieee80211_is_data(fc)) {
  2548. len = (length > IWL_TRAFFIC_ENTRY_SIZE)
  2549. ? IWL_TRAFFIC_ENTRY_SIZE : length;
  2550. memcpy((priv->rx_traffic +
  2551. (priv->rx_traffic_idx * IWL_TRAFFIC_ENTRY_SIZE)),
  2552. header, len);
  2553. priv->rx_traffic_idx =
  2554. (priv->rx_traffic_idx + 1) % IWL_TRAFFIC_ENTRIES;
  2555. }
  2556. }
  2557. EXPORT_SYMBOL(iwl_dbg_log_rx_data_frame);
  2558. const char *get_mgmt_string(int cmd)
  2559. {
  2560. switch (cmd) {
  2561. IWL_CMD(MANAGEMENT_ASSOC_REQ);
  2562. IWL_CMD(MANAGEMENT_ASSOC_RESP);
  2563. IWL_CMD(MANAGEMENT_REASSOC_REQ);
  2564. IWL_CMD(MANAGEMENT_REASSOC_RESP);
  2565. IWL_CMD(MANAGEMENT_PROBE_REQ);
  2566. IWL_CMD(MANAGEMENT_PROBE_RESP);
  2567. IWL_CMD(MANAGEMENT_BEACON);
  2568. IWL_CMD(MANAGEMENT_ATIM);
  2569. IWL_CMD(MANAGEMENT_DISASSOC);
  2570. IWL_CMD(MANAGEMENT_AUTH);
  2571. IWL_CMD(MANAGEMENT_DEAUTH);
  2572. IWL_CMD(MANAGEMENT_ACTION);
  2573. default:
  2574. return "UNKNOWN";
  2575. }
  2576. }
  2577. const char *get_ctrl_string(int cmd)
  2578. {
  2579. switch (cmd) {
  2580. IWL_CMD(CONTROL_BACK_REQ);
  2581. IWL_CMD(CONTROL_BACK);
  2582. IWL_CMD(CONTROL_PSPOLL);
  2583. IWL_CMD(CONTROL_RTS);
  2584. IWL_CMD(CONTROL_CTS);
  2585. IWL_CMD(CONTROL_ACK);
  2586. IWL_CMD(CONTROL_CFEND);
  2587. IWL_CMD(CONTROL_CFENDACK);
  2588. default:
  2589. return "UNKNOWN";
  2590. }
  2591. }
  2592. void iwl_clear_traffic_stats(struct iwl_priv *priv)
  2593. {
  2594. memset(&priv->tx_stats, 0, sizeof(struct traffic_stats));
  2595. memset(&priv->rx_stats, 0, sizeof(struct traffic_stats));
  2596. priv->led_tpt = 0;
  2597. }
  2598. /*
  2599. * if CONFIG_IWLWIFI_DEBUGFS defined, iwl_update_stats function will
  2600. * record all the MGMT, CTRL and DATA pkt for both TX and Rx pass.
  2601. * Use debugFs to display the rx/rx_statistics
  2602. * if CONFIG_IWLWIFI_DEBUGFS not being defined, then no MGMT and CTRL
  2603. * information will be recorded, but DATA pkt still will be recorded
  2604. * for the reason of iwl_led.c need to control the led blinking based on
  2605. * number of tx and rx data.
  2606. *
  2607. */
  2608. void iwl_update_stats(struct iwl_priv *priv, bool is_tx, __le16 fc, u16 len)
  2609. {
  2610. struct traffic_stats *stats;
  2611. if (is_tx)
  2612. stats = &priv->tx_stats;
  2613. else
  2614. stats = &priv->rx_stats;
  2615. if (ieee80211_is_mgmt(fc)) {
  2616. switch (fc & cpu_to_le16(IEEE80211_FCTL_STYPE)) {
  2617. case cpu_to_le16(IEEE80211_STYPE_ASSOC_REQ):
  2618. stats->mgmt[MANAGEMENT_ASSOC_REQ]++;
  2619. break;
  2620. case cpu_to_le16(IEEE80211_STYPE_ASSOC_RESP):
  2621. stats->mgmt[MANAGEMENT_ASSOC_RESP]++;
  2622. break;
  2623. case cpu_to_le16(IEEE80211_STYPE_REASSOC_REQ):
  2624. stats->mgmt[MANAGEMENT_REASSOC_REQ]++;
  2625. break;
  2626. case cpu_to_le16(IEEE80211_STYPE_REASSOC_RESP):
  2627. stats->mgmt[MANAGEMENT_REASSOC_RESP]++;
  2628. break;
  2629. case cpu_to_le16(IEEE80211_STYPE_PROBE_REQ):
  2630. stats->mgmt[MANAGEMENT_PROBE_REQ]++;
  2631. break;
  2632. case cpu_to_le16(IEEE80211_STYPE_PROBE_RESP):
  2633. stats->mgmt[MANAGEMENT_PROBE_RESP]++;
  2634. break;
  2635. case cpu_to_le16(IEEE80211_STYPE_BEACON):
  2636. stats->mgmt[MANAGEMENT_BEACON]++;
  2637. break;
  2638. case cpu_to_le16(IEEE80211_STYPE_ATIM):
  2639. stats->mgmt[MANAGEMENT_ATIM]++;
  2640. break;
  2641. case cpu_to_le16(IEEE80211_STYPE_DISASSOC):
  2642. stats->mgmt[MANAGEMENT_DISASSOC]++;
  2643. break;
  2644. case cpu_to_le16(IEEE80211_STYPE_AUTH):
  2645. stats->mgmt[MANAGEMENT_AUTH]++;
  2646. break;
  2647. case cpu_to_le16(IEEE80211_STYPE_DEAUTH):
  2648. stats->mgmt[MANAGEMENT_DEAUTH]++;
  2649. break;
  2650. case cpu_to_le16(IEEE80211_STYPE_ACTION):
  2651. stats->mgmt[MANAGEMENT_ACTION]++;
  2652. break;
  2653. }
  2654. } else if (ieee80211_is_ctl(fc)) {
  2655. switch (fc & cpu_to_le16(IEEE80211_FCTL_STYPE)) {
  2656. case cpu_to_le16(IEEE80211_STYPE_BACK_REQ):
  2657. stats->ctrl[CONTROL_BACK_REQ]++;
  2658. break;
  2659. case cpu_to_le16(IEEE80211_STYPE_BACK):
  2660. stats->ctrl[CONTROL_BACK]++;
  2661. break;
  2662. case cpu_to_le16(IEEE80211_STYPE_PSPOLL):
  2663. stats->ctrl[CONTROL_PSPOLL]++;
  2664. break;
  2665. case cpu_to_le16(IEEE80211_STYPE_RTS):
  2666. stats->ctrl[CONTROL_RTS]++;
  2667. break;
  2668. case cpu_to_le16(IEEE80211_STYPE_CTS):
  2669. stats->ctrl[CONTROL_CTS]++;
  2670. break;
  2671. case cpu_to_le16(IEEE80211_STYPE_ACK):
  2672. stats->ctrl[CONTROL_ACK]++;
  2673. break;
  2674. case cpu_to_le16(IEEE80211_STYPE_CFEND):
  2675. stats->ctrl[CONTROL_CFEND]++;
  2676. break;
  2677. case cpu_to_le16(IEEE80211_STYPE_CFENDACK):
  2678. stats->ctrl[CONTROL_CFENDACK]++;
  2679. break;
  2680. }
  2681. } else {
  2682. /* data */
  2683. stats->data_cnt++;
  2684. stats->data_bytes += len;
  2685. }
  2686. iwl_leds_background(priv);
  2687. }
  2688. EXPORT_SYMBOL(iwl_update_stats);
  2689. #endif
  2690. #ifdef CONFIG_PM
  2691. int iwl_pci_suspend(struct pci_dev *pdev, pm_message_t state)
  2692. {
  2693. struct iwl_priv *priv = pci_get_drvdata(pdev);
  2694. /*
  2695. * This function is called when system goes into suspend state
  2696. * mac80211 will call iwl_mac_stop() from the mac80211 suspend function
  2697. * first but since iwl_mac_stop() has no knowledge of who the caller is,
  2698. * it will not call apm_ops.stop() to stop the DMA operation.
  2699. * Calling apm_ops.stop here to make sure we stop the DMA.
  2700. */
  2701. priv->cfg->ops->lib->apm_ops.stop(priv);
  2702. pci_save_state(pdev);
  2703. pci_disable_device(pdev);
  2704. pci_set_power_state(pdev, PCI_D3hot);
  2705. return 0;
  2706. }
  2707. EXPORT_SYMBOL(iwl_pci_suspend);
  2708. int iwl_pci_resume(struct pci_dev *pdev)
  2709. {
  2710. struct iwl_priv *priv = pci_get_drvdata(pdev);
  2711. int ret;
  2712. pci_set_power_state(pdev, PCI_D0);
  2713. ret = pci_enable_device(pdev);
  2714. if (ret)
  2715. return ret;
  2716. pci_restore_state(pdev);
  2717. iwl_enable_interrupts(priv);
  2718. return 0;
  2719. }
  2720. EXPORT_SYMBOL(iwl_pci_resume);
  2721. #endif /* CONFIG_PM */