iwl-3945-hw.h 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296
  1. /******************************************************************************
  2. *
  3. * This file is provided under a dual BSD/GPLv2 license. When using or
  4. * redistributing this file, you may do so under either license.
  5. *
  6. * GPL LICENSE SUMMARY
  7. *
  8. * Copyright(c) 2005 - 2009 Intel Corporation. All rights reserved.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of version 2 of the GNU General Public License as
  12. * published by the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful, but
  15. * WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  17. * General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
  22. * USA
  23. *
  24. * The full GNU General Public License is included in this distribution
  25. * in the file called LICENSE.GPL.
  26. *
  27. * Contact Information:
  28. * Intel Linux Wireless <ilw@linux.intel.com>
  29. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  30. *
  31. * BSD LICENSE
  32. *
  33. * Copyright(c) 2005 - 2009 Intel Corporation. All rights reserved.
  34. * All rights reserved.
  35. *
  36. * Redistribution and use in source and binary forms, with or without
  37. * modification, are permitted provided that the following conditions
  38. * are met:
  39. *
  40. * * Redistributions of source code must retain the above copyright
  41. * notice, this list of conditions and the following disclaimer.
  42. * * Redistributions in binary form must reproduce the above copyright
  43. * notice, this list of conditions and the following disclaimer in
  44. * the documentation and/or other materials provided with the
  45. * distribution.
  46. * * Neither the name Intel Corporation nor the names of its
  47. * contributors may be used to endorse or promote products derived
  48. * from this software without specific prior written permission.
  49. *
  50. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  51. * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  52. * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
  53. * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
  54. * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
  55. * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
  56. * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
  57. * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
  58. * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  59. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  60. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  61. *
  62. *****************************************************************************/
  63. /*
  64. * Please use this file (iwl-3945-hw.h) only for hardware-related definitions.
  65. * Please use iwl-3945-commands.h for uCode API definitions.
  66. * Please use iwl-3945.h for driver implementation definitions.
  67. */
  68. #ifndef __iwl_3945_hw__
  69. #define __iwl_3945_hw__
  70. #include "iwl-eeprom.h"
  71. /* Time constants */
  72. #define SHORT_SLOT_TIME 9
  73. #define LONG_SLOT_TIME 20
  74. /* RSSI to dBm */
  75. #define IWL39_RSSI_OFFSET 95
  76. /*
  77. * EEPROM related constants, enums, and structures.
  78. */
  79. #define EEPROM_SKU_CAP_OP_MODE_MRC (1 << 7)
  80. /*
  81. * Mapping of a Tx power level, at factory calibration temperature,
  82. * to a radio/DSP gain table index.
  83. * One for each of 5 "sample" power levels in each band.
  84. * v_det is measured at the factory, using the 3945's built-in power amplifier
  85. * (PA) output voltage detector. This same detector is used during Tx of
  86. * long packets in normal operation to provide feedback as to proper output
  87. * level.
  88. * Data copied from EEPROM.
  89. * DO NOT ALTER THIS STRUCTURE!!!
  90. */
  91. struct iwl3945_eeprom_txpower_sample {
  92. u8 gain_index; /* index into power (gain) setup table ... */
  93. s8 power; /* ... for this pwr level for this chnl group */
  94. u16 v_det; /* PA output voltage */
  95. } __attribute__ ((packed));
  96. /*
  97. * Mappings of Tx power levels -> nominal radio/DSP gain table indexes.
  98. * One for each channel group (a.k.a. "band") (1 for BG, 4 for A).
  99. * Tx power setup code interpolates between the 5 "sample" power levels
  100. * to determine the nominal setup for a requested power level.
  101. * Data copied from EEPROM.
  102. * DO NOT ALTER THIS STRUCTURE!!!
  103. */
  104. struct iwl3945_eeprom_txpower_group {
  105. struct iwl3945_eeprom_txpower_sample samples[5]; /* 5 power levels */
  106. s32 a, b, c, d, e; /* coefficients for voltage->power
  107. * formula (signed) */
  108. s32 Fa, Fb, Fc, Fd, Fe; /* these modify coeffs based on
  109. * frequency (signed) */
  110. s8 saturation_power; /* highest power possible by h/w in this
  111. * band */
  112. u8 group_channel; /* "representative" channel # in this band */
  113. s16 temperature; /* h/w temperature at factory calib this band
  114. * (signed) */
  115. } __attribute__ ((packed));
  116. /*
  117. * Temperature-based Tx-power compensation data, not band-specific.
  118. * These coefficients are use to modify a/b/c/d/e coeffs based on
  119. * difference between current temperature and factory calib temperature.
  120. * Data copied from EEPROM.
  121. */
  122. struct iwl3945_eeprom_temperature_corr {
  123. u32 Ta;
  124. u32 Tb;
  125. u32 Tc;
  126. u32 Td;
  127. u32 Te;
  128. } __attribute__ ((packed));
  129. /*
  130. * EEPROM map
  131. */
  132. struct iwl3945_eeprom {
  133. u8 reserved0[16];
  134. u16 device_id; /* abs.ofs: 16 */
  135. u8 reserved1[2];
  136. u16 pmc; /* abs.ofs: 20 */
  137. u8 reserved2[20];
  138. u8 mac_address[6]; /* abs.ofs: 42 */
  139. u8 reserved3[58];
  140. u16 board_revision; /* abs.ofs: 106 */
  141. u8 reserved4[11];
  142. u8 board_pba_number[9]; /* abs.ofs: 119 */
  143. u8 reserved5[8];
  144. u16 version; /* abs.ofs: 136 */
  145. u8 sku_cap; /* abs.ofs: 138 */
  146. u8 leds_mode; /* abs.ofs: 139 */
  147. u16 oem_mode;
  148. u16 wowlan_mode; /* abs.ofs: 142 */
  149. u16 leds_time_interval; /* abs.ofs: 144 */
  150. u8 leds_off_time; /* abs.ofs: 146 */
  151. u8 leds_on_time; /* abs.ofs: 147 */
  152. u8 almgor_m_version; /* abs.ofs: 148 */
  153. u8 antenna_switch_type; /* abs.ofs: 149 */
  154. u8 reserved6[42];
  155. u8 sku_id[4]; /* abs.ofs: 192 */
  156. /*
  157. * Per-channel regulatory data.
  158. *
  159. * Each channel that *might* be supported by 3945 or 4965 has a fixed location
  160. * in EEPROM containing EEPROM_CHANNEL_* usage flags (LSB) and max regulatory
  161. * txpower (MSB).
  162. *
  163. * Entries immediately below are for 20 MHz channel width. HT40 (40 MHz)
  164. * channels (only for 4965, not supported by 3945) appear later in the EEPROM.
  165. *
  166. * 2.4 GHz channels 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14
  167. */
  168. u16 band_1_count; /* abs.ofs: 196 */
  169. struct iwl_eeprom_channel band_1_channels[14]; /* abs.ofs: 198 */
  170. /*
  171. * 4.9 GHz channels 183, 184, 185, 187, 188, 189, 192, 196,
  172. * 5.0 GHz channels 7, 8, 11, 12, 16
  173. * (4915-5080MHz) (none of these is ever supported)
  174. */
  175. u16 band_2_count; /* abs.ofs: 226 */
  176. struct iwl_eeprom_channel band_2_channels[13]; /* abs.ofs: 228 */
  177. /*
  178. * 5.2 GHz channels 34, 36, 38, 40, 42, 44, 46, 48, 52, 56, 60, 64
  179. * (5170-5320MHz)
  180. */
  181. u16 band_3_count; /* abs.ofs: 254 */
  182. struct iwl_eeprom_channel band_3_channels[12]; /* abs.ofs: 256 */
  183. /*
  184. * 5.5 GHz channels 100, 104, 108, 112, 116, 120, 124, 128, 132, 136, 140
  185. * (5500-5700MHz)
  186. */
  187. u16 band_4_count; /* abs.ofs: 280 */
  188. struct iwl_eeprom_channel band_4_channels[11]; /* abs.ofs: 282 */
  189. /*
  190. * 5.7 GHz channels 145, 149, 153, 157, 161, 165
  191. * (5725-5825MHz)
  192. */
  193. u16 band_5_count; /* abs.ofs: 304 */
  194. struct iwl_eeprom_channel band_5_channels[6]; /* abs.ofs: 306 */
  195. u8 reserved9[194];
  196. /*
  197. * 3945 Txpower calibration data.
  198. */
  199. #define IWL_NUM_TX_CALIB_GROUPS 5
  200. struct iwl3945_eeprom_txpower_group groups[IWL_NUM_TX_CALIB_GROUPS];
  201. /* abs.ofs: 512 */
  202. struct iwl3945_eeprom_temperature_corr corrections; /* abs.ofs: 832 */
  203. u8 reserved16[172]; /* fill out to full 1024 byte block */
  204. } __attribute__ ((packed));
  205. #define IWL3945_EEPROM_IMG_SIZE 1024
  206. /* End of EEPROM */
  207. #define PCI_CFG_REV_ID_BIT_BASIC_SKU (0x40) /* bit 6 */
  208. #define PCI_CFG_REV_ID_BIT_RTP (0x80) /* bit 7 */
  209. /* 4 DATA + 1 CMD. There are 2 HCCA queues that are not used. */
  210. #define IWL39_NUM_QUEUES 5
  211. #define IWL_NUM_SCAN_RATES (2)
  212. #define IWL_DEFAULT_TX_RETRY 15
  213. /*********************************************/
  214. #define RFD_SIZE 4
  215. #define NUM_TFD_CHUNKS 4
  216. #define RX_QUEUE_SIZE 256
  217. #define RX_QUEUE_MASK 255
  218. #define RX_QUEUE_SIZE_LOG 8
  219. #define U32_PAD(n) ((4-(n))&0x3)
  220. #define TFD_CTL_COUNT_SET(n) (n << 24)
  221. #define TFD_CTL_COUNT_GET(ctl) ((ctl >> 24) & 7)
  222. #define TFD_CTL_PAD_SET(n) (n << 28)
  223. #define TFD_CTL_PAD_GET(ctl) (ctl >> 28)
  224. /* Sizes and addresses for instruction and data memory (SRAM) in
  225. * 3945's embedded processor. Driver access is via HBUS_TARG_MEM_* regs. */
  226. #define IWL39_RTC_INST_LOWER_BOUND (0x000000)
  227. #define IWL39_RTC_INST_UPPER_BOUND (0x014000)
  228. #define IWL39_RTC_DATA_LOWER_BOUND (0x800000)
  229. #define IWL39_RTC_DATA_UPPER_BOUND (0x808000)
  230. #define IWL39_RTC_INST_SIZE (IWL39_RTC_INST_UPPER_BOUND - \
  231. IWL39_RTC_INST_LOWER_BOUND)
  232. #define IWL39_RTC_DATA_SIZE (IWL39_RTC_DATA_UPPER_BOUND - \
  233. IWL39_RTC_DATA_LOWER_BOUND)
  234. #define IWL39_MAX_INST_SIZE IWL39_RTC_INST_SIZE
  235. #define IWL39_MAX_DATA_SIZE IWL39_RTC_DATA_SIZE
  236. /* Size of uCode instruction memory in bootstrap state machine */
  237. #define IWL39_MAX_BSM_SIZE IWL39_RTC_INST_SIZE
  238. static inline int iwl3945_hw_valid_rtc_data_addr(u32 addr)
  239. {
  240. return (addr >= IWL39_RTC_DATA_LOWER_BOUND) &&
  241. (addr < IWL39_RTC_DATA_UPPER_BOUND);
  242. }
  243. /* Base physical address of iwl3945_shared is provided to FH_TSSR_CBB_BASE
  244. * and &iwl3945_shared.rx_read_ptr[0] is provided to FH_RCSR_RPTR_ADDR(0) */
  245. struct iwl3945_shared {
  246. __le32 tx_base_ptr[8];
  247. } __attribute__ ((packed));
  248. static inline u8 iwl3945_hw_get_rate(__le16 rate_n_flags)
  249. {
  250. return le16_to_cpu(rate_n_flags) & 0xFF;
  251. }
  252. static inline u16 iwl3945_hw_get_rate_n_flags(__le16 rate_n_flags)
  253. {
  254. return le16_to_cpu(rate_n_flags);
  255. }
  256. static inline __le16 iwl3945_hw_set_rate_n_flags(u8 rate, u16 flags)
  257. {
  258. return cpu_to_le16((u16)rate|flags);
  259. }
  260. #endif