dma.c 44 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690
  1. /*
  2. Broadcom B43 wireless driver
  3. DMA ringbuffer and descriptor allocation/management
  4. Copyright (c) 2005, 2006 Michael Buesch <mb@bu3sch.de>
  5. Some code in this file is derived from the b44.c driver
  6. Copyright (C) 2002 David S. Miller
  7. Copyright (C) Pekka Pietikainen
  8. This program is free software; you can redistribute it and/or modify
  9. it under the terms of the GNU General Public License as published by
  10. the Free Software Foundation; either version 2 of the License, or
  11. (at your option) any later version.
  12. This program is distributed in the hope that it will be useful,
  13. but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. GNU General Public License for more details.
  16. You should have received a copy of the GNU General Public License
  17. along with this program; see the file COPYING. If not, write to
  18. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  19. Boston, MA 02110-1301, USA.
  20. */
  21. #include "b43.h"
  22. #include "dma.h"
  23. #include "main.h"
  24. #include "debugfs.h"
  25. #include "xmit.h"
  26. #include <linux/dma-mapping.h>
  27. #include <linux/pci.h>
  28. #include <linux/delay.h>
  29. #include <linux/skbuff.h>
  30. #include <linux/etherdevice.h>
  31. #include <asm/div64.h>
  32. /* Required number of TX DMA slots per TX frame.
  33. * This currently is 2, because we put the header and the ieee80211 frame
  34. * into separate slots. */
  35. #define TX_SLOTS_PER_FRAME 2
  36. /* 32bit DMA ops. */
  37. static
  38. struct b43_dmadesc_generic *op32_idx2desc(struct b43_dmaring *ring,
  39. int slot,
  40. struct b43_dmadesc_meta **meta)
  41. {
  42. struct b43_dmadesc32 *desc;
  43. *meta = &(ring->meta[slot]);
  44. desc = ring->descbase;
  45. desc = &(desc[slot]);
  46. return (struct b43_dmadesc_generic *)desc;
  47. }
  48. static void op32_fill_descriptor(struct b43_dmaring *ring,
  49. struct b43_dmadesc_generic *desc,
  50. dma_addr_t dmaaddr, u16 bufsize,
  51. int start, int end, int irq)
  52. {
  53. struct b43_dmadesc32 *descbase = ring->descbase;
  54. int slot;
  55. u32 ctl;
  56. u32 addr;
  57. u32 addrext;
  58. slot = (int)(&(desc->dma32) - descbase);
  59. B43_WARN_ON(!(slot >= 0 && slot < ring->nr_slots));
  60. addr = (u32) (dmaaddr & ~SSB_DMA_TRANSLATION_MASK);
  61. addrext = (u32) (dmaaddr & SSB_DMA_TRANSLATION_MASK)
  62. >> SSB_DMA_TRANSLATION_SHIFT;
  63. addr |= ssb_dma_translation(ring->dev->dev);
  64. ctl = bufsize & B43_DMA32_DCTL_BYTECNT;
  65. if (slot == ring->nr_slots - 1)
  66. ctl |= B43_DMA32_DCTL_DTABLEEND;
  67. if (start)
  68. ctl |= B43_DMA32_DCTL_FRAMESTART;
  69. if (end)
  70. ctl |= B43_DMA32_DCTL_FRAMEEND;
  71. if (irq)
  72. ctl |= B43_DMA32_DCTL_IRQ;
  73. ctl |= (addrext << B43_DMA32_DCTL_ADDREXT_SHIFT)
  74. & B43_DMA32_DCTL_ADDREXT_MASK;
  75. desc->dma32.control = cpu_to_le32(ctl);
  76. desc->dma32.address = cpu_to_le32(addr);
  77. }
  78. static void op32_poke_tx(struct b43_dmaring *ring, int slot)
  79. {
  80. b43_dma_write(ring, B43_DMA32_TXINDEX,
  81. (u32) (slot * sizeof(struct b43_dmadesc32)));
  82. }
  83. static void op32_tx_suspend(struct b43_dmaring *ring)
  84. {
  85. b43_dma_write(ring, B43_DMA32_TXCTL, b43_dma_read(ring, B43_DMA32_TXCTL)
  86. | B43_DMA32_TXSUSPEND);
  87. }
  88. static void op32_tx_resume(struct b43_dmaring *ring)
  89. {
  90. b43_dma_write(ring, B43_DMA32_TXCTL, b43_dma_read(ring, B43_DMA32_TXCTL)
  91. & ~B43_DMA32_TXSUSPEND);
  92. }
  93. static int op32_get_current_rxslot(struct b43_dmaring *ring)
  94. {
  95. u32 val;
  96. val = b43_dma_read(ring, B43_DMA32_RXSTATUS);
  97. val &= B43_DMA32_RXDPTR;
  98. return (val / sizeof(struct b43_dmadesc32));
  99. }
  100. static void op32_set_current_rxslot(struct b43_dmaring *ring, int slot)
  101. {
  102. b43_dma_write(ring, B43_DMA32_RXINDEX,
  103. (u32) (slot * sizeof(struct b43_dmadesc32)));
  104. }
  105. static const struct b43_dma_ops dma32_ops = {
  106. .idx2desc = op32_idx2desc,
  107. .fill_descriptor = op32_fill_descriptor,
  108. .poke_tx = op32_poke_tx,
  109. .tx_suspend = op32_tx_suspend,
  110. .tx_resume = op32_tx_resume,
  111. .get_current_rxslot = op32_get_current_rxslot,
  112. .set_current_rxslot = op32_set_current_rxslot,
  113. };
  114. /* 64bit DMA ops. */
  115. static
  116. struct b43_dmadesc_generic *op64_idx2desc(struct b43_dmaring *ring,
  117. int slot,
  118. struct b43_dmadesc_meta **meta)
  119. {
  120. struct b43_dmadesc64 *desc;
  121. *meta = &(ring->meta[slot]);
  122. desc = ring->descbase;
  123. desc = &(desc[slot]);
  124. return (struct b43_dmadesc_generic *)desc;
  125. }
  126. static void op64_fill_descriptor(struct b43_dmaring *ring,
  127. struct b43_dmadesc_generic *desc,
  128. dma_addr_t dmaaddr, u16 bufsize,
  129. int start, int end, int irq)
  130. {
  131. struct b43_dmadesc64 *descbase = ring->descbase;
  132. int slot;
  133. u32 ctl0 = 0, ctl1 = 0;
  134. u32 addrlo, addrhi;
  135. u32 addrext;
  136. slot = (int)(&(desc->dma64) - descbase);
  137. B43_WARN_ON(!(slot >= 0 && slot < ring->nr_slots));
  138. addrlo = (u32) (dmaaddr & 0xFFFFFFFF);
  139. addrhi = (((u64) dmaaddr >> 32) & ~SSB_DMA_TRANSLATION_MASK);
  140. addrext = (((u64) dmaaddr >> 32) & SSB_DMA_TRANSLATION_MASK)
  141. >> SSB_DMA_TRANSLATION_SHIFT;
  142. addrhi |= (ssb_dma_translation(ring->dev->dev) << 1);
  143. if (slot == ring->nr_slots - 1)
  144. ctl0 |= B43_DMA64_DCTL0_DTABLEEND;
  145. if (start)
  146. ctl0 |= B43_DMA64_DCTL0_FRAMESTART;
  147. if (end)
  148. ctl0 |= B43_DMA64_DCTL0_FRAMEEND;
  149. if (irq)
  150. ctl0 |= B43_DMA64_DCTL0_IRQ;
  151. ctl1 |= bufsize & B43_DMA64_DCTL1_BYTECNT;
  152. ctl1 |= (addrext << B43_DMA64_DCTL1_ADDREXT_SHIFT)
  153. & B43_DMA64_DCTL1_ADDREXT_MASK;
  154. desc->dma64.control0 = cpu_to_le32(ctl0);
  155. desc->dma64.control1 = cpu_to_le32(ctl1);
  156. desc->dma64.address_low = cpu_to_le32(addrlo);
  157. desc->dma64.address_high = cpu_to_le32(addrhi);
  158. }
  159. static void op64_poke_tx(struct b43_dmaring *ring, int slot)
  160. {
  161. b43_dma_write(ring, B43_DMA64_TXINDEX,
  162. (u32) (slot * sizeof(struct b43_dmadesc64)));
  163. }
  164. static void op64_tx_suspend(struct b43_dmaring *ring)
  165. {
  166. b43_dma_write(ring, B43_DMA64_TXCTL, b43_dma_read(ring, B43_DMA64_TXCTL)
  167. | B43_DMA64_TXSUSPEND);
  168. }
  169. static void op64_tx_resume(struct b43_dmaring *ring)
  170. {
  171. b43_dma_write(ring, B43_DMA64_TXCTL, b43_dma_read(ring, B43_DMA64_TXCTL)
  172. & ~B43_DMA64_TXSUSPEND);
  173. }
  174. static int op64_get_current_rxslot(struct b43_dmaring *ring)
  175. {
  176. u32 val;
  177. val = b43_dma_read(ring, B43_DMA64_RXSTATUS);
  178. val &= B43_DMA64_RXSTATDPTR;
  179. return (val / sizeof(struct b43_dmadesc64));
  180. }
  181. static void op64_set_current_rxslot(struct b43_dmaring *ring, int slot)
  182. {
  183. b43_dma_write(ring, B43_DMA64_RXINDEX,
  184. (u32) (slot * sizeof(struct b43_dmadesc64)));
  185. }
  186. static const struct b43_dma_ops dma64_ops = {
  187. .idx2desc = op64_idx2desc,
  188. .fill_descriptor = op64_fill_descriptor,
  189. .poke_tx = op64_poke_tx,
  190. .tx_suspend = op64_tx_suspend,
  191. .tx_resume = op64_tx_resume,
  192. .get_current_rxslot = op64_get_current_rxslot,
  193. .set_current_rxslot = op64_set_current_rxslot,
  194. };
  195. static inline int free_slots(struct b43_dmaring *ring)
  196. {
  197. return (ring->nr_slots - ring->used_slots);
  198. }
  199. static inline int next_slot(struct b43_dmaring *ring, int slot)
  200. {
  201. B43_WARN_ON(!(slot >= -1 && slot <= ring->nr_slots - 1));
  202. if (slot == ring->nr_slots - 1)
  203. return 0;
  204. return slot + 1;
  205. }
  206. static inline int prev_slot(struct b43_dmaring *ring, int slot)
  207. {
  208. B43_WARN_ON(!(slot >= 0 && slot <= ring->nr_slots - 1));
  209. if (slot == 0)
  210. return ring->nr_slots - 1;
  211. return slot - 1;
  212. }
  213. #ifdef CONFIG_B43_DEBUG
  214. static void update_max_used_slots(struct b43_dmaring *ring,
  215. int current_used_slots)
  216. {
  217. if (current_used_slots <= ring->max_used_slots)
  218. return;
  219. ring->max_used_slots = current_used_slots;
  220. if (b43_debug(ring->dev, B43_DBG_DMAVERBOSE)) {
  221. b43dbg(ring->dev->wl,
  222. "max_used_slots increased to %d on %s ring %d\n",
  223. ring->max_used_slots,
  224. ring->tx ? "TX" : "RX", ring->index);
  225. }
  226. }
  227. #else
  228. static inline
  229. void update_max_used_slots(struct b43_dmaring *ring, int current_used_slots)
  230. {
  231. }
  232. #endif /* DEBUG */
  233. /* Request a slot for usage. */
  234. static inline int request_slot(struct b43_dmaring *ring)
  235. {
  236. int slot;
  237. B43_WARN_ON(!ring->tx);
  238. B43_WARN_ON(ring->stopped);
  239. B43_WARN_ON(free_slots(ring) == 0);
  240. slot = next_slot(ring, ring->current_slot);
  241. ring->current_slot = slot;
  242. ring->used_slots++;
  243. update_max_used_slots(ring, ring->used_slots);
  244. return slot;
  245. }
  246. static u16 b43_dmacontroller_base(enum b43_dmatype type, int controller_idx)
  247. {
  248. static const u16 map64[] = {
  249. B43_MMIO_DMA64_BASE0,
  250. B43_MMIO_DMA64_BASE1,
  251. B43_MMIO_DMA64_BASE2,
  252. B43_MMIO_DMA64_BASE3,
  253. B43_MMIO_DMA64_BASE4,
  254. B43_MMIO_DMA64_BASE5,
  255. };
  256. static const u16 map32[] = {
  257. B43_MMIO_DMA32_BASE0,
  258. B43_MMIO_DMA32_BASE1,
  259. B43_MMIO_DMA32_BASE2,
  260. B43_MMIO_DMA32_BASE3,
  261. B43_MMIO_DMA32_BASE4,
  262. B43_MMIO_DMA32_BASE5,
  263. };
  264. if (type == B43_DMA_64BIT) {
  265. B43_WARN_ON(!(controller_idx >= 0 &&
  266. controller_idx < ARRAY_SIZE(map64)));
  267. return map64[controller_idx];
  268. }
  269. B43_WARN_ON(!(controller_idx >= 0 &&
  270. controller_idx < ARRAY_SIZE(map32)));
  271. return map32[controller_idx];
  272. }
  273. static inline
  274. dma_addr_t map_descbuffer(struct b43_dmaring *ring,
  275. unsigned char *buf, size_t len, int tx)
  276. {
  277. dma_addr_t dmaaddr;
  278. if (tx) {
  279. dmaaddr = ssb_dma_map_single(ring->dev->dev,
  280. buf, len, DMA_TO_DEVICE);
  281. } else {
  282. dmaaddr = ssb_dma_map_single(ring->dev->dev,
  283. buf, len, DMA_FROM_DEVICE);
  284. }
  285. return dmaaddr;
  286. }
  287. static inline
  288. void unmap_descbuffer(struct b43_dmaring *ring,
  289. dma_addr_t addr, size_t len, int tx)
  290. {
  291. if (tx) {
  292. ssb_dma_unmap_single(ring->dev->dev,
  293. addr, len, DMA_TO_DEVICE);
  294. } else {
  295. ssb_dma_unmap_single(ring->dev->dev,
  296. addr, len, DMA_FROM_DEVICE);
  297. }
  298. }
  299. static inline
  300. void sync_descbuffer_for_cpu(struct b43_dmaring *ring,
  301. dma_addr_t addr, size_t len)
  302. {
  303. B43_WARN_ON(ring->tx);
  304. ssb_dma_sync_single_for_cpu(ring->dev->dev,
  305. addr, len, DMA_FROM_DEVICE);
  306. }
  307. static inline
  308. void sync_descbuffer_for_device(struct b43_dmaring *ring,
  309. dma_addr_t addr, size_t len)
  310. {
  311. B43_WARN_ON(ring->tx);
  312. ssb_dma_sync_single_for_device(ring->dev->dev,
  313. addr, len, DMA_FROM_DEVICE);
  314. }
  315. static inline
  316. void free_descriptor_buffer(struct b43_dmaring *ring,
  317. struct b43_dmadesc_meta *meta)
  318. {
  319. if (meta->skb) {
  320. dev_kfree_skb_any(meta->skb);
  321. meta->skb = NULL;
  322. }
  323. }
  324. static int alloc_ringmemory(struct b43_dmaring *ring)
  325. {
  326. gfp_t flags = GFP_KERNEL;
  327. /* The specs call for 4K buffers for 30- and 32-bit DMA with 4K
  328. * alignment and 8K buffers for 64-bit DMA with 8K alignment. Testing
  329. * has shown that 4K is sufficient for the latter as long as the buffer
  330. * does not cross an 8K boundary.
  331. *
  332. * For unknown reasons - possibly a hardware error - the BCM4311 rev
  333. * 02, which uses 64-bit DMA, needs the ring buffer in very low memory,
  334. * which accounts for the GFP_DMA flag below.
  335. *
  336. * The flags here must match the flags in free_ringmemory below!
  337. */
  338. if (ring->type == B43_DMA_64BIT)
  339. flags |= GFP_DMA;
  340. ring->descbase = ssb_dma_alloc_consistent(ring->dev->dev,
  341. B43_DMA_RINGMEMSIZE,
  342. &(ring->dmabase), flags);
  343. if (!ring->descbase) {
  344. b43err(ring->dev->wl, "DMA ringmemory allocation failed\n");
  345. return -ENOMEM;
  346. }
  347. memset(ring->descbase, 0, B43_DMA_RINGMEMSIZE);
  348. return 0;
  349. }
  350. static void free_ringmemory(struct b43_dmaring *ring)
  351. {
  352. gfp_t flags = GFP_KERNEL;
  353. if (ring->type == B43_DMA_64BIT)
  354. flags |= GFP_DMA;
  355. ssb_dma_free_consistent(ring->dev->dev, B43_DMA_RINGMEMSIZE,
  356. ring->descbase, ring->dmabase, flags);
  357. }
  358. /* Reset the RX DMA channel */
  359. static int b43_dmacontroller_rx_reset(struct b43_wldev *dev, u16 mmio_base,
  360. enum b43_dmatype type)
  361. {
  362. int i;
  363. u32 value;
  364. u16 offset;
  365. might_sleep();
  366. offset = (type == B43_DMA_64BIT) ? B43_DMA64_RXCTL : B43_DMA32_RXCTL;
  367. b43_write32(dev, mmio_base + offset, 0);
  368. for (i = 0; i < 10; i++) {
  369. offset = (type == B43_DMA_64BIT) ? B43_DMA64_RXSTATUS :
  370. B43_DMA32_RXSTATUS;
  371. value = b43_read32(dev, mmio_base + offset);
  372. if (type == B43_DMA_64BIT) {
  373. value &= B43_DMA64_RXSTAT;
  374. if (value == B43_DMA64_RXSTAT_DISABLED) {
  375. i = -1;
  376. break;
  377. }
  378. } else {
  379. value &= B43_DMA32_RXSTATE;
  380. if (value == B43_DMA32_RXSTAT_DISABLED) {
  381. i = -1;
  382. break;
  383. }
  384. }
  385. msleep(1);
  386. }
  387. if (i != -1) {
  388. b43err(dev->wl, "DMA RX reset timed out\n");
  389. return -ENODEV;
  390. }
  391. return 0;
  392. }
  393. /* Reset the TX DMA channel */
  394. static int b43_dmacontroller_tx_reset(struct b43_wldev *dev, u16 mmio_base,
  395. enum b43_dmatype type)
  396. {
  397. int i;
  398. u32 value;
  399. u16 offset;
  400. might_sleep();
  401. for (i = 0; i < 10; i++) {
  402. offset = (type == B43_DMA_64BIT) ? B43_DMA64_TXSTATUS :
  403. B43_DMA32_TXSTATUS;
  404. value = b43_read32(dev, mmio_base + offset);
  405. if (type == B43_DMA_64BIT) {
  406. value &= B43_DMA64_TXSTAT;
  407. if (value == B43_DMA64_TXSTAT_DISABLED ||
  408. value == B43_DMA64_TXSTAT_IDLEWAIT ||
  409. value == B43_DMA64_TXSTAT_STOPPED)
  410. break;
  411. } else {
  412. value &= B43_DMA32_TXSTATE;
  413. if (value == B43_DMA32_TXSTAT_DISABLED ||
  414. value == B43_DMA32_TXSTAT_IDLEWAIT ||
  415. value == B43_DMA32_TXSTAT_STOPPED)
  416. break;
  417. }
  418. msleep(1);
  419. }
  420. offset = (type == B43_DMA_64BIT) ? B43_DMA64_TXCTL : B43_DMA32_TXCTL;
  421. b43_write32(dev, mmio_base + offset, 0);
  422. for (i = 0; i < 10; i++) {
  423. offset = (type == B43_DMA_64BIT) ? B43_DMA64_TXSTATUS :
  424. B43_DMA32_TXSTATUS;
  425. value = b43_read32(dev, mmio_base + offset);
  426. if (type == B43_DMA_64BIT) {
  427. value &= B43_DMA64_TXSTAT;
  428. if (value == B43_DMA64_TXSTAT_DISABLED) {
  429. i = -1;
  430. break;
  431. }
  432. } else {
  433. value &= B43_DMA32_TXSTATE;
  434. if (value == B43_DMA32_TXSTAT_DISABLED) {
  435. i = -1;
  436. break;
  437. }
  438. }
  439. msleep(1);
  440. }
  441. if (i != -1) {
  442. b43err(dev->wl, "DMA TX reset timed out\n");
  443. return -ENODEV;
  444. }
  445. /* ensure the reset is completed. */
  446. msleep(1);
  447. return 0;
  448. }
  449. /* Check if a DMA mapping address is invalid. */
  450. static bool b43_dma_mapping_error(struct b43_dmaring *ring,
  451. dma_addr_t addr,
  452. size_t buffersize, bool dma_to_device)
  453. {
  454. if (unlikely(ssb_dma_mapping_error(ring->dev->dev, addr)))
  455. return 1;
  456. switch (ring->type) {
  457. case B43_DMA_30BIT:
  458. if ((u64)addr + buffersize > (1ULL << 30))
  459. goto address_error;
  460. break;
  461. case B43_DMA_32BIT:
  462. if ((u64)addr + buffersize > (1ULL << 32))
  463. goto address_error;
  464. break;
  465. case B43_DMA_64BIT:
  466. /* Currently we can't have addresses beyond
  467. * 64bit in the kernel. */
  468. break;
  469. }
  470. /* The address is OK. */
  471. return 0;
  472. address_error:
  473. /* We can't support this address. Unmap it again. */
  474. unmap_descbuffer(ring, addr, buffersize, dma_to_device);
  475. return 1;
  476. }
  477. static bool b43_rx_buffer_is_poisoned(struct b43_dmaring *ring, struct sk_buff *skb)
  478. {
  479. unsigned char *f = skb->data + ring->frameoffset;
  480. return ((f[0] & f[1] & f[2] & f[3] & f[4] & f[5] & f[6] & f[7]) == 0xFF);
  481. }
  482. static void b43_poison_rx_buffer(struct b43_dmaring *ring, struct sk_buff *skb)
  483. {
  484. struct b43_rxhdr_fw4 *rxhdr;
  485. unsigned char *frame;
  486. /* This poisons the RX buffer to detect DMA failures. */
  487. rxhdr = (struct b43_rxhdr_fw4 *)(skb->data);
  488. rxhdr->frame_len = 0;
  489. B43_WARN_ON(ring->rx_buffersize < ring->frameoffset + sizeof(struct b43_plcp_hdr6) + 2);
  490. frame = skb->data + ring->frameoffset;
  491. memset(frame, 0xFF, sizeof(struct b43_plcp_hdr6) + 2 /* padding */);
  492. }
  493. static int setup_rx_descbuffer(struct b43_dmaring *ring,
  494. struct b43_dmadesc_generic *desc,
  495. struct b43_dmadesc_meta *meta, gfp_t gfp_flags)
  496. {
  497. dma_addr_t dmaaddr;
  498. struct sk_buff *skb;
  499. B43_WARN_ON(ring->tx);
  500. skb = __dev_alloc_skb(ring->rx_buffersize, gfp_flags);
  501. if (unlikely(!skb))
  502. return -ENOMEM;
  503. b43_poison_rx_buffer(ring, skb);
  504. dmaaddr = map_descbuffer(ring, skb->data, ring->rx_buffersize, 0);
  505. if (b43_dma_mapping_error(ring, dmaaddr, ring->rx_buffersize, 0)) {
  506. /* ugh. try to realloc in zone_dma */
  507. gfp_flags |= GFP_DMA;
  508. dev_kfree_skb_any(skb);
  509. skb = __dev_alloc_skb(ring->rx_buffersize, gfp_flags);
  510. if (unlikely(!skb))
  511. return -ENOMEM;
  512. b43_poison_rx_buffer(ring, skb);
  513. dmaaddr = map_descbuffer(ring, skb->data,
  514. ring->rx_buffersize, 0);
  515. if (b43_dma_mapping_error(ring, dmaaddr, ring->rx_buffersize, 0)) {
  516. b43err(ring->dev->wl, "RX DMA buffer allocation failed\n");
  517. dev_kfree_skb_any(skb);
  518. return -EIO;
  519. }
  520. }
  521. meta->skb = skb;
  522. meta->dmaaddr = dmaaddr;
  523. ring->ops->fill_descriptor(ring, desc, dmaaddr,
  524. ring->rx_buffersize, 0, 0, 0);
  525. return 0;
  526. }
  527. /* Allocate the initial descbuffers.
  528. * This is used for an RX ring only.
  529. */
  530. static int alloc_initial_descbuffers(struct b43_dmaring *ring)
  531. {
  532. int i, err = -ENOMEM;
  533. struct b43_dmadesc_generic *desc;
  534. struct b43_dmadesc_meta *meta;
  535. for (i = 0; i < ring->nr_slots; i++) {
  536. desc = ring->ops->idx2desc(ring, i, &meta);
  537. err = setup_rx_descbuffer(ring, desc, meta, GFP_KERNEL);
  538. if (err) {
  539. b43err(ring->dev->wl,
  540. "Failed to allocate initial descbuffers\n");
  541. goto err_unwind;
  542. }
  543. }
  544. mb();
  545. ring->used_slots = ring->nr_slots;
  546. err = 0;
  547. out:
  548. return err;
  549. err_unwind:
  550. for (i--; i >= 0; i--) {
  551. desc = ring->ops->idx2desc(ring, i, &meta);
  552. unmap_descbuffer(ring, meta->dmaaddr, ring->rx_buffersize, 0);
  553. dev_kfree_skb(meta->skb);
  554. }
  555. goto out;
  556. }
  557. /* Do initial setup of the DMA controller.
  558. * Reset the controller, write the ring busaddress
  559. * and switch the "enable" bit on.
  560. */
  561. static int dmacontroller_setup(struct b43_dmaring *ring)
  562. {
  563. int err = 0;
  564. u32 value;
  565. u32 addrext;
  566. u32 trans = ssb_dma_translation(ring->dev->dev);
  567. if (ring->tx) {
  568. if (ring->type == B43_DMA_64BIT) {
  569. u64 ringbase = (u64) (ring->dmabase);
  570. addrext = ((ringbase >> 32) & SSB_DMA_TRANSLATION_MASK)
  571. >> SSB_DMA_TRANSLATION_SHIFT;
  572. value = B43_DMA64_TXENABLE;
  573. value |= (addrext << B43_DMA64_TXADDREXT_SHIFT)
  574. & B43_DMA64_TXADDREXT_MASK;
  575. b43_dma_write(ring, B43_DMA64_TXCTL, value);
  576. b43_dma_write(ring, B43_DMA64_TXRINGLO,
  577. (ringbase & 0xFFFFFFFF));
  578. b43_dma_write(ring, B43_DMA64_TXRINGHI,
  579. ((ringbase >> 32) &
  580. ~SSB_DMA_TRANSLATION_MASK)
  581. | (trans << 1));
  582. } else {
  583. u32 ringbase = (u32) (ring->dmabase);
  584. addrext = (ringbase & SSB_DMA_TRANSLATION_MASK)
  585. >> SSB_DMA_TRANSLATION_SHIFT;
  586. value = B43_DMA32_TXENABLE;
  587. value |= (addrext << B43_DMA32_TXADDREXT_SHIFT)
  588. & B43_DMA32_TXADDREXT_MASK;
  589. b43_dma_write(ring, B43_DMA32_TXCTL, value);
  590. b43_dma_write(ring, B43_DMA32_TXRING,
  591. (ringbase & ~SSB_DMA_TRANSLATION_MASK)
  592. | trans);
  593. }
  594. } else {
  595. err = alloc_initial_descbuffers(ring);
  596. if (err)
  597. goto out;
  598. if (ring->type == B43_DMA_64BIT) {
  599. u64 ringbase = (u64) (ring->dmabase);
  600. addrext = ((ringbase >> 32) & SSB_DMA_TRANSLATION_MASK)
  601. >> SSB_DMA_TRANSLATION_SHIFT;
  602. value = (ring->frameoffset << B43_DMA64_RXFROFF_SHIFT);
  603. value |= B43_DMA64_RXENABLE;
  604. value |= (addrext << B43_DMA64_RXADDREXT_SHIFT)
  605. & B43_DMA64_RXADDREXT_MASK;
  606. b43_dma_write(ring, B43_DMA64_RXCTL, value);
  607. b43_dma_write(ring, B43_DMA64_RXRINGLO,
  608. (ringbase & 0xFFFFFFFF));
  609. b43_dma_write(ring, B43_DMA64_RXRINGHI,
  610. ((ringbase >> 32) &
  611. ~SSB_DMA_TRANSLATION_MASK)
  612. | (trans << 1));
  613. b43_dma_write(ring, B43_DMA64_RXINDEX, ring->nr_slots *
  614. sizeof(struct b43_dmadesc64));
  615. } else {
  616. u32 ringbase = (u32) (ring->dmabase);
  617. addrext = (ringbase & SSB_DMA_TRANSLATION_MASK)
  618. >> SSB_DMA_TRANSLATION_SHIFT;
  619. value = (ring->frameoffset << B43_DMA32_RXFROFF_SHIFT);
  620. value |= B43_DMA32_RXENABLE;
  621. value |= (addrext << B43_DMA32_RXADDREXT_SHIFT)
  622. & B43_DMA32_RXADDREXT_MASK;
  623. b43_dma_write(ring, B43_DMA32_RXCTL, value);
  624. b43_dma_write(ring, B43_DMA32_RXRING,
  625. (ringbase & ~SSB_DMA_TRANSLATION_MASK)
  626. | trans);
  627. b43_dma_write(ring, B43_DMA32_RXINDEX, ring->nr_slots *
  628. sizeof(struct b43_dmadesc32));
  629. }
  630. }
  631. out:
  632. return err;
  633. }
  634. /* Shutdown the DMA controller. */
  635. static void dmacontroller_cleanup(struct b43_dmaring *ring)
  636. {
  637. if (ring->tx) {
  638. b43_dmacontroller_tx_reset(ring->dev, ring->mmio_base,
  639. ring->type);
  640. if (ring->type == B43_DMA_64BIT) {
  641. b43_dma_write(ring, B43_DMA64_TXRINGLO, 0);
  642. b43_dma_write(ring, B43_DMA64_TXRINGHI, 0);
  643. } else
  644. b43_dma_write(ring, B43_DMA32_TXRING, 0);
  645. } else {
  646. b43_dmacontroller_rx_reset(ring->dev, ring->mmio_base,
  647. ring->type);
  648. if (ring->type == B43_DMA_64BIT) {
  649. b43_dma_write(ring, B43_DMA64_RXRINGLO, 0);
  650. b43_dma_write(ring, B43_DMA64_RXRINGHI, 0);
  651. } else
  652. b43_dma_write(ring, B43_DMA32_RXRING, 0);
  653. }
  654. }
  655. static void free_all_descbuffers(struct b43_dmaring *ring)
  656. {
  657. struct b43_dmadesc_generic *desc;
  658. struct b43_dmadesc_meta *meta;
  659. int i;
  660. if (!ring->used_slots)
  661. return;
  662. for (i = 0; i < ring->nr_slots; i++) {
  663. desc = ring->ops->idx2desc(ring, i, &meta);
  664. if (!meta->skb || b43_dma_ptr_is_poisoned(meta->skb)) {
  665. B43_WARN_ON(!ring->tx);
  666. continue;
  667. }
  668. if (ring->tx) {
  669. unmap_descbuffer(ring, meta->dmaaddr,
  670. meta->skb->len, 1);
  671. } else {
  672. unmap_descbuffer(ring, meta->dmaaddr,
  673. ring->rx_buffersize, 0);
  674. }
  675. free_descriptor_buffer(ring, meta);
  676. }
  677. }
  678. static u64 supported_dma_mask(struct b43_wldev *dev)
  679. {
  680. u32 tmp;
  681. u16 mmio_base;
  682. tmp = b43_read32(dev, SSB_TMSHIGH);
  683. if (tmp & SSB_TMSHIGH_DMA64)
  684. return DMA_BIT_MASK(64);
  685. mmio_base = b43_dmacontroller_base(0, 0);
  686. b43_write32(dev, mmio_base + B43_DMA32_TXCTL, B43_DMA32_TXADDREXT_MASK);
  687. tmp = b43_read32(dev, mmio_base + B43_DMA32_TXCTL);
  688. if (tmp & B43_DMA32_TXADDREXT_MASK)
  689. return DMA_BIT_MASK(32);
  690. return DMA_BIT_MASK(30);
  691. }
  692. static enum b43_dmatype dma_mask_to_engine_type(u64 dmamask)
  693. {
  694. if (dmamask == DMA_BIT_MASK(30))
  695. return B43_DMA_30BIT;
  696. if (dmamask == DMA_BIT_MASK(32))
  697. return B43_DMA_32BIT;
  698. if (dmamask == DMA_BIT_MASK(64))
  699. return B43_DMA_64BIT;
  700. B43_WARN_ON(1);
  701. return B43_DMA_30BIT;
  702. }
  703. /* Main initialization function. */
  704. static
  705. struct b43_dmaring *b43_setup_dmaring(struct b43_wldev *dev,
  706. int controller_index,
  707. int for_tx,
  708. enum b43_dmatype type)
  709. {
  710. struct b43_dmaring *ring;
  711. int i, err;
  712. dma_addr_t dma_test;
  713. ring = kzalloc(sizeof(*ring), GFP_KERNEL);
  714. if (!ring)
  715. goto out;
  716. ring->nr_slots = B43_RXRING_SLOTS;
  717. if (for_tx)
  718. ring->nr_slots = B43_TXRING_SLOTS;
  719. ring->meta = kcalloc(ring->nr_slots, sizeof(struct b43_dmadesc_meta),
  720. GFP_KERNEL);
  721. if (!ring->meta)
  722. goto err_kfree_ring;
  723. for (i = 0; i < ring->nr_slots; i++)
  724. ring->meta->skb = B43_DMA_PTR_POISON;
  725. ring->type = type;
  726. ring->dev = dev;
  727. ring->mmio_base = b43_dmacontroller_base(type, controller_index);
  728. ring->index = controller_index;
  729. if (type == B43_DMA_64BIT)
  730. ring->ops = &dma64_ops;
  731. else
  732. ring->ops = &dma32_ops;
  733. if (for_tx) {
  734. ring->tx = 1;
  735. ring->current_slot = -1;
  736. } else {
  737. if (ring->index == 0) {
  738. ring->rx_buffersize = B43_DMA0_RX_BUFFERSIZE;
  739. ring->frameoffset = B43_DMA0_RX_FRAMEOFFSET;
  740. } else
  741. B43_WARN_ON(1);
  742. }
  743. #ifdef CONFIG_B43_DEBUG
  744. ring->last_injected_overflow = jiffies;
  745. #endif
  746. if (for_tx) {
  747. /* Assumption: B43_TXRING_SLOTS can be divided by TX_SLOTS_PER_FRAME */
  748. BUILD_BUG_ON(B43_TXRING_SLOTS % TX_SLOTS_PER_FRAME != 0);
  749. ring->txhdr_cache = kcalloc(ring->nr_slots / TX_SLOTS_PER_FRAME,
  750. b43_txhdr_size(dev),
  751. GFP_KERNEL);
  752. if (!ring->txhdr_cache)
  753. goto err_kfree_meta;
  754. /* test for ability to dma to txhdr_cache */
  755. dma_test = ssb_dma_map_single(dev->dev,
  756. ring->txhdr_cache,
  757. b43_txhdr_size(dev),
  758. DMA_TO_DEVICE);
  759. if (b43_dma_mapping_error(ring, dma_test,
  760. b43_txhdr_size(dev), 1)) {
  761. /* ugh realloc */
  762. kfree(ring->txhdr_cache);
  763. ring->txhdr_cache = kcalloc(ring->nr_slots / TX_SLOTS_PER_FRAME,
  764. b43_txhdr_size(dev),
  765. GFP_KERNEL | GFP_DMA);
  766. if (!ring->txhdr_cache)
  767. goto err_kfree_meta;
  768. dma_test = ssb_dma_map_single(dev->dev,
  769. ring->txhdr_cache,
  770. b43_txhdr_size(dev),
  771. DMA_TO_DEVICE);
  772. if (b43_dma_mapping_error(ring, dma_test,
  773. b43_txhdr_size(dev), 1)) {
  774. b43err(dev->wl,
  775. "TXHDR DMA allocation failed\n");
  776. goto err_kfree_txhdr_cache;
  777. }
  778. }
  779. ssb_dma_unmap_single(dev->dev,
  780. dma_test, b43_txhdr_size(dev),
  781. DMA_TO_DEVICE);
  782. }
  783. err = alloc_ringmemory(ring);
  784. if (err)
  785. goto err_kfree_txhdr_cache;
  786. err = dmacontroller_setup(ring);
  787. if (err)
  788. goto err_free_ringmemory;
  789. out:
  790. return ring;
  791. err_free_ringmemory:
  792. free_ringmemory(ring);
  793. err_kfree_txhdr_cache:
  794. kfree(ring->txhdr_cache);
  795. err_kfree_meta:
  796. kfree(ring->meta);
  797. err_kfree_ring:
  798. kfree(ring);
  799. ring = NULL;
  800. goto out;
  801. }
  802. #define divide(a, b) ({ \
  803. typeof(a) __a = a; \
  804. do_div(__a, b); \
  805. __a; \
  806. })
  807. #define modulo(a, b) ({ \
  808. typeof(a) __a = a; \
  809. do_div(__a, b); \
  810. })
  811. /* Main cleanup function. */
  812. static void b43_destroy_dmaring(struct b43_dmaring *ring,
  813. const char *ringname)
  814. {
  815. if (!ring)
  816. return;
  817. #ifdef CONFIG_B43_DEBUG
  818. {
  819. /* Print some statistics. */
  820. u64 failed_packets = ring->nr_failed_tx_packets;
  821. u64 succeed_packets = ring->nr_succeed_tx_packets;
  822. u64 nr_packets = failed_packets + succeed_packets;
  823. u64 permille_failed = 0, average_tries = 0;
  824. if (nr_packets)
  825. permille_failed = divide(failed_packets * 1000, nr_packets);
  826. if (nr_packets)
  827. average_tries = divide(ring->nr_total_packet_tries * 100, nr_packets);
  828. b43dbg(ring->dev->wl, "DMA-%u %s: "
  829. "Used slots %d/%d, Failed frames %llu/%llu = %llu.%01llu%%, "
  830. "Average tries %llu.%02llu\n",
  831. (unsigned int)(ring->type), ringname,
  832. ring->max_used_slots,
  833. ring->nr_slots,
  834. (unsigned long long)failed_packets,
  835. (unsigned long long)nr_packets,
  836. (unsigned long long)divide(permille_failed, 10),
  837. (unsigned long long)modulo(permille_failed, 10),
  838. (unsigned long long)divide(average_tries, 100),
  839. (unsigned long long)modulo(average_tries, 100));
  840. }
  841. #endif /* DEBUG */
  842. /* Device IRQs are disabled prior entering this function,
  843. * so no need to take care of concurrency with rx handler stuff.
  844. */
  845. dmacontroller_cleanup(ring);
  846. free_all_descbuffers(ring);
  847. free_ringmemory(ring);
  848. kfree(ring->txhdr_cache);
  849. kfree(ring->meta);
  850. kfree(ring);
  851. }
  852. #define destroy_ring(dma, ring) do { \
  853. b43_destroy_dmaring((dma)->ring, __stringify(ring)); \
  854. (dma)->ring = NULL; \
  855. } while (0)
  856. void b43_dma_free(struct b43_wldev *dev)
  857. {
  858. struct b43_dma *dma;
  859. if (b43_using_pio_transfers(dev))
  860. return;
  861. dma = &dev->dma;
  862. destroy_ring(dma, rx_ring);
  863. destroy_ring(dma, tx_ring_AC_BK);
  864. destroy_ring(dma, tx_ring_AC_BE);
  865. destroy_ring(dma, tx_ring_AC_VI);
  866. destroy_ring(dma, tx_ring_AC_VO);
  867. destroy_ring(dma, tx_ring_mcast);
  868. }
  869. static int b43_dma_set_mask(struct b43_wldev *dev, u64 mask)
  870. {
  871. u64 orig_mask = mask;
  872. bool fallback = 0;
  873. int err;
  874. /* Try to set the DMA mask. If it fails, try falling back to a
  875. * lower mask, as we can always also support a lower one. */
  876. while (1) {
  877. err = ssb_dma_set_mask(dev->dev, mask);
  878. if (!err)
  879. break;
  880. if (mask == DMA_BIT_MASK(64)) {
  881. mask = DMA_BIT_MASK(32);
  882. fallback = 1;
  883. continue;
  884. }
  885. if (mask == DMA_BIT_MASK(32)) {
  886. mask = DMA_BIT_MASK(30);
  887. fallback = 1;
  888. continue;
  889. }
  890. b43err(dev->wl, "The machine/kernel does not support "
  891. "the required %u-bit DMA mask\n",
  892. (unsigned int)dma_mask_to_engine_type(orig_mask));
  893. return -EOPNOTSUPP;
  894. }
  895. if (fallback) {
  896. b43info(dev->wl, "DMA mask fallback from %u-bit to %u-bit\n",
  897. (unsigned int)dma_mask_to_engine_type(orig_mask),
  898. (unsigned int)dma_mask_to_engine_type(mask));
  899. }
  900. return 0;
  901. }
  902. int b43_dma_init(struct b43_wldev *dev)
  903. {
  904. struct b43_dma *dma = &dev->dma;
  905. int err;
  906. u64 dmamask;
  907. enum b43_dmatype type;
  908. dmamask = supported_dma_mask(dev);
  909. type = dma_mask_to_engine_type(dmamask);
  910. err = b43_dma_set_mask(dev, dmamask);
  911. if (err)
  912. return err;
  913. err = -ENOMEM;
  914. /* setup TX DMA channels. */
  915. dma->tx_ring_AC_BK = b43_setup_dmaring(dev, 0, 1, type);
  916. if (!dma->tx_ring_AC_BK)
  917. goto out;
  918. dma->tx_ring_AC_BE = b43_setup_dmaring(dev, 1, 1, type);
  919. if (!dma->tx_ring_AC_BE)
  920. goto err_destroy_bk;
  921. dma->tx_ring_AC_VI = b43_setup_dmaring(dev, 2, 1, type);
  922. if (!dma->tx_ring_AC_VI)
  923. goto err_destroy_be;
  924. dma->tx_ring_AC_VO = b43_setup_dmaring(dev, 3, 1, type);
  925. if (!dma->tx_ring_AC_VO)
  926. goto err_destroy_vi;
  927. dma->tx_ring_mcast = b43_setup_dmaring(dev, 4, 1, type);
  928. if (!dma->tx_ring_mcast)
  929. goto err_destroy_vo;
  930. /* setup RX DMA channel. */
  931. dma->rx_ring = b43_setup_dmaring(dev, 0, 0, type);
  932. if (!dma->rx_ring)
  933. goto err_destroy_mcast;
  934. /* No support for the TX status DMA ring. */
  935. B43_WARN_ON(dev->dev->id.revision < 5);
  936. b43dbg(dev->wl, "%u-bit DMA initialized\n",
  937. (unsigned int)type);
  938. err = 0;
  939. out:
  940. return err;
  941. err_destroy_mcast:
  942. destroy_ring(dma, tx_ring_mcast);
  943. err_destroy_vo:
  944. destroy_ring(dma, tx_ring_AC_VO);
  945. err_destroy_vi:
  946. destroy_ring(dma, tx_ring_AC_VI);
  947. err_destroy_be:
  948. destroy_ring(dma, tx_ring_AC_BE);
  949. err_destroy_bk:
  950. destroy_ring(dma, tx_ring_AC_BK);
  951. return err;
  952. }
  953. /* Generate a cookie for the TX header. */
  954. static u16 generate_cookie(struct b43_dmaring *ring, int slot)
  955. {
  956. u16 cookie;
  957. /* Use the upper 4 bits of the cookie as
  958. * DMA controller ID and store the slot number
  959. * in the lower 12 bits.
  960. * Note that the cookie must never be 0, as this
  961. * is a special value used in RX path.
  962. * It can also not be 0xFFFF because that is special
  963. * for multicast frames.
  964. */
  965. cookie = (((u16)ring->index + 1) << 12);
  966. B43_WARN_ON(slot & ~0x0FFF);
  967. cookie |= (u16)slot;
  968. return cookie;
  969. }
  970. /* Inspect a cookie and find out to which controller/slot it belongs. */
  971. static
  972. struct b43_dmaring *parse_cookie(struct b43_wldev *dev, u16 cookie, int *slot)
  973. {
  974. struct b43_dma *dma = &dev->dma;
  975. struct b43_dmaring *ring = NULL;
  976. switch (cookie & 0xF000) {
  977. case 0x1000:
  978. ring = dma->tx_ring_AC_BK;
  979. break;
  980. case 0x2000:
  981. ring = dma->tx_ring_AC_BE;
  982. break;
  983. case 0x3000:
  984. ring = dma->tx_ring_AC_VI;
  985. break;
  986. case 0x4000:
  987. ring = dma->tx_ring_AC_VO;
  988. break;
  989. case 0x5000:
  990. ring = dma->tx_ring_mcast;
  991. break;
  992. }
  993. *slot = (cookie & 0x0FFF);
  994. if (unlikely(!ring || *slot < 0 || *slot >= ring->nr_slots)) {
  995. b43dbg(dev->wl, "TX-status contains "
  996. "invalid cookie: 0x%04X\n", cookie);
  997. return NULL;
  998. }
  999. return ring;
  1000. }
  1001. static int dma_tx_fragment(struct b43_dmaring *ring,
  1002. struct sk_buff *skb)
  1003. {
  1004. const struct b43_dma_ops *ops = ring->ops;
  1005. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1006. struct b43_private_tx_info *priv_info = b43_get_priv_tx_info(info);
  1007. u8 *header;
  1008. int slot, old_top_slot, old_used_slots;
  1009. int err;
  1010. struct b43_dmadesc_generic *desc;
  1011. struct b43_dmadesc_meta *meta;
  1012. struct b43_dmadesc_meta *meta_hdr;
  1013. u16 cookie;
  1014. size_t hdrsize = b43_txhdr_size(ring->dev);
  1015. /* Important note: If the number of used DMA slots per TX frame
  1016. * is changed here, the TX_SLOTS_PER_FRAME definition at the top of
  1017. * the file has to be updated, too!
  1018. */
  1019. old_top_slot = ring->current_slot;
  1020. old_used_slots = ring->used_slots;
  1021. /* Get a slot for the header. */
  1022. slot = request_slot(ring);
  1023. desc = ops->idx2desc(ring, slot, &meta_hdr);
  1024. memset(meta_hdr, 0, sizeof(*meta_hdr));
  1025. header = &(ring->txhdr_cache[(slot / TX_SLOTS_PER_FRAME) * hdrsize]);
  1026. cookie = generate_cookie(ring, slot);
  1027. err = b43_generate_txhdr(ring->dev, header,
  1028. skb, info, cookie);
  1029. if (unlikely(err)) {
  1030. ring->current_slot = old_top_slot;
  1031. ring->used_slots = old_used_slots;
  1032. return err;
  1033. }
  1034. meta_hdr->dmaaddr = map_descbuffer(ring, (unsigned char *)header,
  1035. hdrsize, 1);
  1036. if (b43_dma_mapping_error(ring, meta_hdr->dmaaddr, hdrsize, 1)) {
  1037. ring->current_slot = old_top_slot;
  1038. ring->used_slots = old_used_slots;
  1039. return -EIO;
  1040. }
  1041. ops->fill_descriptor(ring, desc, meta_hdr->dmaaddr,
  1042. hdrsize, 1, 0, 0);
  1043. /* Get a slot for the payload. */
  1044. slot = request_slot(ring);
  1045. desc = ops->idx2desc(ring, slot, &meta);
  1046. memset(meta, 0, sizeof(*meta));
  1047. meta->skb = skb;
  1048. meta->is_last_fragment = 1;
  1049. priv_info->bouncebuffer = NULL;
  1050. meta->dmaaddr = map_descbuffer(ring, skb->data, skb->len, 1);
  1051. /* create a bounce buffer in zone_dma on mapping failure. */
  1052. if (b43_dma_mapping_error(ring, meta->dmaaddr, skb->len, 1)) {
  1053. priv_info->bouncebuffer = kmalloc(skb->len, GFP_ATOMIC | GFP_DMA);
  1054. if (!priv_info->bouncebuffer) {
  1055. ring->current_slot = old_top_slot;
  1056. ring->used_slots = old_used_slots;
  1057. err = -ENOMEM;
  1058. goto out_unmap_hdr;
  1059. }
  1060. memcpy(priv_info->bouncebuffer, skb->data, skb->len);
  1061. meta->dmaaddr = map_descbuffer(ring, priv_info->bouncebuffer, skb->len, 1);
  1062. if (b43_dma_mapping_error(ring, meta->dmaaddr, skb->len, 1)) {
  1063. kfree(priv_info->bouncebuffer);
  1064. priv_info->bouncebuffer = NULL;
  1065. ring->current_slot = old_top_slot;
  1066. ring->used_slots = old_used_slots;
  1067. err = -EIO;
  1068. goto out_unmap_hdr;
  1069. }
  1070. }
  1071. ops->fill_descriptor(ring, desc, meta->dmaaddr, skb->len, 0, 1, 1);
  1072. if (info->flags & IEEE80211_TX_CTL_SEND_AFTER_DTIM) {
  1073. /* Tell the firmware about the cookie of the last
  1074. * mcast frame, so it can clear the more-data bit in it. */
  1075. b43_shm_write16(ring->dev, B43_SHM_SHARED,
  1076. B43_SHM_SH_MCASTCOOKIE, cookie);
  1077. }
  1078. /* Now transfer the whole frame. */
  1079. wmb();
  1080. ops->poke_tx(ring, next_slot(ring, slot));
  1081. return 0;
  1082. out_unmap_hdr:
  1083. unmap_descbuffer(ring, meta_hdr->dmaaddr,
  1084. hdrsize, 1);
  1085. return err;
  1086. }
  1087. static inline int should_inject_overflow(struct b43_dmaring *ring)
  1088. {
  1089. #ifdef CONFIG_B43_DEBUG
  1090. if (unlikely(b43_debug(ring->dev, B43_DBG_DMAOVERFLOW))) {
  1091. /* Check if we should inject another ringbuffer overflow
  1092. * to test handling of this situation in the stack. */
  1093. unsigned long next_overflow;
  1094. next_overflow = ring->last_injected_overflow + HZ;
  1095. if (time_after(jiffies, next_overflow)) {
  1096. ring->last_injected_overflow = jiffies;
  1097. b43dbg(ring->dev->wl,
  1098. "Injecting TX ring overflow on "
  1099. "DMA controller %d\n", ring->index);
  1100. return 1;
  1101. }
  1102. }
  1103. #endif /* CONFIG_B43_DEBUG */
  1104. return 0;
  1105. }
  1106. /* Static mapping of mac80211's queues (priorities) to b43 DMA rings. */
  1107. static struct b43_dmaring *select_ring_by_priority(struct b43_wldev *dev,
  1108. u8 queue_prio)
  1109. {
  1110. struct b43_dmaring *ring;
  1111. if (dev->qos_enabled) {
  1112. /* 0 = highest priority */
  1113. switch (queue_prio) {
  1114. default:
  1115. B43_WARN_ON(1);
  1116. /* fallthrough */
  1117. case 0:
  1118. ring = dev->dma.tx_ring_AC_VO;
  1119. break;
  1120. case 1:
  1121. ring = dev->dma.tx_ring_AC_VI;
  1122. break;
  1123. case 2:
  1124. ring = dev->dma.tx_ring_AC_BE;
  1125. break;
  1126. case 3:
  1127. ring = dev->dma.tx_ring_AC_BK;
  1128. break;
  1129. }
  1130. } else
  1131. ring = dev->dma.tx_ring_AC_BE;
  1132. return ring;
  1133. }
  1134. int b43_dma_tx(struct b43_wldev *dev, struct sk_buff *skb)
  1135. {
  1136. struct b43_dmaring *ring;
  1137. struct ieee80211_hdr *hdr;
  1138. int err = 0;
  1139. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1140. hdr = (struct ieee80211_hdr *)skb->data;
  1141. if (info->flags & IEEE80211_TX_CTL_SEND_AFTER_DTIM) {
  1142. /* The multicast ring will be sent after the DTIM */
  1143. ring = dev->dma.tx_ring_mcast;
  1144. /* Set the more-data bit. Ucode will clear it on
  1145. * the last frame for us. */
  1146. hdr->frame_control |= cpu_to_le16(IEEE80211_FCTL_MOREDATA);
  1147. } else {
  1148. /* Decide by priority where to put this frame. */
  1149. ring = select_ring_by_priority(
  1150. dev, skb_get_queue_mapping(skb));
  1151. }
  1152. B43_WARN_ON(!ring->tx);
  1153. if (unlikely(ring->stopped)) {
  1154. /* We get here only because of a bug in mac80211.
  1155. * Because of a race, one packet may be queued after
  1156. * the queue is stopped, thus we got called when we shouldn't.
  1157. * For now, just refuse the transmit. */
  1158. if (b43_debug(dev, B43_DBG_DMAVERBOSE))
  1159. b43err(dev->wl, "Packet after queue stopped\n");
  1160. err = -ENOSPC;
  1161. goto out;
  1162. }
  1163. if (unlikely(WARN_ON(free_slots(ring) < TX_SLOTS_PER_FRAME))) {
  1164. /* If we get here, we have a real error with the queue
  1165. * full, but queues not stopped. */
  1166. b43err(dev->wl, "DMA queue overflow\n");
  1167. err = -ENOSPC;
  1168. goto out;
  1169. }
  1170. /* Assign the queue number to the ring (if not already done before)
  1171. * so TX status handling can use it. The queue to ring mapping is
  1172. * static, so we don't need to store it per frame. */
  1173. ring->queue_prio = skb_get_queue_mapping(skb);
  1174. err = dma_tx_fragment(ring, skb);
  1175. if (unlikely(err == -ENOKEY)) {
  1176. /* Drop this packet, as we don't have the encryption key
  1177. * anymore and must not transmit it unencrypted. */
  1178. dev_kfree_skb_any(skb);
  1179. err = 0;
  1180. goto out;
  1181. }
  1182. if (unlikely(err)) {
  1183. b43err(dev->wl, "DMA tx mapping failure\n");
  1184. goto out;
  1185. }
  1186. ring->nr_tx_packets++;
  1187. if ((free_slots(ring) < TX_SLOTS_PER_FRAME) ||
  1188. should_inject_overflow(ring)) {
  1189. /* This TX ring is full. */
  1190. ieee80211_stop_queue(dev->wl->hw, skb_get_queue_mapping(skb));
  1191. ring->stopped = 1;
  1192. if (b43_debug(dev, B43_DBG_DMAVERBOSE)) {
  1193. b43dbg(dev->wl, "Stopped TX ring %d\n", ring->index);
  1194. }
  1195. }
  1196. out:
  1197. return err;
  1198. }
  1199. void b43_dma_handle_txstatus(struct b43_wldev *dev,
  1200. const struct b43_txstatus *status)
  1201. {
  1202. const struct b43_dma_ops *ops;
  1203. struct b43_dmaring *ring;
  1204. struct b43_dmadesc_generic *desc;
  1205. struct b43_dmadesc_meta *meta;
  1206. int slot, firstused;
  1207. bool frame_succeed;
  1208. ring = parse_cookie(dev, status->cookie, &slot);
  1209. if (unlikely(!ring))
  1210. return;
  1211. B43_WARN_ON(!ring->tx);
  1212. /* Sanity check: TX packets are processed in-order on one ring.
  1213. * Check if the slot deduced from the cookie really is the first
  1214. * used slot. */
  1215. firstused = ring->current_slot - ring->used_slots + 1;
  1216. if (firstused < 0)
  1217. firstused = ring->nr_slots + firstused;
  1218. if (unlikely(slot != firstused)) {
  1219. /* This possibly is a firmware bug and will result in
  1220. * malfunction, memory leaks and/or stall of DMA functionality. */
  1221. b43dbg(dev->wl, "Out of order TX status report on DMA ring %d. "
  1222. "Expected %d, but got %d\n",
  1223. ring->index, firstused, slot);
  1224. return;
  1225. }
  1226. ops = ring->ops;
  1227. while (1) {
  1228. B43_WARN_ON(slot < 0 || slot >= ring->nr_slots);
  1229. desc = ops->idx2desc(ring, slot, &meta);
  1230. if (b43_dma_ptr_is_poisoned(meta->skb)) {
  1231. b43dbg(dev->wl, "Poisoned TX slot %d (first=%d) "
  1232. "on ring %d\n",
  1233. slot, firstused, ring->index);
  1234. break;
  1235. }
  1236. if (meta->skb) {
  1237. struct b43_private_tx_info *priv_info =
  1238. b43_get_priv_tx_info(IEEE80211_SKB_CB(meta->skb));
  1239. unmap_descbuffer(ring, meta->dmaaddr, meta->skb->len, 1);
  1240. kfree(priv_info->bouncebuffer);
  1241. priv_info->bouncebuffer = NULL;
  1242. } else {
  1243. unmap_descbuffer(ring, meta->dmaaddr,
  1244. b43_txhdr_size(dev), 1);
  1245. }
  1246. if (meta->is_last_fragment) {
  1247. struct ieee80211_tx_info *info;
  1248. if (unlikely(!meta->skb)) {
  1249. /* This is a scatter-gather fragment of a frame, so
  1250. * the skb pointer must not be NULL. */
  1251. b43dbg(dev->wl, "TX status unexpected NULL skb "
  1252. "at slot %d (first=%d) on ring %d\n",
  1253. slot, firstused, ring->index);
  1254. break;
  1255. }
  1256. info = IEEE80211_SKB_CB(meta->skb);
  1257. /*
  1258. * Call back to inform the ieee80211 subsystem about
  1259. * the status of the transmission.
  1260. */
  1261. frame_succeed = b43_fill_txstatus_report(dev, info, status);
  1262. #ifdef CONFIG_B43_DEBUG
  1263. if (frame_succeed)
  1264. ring->nr_succeed_tx_packets++;
  1265. else
  1266. ring->nr_failed_tx_packets++;
  1267. ring->nr_total_packet_tries += status->frame_count;
  1268. #endif /* DEBUG */
  1269. ieee80211_tx_status(dev->wl->hw, meta->skb);
  1270. /* skb will be freed by ieee80211_tx_status().
  1271. * Poison our pointer. */
  1272. meta->skb = B43_DMA_PTR_POISON;
  1273. } else {
  1274. /* No need to call free_descriptor_buffer here, as
  1275. * this is only the txhdr, which is not allocated.
  1276. */
  1277. if (unlikely(meta->skb)) {
  1278. b43dbg(dev->wl, "TX status unexpected non-NULL skb "
  1279. "at slot %d (first=%d) on ring %d\n",
  1280. slot, firstused, ring->index);
  1281. break;
  1282. }
  1283. }
  1284. /* Everything unmapped and free'd. So it's not used anymore. */
  1285. ring->used_slots--;
  1286. if (meta->is_last_fragment) {
  1287. /* This is the last scatter-gather
  1288. * fragment of the frame. We are done. */
  1289. break;
  1290. }
  1291. slot = next_slot(ring, slot);
  1292. }
  1293. if (ring->stopped) {
  1294. B43_WARN_ON(free_slots(ring) < TX_SLOTS_PER_FRAME);
  1295. ieee80211_wake_queue(dev->wl->hw, ring->queue_prio);
  1296. ring->stopped = 0;
  1297. if (b43_debug(dev, B43_DBG_DMAVERBOSE)) {
  1298. b43dbg(dev->wl, "Woke up TX ring %d\n", ring->index);
  1299. }
  1300. }
  1301. }
  1302. void b43_dma_get_tx_stats(struct b43_wldev *dev,
  1303. struct ieee80211_tx_queue_stats *stats)
  1304. {
  1305. const int nr_queues = dev->wl->hw->queues;
  1306. struct b43_dmaring *ring;
  1307. int i;
  1308. for (i = 0; i < nr_queues; i++) {
  1309. ring = select_ring_by_priority(dev, i);
  1310. stats[i].len = ring->used_slots / TX_SLOTS_PER_FRAME;
  1311. stats[i].limit = ring->nr_slots / TX_SLOTS_PER_FRAME;
  1312. stats[i].count = ring->nr_tx_packets;
  1313. }
  1314. }
  1315. static void dma_rx(struct b43_dmaring *ring, int *slot)
  1316. {
  1317. const struct b43_dma_ops *ops = ring->ops;
  1318. struct b43_dmadesc_generic *desc;
  1319. struct b43_dmadesc_meta *meta;
  1320. struct b43_rxhdr_fw4 *rxhdr;
  1321. struct sk_buff *skb;
  1322. u16 len;
  1323. int err;
  1324. dma_addr_t dmaaddr;
  1325. desc = ops->idx2desc(ring, *slot, &meta);
  1326. sync_descbuffer_for_cpu(ring, meta->dmaaddr, ring->rx_buffersize);
  1327. skb = meta->skb;
  1328. rxhdr = (struct b43_rxhdr_fw4 *)skb->data;
  1329. len = le16_to_cpu(rxhdr->frame_len);
  1330. if (len == 0) {
  1331. int i = 0;
  1332. do {
  1333. udelay(2);
  1334. barrier();
  1335. len = le16_to_cpu(rxhdr->frame_len);
  1336. } while (len == 0 && i++ < 5);
  1337. if (unlikely(len == 0)) {
  1338. dmaaddr = meta->dmaaddr;
  1339. goto drop_recycle_buffer;
  1340. }
  1341. }
  1342. if (unlikely(b43_rx_buffer_is_poisoned(ring, skb))) {
  1343. /* Something went wrong with the DMA.
  1344. * The device did not touch the buffer and did not overwrite the poison. */
  1345. b43dbg(ring->dev->wl, "DMA RX: Dropping poisoned buffer.\n");
  1346. dmaaddr = meta->dmaaddr;
  1347. goto drop_recycle_buffer;
  1348. }
  1349. if (unlikely(len > ring->rx_buffersize)) {
  1350. /* The data did not fit into one descriptor buffer
  1351. * and is split over multiple buffers.
  1352. * This should never happen, as we try to allocate buffers
  1353. * big enough. So simply ignore this packet.
  1354. */
  1355. int cnt = 0;
  1356. s32 tmp = len;
  1357. while (1) {
  1358. desc = ops->idx2desc(ring, *slot, &meta);
  1359. /* recycle the descriptor buffer. */
  1360. b43_poison_rx_buffer(ring, meta->skb);
  1361. sync_descbuffer_for_device(ring, meta->dmaaddr,
  1362. ring->rx_buffersize);
  1363. *slot = next_slot(ring, *slot);
  1364. cnt++;
  1365. tmp -= ring->rx_buffersize;
  1366. if (tmp <= 0)
  1367. break;
  1368. }
  1369. b43err(ring->dev->wl, "DMA RX buffer too small "
  1370. "(len: %u, buffer: %u, nr-dropped: %d)\n",
  1371. len, ring->rx_buffersize, cnt);
  1372. goto drop;
  1373. }
  1374. dmaaddr = meta->dmaaddr;
  1375. err = setup_rx_descbuffer(ring, desc, meta, GFP_ATOMIC);
  1376. if (unlikely(err)) {
  1377. b43dbg(ring->dev->wl, "DMA RX: setup_rx_descbuffer() failed\n");
  1378. goto drop_recycle_buffer;
  1379. }
  1380. unmap_descbuffer(ring, dmaaddr, ring->rx_buffersize, 0);
  1381. skb_put(skb, len + ring->frameoffset);
  1382. skb_pull(skb, ring->frameoffset);
  1383. b43_rx(ring->dev, skb, rxhdr);
  1384. drop:
  1385. return;
  1386. drop_recycle_buffer:
  1387. /* Poison and recycle the RX buffer. */
  1388. b43_poison_rx_buffer(ring, skb);
  1389. sync_descbuffer_for_device(ring, dmaaddr, ring->rx_buffersize);
  1390. }
  1391. void b43_dma_rx(struct b43_dmaring *ring)
  1392. {
  1393. const struct b43_dma_ops *ops = ring->ops;
  1394. int slot, current_slot;
  1395. int used_slots = 0;
  1396. B43_WARN_ON(ring->tx);
  1397. current_slot = ops->get_current_rxslot(ring);
  1398. B43_WARN_ON(!(current_slot >= 0 && current_slot < ring->nr_slots));
  1399. slot = ring->current_slot;
  1400. for (; slot != current_slot; slot = next_slot(ring, slot)) {
  1401. dma_rx(ring, &slot);
  1402. update_max_used_slots(ring, ++used_slots);
  1403. }
  1404. ops->set_current_rxslot(ring, slot);
  1405. ring->current_slot = slot;
  1406. }
  1407. static void b43_dma_tx_suspend_ring(struct b43_dmaring *ring)
  1408. {
  1409. B43_WARN_ON(!ring->tx);
  1410. ring->ops->tx_suspend(ring);
  1411. }
  1412. static void b43_dma_tx_resume_ring(struct b43_dmaring *ring)
  1413. {
  1414. B43_WARN_ON(!ring->tx);
  1415. ring->ops->tx_resume(ring);
  1416. }
  1417. void b43_dma_tx_suspend(struct b43_wldev *dev)
  1418. {
  1419. b43_power_saving_ctl_bits(dev, B43_PS_AWAKE);
  1420. b43_dma_tx_suspend_ring(dev->dma.tx_ring_AC_BK);
  1421. b43_dma_tx_suspend_ring(dev->dma.tx_ring_AC_BE);
  1422. b43_dma_tx_suspend_ring(dev->dma.tx_ring_AC_VI);
  1423. b43_dma_tx_suspend_ring(dev->dma.tx_ring_AC_VO);
  1424. b43_dma_tx_suspend_ring(dev->dma.tx_ring_mcast);
  1425. }
  1426. void b43_dma_tx_resume(struct b43_wldev *dev)
  1427. {
  1428. b43_dma_tx_resume_ring(dev->dma.tx_ring_mcast);
  1429. b43_dma_tx_resume_ring(dev->dma.tx_ring_AC_VO);
  1430. b43_dma_tx_resume_ring(dev->dma.tx_ring_AC_VI);
  1431. b43_dma_tx_resume_ring(dev->dma.tx_ring_AC_BE);
  1432. b43_dma_tx_resume_ring(dev->dma.tx_ring_AC_BK);
  1433. b43_power_saving_ctl_bits(dev, 0);
  1434. }
  1435. #ifdef CONFIG_B43_PIO
  1436. static void direct_fifo_rx(struct b43_wldev *dev, enum b43_dmatype type,
  1437. u16 mmio_base, bool enable)
  1438. {
  1439. u32 ctl;
  1440. if (type == B43_DMA_64BIT) {
  1441. ctl = b43_read32(dev, mmio_base + B43_DMA64_RXCTL);
  1442. ctl &= ~B43_DMA64_RXDIRECTFIFO;
  1443. if (enable)
  1444. ctl |= B43_DMA64_RXDIRECTFIFO;
  1445. b43_write32(dev, mmio_base + B43_DMA64_RXCTL, ctl);
  1446. } else {
  1447. ctl = b43_read32(dev, mmio_base + B43_DMA32_RXCTL);
  1448. ctl &= ~B43_DMA32_RXDIRECTFIFO;
  1449. if (enable)
  1450. ctl |= B43_DMA32_RXDIRECTFIFO;
  1451. b43_write32(dev, mmio_base + B43_DMA32_RXCTL, ctl);
  1452. }
  1453. }
  1454. /* Enable/Disable Direct FIFO Receive Mode (PIO) on a RX engine.
  1455. * This is called from PIO code, so DMA structures are not available. */
  1456. void b43_dma_direct_fifo_rx(struct b43_wldev *dev,
  1457. unsigned int engine_index, bool enable)
  1458. {
  1459. enum b43_dmatype type;
  1460. u16 mmio_base;
  1461. type = dma_mask_to_engine_type(supported_dma_mask(dev));
  1462. mmio_base = b43_dmacontroller_base(type, engine_index);
  1463. direct_fifo_rx(dev, type, mmio_base, enable);
  1464. }
  1465. #endif /* CONFIG_B43_PIO */