ath5k.h 45 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391
  1. /*
  2. * Copyright (c) 2004-2007 Reyk Floeter <reyk@openbsd.org>
  3. * Copyright (c) 2006-2007 Nick Kossifidis <mickflemm@gmail.com>
  4. *
  5. * Permission to use, copy, modify, and distribute this software for any
  6. * purpose with or without fee is hereby granted, provided that the above
  7. * copyright notice and this permission notice appear in all copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  10. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  11. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  12. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  13. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  14. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  15. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  16. */
  17. #ifndef _ATH5K_H
  18. #define _ATH5K_H
  19. /* TODO: Clean up channel debuging -doesn't work anyway- and start
  20. * working on reg. control code using all available eeprom information
  21. * -rev. engineering needed- */
  22. #define CHAN_DEBUG 0
  23. #include <linux/io.h>
  24. #include <linux/types.h>
  25. #include <net/mac80211.h>
  26. /* RX/TX descriptor hw structs
  27. * TODO: Driver part should only see sw structs */
  28. #include "desc.h"
  29. /* EEPROM structs/offsets
  30. * TODO: Make a more generic struct (eg. add more stuff to ath5k_capabilities)
  31. * and clean up common bits, then introduce set/get functions in eeprom.c */
  32. #include "eeprom.h"
  33. #include "../ath.h"
  34. /* PCI IDs */
  35. #define PCI_DEVICE_ID_ATHEROS_AR5210 0x0007 /* AR5210 */
  36. #define PCI_DEVICE_ID_ATHEROS_AR5311 0x0011 /* AR5311 */
  37. #define PCI_DEVICE_ID_ATHEROS_AR5211 0x0012 /* AR5211 */
  38. #define PCI_DEVICE_ID_ATHEROS_AR5212 0x0013 /* AR5212 */
  39. #define PCI_DEVICE_ID_3COM_3CRDAG675 0x0013 /* 3CRDAG675 (Atheros AR5212) */
  40. #define PCI_DEVICE_ID_3COM_2_3CRPAG175 0x0013 /* 3CRPAG175 (Atheros AR5212) */
  41. #define PCI_DEVICE_ID_ATHEROS_AR5210_AP 0x0207 /* AR5210 (Early) */
  42. #define PCI_DEVICE_ID_ATHEROS_AR5212_IBM 0x1014 /* AR5212 (IBM MiniPCI) */
  43. #define PCI_DEVICE_ID_ATHEROS_AR5210_DEFAULT 0x1107 /* AR5210 (no eeprom) */
  44. #define PCI_DEVICE_ID_ATHEROS_AR5212_DEFAULT 0x1113 /* AR5212 (no eeprom) */
  45. #define PCI_DEVICE_ID_ATHEROS_AR5211_DEFAULT 0x1112 /* AR5211 (no eeprom) */
  46. #define PCI_DEVICE_ID_ATHEROS_AR5212_FPGA 0xf013 /* AR5212 (emulation board) */
  47. #define PCI_DEVICE_ID_ATHEROS_AR5211_LEGACY 0xff12 /* AR5211 (emulation board) */
  48. #define PCI_DEVICE_ID_ATHEROS_AR5211_FPGA11B 0xf11b /* AR5211 (emulation board) */
  49. #define PCI_DEVICE_ID_ATHEROS_AR5312_REV2 0x0052 /* AR5312 WMAC (AP31) */
  50. #define PCI_DEVICE_ID_ATHEROS_AR5312_REV7 0x0057 /* AR5312 WMAC (AP30-040) */
  51. #define PCI_DEVICE_ID_ATHEROS_AR5312_REV8 0x0058 /* AR5312 WMAC (AP43-030) */
  52. #define PCI_DEVICE_ID_ATHEROS_AR5212_0014 0x0014 /* AR5212 compatible */
  53. #define PCI_DEVICE_ID_ATHEROS_AR5212_0015 0x0015 /* AR5212 compatible */
  54. #define PCI_DEVICE_ID_ATHEROS_AR5212_0016 0x0016 /* AR5212 compatible */
  55. #define PCI_DEVICE_ID_ATHEROS_AR5212_0017 0x0017 /* AR5212 compatible */
  56. #define PCI_DEVICE_ID_ATHEROS_AR5212_0018 0x0018 /* AR5212 compatible */
  57. #define PCI_DEVICE_ID_ATHEROS_AR5212_0019 0x0019 /* AR5212 compatible */
  58. #define PCI_DEVICE_ID_ATHEROS_AR2413 0x001a /* AR2413 (Griffin-lite) */
  59. #define PCI_DEVICE_ID_ATHEROS_AR5413 0x001b /* AR5413 (Eagle) */
  60. #define PCI_DEVICE_ID_ATHEROS_AR5424 0x001c /* AR5424 (Condor PCI-E) */
  61. #define PCI_DEVICE_ID_ATHEROS_AR5416 0x0023 /* AR5416 */
  62. #define PCI_DEVICE_ID_ATHEROS_AR5418 0x0024 /* AR5418 */
  63. /****************************\
  64. GENERIC DRIVER DEFINITIONS
  65. \****************************/
  66. #define ATH5K_PRINTF(fmt, ...) printk("%s: " fmt, __func__, ##__VA_ARGS__)
  67. #define ATH5K_PRINTK(_sc, _level, _fmt, ...) \
  68. printk(_level "ath5k %s: " _fmt, \
  69. ((_sc) && (_sc)->hw) ? wiphy_name((_sc)->hw->wiphy) : "", \
  70. ##__VA_ARGS__)
  71. #define ATH5K_PRINTK_LIMIT(_sc, _level, _fmt, ...) do { \
  72. if (net_ratelimit()) \
  73. ATH5K_PRINTK(_sc, _level, _fmt, ##__VA_ARGS__); \
  74. } while (0)
  75. #define ATH5K_INFO(_sc, _fmt, ...) \
  76. ATH5K_PRINTK(_sc, KERN_INFO, _fmt, ##__VA_ARGS__)
  77. #define ATH5K_WARN(_sc, _fmt, ...) \
  78. ATH5K_PRINTK_LIMIT(_sc, KERN_WARNING, _fmt, ##__VA_ARGS__)
  79. #define ATH5K_ERR(_sc, _fmt, ...) \
  80. ATH5K_PRINTK_LIMIT(_sc, KERN_ERR, _fmt, ##__VA_ARGS__)
  81. /*
  82. * AR5K REGISTER ACCESS
  83. */
  84. /* Some macros to read/write fields */
  85. /* First shift, then mask */
  86. #define AR5K_REG_SM(_val, _flags) \
  87. (((_val) << _flags##_S) & (_flags))
  88. /* First mask, then shift */
  89. #define AR5K_REG_MS(_val, _flags) \
  90. (((_val) & (_flags)) >> _flags##_S)
  91. /* Some registers can hold multiple values of interest. For this
  92. * reason when we want to write to these registers we must first
  93. * retrieve the values which we do not want to clear (lets call this
  94. * old_data) and then set the register with this and our new_value:
  95. * ( old_data | new_value) */
  96. #define AR5K_REG_WRITE_BITS(ah, _reg, _flags, _val) \
  97. ath5k_hw_reg_write(ah, (ath5k_hw_reg_read(ah, _reg) & ~(_flags)) | \
  98. (((_val) << _flags##_S) & (_flags)), _reg)
  99. #define AR5K_REG_MASKED_BITS(ah, _reg, _flags, _mask) \
  100. ath5k_hw_reg_write(ah, (ath5k_hw_reg_read(ah, _reg) & \
  101. (_mask)) | (_flags), _reg)
  102. #define AR5K_REG_ENABLE_BITS(ah, _reg, _flags) \
  103. ath5k_hw_reg_write(ah, ath5k_hw_reg_read(ah, _reg) | (_flags), _reg)
  104. #define AR5K_REG_DISABLE_BITS(ah, _reg, _flags) \
  105. ath5k_hw_reg_write(ah, ath5k_hw_reg_read(ah, _reg) & ~(_flags), _reg)
  106. /* Access to PHY registers */
  107. #define AR5K_PHY_READ(ah, _reg) \
  108. ath5k_hw_reg_read(ah, (ah)->ah_phy + ((_reg) << 2))
  109. #define AR5K_PHY_WRITE(ah, _reg, _val) \
  110. ath5k_hw_reg_write(ah, _val, (ah)->ah_phy + ((_reg) << 2))
  111. /* Access QCU registers per queue */
  112. #define AR5K_REG_READ_Q(ah, _reg, _queue) \
  113. (ath5k_hw_reg_read(ah, _reg) & (1 << _queue)) \
  114. #define AR5K_REG_WRITE_Q(ah, _reg, _queue) \
  115. ath5k_hw_reg_write(ah, (1 << _queue), _reg)
  116. #define AR5K_Q_ENABLE_BITS(_reg, _queue) do { \
  117. _reg |= 1 << _queue; \
  118. } while (0)
  119. #define AR5K_Q_DISABLE_BITS(_reg, _queue) do { \
  120. _reg &= ~(1 << _queue); \
  121. } while (0)
  122. /* Used while writing initvals */
  123. #define AR5K_REG_WAIT(_i) do { \
  124. if (_i % 64) \
  125. udelay(1); \
  126. } while (0)
  127. /* Register dumps are done per operation mode */
  128. #define AR5K_INI_RFGAIN_5GHZ 0
  129. #define AR5K_INI_RFGAIN_2GHZ 1
  130. /* TODO: Clean this up */
  131. #define AR5K_INI_VAL_11A 0
  132. #define AR5K_INI_VAL_11A_TURBO 1
  133. #define AR5K_INI_VAL_11B 2
  134. #define AR5K_INI_VAL_11G 3
  135. #define AR5K_INI_VAL_11G_TURBO 4
  136. #define AR5K_INI_VAL_XR 0
  137. #define AR5K_INI_VAL_MAX 5
  138. /*
  139. * Some tuneable values (these should be changeable by the user)
  140. * TODO: Make use of them and add more options OR use debug/configfs
  141. */
  142. #define AR5K_TUNE_DMA_BEACON_RESP 2
  143. #define AR5K_TUNE_SW_BEACON_RESP 10
  144. #define AR5K_TUNE_ADDITIONAL_SWBA_BACKOFF 0
  145. #define AR5K_TUNE_RADAR_ALERT false
  146. #define AR5K_TUNE_MIN_TX_FIFO_THRES 1
  147. #define AR5K_TUNE_MAX_TX_FIFO_THRES ((IEEE80211_MAX_LEN / 64) + 1)
  148. #define AR5K_TUNE_REGISTER_TIMEOUT 20000
  149. /* Register for RSSI threshold has a mask of 0xff, so 255 seems to
  150. * be the max value. */
  151. #define AR5K_TUNE_RSSI_THRES 129
  152. /* This must be set when setting the RSSI threshold otherwise it can
  153. * prevent a reset. If AR5K_RSSI_THR is read after writing to it
  154. * the BMISS_THRES will be seen as 0, seems harware doesn't keep
  155. * track of it. Max value depends on harware. For AR5210 this is just 7.
  156. * For AR5211+ this seems to be up to 255. */
  157. #define AR5K_TUNE_BMISS_THRES 7
  158. #define AR5K_TUNE_REGISTER_DWELL_TIME 20000
  159. #define AR5K_TUNE_BEACON_INTERVAL 100
  160. #define AR5K_TUNE_AIFS 2
  161. #define AR5K_TUNE_AIFS_11B 2
  162. #define AR5K_TUNE_AIFS_XR 0
  163. #define AR5K_TUNE_CWMIN 15
  164. #define AR5K_TUNE_CWMIN_11B 31
  165. #define AR5K_TUNE_CWMIN_XR 3
  166. #define AR5K_TUNE_CWMAX 1023
  167. #define AR5K_TUNE_CWMAX_11B 1023
  168. #define AR5K_TUNE_CWMAX_XR 7
  169. #define AR5K_TUNE_NOISE_FLOOR -72
  170. #define AR5K_TUNE_CCA_MAX_GOOD_VALUE -95
  171. #define AR5K_TUNE_MAX_TXPOWER 63
  172. #define AR5K_TUNE_DEFAULT_TXPOWER 25
  173. #define AR5K_TUNE_TPC_TXPOWER false
  174. #define AR5K_TUNE_HWTXTRIES 4
  175. #define AR5K_INIT_CARR_SENSE_EN 1
  176. /*Swap RX/TX Descriptor for big endian archs*/
  177. #if defined(__BIG_ENDIAN)
  178. #define AR5K_INIT_CFG ( \
  179. AR5K_CFG_SWTD | AR5K_CFG_SWRD \
  180. )
  181. #else
  182. #define AR5K_INIT_CFG 0x00000000
  183. #endif
  184. /* Initial values */
  185. #define AR5K_INIT_CYCRSSI_THR1 2
  186. #define AR5K_INIT_TX_LATENCY 502
  187. #define AR5K_INIT_USEC 39
  188. #define AR5K_INIT_USEC_TURBO 79
  189. #define AR5K_INIT_USEC_32 31
  190. #define AR5K_INIT_SLOT_TIME 396
  191. #define AR5K_INIT_SLOT_TIME_TURBO 480
  192. #define AR5K_INIT_ACK_CTS_TIMEOUT 1024
  193. #define AR5K_INIT_ACK_CTS_TIMEOUT_TURBO 0x08000800
  194. #define AR5K_INIT_PROG_IFS 920
  195. #define AR5K_INIT_PROG_IFS_TURBO 960
  196. #define AR5K_INIT_EIFS 3440
  197. #define AR5K_INIT_EIFS_TURBO 6880
  198. #define AR5K_INIT_SIFS 560
  199. #define AR5K_INIT_SIFS_TURBO 480
  200. #define AR5K_INIT_SH_RETRY 10
  201. #define AR5K_INIT_LG_RETRY AR5K_INIT_SH_RETRY
  202. #define AR5K_INIT_SSH_RETRY 32
  203. #define AR5K_INIT_SLG_RETRY AR5K_INIT_SSH_RETRY
  204. #define AR5K_INIT_TX_RETRY 10
  205. #define AR5K_INIT_TRANSMIT_LATENCY ( \
  206. (AR5K_INIT_TX_LATENCY << 14) | (AR5K_INIT_USEC_32 << 7) | \
  207. (AR5K_INIT_USEC) \
  208. )
  209. #define AR5K_INIT_TRANSMIT_LATENCY_TURBO ( \
  210. (AR5K_INIT_TX_LATENCY << 14) | (AR5K_INIT_USEC_32 << 7) | \
  211. (AR5K_INIT_USEC_TURBO) \
  212. )
  213. #define AR5K_INIT_PROTO_TIME_CNTRL ( \
  214. (AR5K_INIT_CARR_SENSE_EN << 26) | (AR5K_INIT_EIFS << 12) | \
  215. (AR5K_INIT_PROG_IFS) \
  216. )
  217. #define AR5K_INIT_PROTO_TIME_CNTRL_TURBO ( \
  218. (AR5K_INIT_CARR_SENSE_EN << 26) | (AR5K_INIT_EIFS_TURBO << 12) | \
  219. (AR5K_INIT_PROG_IFS_TURBO) \
  220. )
  221. /* token to use for aifs, cwmin, cwmax in MadWiFi */
  222. #define AR5K_TXQ_USEDEFAULT ((u32) -1)
  223. /* GENERIC CHIPSET DEFINITIONS */
  224. /* MAC Chips */
  225. enum ath5k_version {
  226. AR5K_AR5210 = 0,
  227. AR5K_AR5211 = 1,
  228. AR5K_AR5212 = 2,
  229. };
  230. /* PHY Chips */
  231. enum ath5k_radio {
  232. AR5K_RF5110 = 0,
  233. AR5K_RF5111 = 1,
  234. AR5K_RF5112 = 2,
  235. AR5K_RF2413 = 3,
  236. AR5K_RF5413 = 4,
  237. AR5K_RF2316 = 5,
  238. AR5K_RF2317 = 6,
  239. AR5K_RF2425 = 7,
  240. };
  241. /*
  242. * Common silicon revision/version values
  243. */
  244. enum ath5k_srev_type {
  245. AR5K_VERSION_MAC,
  246. AR5K_VERSION_RAD,
  247. };
  248. struct ath5k_srev_name {
  249. const char *sr_name;
  250. enum ath5k_srev_type sr_type;
  251. u_int sr_val;
  252. };
  253. #define AR5K_SREV_UNKNOWN 0xffff
  254. #define AR5K_SREV_AR5210 0x00 /* Crete */
  255. #define AR5K_SREV_AR5311 0x10 /* Maui 1 */
  256. #define AR5K_SREV_AR5311A 0x20 /* Maui 2 */
  257. #define AR5K_SREV_AR5311B 0x30 /* Spirit */
  258. #define AR5K_SREV_AR5211 0x40 /* Oahu */
  259. #define AR5K_SREV_AR5212 0x50 /* Venice */
  260. #define AR5K_SREV_AR5212_V4 0x54 /* ??? */
  261. #define AR5K_SREV_AR5213 0x55 /* ??? */
  262. #define AR5K_SREV_AR5213A 0x59 /* Hainan */
  263. #define AR5K_SREV_AR2413 0x78 /* Griffin lite */
  264. #define AR5K_SREV_AR2414 0x70 /* Griffin */
  265. #define AR5K_SREV_AR5424 0x90 /* Condor */
  266. #define AR5K_SREV_AR5413 0xa4 /* Eagle lite */
  267. #define AR5K_SREV_AR5414 0xa0 /* Eagle */
  268. #define AR5K_SREV_AR2415 0xb0 /* Talon */
  269. #define AR5K_SREV_AR5416 0xc0 /* PCI-E */
  270. #define AR5K_SREV_AR5418 0xca /* PCI-E */
  271. #define AR5K_SREV_AR2425 0xe0 /* Swan */
  272. #define AR5K_SREV_AR2417 0xf0 /* Nala */
  273. #define AR5K_SREV_RAD_5110 0x00
  274. #define AR5K_SREV_RAD_5111 0x10
  275. #define AR5K_SREV_RAD_5111A 0x15
  276. #define AR5K_SREV_RAD_2111 0x20
  277. #define AR5K_SREV_RAD_5112 0x30
  278. #define AR5K_SREV_RAD_5112A 0x35
  279. #define AR5K_SREV_RAD_5112B 0x36
  280. #define AR5K_SREV_RAD_2112 0x40
  281. #define AR5K_SREV_RAD_2112A 0x45
  282. #define AR5K_SREV_RAD_2112B 0x46
  283. #define AR5K_SREV_RAD_2413 0x50
  284. #define AR5K_SREV_RAD_5413 0x60
  285. #define AR5K_SREV_RAD_2316 0x70 /* Cobra SoC */
  286. #define AR5K_SREV_RAD_2317 0x80
  287. #define AR5K_SREV_RAD_5424 0xa0 /* Mostly same as 5413 */
  288. #define AR5K_SREV_RAD_2425 0xa2
  289. #define AR5K_SREV_RAD_5133 0xc0
  290. #define AR5K_SREV_PHY_5211 0x30
  291. #define AR5K_SREV_PHY_5212 0x41
  292. #define AR5K_SREV_PHY_5212A 0x42
  293. #define AR5K_SREV_PHY_5212B 0x43
  294. #define AR5K_SREV_PHY_2413 0x45
  295. #define AR5K_SREV_PHY_5413 0x61
  296. #define AR5K_SREV_PHY_2425 0x70
  297. /* IEEE defs */
  298. #define IEEE80211_MAX_LEN 2500
  299. /* TODO add support to mac80211 for vendor-specific rates and modes */
  300. /*
  301. * Some of this information is based on Documentation from:
  302. *
  303. * http://madwifi.org/wiki/ChipsetFeatures/SuperAG
  304. *
  305. * Modulation for Atheros' eXtended Range - range enhancing extension that is
  306. * supposed to double the distance an Atheros client device can keep a
  307. * connection with an Atheros access point. This is achieved by increasing
  308. * the receiver sensitivity up to, -105dBm, which is about 20dB above what
  309. * the 802.11 specifications demand. In addition, new (proprietary) data rates
  310. * are introduced: 3, 2, 1, 0.5 and 0.25 MBit/s.
  311. *
  312. * Please note that can you either use XR or TURBO but you cannot use both,
  313. * they are exclusive.
  314. *
  315. */
  316. #define MODULATION_XR 0x00000200
  317. /*
  318. * Modulation for Atheros' Turbo G and Turbo A, its supposed to provide a
  319. * throughput transmission speed up to 40Mbit/s-60Mbit/s at a 108Mbit/s
  320. * signaling rate achieved through the bonding of two 54Mbit/s 802.11g
  321. * channels. To use this feature your Access Point must also suport it.
  322. * There is also a distinction between "static" and "dynamic" turbo modes:
  323. *
  324. * - Static: is the dumb version: devices set to this mode stick to it until
  325. * the mode is turned off.
  326. * - Dynamic: is the intelligent version, the network decides itself if it
  327. * is ok to use turbo. As soon as traffic is detected on adjacent channels
  328. * (which would get used in turbo mode), or when a non-turbo station joins
  329. * the network, turbo mode won't be used until the situation changes again.
  330. * Dynamic mode is achieved by Atheros' Adaptive Radio (AR) feature which
  331. * monitors the used radio band in order to decide whether turbo mode may
  332. * be used or not.
  333. *
  334. * This article claims Super G sticks to bonding of channels 5 and 6 for
  335. * USA:
  336. *
  337. * http://www.pcworld.com/article/id,113428-page,1/article.html
  338. *
  339. * The channel bonding seems to be driver specific though. In addition to
  340. * deciding what channels will be used, these "Turbo" modes are accomplished
  341. * by also enabling the following features:
  342. *
  343. * - Bursting: allows multiple frames to be sent at once, rather than pausing
  344. * after each frame. Bursting is a standards-compliant feature that can be
  345. * used with any Access Point.
  346. * - Fast frames: increases the amount of information that can be sent per
  347. * frame, also resulting in a reduction of transmission overhead. It is a
  348. * proprietary feature that needs to be supported by the Access Point.
  349. * - Compression: data frames are compressed in real time using a Lempel Ziv
  350. * algorithm. This is done transparently. Once this feature is enabled,
  351. * compression and decompression takes place inside the chipset, without
  352. * putting additional load on the host CPU.
  353. *
  354. */
  355. #define MODULATION_TURBO 0x00000080
  356. enum ath5k_driver_mode {
  357. AR5K_MODE_11A = 0,
  358. AR5K_MODE_11A_TURBO = 1,
  359. AR5K_MODE_11B = 2,
  360. AR5K_MODE_11G = 3,
  361. AR5K_MODE_11G_TURBO = 4,
  362. AR5K_MODE_XR = 0,
  363. AR5K_MODE_MAX = 5
  364. };
  365. enum ath5k_ant_mode {
  366. AR5K_ANTMODE_DEFAULT = 0, /* default antenna setup */
  367. AR5K_ANTMODE_FIXED_A = 1, /* only antenna A is present */
  368. AR5K_ANTMODE_FIXED_B = 2, /* only antenna B is present */
  369. AR5K_ANTMODE_SINGLE_AP = 3, /* sta locked on a single ap */
  370. AR5K_ANTMODE_SECTOR_AP = 4, /* AP with tx antenna set on tx desc */
  371. AR5K_ANTMODE_SECTOR_STA = 5, /* STA with tx antenna set on tx desc */
  372. AR5K_ANTMODE_DEBUG = 6, /* Debug mode -A -> Rx, B-> Tx- */
  373. AR5K_ANTMODE_MAX,
  374. };
  375. /****************\
  376. TX DEFINITIONS
  377. \****************/
  378. /*
  379. * TX Status descriptor
  380. */
  381. struct ath5k_tx_status {
  382. u16 ts_seqnum;
  383. u16 ts_tstamp;
  384. u8 ts_status;
  385. u8 ts_rate[4];
  386. u8 ts_retry[4];
  387. u8 ts_final_idx;
  388. s8 ts_rssi;
  389. u8 ts_shortretry;
  390. u8 ts_longretry;
  391. u8 ts_virtcol;
  392. u8 ts_antenna;
  393. };
  394. #define AR5K_TXSTAT_ALTRATE 0x80
  395. #define AR5K_TXERR_XRETRY 0x01
  396. #define AR5K_TXERR_FILT 0x02
  397. #define AR5K_TXERR_FIFO 0x04
  398. /**
  399. * enum ath5k_tx_queue - Queue types used to classify tx queues.
  400. * @AR5K_TX_QUEUE_INACTIVE: q is unused -- see ath5k_hw_release_tx_queue
  401. * @AR5K_TX_QUEUE_DATA: A normal data queue
  402. * @AR5K_TX_QUEUE_XR_DATA: An XR-data queue
  403. * @AR5K_TX_QUEUE_BEACON: The beacon queue
  404. * @AR5K_TX_QUEUE_CAB: The after-beacon queue
  405. * @AR5K_TX_QUEUE_UAPSD: Unscheduled Automatic Power Save Delivery queue
  406. */
  407. enum ath5k_tx_queue {
  408. AR5K_TX_QUEUE_INACTIVE = 0,
  409. AR5K_TX_QUEUE_DATA,
  410. AR5K_TX_QUEUE_XR_DATA,
  411. AR5K_TX_QUEUE_BEACON,
  412. AR5K_TX_QUEUE_CAB,
  413. AR5K_TX_QUEUE_UAPSD,
  414. };
  415. #define AR5K_NUM_TX_QUEUES 10
  416. #define AR5K_NUM_TX_QUEUES_NOQCU 2
  417. /*
  418. * Queue syb-types to classify normal data queues.
  419. * These are the 4 Access Categories as defined in
  420. * WME spec. 0 is the lowest priority and 4 is the
  421. * highest. Normal data that hasn't been classified
  422. * goes to the Best Effort AC.
  423. */
  424. enum ath5k_tx_queue_subtype {
  425. AR5K_WME_AC_BK = 0, /*Background traffic*/
  426. AR5K_WME_AC_BE, /*Best-effort (normal) traffic)*/
  427. AR5K_WME_AC_VI, /*Video traffic*/
  428. AR5K_WME_AC_VO, /*Voice traffic*/
  429. };
  430. /*
  431. * Queue ID numbers as returned by the hw functions, each number
  432. * represents a hw queue. If hw does not support hw queues
  433. * (eg 5210) all data goes in one queue. These match
  434. * d80211 definitions (net80211/MadWiFi don't use them).
  435. */
  436. enum ath5k_tx_queue_id {
  437. AR5K_TX_QUEUE_ID_NOQCU_DATA = 0,
  438. AR5K_TX_QUEUE_ID_NOQCU_BEACON = 1,
  439. AR5K_TX_QUEUE_ID_DATA_MIN = 0, /*IEEE80211_TX_QUEUE_DATA0*/
  440. AR5K_TX_QUEUE_ID_DATA_MAX = 4, /*IEEE80211_TX_QUEUE_DATA4*/
  441. AR5K_TX_QUEUE_ID_DATA_SVP = 5, /*IEEE80211_TX_QUEUE_SVP - Spectralink Voice Protocol*/
  442. AR5K_TX_QUEUE_ID_CAB = 6, /*IEEE80211_TX_QUEUE_AFTER_BEACON*/
  443. AR5K_TX_QUEUE_ID_BEACON = 7, /*IEEE80211_TX_QUEUE_BEACON*/
  444. AR5K_TX_QUEUE_ID_UAPSD = 8,
  445. AR5K_TX_QUEUE_ID_XR_DATA = 9,
  446. };
  447. /*
  448. * Flags to set hw queue's parameters...
  449. */
  450. #define AR5K_TXQ_FLAG_TXOKINT_ENABLE 0x0001 /* Enable TXOK interrupt */
  451. #define AR5K_TXQ_FLAG_TXERRINT_ENABLE 0x0002 /* Enable TXERR interrupt */
  452. #define AR5K_TXQ_FLAG_TXEOLINT_ENABLE 0x0004 /* Enable TXEOL interrupt -not used- */
  453. #define AR5K_TXQ_FLAG_TXDESCINT_ENABLE 0x0008 /* Enable TXDESC interrupt -not used- */
  454. #define AR5K_TXQ_FLAG_TXURNINT_ENABLE 0x0010 /* Enable TXURN interrupt */
  455. #define AR5K_TXQ_FLAG_CBRORNINT_ENABLE 0x0020 /* Enable CBRORN interrupt */
  456. #define AR5K_TXQ_FLAG_CBRURNINT_ENABLE 0x0040 /* Enable CBRURN interrupt */
  457. #define AR5K_TXQ_FLAG_QTRIGINT_ENABLE 0x0080 /* Enable QTRIG interrupt */
  458. #define AR5K_TXQ_FLAG_TXNOFRMINT_ENABLE 0x0100 /* Enable TXNOFRM interrupt */
  459. #define AR5K_TXQ_FLAG_BACKOFF_DISABLE 0x0200 /* Disable random post-backoff */
  460. #define AR5K_TXQ_FLAG_RDYTIME_EXP_POLICY_ENABLE 0x0300 /* Enable ready time expiry policy (?)*/
  461. #define AR5K_TXQ_FLAG_FRAG_BURST_BACKOFF_ENABLE 0x0800 /* Enable backoff while bursting */
  462. #define AR5K_TXQ_FLAG_POST_FR_BKOFF_DIS 0x1000 /* Disable backoff while bursting */
  463. #define AR5K_TXQ_FLAG_COMPRESSION_ENABLE 0x2000 /* Enable hw compression -not implemented-*/
  464. /*
  465. * A struct to hold tx queue's parameters
  466. */
  467. struct ath5k_txq_info {
  468. enum ath5k_tx_queue tqi_type;
  469. enum ath5k_tx_queue_subtype tqi_subtype;
  470. u16 tqi_flags; /* Tx queue flags (see above) */
  471. u32 tqi_aifs; /* Arbitrated Interframe Space */
  472. s32 tqi_cw_min; /* Minimum Contention Window */
  473. s32 tqi_cw_max; /* Maximum Contention Window */
  474. u32 tqi_cbr_period; /* Constant bit rate period */
  475. u32 tqi_cbr_overflow_limit;
  476. u32 tqi_burst_time;
  477. u32 tqi_ready_time; /* Not used */
  478. };
  479. /*
  480. * Transmit packet types.
  481. * used on tx control descriptor
  482. * TODO: Use them inside base.c corectly
  483. */
  484. enum ath5k_pkt_type {
  485. AR5K_PKT_TYPE_NORMAL = 0,
  486. AR5K_PKT_TYPE_ATIM = 1,
  487. AR5K_PKT_TYPE_PSPOLL = 2,
  488. AR5K_PKT_TYPE_BEACON = 3,
  489. AR5K_PKT_TYPE_PROBE_RESP = 4,
  490. AR5K_PKT_TYPE_PIFS = 5,
  491. };
  492. /*
  493. * TX power and TPC settings
  494. */
  495. #define AR5K_TXPOWER_OFDM(_r, _v) ( \
  496. ((0 & 1) << ((_v) + 6)) | \
  497. (((ah->ah_txpower.txp_rates_power_table[(_r)]) & 0x3f) << (_v)) \
  498. )
  499. #define AR5K_TXPOWER_CCK(_r, _v) ( \
  500. (ah->ah_txpower.txp_rates_power_table[(_r)] & 0x3f) << (_v) \
  501. )
  502. /*
  503. * DMA size definitions (2^n+2)
  504. */
  505. enum ath5k_dmasize {
  506. AR5K_DMASIZE_4B = 0,
  507. AR5K_DMASIZE_8B,
  508. AR5K_DMASIZE_16B,
  509. AR5K_DMASIZE_32B,
  510. AR5K_DMASIZE_64B,
  511. AR5K_DMASIZE_128B,
  512. AR5K_DMASIZE_256B,
  513. AR5K_DMASIZE_512B
  514. };
  515. /****************\
  516. RX DEFINITIONS
  517. \****************/
  518. /*
  519. * RX Status descriptor
  520. */
  521. struct ath5k_rx_status {
  522. u16 rs_datalen;
  523. u16 rs_tstamp;
  524. u8 rs_status;
  525. u8 rs_phyerr;
  526. s8 rs_rssi;
  527. u8 rs_keyix;
  528. u8 rs_rate;
  529. u8 rs_antenna;
  530. u8 rs_more;
  531. };
  532. #define AR5K_RXERR_CRC 0x01
  533. #define AR5K_RXERR_PHY 0x02
  534. #define AR5K_RXERR_FIFO 0x04
  535. #define AR5K_RXERR_DECRYPT 0x08
  536. #define AR5K_RXERR_MIC 0x10
  537. #define AR5K_RXKEYIX_INVALID ((u8) - 1)
  538. #define AR5K_TXKEYIX_INVALID ((u32) - 1)
  539. /**************************\
  540. BEACON TIMERS DEFINITIONS
  541. \**************************/
  542. #define AR5K_BEACON_PERIOD 0x0000ffff
  543. #define AR5K_BEACON_ENA 0x00800000 /*enable beacon xmit*/
  544. #define AR5K_BEACON_RESET_TSF 0x01000000 /*force a TSF reset*/
  545. #if 0
  546. /**
  547. * struct ath5k_beacon_state - Per-station beacon timer state.
  548. * @bs_interval: in TU's, can also include the above flags
  549. * @bs_cfp_max_duration: if non-zero hw is setup to coexist with a
  550. * Point Coordination Function capable AP
  551. */
  552. struct ath5k_beacon_state {
  553. u32 bs_next_beacon;
  554. u32 bs_next_dtim;
  555. u32 bs_interval;
  556. u8 bs_dtim_period;
  557. u8 bs_cfp_period;
  558. u16 bs_cfp_max_duration;
  559. u16 bs_cfp_du_remain;
  560. u16 bs_tim_offset;
  561. u16 bs_sleep_duration;
  562. u16 bs_bmiss_threshold;
  563. u32 bs_cfp_next;
  564. };
  565. #endif
  566. /*
  567. * TSF to TU conversion:
  568. *
  569. * TSF is a 64bit value in usec (microseconds).
  570. * TU is a 32bit value and defined by IEEE802.11 (page 6) as "A measurement of
  571. * time equal to 1024 usec", so it's roughly milliseconds (usec / 1024).
  572. */
  573. #define TSF_TO_TU(_tsf) (u32)((_tsf) >> 10)
  574. /*******************************\
  575. GAIN OPTIMIZATION DEFINITIONS
  576. \*******************************/
  577. enum ath5k_rfgain {
  578. AR5K_RFGAIN_INACTIVE = 0,
  579. AR5K_RFGAIN_ACTIVE,
  580. AR5K_RFGAIN_READ_REQUESTED,
  581. AR5K_RFGAIN_NEED_CHANGE,
  582. };
  583. struct ath5k_gain {
  584. u8 g_step_idx;
  585. u8 g_current;
  586. u8 g_target;
  587. u8 g_low;
  588. u8 g_high;
  589. u8 g_f_corr;
  590. u8 g_state;
  591. };
  592. /********************\
  593. COMMON DEFINITIONS
  594. \********************/
  595. #define AR5K_SLOT_TIME_9 396
  596. #define AR5K_SLOT_TIME_20 880
  597. #define AR5K_SLOT_TIME_MAX 0xffff
  598. /* channel_flags */
  599. #define CHANNEL_CW_INT 0x0008 /* Contention Window interference detected */
  600. #define CHANNEL_TURBO 0x0010 /* Turbo Channel */
  601. #define CHANNEL_CCK 0x0020 /* CCK channel */
  602. #define CHANNEL_OFDM 0x0040 /* OFDM channel */
  603. #define CHANNEL_2GHZ 0x0080 /* 2GHz channel. */
  604. #define CHANNEL_5GHZ 0x0100 /* 5GHz channel */
  605. #define CHANNEL_PASSIVE 0x0200 /* Only passive scan allowed */
  606. #define CHANNEL_DYN 0x0400 /* Dynamic CCK-OFDM channel (for g operation) */
  607. #define CHANNEL_XR 0x0800 /* XR channel */
  608. #define CHANNEL_A (CHANNEL_5GHZ|CHANNEL_OFDM)
  609. #define CHANNEL_B (CHANNEL_2GHZ|CHANNEL_CCK)
  610. #define CHANNEL_G (CHANNEL_2GHZ|CHANNEL_OFDM)
  611. #define CHANNEL_T (CHANNEL_5GHZ|CHANNEL_OFDM|CHANNEL_TURBO)
  612. #define CHANNEL_TG (CHANNEL_2GHZ|CHANNEL_OFDM|CHANNEL_TURBO)
  613. #define CHANNEL_108A CHANNEL_T
  614. #define CHANNEL_108G CHANNEL_TG
  615. #define CHANNEL_X (CHANNEL_5GHZ|CHANNEL_OFDM|CHANNEL_XR)
  616. #define CHANNEL_ALL (CHANNEL_OFDM|CHANNEL_CCK|CHANNEL_2GHZ|CHANNEL_5GHZ| \
  617. CHANNEL_TURBO)
  618. #define CHANNEL_ALL_NOTURBO (CHANNEL_ALL & ~CHANNEL_TURBO)
  619. #define CHANNEL_MODES CHANNEL_ALL
  620. /*
  621. * Used internaly for reset_tx_queue).
  622. * Also see struct struct ieee80211_channel.
  623. */
  624. #define IS_CHAN_XR(_c) ((_c->hw_value & CHANNEL_XR) != 0)
  625. #define IS_CHAN_B(_c) ((_c->hw_value & CHANNEL_B) != 0)
  626. /*
  627. * The following structure is used to map 2GHz channels to
  628. * 5GHz Atheros channels.
  629. * TODO: Clean up
  630. */
  631. struct ath5k_athchan_2ghz {
  632. u32 a2_flags;
  633. u16 a2_athchan;
  634. };
  635. /******************\
  636. RATE DEFINITIONS
  637. \******************/
  638. /**
  639. * Seems the ar5xxx harware supports up to 32 rates, indexed by 1-32.
  640. *
  641. * The rate code is used to get the RX rate or set the TX rate on the
  642. * hardware descriptors. It is also used for internal modulation control
  643. * and settings.
  644. *
  645. * This is the hardware rate map we are aware of:
  646. *
  647. * rate_code 0x01 0x02 0x03 0x04 0x05 0x06 0x07 0x08
  648. * rate_kbps 3000 1000 ? ? ? 2000 500 48000
  649. *
  650. * rate_code 0x09 0x0A 0x0B 0x0C 0x0D 0x0E 0x0F 0x10
  651. * rate_kbps 24000 12000 6000 54000 36000 18000 9000 ?
  652. *
  653. * rate_code 17 18 19 20 21 22 23 24
  654. * rate_kbps ? ? ? ? ? ? ? 11000
  655. *
  656. * rate_code 25 26 27 28 29 30 31 32
  657. * rate_kbps 5500 2000 1000 11000S 5500S 2000S ? ?
  658. *
  659. * "S" indicates CCK rates with short preamble.
  660. *
  661. * AR5211 has different rate codes for CCK (802.11B) rates. It only uses the
  662. * lowest 4 bits, so they are the same as below with a 0xF mask.
  663. * (0xB, 0xA, 0x9 and 0x8 for 1M, 2M, 5.5M and 11M).
  664. * We handle this in ath5k_setup_bands().
  665. */
  666. #define AR5K_MAX_RATES 32
  667. /* B */
  668. #define ATH5K_RATE_CODE_1M 0x1B
  669. #define ATH5K_RATE_CODE_2M 0x1A
  670. #define ATH5K_RATE_CODE_5_5M 0x19
  671. #define ATH5K_RATE_CODE_11M 0x18
  672. /* A and G */
  673. #define ATH5K_RATE_CODE_6M 0x0B
  674. #define ATH5K_RATE_CODE_9M 0x0F
  675. #define ATH5K_RATE_CODE_12M 0x0A
  676. #define ATH5K_RATE_CODE_18M 0x0E
  677. #define ATH5K_RATE_CODE_24M 0x09
  678. #define ATH5K_RATE_CODE_36M 0x0D
  679. #define ATH5K_RATE_CODE_48M 0x08
  680. #define ATH5K_RATE_CODE_54M 0x0C
  681. /* XR */
  682. #define ATH5K_RATE_CODE_XR_500K 0x07
  683. #define ATH5K_RATE_CODE_XR_1M 0x02
  684. #define ATH5K_RATE_CODE_XR_2M 0x06
  685. #define ATH5K_RATE_CODE_XR_3M 0x01
  686. /* adding this flag to rate_code enables short preamble */
  687. #define AR5K_SET_SHORT_PREAMBLE 0x04
  688. /*
  689. * Crypto definitions
  690. */
  691. #define AR5K_KEYCACHE_SIZE 8
  692. /***********************\
  693. HW RELATED DEFINITIONS
  694. \***********************/
  695. /*
  696. * Misc definitions
  697. */
  698. #define AR5K_RSSI_EP_MULTIPLIER (1<<7)
  699. #define AR5K_ASSERT_ENTRY(_e, _s) do { \
  700. if (_e >= _s) \
  701. return (false); \
  702. } while (0)
  703. /*
  704. * Hardware interrupt abstraction
  705. */
  706. /**
  707. * enum ath5k_int - Hardware interrupt masks helpers
  708. *
  709. * @AR5K_INT_RX: mask to identify received frame interrupts, of type
  710. * AR5K_ISR_RXOK or AR5K_ISR_RXERR
  711. * @AR5K_INT_RXDESC: Request RX descriptor/Read RX descriptor (?)
  712. * @AR5K_INT_RXNOFRM: No frame received (?)
  713. * @AR5K_INT_RXEOL: received End Of List for VEOL (Virtual End Of List). The
  714. * Queue Control Unit (QCU) signals an EOL interrupt only if a descriptor's
  715. * LinkPtr is NULL. For more details, refer to:
  716. * http://www.freepatentsonline.com/20030225739.html
  717. * @AR5K_INT_RXORN: Indicates we got RX overrun (eg. no more descriptors).
  718. * Note that Rx overrun is not always fatal, on some chips we can continue
  719. * operation without reseting the card, that's why int_fatal is not
  720. * common for all chips.
  721. * @AR5K_INT_TX: mask to identify received frame interrupts, of type
  722. * AR5K_ISR_TXOK or AR5K_ISR_TXERR
  723. * @AR5K_INT_TXDESC: Request TX descriptor/Read TX status descriptor (?)
  724. * @AR5K_INT_TXURN: received when we should increase the TX trigger threshold
  725. * We currently do increments on interrupt by
  726. * (AR5K_TUNE_MAX_TX_FIFO_THRES - current_trigger_level) / 2
  727. * @AR5K_INT_MIB: Indicates the Management Information Base counters should be
  728. * checked. We should do this with ath5k_hw_update_mib_counters() but
  729. * it seems we should also then do some noise immunity work.
  730. * @AR5K_INT_RXPHY: RX PHY Error
  731. * @AR5K_INT_RXKCM: RX Key cache miss
  732. * @AR5K_INT_SWBA: SoftWare Beacon Alert - indicates its time to send a
  733. * beacon that must be handled in software. The alternative is if you
  734. * have VEOL support, in that case you let the hardware deal with things.
  735. * @AR5K_INT_BMISS: If in STA mode this indicates we have stopped seeing
  736. * beacons from the AP have associated with, we should probably try to
  737. * reassociate. When in IBSS mode this might mean we have not received
  738. * any beacons from any local stations. Note that every station in an
  739. * IBSS schedules to send beacons at the Target Beacon Transmission Time
  740. * (TBTT) with a random backoff.
  741. * @AR5K_INT_BNR: Beacon Not Ready interrupt - ??
  742. * @AR5K_INT_GPIO: GPIO interrupt is used for RF Kill, disabled for now
  743. * until properly handled
  744. * @AR5K_INT_FATAL: Fatal errors were encountered, typically caused by DMA
  745. * errors. These types of errors we can enable seem to be of type
  746. * AR5K_SIMR2_MCABT, AR5K_SIMR2_SSERR and AR5K_SIMR2_DPERR.
  747. * @AR5K_INT_GLOBAL: Used to clear and set the IER
  748. * @AR5K_INT_NOCARD: signals the card has been removed
  749. * @AR5K_INT_COMMON: common interrupts shared amogst MACs with the same
  750. * bit value
  751. *
  752. * These are mapped to take advantage of some common bits
  753. * between the MACs, to be able to set intr properties
  754. * easier. Some of them are not used yet inside hw.c. Most map
  755. * to the respective hw interrupt value as they are common amogst different
  756. * MACs.
  757. */
  758. enum ath5k_int {
  759. AR5K_INT_RXOK = 0x00000001,
  760. AR5K_INT_RXDESC = 0x00000002,
  761. AR5K_INT_RXERR = 0x00000004,
  762. AR5K_INT_RXNOFRM = 0x00000008,
  763. AR5K_INT_RXEOL = 0x00000010,
  764. AR5K_INT_RXORN = 0x00000020,
  765. AR5K_INT_TXOK = 0x00000040,
  766. AR5K_INT_TXDESC = 0x00000080,
  767. AR5K_INT_TXERR = 0x00000100,
  768. AR5K_INT_TXNOFRM = 0x00000200,
  769. AR5K_INT_TXEOL = 0x00000400,
  770. AR5K_INT_TXURN = 0x00000800,
  771. AR5K_INT_MIB = 0x00001000,
  772. AR5K_INT_SWI = 0x00002000,
  773. AR5K_INT_RXPHY = 0x00004000,
  774. AR5K_INT_RXKCM = 0x00008000,
  775. AR5K_INT_SWBA = 0x00010000,
  776. AR5K_INT_BRSSI = 0x00020000,
  777. AR5K_INT_BMISS = 0x00040000,
  778. AR5K_INT_FATAL = 0x00080000, /* Non common */
  779. AR5K_INT_BNR = 0x00100000, /* Non common */
  780. AR5K_INT_TIM = 0x00200000, /* Non common */
  781. AR5K_INT_DTIM = 0x00400000, /* Non common */
  782. AR5K_INT_DTIM_SYNC = 0x00800000, /* Non common */
  783. AR5K_INT_GPIO = 0x01000000,
  784. AR5K_INT_BCN_TIMEOUT = 0x02000000, /* Non common */
  785. AR5K_INT_CAB_TIMEOUT = 0x04000000, /* Non common */
  786. AR5K_INT_RX_DOPPLER = 0x08000000, /* Non common */
  787. AR5K_INT_QCBRORN = 0x10000000, /* Non common */
  788. AR5K_INT_QCBRURN = 0x20000000, /* Non common */
  789. AR5K_INT_QTRIG = 0x40000000, /* Non common */
  790. AR5K_INT_GLOBAL = 0x80000000,
  791. AR5K_INT_COMMON = AR5K_INT_RXOK
  792. | AR5K_INT_RXDESC
  793. | AR5K_INT_RXERR
  794. | AR5K_INT_RXNOFRM
  795. | AR5K_INT_RXEOL
  796. | AR5K_INT_RXORN
  797. | AR5K_INT_TXOK
  798. | AR5K_INT_TXDESC
  799. | AR5K_INT_TXERR
  800. | AR5K_INT_TXNOFRM
  801. | AR5K_INT_TXEOL
  802. | AR5K_INT_TXURN
  803. | AR5K_INT_MIB
  804. | AR5K_INT_SWI
  805. | AR5K_INT_RXPHY
  806. | AR5K_INT_RXKCM
  807. | AR5K_INT_SWBA
  808. | AR5K_INT_BRSSI
  809. | AR5K_INT_BMISS
  810. | AR5K_INT_GPIO
  811. | AR5K_INT_GLOBAL,
  812. AR5K_INT_NOCARD = 0xffffffff
  813. };
  814. /* Software interrupts used for calibration */
  815. enum ath5k_software_interrupt {
  816. AR5K_SWI_FULL_CALIBRATION = 0x01,
  817. AR5K_SWI_SHORT_CALIBRATION = 0x02,
  818. };
  819. /*
  820. * Power management
  821. */
  822. enum ath5k_power_mode {
  823. AR5K_PM_UNDEFINED = 0,
  824. AR5K_PM_AUTO,
  825. AR5K_PM_AWAKE,
  826. AR5K_PM_FULL_SLEEP,
  827. AR5K_PM_NETWORK_SLEEP,
  828. };
  829. /*
  830. * These match net80211 definitions (not used in
  831. * mac80211).
  832. * TODO: Clean this up
  833. */
  834. #define AR5K_LED_INIT 0 /*IEEE80211_S_INIT*/
  835. #define AR5K_LED_SCAN 1 /*IEEE80211_S_SCAN*/
  836. #define AR5K_LED_AUTH 2 /*IEEE80211_S_AUTH*/
  837. #define AR5K_LED_ASSOC 3 /*IEEE80211_S_ASSOC*/
  838. #define AR5K_LED_RUN 4 /*IEEE80211_S_RUN*/
  839. /* GPIO-controlled software LED */
  840. #define AR5K_SOFTLED_PIN 0
  841. #define AR5K_SOFTLED_ON 0
  842. #define AR5K_SOFTLED_OFF 1
  843. /*
  844. * Chipset capabilities -see ath5k_hw_get_capability-
  845. * get_capability function is not yet fully implemented
  846. * in ath5k so most of these don't work yet...
  847. * TODO: Implement these & merge with _TUNE_ stuff above
  848. */
  849. enum ath5k_capability_type {
  850. AR5K_CAP_REG_DMN = 0, /* Used to get current reg. domain id */
  851. AR5K_CAP_TKIP_MIC = 2, /* Can handle TKIP MIC in hardware */
  852. AR5K_CAP_TKIP_SPLIT = 3, /* TKIP uses split keys */
  853. AR5K_CAP_PHYCOUNTERS = 4, /* PHY error counters */
  854. AR5K_CAP_DIVERSITY = 5, /* Supports fast diversity */
  855. AR5K_CAP_NUM_TXQUEUES = 6, /* Used to get max number of hw txqueues */
  856. AR5K_CAP_VEOL = 7, /* Supports virtual EOL */
  857. AR5K_CAP_COMPRESSION = 8, /* Supports compression */
  858. AR5K_CAP_BURST = 9, /* Supports packet bursting */
  859. AR5K_CAP_FASTFRAME = 10, /* Supports fast frames */
  860. AR5K_CAP_TXPOW = 11, /* Used to get global tx power limit */
  861. AR5K_CAP_TPC = 12, /* Can do per-packet tx power control (needed for 802.11a) */
  862. AR5K_CAP_BSSIDMASK = 13, /* Supports bssid mask */
  863. AR5K_CAP_MCAST_KEYSRCH = 14, /* Supports multicast key search */
  864. AR5K_CAP_TSF_ADJUST = 15, /* Supports beacon tsf adjust */
  865. AR5K_CAP_XR = 16, /* Supports XR mode */
  866. AR5K_CAP_WME_TKIPMIC = 17, /* Supports TKIP MIC when using WMM */
  867. AR5K_CAP_CHAN_HALFRATE = 18, /* Supports half rate channels */
  868. AR5K_CAP_CHAN_QUARTERRATE = 19, /* Supports quarter rate channels */
  869. AR5K_CAP_RFSILENT = 20, /* Supports RFsilent */
  870. };
  871. /* XXX: we *may* move cap_range stuff to struct wiphy */
  872. struct ath5k_capabilities {
  873. /*
  874. * Supported PHY modes
  875. * (ie. CHANNEL_A, CHANNEL_B, ...)
  876. */
  877. DECLARE_BITMAP(cap_mode, AR5K_MODE_MAX);
  878. /*
  879. * Frequency range (without regulation restrictions)
  880. */
  881. struct {
  882. u16 range_2ghz_min;
  883. u16 range_2ghz_max;
  884. u16 range_5ghz_min;
  885. u16 range_5ghz_max;
  886. } cap_range;
  887. /*
  888. * Values stored in the EEPROM (some of them...)
  889. */
  890. struct ath5k_eeprom_info cap_eeprom;
  891. /*
  892. * Queue information
  893. */
  894. struct {
  895. u8 q_tx_num;
  896. } cap_queues;
  897. };
  898. /* size of noise floor history (keep it a power of two) */
  899. #define ATH5K_NF_CAL_HIST_MAX 8
  900. struct ath5k_nfcal_hist
  901. {
  902. s16 index; /* current index into nfval */
  903. s16 nfval[ATH5K_NF_CAL_HIST_MAX]; /* last few noise floors */
  904. };
  905. /***************************************\
  906. HARDWARE ABSTRACTION LAYER STRUCTURE
  907. \***************************************/
  908. /*
  909. * Misc defines
  910. */
  911. #define AR5K_MAX_GPIO 10
  912. #define AR5K_MAX_RF_BANKS 8
  913. /* TODO: Clean up and merge with ath5k_softc */
  914. struct ath5k_hw {
  915. u32 ah_magic;
  916. struct ath_common common;
  917. struct ath5k_softc *ah_sc;
  918. void __iomem *ah_iobase;
  919. enum ath5k_int ah_imr;
  920. enum nl80211_iftype ah_op_mode;
  921. struct ieee80211_channel *ah_current_channel;
  922. bool ah_turbo;
  923. bool ah_calibration;
  924. bool ah_single_chip;
  925. bool ah_aes_support;
  926. bool ah_combined_mic;
  927. enum ath5k_version ah_version;
  928. enum ath5k_radio ah_radio;
  929. u32 ah_phy;
  930. u32 ah_mac_srev;
  931. u16 ah_mac_version;
  932. u16 ah_mac_revision;
  933. u16 ah_phy_revision;
  934. u16 ah_radio_5ghz_revision;
  935. u16 ah_radio_2ghz_revision;
  936. #define ah_modes ah_capabilities.cap_mode
  937. #define ah_ee_version ah_capabilities.cap_eeprom.ee_version
  938. u32 ah_atim_window;
  939. u32 ah_aifs;
  940. u32 ah_cw_min;
  941. u32 ah_cw_max;
  942. u32 ah_limit_tx_retries;
  943. /* Antenna Control */
  944. u32 ah_ant_ctl[AR5K_EEPROM_N_MODES][AR5K_ANT_MAX];
  945. u8 ah_ant_mode;
  946. u8 ah_tx_ant;
  947. u8 ah_def_ant;
  948. bool ah_software_retry;
  949. int ah_gpio_npins;
  950. struct ath5k_capabilities ah_capabilities;
  951. struct ath5k_txq_info ah_txq[AR5K_NUM_TX_QUEUES];
  952. u32 ah_txq_status;
  953. u32 ah_txq_imr_txok;
  954. u32 ah_txq_imr_txerr;
  955. u32 ah_txq_imr_txurn;
  956. u32 ah_txq_imr_txdesc;
  957. u32 ah_txq_imr_txeol;
  958. u32 ah_txq_imr_cbrorn;
  959. u32 ah_txq_imr_cbrurn;
  960. u32 ah_txq_imr_qtrig;
  961. u32 ah_txq_imr_nofrm;
  962. u32 ah_txq_isr;
  963. u32 *ah_rf_banks;
  964. size_t ah_rf_banks_size;
  965. size_t ah_rf_regs_count;
  966. struct ath5k_gain ah_gain;
  967. u8 ah_offset[AR5K_MAX_RF_BANKS];
  968. struct {
  969. /* Temporary tables used for interpolation */
  970. u8 tmpL[AR5K_EEPROM_N_PD_GAINS]
  971. [AR5K_EEPROM_POWER_TABLE_SIZE];
  972. u8 tmpR[AR5K_EEPROM_N_PD_GAINS]
  973. [AR5K_EEPROM_POWER_TABLE_SIZE];
  974. u8 txp_pd_table[AR5K_EEPROM_POWER_TABLE_SIZE * 2];
  975. u16 txp_rates_power_table[AR5K_MAX_RATES];
  976. u8 txp_min_idx;
  977. bool txp_tpc;
  978. /* Values in 0.25dB units */
  979. s16 txp_min_pwr;
  980. s16 txp_max_pwr;
  981. /* Values in 0.5dB units */
  982. s16 txp_offset;
  983. s16 txp_ofdm;
  984. s16 txp_cck_ofdm_gainf_delta;
  985. /* Value in dB units */
  986. s16 txp_cck_ofdm_pwr_delta;
  987. } ah_txpower;
  988. struct {
  989. bool r_enabled;
  990. int r_last_alert;
  991. struct ieee80211_channel r_last_channel;
  992. } ah_radar;
  993. struct ath5k_nfcal_hist ah_nfcal_hist;
  994. /* noise floor from last periodic calibration */
  995. s32 ah_noise_floor;
  996. /* Calibration timestamp */
  997. unsigned long ah_cal_tstamp;
  998. /* Calibration interval (secs) */
  999. u8 ah_cal_intval;
  1000. /* Software interrupt mask */
  1001. u8 ah_swi_mask;
  1002. /*
  1003. * Function pointers
  1004. */
  1005. int (*ah_setup_rx_desc)(struct ath5k_hw *ah, struct ath5k_desc *desc,
  1006. u32 size, unsigned int flags);
  1007. int (*ah_setup_tx_desc)(struct ath5k_hw *, struct ath5k_desc *,
  1008. unsigned int, unsigned int, enum ath5k_pkt_type, unsigned int,
  1009. unsigned int, unsigned int, unsigned int, unsigned int,
  1010. unsigned int, unsigned int, unsigned int);
  1011. int (*ah_setup_mrr_tx_desc)(struct ath5k_hw *, struct ath5k_desc *,
  1012. unsigned int, unsigned int, unsigned int, unsigned int,
  1013. unsigned int, unsigned int);
  1014. int (*ah_proc_tx_desc)(struct ath5k_hw *, struct ath5k_desc *,
  1015. struct ath5k_tx_status *);
  1016. int (*ah_proc_rx_desc)(struct ath5k_hw *, struct ath5k_desc *,
  1017. struct ath5k_rx_status *);
  1018. };
  1019. /*
  1020. * Prototypes
  1021. */
  1022. /* Attach/Detach Functions */
  1023. extern int ath5k_hw_attach(struct ath5k_softc *sc);
  1024. extern void ath5k_hw_detach(struct ath5k_hw *ah);
  1025. /* LED functions */
  1026. extern int ath5k_init_leds(struct ath5k_softc *sc);
  1027. extern void ath5k_led_enable(struct ath5k_softc *sc);
  1028. extern void ath5k_led_off(struct ath5k_softc *sc);
  1029. extern void ath5k_unregister_leds(struct ath5k_softc *sc);
  1030. /* Reset Functions */
  1031. extern int ath5k_hw_nic_wakeup(struct ath5k_hw *ah, int flags, bool initial);
  1032. extern int ath5k_hw_on_hold(struct ath5k_hw *ah);
  1033. extern int ath5k_hw_reset(struct ath5k_hw *ah, enum nl80211_iftype op_mode, struct ieee80211_channel *channel, bool change_channel);
  1034. /* Power management functions */
  1035. extern int ath5k_hw_set_power(struct ath5k_hw *ah, enum ath5k_power_mode mode, bool set_chip, u16 sleep_duration);
  1036. /* DMA Related Functions */
  1037. extern void ath5k_hw_start_rx_dma(struct ath5k_hw *ah);
  1038. extern int ath5k_hw_stop_rx_dma(struct ath5k_hw *ah);
  1039. extern u32 ath5k_hw_get_rxdp(struct ath5k_hw *ah);
  1040. extern void ath5k_hw_set_rxdp(struct ath5k_hw *ah, u32 phys_addr);
  1041. extern int ath5k_hw_start_tx_dma(struct ath5k_hw *ah, unsigned int queue);
  1042. extern int ath5k_hw_stop_tx_dma(struct ath5k_hw *ah, unsigned int queue);
  1043. extern u32 ath5k_hw_get_txdp(struct ath5k_hw *ah, unsigned int queue);
  1044. extern int ath5k_hw_set_txdp(struct ath5k_hw *ah, unsigned int queue,
  1045. u32 phys_addr);
  1046. extern int ath5k_hw_update_tx_triglevel(struct ath5k_hw *ah, bool increase);
  1047. /* Interrupt handling */
  1048. extern bool ath5k_hw_is_intr_pending(struct ath5k_hw *ah);
  1049. extern int ath5k_hw_get_isr(struct ath5k_hw *ah, enum ath5k_int *interrupt_mask);
  1050. extern enum ath5k_int ath5k_hw_set_imr(struct ath5k_hw *ah, enum
  1051. ath5k_int new_mask);
  1052. extern void ath5k_hw_update_mib_counters(struct ath5k_hw *ah, struct ieee80211_low_level_stats *stats);
  1053. /* EEPROM access functions */
  1054. extern int ath5k_eeprom_init(struct ath5k_hw *ah);
  1055. extern void ath5k_eeprom_detach(struct ath5k_hw *ah);
  1056. extern int ath5k_eeprom_read_mac(struct ath5k_hw *ah, u8 *mac);
  1057. extern bool ath5k_eeprom_is_hb63(struct ath5k_hw *ah);
  1058. /* Protocol Control Unit Functions */
  1059. extern int ath5k_hw_set_opmode(struct ath5k_hw *ah);
  1060. /* BSSID Functions */
  1061. extern int ath5k_hw_set_lladdr(struct ath5k_hw *ah, const u8 *mac);
  1062. extern void ath5k_hw_set_associd(struct ath5k_hw *ah);
  1063. extern void ath5k_hw_set_bssid_mask(struct ath5k_hw *ah, const u8 *mask);
  1064. /* Receive start/stop functions */
  1065. extern void ath5k_hw_start_rx_pcu(struct ath5k_hw *ah);
  1066. extern void ath5k_hw_stop_rx_pcu(struct ath5k_hw *ah);
  1067. /* RX Filter functions */
  1068. extern void ath5k_hw_set_mcast_filter(struct ath5k_hw *ah, u32 filter0, u32 filter1);
  1069. extern int ath5k_hw_set_mcast_filter_idx(struct ath5k_hw *ah, u32 index);
  1070. extern int ath5k_hw_clear_mcast_filter_idx(struct ath5k_hw *ah, u32 index);
  1071. extern u32 ath5k_hw_get_rx_filter(struct ath5k_hw *ah);
  1072. extern void ath5k_hw_set_rx_filter(struct ath5k_hw *ah, u32 filter);
  1073. /* Beacon control functions */
  1074. extern u32 ath5k_hw_get_tsf32(struct ath5k_hw *ah);
  1075. extern u64 ath5k_hw_get_tsf64(struct ath5k_hw *ah);
  1076. extern void ath5k_hw_set_tsf64(struct ath5k_hw *ah, u64 tsf64);
  1077. extern void ath5k_hw_reset_tsf(struct ath5k_hw *ah);
  1078. extern void ath5k_hw_init_beacon(struct ath5k_hw *ah, u32 next_beacon, u32 interval);
  1079. #if 0
  1080. extern int ath5k_hw_set_beacon_timers(struct ath5k_hw *ah, const struct ath5k_beacon_state *state);
  1081. extern void ath5k_hw_reset_beacon(struct ath5k_hw *ah);
  1082. extern int ath5k_hw_beaconq_finish(struct ath5k_hw *ah, unsigned long phys_addr);
  1083. #endif
  1084. /* ACK bit rate */
  1085. void ath5k_hw_set_ack_bitrate_high(struct ath5k_hw *ah, bool high);
  1086. /* ACK/CTS Timeouts */
  1087. extern int ath5k_hw_set_ack_timeout(struct ath5k_hw *ah, unsigned int timeout);
  1088. extern unsigned int ath5k_hw_get_ack_timeout(struct ath5k_hw *ah);
  1089. extern int ath5k_hw_set_cts_timeout(struct ath5k_hw *ah, unsigned int timeout);
  1090. extern unsigned int ath5k_hw_get_cts_timeout(struct ath5k_hw *ah);
  1091. /* Key table (WEP) functions */
  1092. extern int ath5k_hw_reset_key(struct ath5k_hw *ah, u16 entry);
  1093. extern int ath5k_hw_is_key_valid(struct ath5k_hw *ah, u16 entry);
  1094. extern int ath5k_hw_set_key(struct ath5k_hw *ah, u16 entry, const struct ieee80211_key_conf *key, const u8 *mac);
  1095. extern int ath5k_hw_set_key_lladdr(struct ath5k_hw *ah, u16 entry, const u8 *mac);
  1096. /* Queue Control Unit, DFS Control Unit Functions */
  1097. extern int ath5k_hw_get_tx_queueprops(struct ath5k_hw *ah, int queue, struct ath5k_txq_info *queue_info);
  1098. extern int ath5k_hw_set_tx_queueprops(struct ath5k_hw *ah, int queue,
  1099. const struct ath5k_txq_info *queue_info);
  1100. extern int ath5k_hw_setup_tx_queue(struct ath5k_hw *ah,
  1101. enum ath5k_tx_queue queue_type,
  1102. struct ath5k_txq_info *queue_info);
  1103. extern u32 ath5k_hw_num_tx_pending(struct ath5k_hw *ah, unsigned int queue);
  1104. extern void ath5k_hw_release_tx_queue(struct ath5k_hw *ah, unsigned int queue);
  1105. extern int ath5k_hw_reset_tx_queue(struct ath5k_hw *ah, unsigned int queue);
  1106. extern unsigned int ath5k_hw_get_slot_time(struct ath5k_hw *ah);
  1107. extern int ath5k_hw_set_slot_time(struct ath5k_hw *ah, unsigned int slot_time);
  1108. /* Hardware Descriptor Functions */
  1109. extern int ath5k_hw_init_desc_functions(struct ath5k_hw *ah);
  1110. /* GPIO Functions */
  1111. extern void ath5k_hw_set_ledstate(struct ath5k_hw *ah, unsigned int state);
  1112. extern int ath5k_hw_set_gpio_input(struct ath5k_hw *ah, u32 gpio);
  1113. extern int ath5k_hw_set_gpio_output(struct ath5k_hw *ah, u32 gpio);
  1114. extern u32 ath5k_hw_get_gpio(struct ath5k_hw *ah, u32 gpio);
  1115. extern int ath5k_hw_set_gpio(struct ath5k_hw *ah, u32 gpio, u32 val);
  1116. extern void ath5k_hw_set_gpio_intr(struct ath5k_hw *ah, unsigned int gpio, u32 interrupt_level);
  1117. /* rfkill Functions */
  1118. extern void ath5k_rfkill_hw_start(struct ath5k_hw *ah);
  1119. extern void ath5k_rfkill_hw_stop(struct ath5k_hw *ah);
  1120. /* Misc functions */
  1121. int ath5k_hw_set_capabilities(struct ath5k_hw *ah);
  1122. extern int ath5k_hw_get_capability(struct ath5k_hw *ah, enum ath5k_capability_type cap_type, u32 capability, u32 *result);
  1123. extern int ath5k_hw_enable_pspoll(struct ath5k_hw *ah, u8 *bssid, u16 assoc_id);
  1124. extern int ath5k_hw_disable_pspoll(struct ath5k_hw *ah);
  1125. /* Initial register settings functions */
  1126. extern int ath5k_hw_write_initvals(struct ath5k_hw *ah, u8 mode, bool change_channel);
  1127. /* Initialize RF */
  1128. extern int ath5k_hw_rfregs_init(struct ath5k_hw *ah,
  1129. struct ieee80211_channel *channel,
  1130. unsigned int mode);
  1131. extern int ath5k_hw_rfgain_init(struct ath5k_hw *ah, unsigned int freq);
  1132. extern enum ath5k_rfgain ath5k_hw_gainf_calibrate(struct ath5k_hw *ah);
  1133. extern int ath5k_hw_rfgain_opt_init(struct ath5k_hw *ah);
  1134. /* PHY/RF channel functions */
  1135. extern bool ath5k_channel_ok(struct ath5k_hw *ah, u16 freq, unsigned int flags);
  1136. extern int ath5k_hw_channel(struct ath5k_hw *ah, struct ieee80211_channel *channel);
  1137. /* PHY calibration */
  1138. void ath5k_hw_init_nfcal_hist(struct ath5k_hw *ah);
  1139. extern int ath5k_hw_phy_calibrate(struct ath5k_hw *ah, struct ieee80211_channel *channel);
  1140. extern int ath5k_hw_noise_floor_calibration(struct ath5k_hw *ah, short freq);
  1141. extern s16 ath5k_hw_get_noise_floor(struct ath5k_hw *ah);
  1142. extern void ath5k_hw_calibration_poll(struct ath5k_hw *ah);
  1143. /* Spur mitigation */
  1144. bool ath5k_hw_chan_has_spur_noise(struct ath5k_hw *ah,
  1145. struct ieee80211_channel *channel);
  1146. void ath5k_hw_set_spur_mitigation_filter(struct ath5k_hw *ah,
  1147. struct ieee80211_channel *channel);
  1148. /* Misc PHY functions */
  1149. extern u16 ath5k_hw_radio_revision(struct ath5k_hw *ah, unsigned int chan);
  1150. extern int ath5k_hw_phy_disable(struct ath5k_hw *ah);
  1151. /* Antenna control */
  1152. extern void ath5k_hw_set_antenna_mode(struct ath5k_hw *ah, u8 ant_mode);
  1153. extern void ath5k_hw_set_def_antenna(struct ath5k_hw *ah, u8 ant);
  1154. extern unsigned int ath5k_hw_get_def_antenna(struct ath5k_hw *ah);
  1155. /* TX power setup */
  1156. extern int ath5k_hw_txpower(struct ath5k_hw *ah, struct ieee80211_channel *channel, u8 ee_mode, u8 txpower);
  1157. extern int ath5k_hw_set_txpower_limit(struct ath5k_hw *ah, u8 txpower);
  1158. /*
  1159. * Functions used internaly
  1160. */
  1161. /*
  1162. * Translate usec to hw clock units
  1163. * TODO: Half/quarter rate
  1164. */
  1165. static inline unsigned int ath5k_hw_htoclock(unsigned int usec, bool turbo)
  1166. {
  1167. return turbo ? (usec * 80) : (usec * 40);
  1168. }
  1169. /*
  1170. * Translate hw clock units to usec
  1171. * TODO: Half/quarter rate
  1172. */
  1173. static inline unsigned int ath5k_hw_clocktoh(unsigned int clock, bool turbo)
  1174. {
  1175. return turbo ? (clock / 80) : (clock / 40);
  1176. }
  1177. static inline struct ath_common *ath5k_hw_common(struct ath5k_hw *ah)
  1178. {
  1179. return &ah->common;
  1180. }
  1181. static inline struct ath_regulatory *ath5k_hw_regulatory(struct ath5k_hw *ah)
  1182. {
  1183. return &(ath5k_hw_common(ah)->regulatory);
  1184. }
  1185. static inline u32 ath5k_hw_reg_read(struct ath5k_hw *ah, u16 reg)
  1186. {
  1187. return ioread32(ah->ah_iobase + reg);
  1188. }
  1189. static inline void ath5k_hw_reg_write(struct ath5k_hw *ah, u32 val, u16 reg)
  1190. {
  1191. iowrite32(val, ah->ah_iobase + reg);
  1192. }
  1193. #if defined(_ATH5K_RESET) || defined(_ATH5K_PHY)
  1194. /*
  1195. * Check if a register write has been completed
  1196. */
  1197. static int ath5k_hw_register_timeout(struct ath5k_hw *ah, u32 reg, u32 flag,
  1198. u32 val, bool is_set)
  1199. {
  1200. int i;
  1201. u32 data;
  1202. for (i = AR5K_TUNE_REGISTER_TIMEOUT; i > 0; i--) {
  1203. data = ath5k_hw_reg_read(ah, reg);
  1204. if (is_set && (data & flag))
  1205. break;
  1206. else if ((data & flag) == val)
  1207. break;
  1208. udelay(15);
  1209. }
  1210. return (i <= 0) ? -EAGAIN : 0;
  1211. }
  1212. #endif
  1213. static inline u32 ath5k_hw_bitswap(u32 val, unsigned int bits)
  1214. {
  1215. u32 retval = 0, bit, i;
  1216. for (i = 0; i < bits; i++) {
  1217. bit = (val >> i) & 1;
  1218. retval = (retval << 1) | bit;
  1219. }
  1220. return retval;
  1221. }
  1222. static inline int ath5k_pad_size(int hdrlen)
  1223. {
  1224. return (hdrlen < 24) ? 0 : hdrlen & 3;
  1225. }
  1226. #endif