sungem.c 80 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249
  1. /* $Id: sungem.c,v 1.44.2.22 2002/03/13 01:18:12 davem Exp $
  2. * sungem.c: Sun GEM ethernet driver.
  3. *
  4. * Copyright (C) 2000, 2001, 2002, 2003 David S. Miller (davem@redhat.com)
  5. *
  6. * Support for Apple GMAC and assorted PHYs, WOL, Power Management
  7. * (C) 2001,2002,2003 Benjamin Herrenscmidt (benh@kernel.crashing.org)
  8. * (C) 2004,2005 Benjamin Herrenscmidt, IBM Corp.
  9. *
  10. * NAPI and NETPOLL support
  11. * (C) 2004 by Eric Lemoine (eric.lemoine@gmail.com)
  12. *
  13. * TODO:
  14. * - Now that the driver was significantly simplified, I need to rework
  15. * the locking. I'm sure we don't need _2_ spinlocks, and we probably
  16. * can avoid taking most of them for so long period of time (and schedule
  17. * instead). The main issues at this point are caused by the netdev layer
  18. * though:
  19. *
  20. * gem_change_mtu() and gem_set_multicast() are called with a read_lock()
  21. * help by net/core/dev.c, thus they can't schedule. That means they can't
  22. * call napi_disable() neither, thus force gem_poll() to keep a spinlock
  23. * where it could have been dropped. change_mtu especially would love also to
  24. * be able to msleep instead of horrid locked delays when resetting the HW,
  25. * but that read_lock() makes it impossible, unless I defer it's action to
  26. * the reset task, which means it'll be asynchronous (won't take effect until
  27. * the system schedules a bit).
  28. *
  29. * Also, it would probably be possible to also remove most of the long-life
  30. * locking in open/resume code path (gem_reinit_chip) by beeing more careful
  31. * about when we can start taking interrupts or get xmit() called...
  32. */
  33. #include <linux/module.h>
  34. #include <linux/kernel.h>
  35. #include <linux/types.h>
  36. #include <linux/fcntl.h>
  37. #include <linux/interrupt.h>
  38. #include <linux/ioport.h>
  39. #include <linux/in.h>
  40. #include <linux/sched.h>
  41. #include <linux/slab.h>
  42. #include <linux/string.h>
  43. #include <linux/delay.h>
  44. #include <linux/init.h>
  45. #include <linux/errno.h>
  46. #include <linux/pci.h>
  47. #include <linux/dma-mapping.h>
  48. #include <linux/netdevice.h>
  49. #include <linux/etherdevice.h>
  50. #include <linux/skbuff.h>
  51. #include <linux/mii.h>
  52. #include <linux/ethtool.h>
  53. #include <linux/crc32.h>
  54. #include <linux/random.h>
  55. #include <linux/workqueue.h>
  56. #include <linux/if_vlan.h>
  57. #include <linux/bitops.h>
  58. #include <linux/mutex.h>
  59. #include <linux/mm.h>
  60. #include <asm/system.h>
  61. #include <asm/io.h>
  62. #include <asm/byteorder.h>
  63. #include <asm/uaccess.h>
  64. #include <asm/irq.h>
  65. #ifdef CONFIG_SPARC
  66. #include <asm/idprom.h>
  67. #include <asm/prom.h>
  68. #endif
  69. #ifdef CONFIG_PPC_PMAC
  70. #include <asm/pci-bridge.h>
  71. #include <asm/prom.h>
  72. #include <asm/machdep.h>
  73. #include <asm/pmac_feature.h>
  74. #endif
  75. #include "sungem_phy.h"
  76. #include "sungem.h"
  77. /* Stripping FCS is causing problems, disabled for now */
  78. #undef STRIP_FCS
  79. #define DEFAULT_MSG (NETIF_MSG_DRV | \
  80. NETIF_MSG_PROBE | \
  81. NETIF_MSG_LINK)
  82. #define ADVERTISE_MASK (SUPPORTED_10baseT_Half | SUPPORTED_10baseT_Full | \
  83. SUPPORTED_100baseT_Half | SUPPORTED_100baseT_Full | \
  84. SUPPORTED_1000baseT_Half | SUPPORTED_1000baseT_Full | \
  85. SUPPORTED_Pause | SUPPORTED_Autoneg)
  86. #define DRV_NAME "sungem"
  87. #define DRV_VERSION "0.98"
  88. #define DRV_RELDATE "8/24/03"
  89. #define DRV_AUTHOR "David S. Miller (davem@redhat.com)"
  90. static char version[] __devinitdata =
  91. DRV_NAME ".c:v" DRV_VERSION " " DRV_RELDATE " " DRV_AUTHOR "\n";
  92. MODULE_AUTHOR(DRV_AUTHOR);
  93. MODULE_DESCRIPTION("Sun GEM Gbit ethernet driver");
  94. MODULE_LICENSE("GPL");
  95. #define GEM_MODULE_NAME "gem"
  96. #define PFX GEM_MODULE_NAME ": "
  97. static struct pci_device_id gem_pci_tbl[] = {
  98. { PCI_VENDOR_ID_SUN, PCI_DEVICE_ID_SUN_GEM,
  99. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  100. /* These models only differ from the original GEM in
  101. * that their tx/rx fifos are of a different size and
  102. * they only support 10/100 speeds. -DaveM
  103. *
  104. * Apple's GMAC does support gigabit on machines with
  105. * the BCM54xx PHYs. -BenH
  106. */
  107. { PCI_VENDOR_ID_SUN, PCI_DEVICE_ID_SUN_RIO_GEM,
  108. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  109. { PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_GMAC,
  110. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  111. { PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_GMACP,
  112. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  113. { PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_GMAC2,
  114. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  115. { PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_K2_GMAC,
  116. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  117. { PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_SH_SUNGEM,
  118. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  119. { PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_IPID2_GMAC,
  120. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  121. {0, }
  122. };
  123. MODULE_DEVICE_TABLE(pci, gem_pci_tbl);
  124. static u16 __phy_read(struct gem *gp, int phy_addr, int reg)
  125. {
  126. u32 cmd;
  127. int limit = 10000;
  128. cmd = (1 << 30);
  129. cmd |= (2 << 28);
  130. cmd |= (phy_addr << 23) & MIF_FRAME_PHYAD;
  131. cmd |= (reg << 18) & MIF_FRAME_REGAD;
  132. cmd |= (MIF_FRAME_TAMSB);
  133. writel(cmd, gp->regs + MIF_FRAME);
  134. while (--limit) {
  135. cmd = readl(gp->regs + MIF_FRAME);
  136. if (cmd & MIF_FRAME_TALSB)
  137. break;
  138. udelay(10);
  139. }
  140. if (!limit)
  141. cmd = 0xffff;
  142. return cmd & MIF_FRAME_DATA;
  143. }
  144. static inline int _phy_read(struct net_device *dev, int mii_id, int reg)
  145. {
  146. struct gem *gp = netdev_priv(dev);
  147. return __phy_read(gp, mii_id, reg);
  148. }
  149. static inline u16 phy_read(struct gem *gp, int reg)
  150. {
  151. return __phy_read(gp, gp->mii_phy_addr, reg);
  152. }
  153. static void __phy_write(struct gem *gp, int phy_addr, int reg, u16 val)
  154. {
  155. u32 cmd;
  156. int limit = 10000;
  157. cmd = (1 << 30);
  158. cmd |= (1 << 28);
  159. cmd |= (phy_addr << 23) & MIF_FRAME_PHYAD;
  160. cmd |= (reg << 18) & MIF_FRAME_REGAD;
  161. cmd |= (MIF_FRAME_TAMSB);
  162. cmd |= (val & MIF_FRAME_DATA);
  163. writel(cmd, gp->regs + MIF_FRAME);
  164. while (limit--) {
  165. cmd = readl(gp->regs + MIF_FRAME);
  166. if (cmd & MIF_FRAME_TALSB)
  167. break;
  168. udelay(10);
  169. }
  170. }
  171. static inline void _phy_write(struct net_device *dev, int mii_id, int reg, int val)
  172. {
  173. struct gem *gp = netdev_priv(dev);
  174. __phy_write(gp, mii_id, reg, val & 0xffff);
  175. }
  176. static inline void phy_write(struct gem *gp, int reg, u16 val)
  177. {
  178. __phy_write(gp, gp->mii_phy_addr, reg, val);
  179. }
  180. static inline void gem_enable_ints(struct gem *gp)
  181. {
  182. /* Enable all interrupts but TXDONE */
  183. writel(GREG_STAT_TXDONE, gp->regs + GREG_IMASK);
  184. }
  185. static inline void gem_disable_ints(struct gem *gp)
  186. {
  187. /* Disable all interrupts, including TXDONE */
  188. writel(GREG_STAT_NAPI | GREG_STAT_TXDONE, gp->regs + GREG_IMASK);
  189. }
  190. static void gem_get_cell(struct gem *gp)
  191. {
  192. BUG_ON(gp->cell_enabled < 0);
  193. gp->cell_enabled++;
  194. #ifdef CONFIG_PPC_PMAC
  195. if (gp->cell_enabled == 1) {
  196. mb();
  197. pmac_call_feature(PMAC_FTR_GMAC_ENABLE, gp->of_node, 0, 1);
  198. udelay(10);
  199. }
  200. #endif /* CONFIG_PPC_PMAC */
  201. }
  202. /* Turn off the chip's clock */
  203. static void gem_put_cell(struct gem *gp)
  204. {
  205. BUG_ON(gp->cell_enabled <= 0);
  206. gp->cell_enabled--;
  207. #ifdef CONFIG_PPC_PMAC
  208. if (gp->cell_enabled == 0) {
  209. mb();
  210. pmac_call_feature(PMAC_FTR_GMAC_ENABLE, gp->of_node, 0, 0);
  211. udelay(10);
  212. }
  213. #endif /* CONFIG_PPC_PMAC */
  214. }
  215. static void gem_handle_mif_event(struct gem *gp, u32 reg_val, u32 changed_bits)
  216. {
  217. if (netif_msg_intr(gp))
  218. printk(KERN_DEBUG "%s: mif interrupt\n", gp->dev->name);
  219. }
  220. static int gem_pcs_interrupt(struct net_device *dev, struct gem *gp, u32 gem_status)
  221. {
  222. u32 pcs_istat = readl(gp->regs + PCS_ISTAT);
  223. u32 pcs_miistat;
  224. if (netif_msg_intr(gp))
  225. printk(KERN_DEBUG "%s: pcs interrupt, pcs_istat: 0x%x\n",
  226. gp->dev->name, pcs_istat);
  227. if (!(pcs_istat & PCS_ISTAT_LSC)) {
  228. printk(KERN_ERR "%s: PCS irq but no link status change???\n",
  229. dev->name);
  230. return 0;
  231. }
  232. /* The link status bit latches on zero, so you must
  233. * read it twice in such a case to see a transition
  234. * to the link being up.
  235. */
  236. pcs_miistat = readl(gp->regs + PCS_MIISTAT);
  237. if (!(pcs_miistat & PCS_MIISTAT_LS))
  238. pcs_miistat |=
  239. (readl(gp->regs + PCS_MIISTAT) &
  240. PCS_MIISTAT_LS);
  241. if (pcs_miistat & PCS_MIISTAT_ANC) {
  242. /* The remote-fault indication is only valid
  243. * when autoneg has completed.
  244. */
  245. if (pcs_miistat & PCS_MIISTAT_RF)
  246. printk(KERN_INFO "%s: PCS AutoNEG complete, "
  247. "RemoteFault\n", dev->name);
  248. else
  249. printk(KERN_INFO "%s: PCS AutoNEG complete.\n",
  250. dev->name);
  251. }
  252. if (pcs_miistat & PCS_MIISTAT_LS) {
  253. printk(KERN_INFO "%s: PCS link is now up.\n",
  254. dev->name);
  255. netif_carrier_on(gp->dev);
  256. } else {
  257. printk(KERN_INFO "%s: PCS link is now down.\n",
  258. dev->name);
  259. netif_carrier_off(gp->dev);
  260. /* If this happens and the link timer is not running,
  261. * reset so we re-negotiate.
  262. */
  263. if (!timer_pending(&gp->link_timer))
  264. return 1;
  265. }
  266. return 0;
  267. }
  268. static int gem_txmac_interrupt(struct net_device *dev, struct gem *gp, u32 gem_status)
  269. {
  270. u32 txmac_stat = readl(gp->regs + MAC_TXSTAT);
  271. if (netif_msg_intr(gp))
  272. printk(KERN_DEBUG "%s: txmac interrupt, txmac_stat: 0x%x\n",
  273. gp->dev->name, txmac_stat);
  274. /* Defer timer expiration is quite normal,
  275. * don't even log the event.
  276. */
  277. if ((txmac_stat & MAC_TXSTAT_DTE) &&
  278. !(txmac_stat & ~MAC_TXSTAT_DTE))
  279. return 0;
  280. if (txmac_stat & MAC_TXSTAT_URUN) {
  281. printk(KERN_ERR "%s: TX MAC xmit underrun.\n",
  282. dev->name);
  283. gp->net_stats.tx_fifo_errors++;
  284. }
  285. if (txmac_stat & MAC_TXSTAT_MPE) {
  286. printk(KERN_ERR "%s: TX MAC max packet size error.\n",
  287. dev->name);
  288. gp->net_stats.tx_errors++;
  289. }
  290. /* The rest are all cases of one of the 16-bit TX
  291. * counters expiring.
  292. */
  293. if (txmac_stat & MAC_TXSTAT_NCE)
  294. gp->net_stats.collisions += 0x10000;
  295. if (txmac_stat & MAC_TXSTAT_ECE) {
  296. gp->net_stats.tx_aborted_errors += 0x10000;
  297. gp->net_stats.collisions += 0x10000;
  298. }
  299. if (txmac_stat & MAC_TXSTAT_LCE) {
  300. gp->net_stats.tx_aborted_errors += 0x10000;
  301. gp->net_stats.collisions += 0x10000;
  302. }
  303. /* We do not keep track of MAC_TXSTAT_FCE and
  304. * MAC_TXSTAT_PCE events.
  305. */
  306. return 0;
  307. }
  308. /* When we get a RX fifo overflow, the RX unit in GEM is probably hung
  309. * so we do the following.
  310. *
  311. * If any part of the reset goes wrong, we return 1 and that causes the
  312. * whole chip to be reset.
  313. */
  314. static int gem_rxmac_reset(struct gem *gp)
  315. {
  316. struct net_device *dev = gp->dev;
  317. int limit, i;
  318. u64 desc_dma;
  319. u32 val;
  320. /* First, reset & disable MAC RX. */
  321. writel(MAC_RXRST_CMD, gp->regs + MAC_RXRST);
  322. for (limit = 0; limit < 5000; limit++) {
  323. if (!(readl(gp->regs + MAC_RXRST) & MAC_RXRST_CMD))
  324. break;
  325. udelay(10);
  326. }
  327. if (limit == 5000) {
  328. printk(KERN_ERR "%s: RX MAC will not reset, resetting whole "
  329. "chip.\n", dev->name);
  330. return 1;
  331. }
  332. writel(gp->mac_rx_cfg & ~MAC_RXCFG_ENAB,
  333. gp->regs + MAC_RXCFG);
  334. for (limit = 0; limit < 5000; limit++) {
  335. if (!(readl(gp->regs + MAC_RXCFG) & MAC_RXCFG_ENAB))
  336. break;
  337. udelay(10);
  338. }
  339. if (limit == 5000) {
  340. printk(KERN_ERR "%s: RX MAC will not disable, resetting whole "
  341. "chip.\n", dev->name);
  342. return 1;
  343. }
  344. /* Second, disable RX DMA. */
  345. writel(0, gp->regs + RXDMA_CFG);
  346. for (limit = 0; limit < 5000; limit++) {
  347. if (!(readl(gp->regs + RXDMA_CFG) & RXDMA_CFG_ENABLE))
  348. break;
  349. udelay(10);
  350. }
  351. if (limit == 5000) {
  352. printk(KERN_ERR "%s: RX DMA will not disable, resetting whole "
  353. "chip.\n", dev->name);
  354. return 1;
  355. }
  356. udelay(5000);
  357. /* Execute RX reset command. */
  358. writel(gp->swrst_base | GREG_SWRST_RXRST,
  359. gp->regs + GREG_SWRST);
  360. for (limit = 0; limit < 5000; limit++) {
  361. if (!(readl(gp->regs + GREG_SWRST) & GREG_SWRST_RXRST))
  362. break;
  363. udelay(10);
  364. }
  365. if (limit == 5000) {
  366. printk(KERN_ERR "%s: RX reset command will not execute, resetting "
  367. "whole chip.\n", dev->name);
  368. return 1;
  369. }
  370. /* Refresh the RX ring. */
  371. for (i = 0; i < RX_RING_SIZE; i++) {
  372. struct gem_rxd *rxd = &gp->init_block->rxd[i];
  373. if (gp->rx_skbs[i] == NULL) {
  374. printk(KERN_ERR "%s: Parts of RX ring empty, resetting "
  375. "whole chip.\n", dev->name);
  376. return 1;
  377. }
  378. rxd->status_word = cpu_to_le64(RXDCTRL_FRESH(gp));
  379. }
  380. gp->rx_new = gp->rx_old = 0;
  381. /* Now we must reprogram the rest of RX unit. */
  382. desc_dma = (u64) gp->gblock_dvma;
  383. desc_dma += (INIT_BLOCK_TX_RING_SIZE * sizeof(struct gem_txd));
  384. writel(desc_dma >> 32, gp->regs + RXDMA_DBHI);
  385. writel(desc_dma & 0xffffffff, gp->regs + RXDMA_DBLOW);
  386. writel(RX_RING_SIZE - 4, gp->regs + RXDMA_KICK);
  387. val = (RXDMA_CFG_BASE | (RX_OFFSET << 10) |
  388. ((14 / 2) << 13) | RXDMA_CFG_FTHRESH_128);
  389. writel(val, gp->regs + RXDMA_CFG);
  390. if (readl(gp->regs + GREG_BIFCFG) & GREG_BIFCFG_M66EN)
  391. writel(((5 & RXDMA_BLANK_IPKTS) |
  392. ((8 << 12) & RXDMA_BLANK_ITIME)),
  393. gp->regs + RXDMA_BLANK);
  394. else
  395. writel(((5 & RXDMA_BLANK_IPKTS) |
  396. ((4 << 12) & RXDMA_BLANK_ITIME)),
  397. gp->regs + RXDMA_BLANK);
  398. val = (((gp->rx_pause_off / 64) << 0) & RXDMA_PTHRESH_OFF);
  399. val |= (((gp->rx_pause_on / 64) << 12) & RXDMA_PTHRESH_ON);
  400. writel(val, gp->regs + RXDMA_PTHRESH);
  401. val = readl(gp->regs + RXDMA_CFG);
  402. writel(val | RXDMA_CFG_ENABLE, gp->regs + RXDMA_CFG);
  403. writel(MAC_RXSTAT_RCV, gp->regs + MAC_RXMASK);
  404. val = readl(gp->regs + MAC_RXCFG);
  405. writel(val | MAC_RXCFG_ENAB, gp->regs + MAC_RXCFG);
  406. return 0;
  407. }
  408. static int gem_rxmac_interrupt(struct net_device *dev, struct gem *gp, u32 gem_status)
  409. {
  410. u32 rxmac_stat = readl(gp->regs + MAC_RXSTAT);
  411. int ret = 0;
  412. if (netif_msg_intr(gp))
  413. printk(KERN_DEBUG "%s: rxmac interrupt, rxmac_stat: 0x%x\n",
  414. gp->dev->name, rxmac_stat);
  415. if (rxmac_stat & MAC_RXSTAT_OFLW) {
  416. u32 smac = readl(gp->regs + MAC_SMACHINE);
  417. printk(KERN_ERR "%s: RX MAC fifo overflow smac[%08x].\n",
  418. dev->name, smac);
  419. gp->net_stats.rx_over_errors++;
  420. gp->net_stats.rx_fifo_errors++;
  421. ret = gem_rxmac_reset(gp);
  422. }
  423. if (rxmac_stat & MAC_RXSTAT_ACE)
  424. gp->net_stats.rx_frame_errors += 0x10000;
  425. if (rxmac_stat & MAC_RXSTAT_CCE)
  426. gp->net_stats.rx_crc_errors += 0x10000;
  427. if (rxmac_stat & MAC_RXSTAT_LCE)
  428. gp->net_stats.rx_length_errors += 0x10000;
  429. /* We do not track MAC_RXSTAT_FCE and MAC_RXSTAT_VCE
  430. * events.
  431. */
  432. return ret;
  433. }
  434. static int gem_mac_interrupt(struct net_device *dev, struct gem *gp, u32 gem_status)
  435. {
  436. u32 mac_cstat = readl(gp->regs + MAC_CSTAT);
  437. if (netif_msg_intr(gp))
  438. printk(KERN_DEBUG "%s: mac interrupt, mac_cstat: 0x%x\n",
  439. gp->dev->name, mac_cstat);
  440. /* This interrupt is just for pause frame and pause
  441. * tracking. It is useful for diagnostics and debug
  442. * but probably by default we will mask these events.
  443. */
  444. if (mac_cstat & MAC_CSTAT_PS)
  445. gp->pause_entered++;
  446. if (mac_cstat & MAC_CSTAT_PRCV)
  447. gp->pause_last_time_recvd = (mac_cstat >> 16);
  448. return 0;
  449. }
  450. static int gem_mif_interrupt(struct net_device *dev, struct gem *gp, u32 gem_status)
  451. {
  452. u32 mif_status = readl(gp->regs + MIF_STATUS);
  453. u32 reg_val, changed_bits;
  454. reg_val = (mif_status & MIF_STATUS_DATA) >> 16;
  455. changed_bits = (mif_status & MIF_STATUS_STAT);
  456. gem_handle_mif_event(gp, reg_val, changed_bits);
  457. return 0;
  458. }
  459. static int gem_pci_interrupt(struct net_device *dev, struct gem *gp, u32 gem_status)
  460. {
  461. u32 pci_estat = readl(gp->regs + GREG_PCIESTAT);
  462. if (gp->pdev->vendor == PCI_VENDOR_ID_SUN &&
  463. gp->pdev->device == PCI_DEVICE_ID_SUN_GEM) {
  464. printk(KERN_ERR "%s: PCI error [%04x] ",
  465. dev->name, pci_estat);
  466. if (pci_estat & GREG_PCIESTAT_BADACK)
  467. printk("<No ACK64# during ABS64 cycle> ");
  468. if (pci_estat & GREG_PCIESTAT_DTRTO)
  469. printk("<Delayed transaction timeout> ");
  470. if (pci_estat & GREG_PCIESTAT_OTHER)
  471. printk("<other>");
  472. printk("\n");
  473. } else {
  474. pci_estat |= GREG_PCIESTAT_OTHER;
  475. printk(KERN_ERR "%s: PCI error\n", dev->name);
  476. }
  477. if (pci_estat & GREG_PCIESTAT_OTHER) {
  478. u16 pci_cfg_stat;
  479. /* Interrogate PCI config space for the
  480. * true cause.
  481. */
  482. pci_read_config_word(gp->pdev, PCI_STATUS,
  483. &pci_cfg_stat);
  484. printk(KERN_ERR "%s: Read PCI cfg space status [%04x]\n",
  485. dev->name, pci_cfg_stat);
  486. if (pci_cfg_stat & PCI_STATUS_PARITY)
  487. printk(KERN_ERR "%s: PCI parity error detected.\n",
  488. dev->name);
  489. if (pci_cfg_stat & PCI_STATUS_SIG_TARGET_ABORT)
  490. printk(KERN_ERR "%s: PCI target abort.\n",
  491. dev->name);
  492. if (pci_cfg_stat & PCI_STATUS_REC_TARGET_ABORT)
  493. printk(KERN_ERR "%s: PCI master acks target abort.\n",
  494. dev->name);
  495. if (pci_cfg_stat & PCI_STATUS_REC_MASTER_ABORT)
  496. printk(KERN_ERR "%s: PCI master abort.\n",
  497. dev->name);
  498. if (pci_cfg_stat & PCI_STATUS_SIG_SYSTEM_ERROR)
  499. printk(KERN_ERR "%s: PCI system error SERR#.\n",
  500. dev->name);
  501. if (pci_cfg_stat & PCI_STATUS_DETECTED_PARITY)
  502. printk(KERN_ERR "%s: PCI parity error.\n",
  503. dev->name);
  504. /* Write the error bits back to clear them. */
  505. pci_cfg_stat &= (PCI_STATUS_PARITY |
  506. PCI_STATUS_SIG_TARGET_ABORT |
  507. PCI_STATUS_REC_TARGET_ABORT |
  508. PCI_STATUS_REC_MASTER_ABORT |
  509. PCI_STATUS_SIG_SYSTEM_ERROR |
  510. PCI_STATUS_DETECTED_PARITY);
  511. pci_write_config_word(gp->pdev,
  512. PCI_STATUS, pci_cfg_stat);
  513. }
  514. /* For all PCI errors, we should reset the chip. */
  515. return 1;
  516. }
  517. /* All non-normal interrupt conditions get serviced here.
  518. * Returns non-zero if we should just exit the interrupt
  519. * handler right now (ie. if we reset the card which invalidates
  520. * all of the other original irq status bits).
  521. */
  522. static int gem_abnormal_irq(struct net_device *dev, struct gem *gp, u32 gem_status)
  523. {
  524. if (gem_status & GREG_STAT_RXNOBUF) {
  525. /* Frame arrived, no free RX buffers available. */
  526. if (netif_msg_rx_err(gp))
  527. printk(KERN_DEBUG "%s: no buffer for rx frame\n",
  528. gp->dev->name);
  529. gp->net_stats.rx_dropped++;
  530. }
  531. if (gem_status & GREG_STAT_RXTAGERR) {
  532. /* corrupt RX tag framing */
  533. if (netif_msg_rx_err(gp))
  534. printk(KERN_DEBUG "%s: corrupt rx tag framing\n",
  535. gp->dev->name);
  536. gp->net_stats.rx_errors++;
  537. goto do_reset;
  538. }
  539. if (gem_status & GREG_STAT_PCS) {
  540. if (gem_pcs_interrupt(dev, gp, gem_status))
  541. goto do_reset;
  542. }
  543. if (gem_status & GREG_STAT_TXMAC) {
  544. if (gem_txmac_interrupt(dev, gp, gem_status))
  545. goto do_reset;
  546. }
  547. if (gem_status & GREG_STAT_RXMAC) {
  548. if (gem_rxmac_interrupt(dev, gp, gem_status))
  549. goto do_reset;
  550. }
  551. if (gem_status & GREG_STAT_MAC) {
  552. if (gem_mac_interrupt(dev, gp, gem_status))
  553. goto do_reset;
  554. }
  555. if (gem_status & GREG_STAT_MIF) {
  556. if (gem_mif_interrupt(dev, gp, gem_status))
  557. goto do_reset;
  558. }
  559. if (gem_status & GREG_STAT_PCIERR) {
  560. if (gem_pci_interrupt(dev, gp, gem_status))
  561. goto do_reset;
  562. }
  563. return 0;
  564. do_reset:
  565. gp->reset_task_pending = 1;
  566. schedule_work(&gp->reset_task);
  567. return 1;
  568. }
  569. static __inline__ void gem_tx(struct net_device *dev, struct gem *gp, u32 gem_status)
  570. {
  571. int entry, limit;
  572. if (netif_msg_intr(gp))
  573. printk(KERN_DEBUG "%s: tx interrupt, gem_status: 0x%x\n",
  574. gp->dev->name, gem_status);
  575. entry = gp->tx_old;
  576. limit = ((gem_status & GREG_STAT_TXNR) >> GREG_STAT_TXNR_SHIFT);
  577. while (entry != limit) {
  578. struct sk_buff *skb;
  579. struct gem_txd *txd;
  580. dma_addr_t dma_addr;
  581. u32 dma_len;
  582. int frag;
  583. if (netif_msg_tx_done(gp))
  584. printk(KERN_DEBUG "%s: tx done, slot %d\n",
  585. gp->dev->name, entry);
  586. skb = gp->tx_skbs[entry];
  587. if (skb_shinfo(skb)->nr_frags) {
  588. int last = entry + skb_shinfo(skb)->nr_frags;
  589. int walk = entry;
  590. int incomplete = 0;
  591. last &= (TX_RING_SIZE - 1);
  592. for (;;) {
  593. walk = NEXT_TX(walk);
  594. if (walk == limit)
  595. incomplete = 1;
  596. if (walk == last)
  597. break;
  598. }
  599. if (incomplete)
  600. break;
  601. }
  602. gp->tx_skbs[entry] = NULL;
  603. gp->net_stats.tx_bytes += skb->len;
  604. for (frag = 0; frag <= skb_shinfo(skb)->nr_frags; frag++) {
  605. txd = &gp->init_block->txd[entry];
  606. dma_addr = le64_to_cpu(txd->buffer);
  607. dma_len = le64_to_cpu(txd->control_word) & TXDCTRL_BUFSZ;
  608. pci_unmap_page(gp->pdev, dma_addr, dma_len, PCI_DMA_TODEVICE);
  609. entry = NEXT_TX(entry);
  610. }
  611. gp->net_stats.tx_packets++;
  612. dev_kfree_skb_irq(skb);
  613. }
  614. gp->tx_old = entry;
  615. if (netif_queue_stopped(dev) &&
  616. TX_BUFFS_AVAIL(gp) > (MAX_SKB_FRAGS + 1))
  617. netif_wake_queue(dev);
  618. }
  619. static __inline__ void gem_post_rxds(struct gem *gp, int limit)
  620. {
  621. int cluster_start, curr, count, kick;
  622. cluster_start = curr = (gp->rx_new & ~(4 - 1));
  623. count = 0;
  624. kick = -1;
  625. wmb();
  626. while (curr != limit) {
  627. curr = NEXT_RX(curr);
  628. if (++count == 4) {
  629. struct gem_rxd *rxd =
  630. &gp->init_block->rxd[cluster_start];
  631. for (;;) {
  632. rxd->status_word = cpu_to_le64(RXDCTRL_FRESH(gp));
  633. rxd++;
  634. cluster_start = NEXT_RX(cluster_start);
  635. if (cluster_start == curr)
  636. break;
  637. }
  638. kick = curr;
  639. count = 0;
  640. }
  641. }
  642. if (kick >= 0) {
  643. mb();
  644. writel(kick, gp->regs + RXDMA_KICK);
  645. }
  646. }
  647. static int gem_rx(struct gem *gp, int work_to_do)
  648. {
  649. int entry, drops, work_done = 0;
  650. u32 done;
  651. __sum16 csum;
  652. if (netif_msg_rx_status(gp))
  653. printk(KERN_DEBUG "%s: rx interrupt, done: %d, rx_new: %d\n",
  654. gp->dev->name, readl(gp->regs + RXDMA_DONE), gp->rx_new);
  655. entry = gp->rx_new;
  656. drops = 0;
  657. done = readl(gp->regs + RXDMA_DONE);
  658. for (;;) {
  659. struct gem_rxd *rxd = &gp->init_block->rxd[entry];
  660. struct sk_buff *skb;
  661. u64 status = le64_to_cpu(rxd->status_word);
  662. dma_addr_t dma_addr;
  663. int len;
  664. if ((status & RXDCTRL_OWN) != 0)
  665. break;
  666. if (work_done >= RX_RING_SIZE || work_done >= work_to_do)
  667. break;
  668. /* When writing back RX descriptor, GEM writes status
  669. * then buffer address, possibly in seperate transactions.
  670. * If we don't wait for the chip to write both, we could
  671. * post a new buffer to this descriptor then have GEM spam
  672. * on the buffer address. We sync on the RX completion
  673. * register to prevent this from happening.
  674. */
  675. if (entry == done) {
  676. done = readl(gp->regs + RXDMA_DONE);
  677. if (entry == done)
  678. break;
  679. }
  680. /* We can now account for the work we're about to do */
  681. work_done++;
  682. skb = gp->rx_skbs[entry];
  683. len = (status & RXDCTRL_BUFSZ) >> 16;
  684. if ((len < ETH_ZLEN) || (status & RXDCTRL_BAD)) {
  685. gp->net_stats.rx_errors++;
  686. if (len < ETH_ZLEN)
  687. gp->net_stats.rx_length_errors++;
  688. if (len & RXDCTRL_BAD)
  689. gp->net_stats.rx_crc_errors++;
  690. /* We'll just return it to GEM. */
  691. drop_it:
  692. gp->net_stats.rx_dropped++;
  693. goto next;
  694. }
  695. dma_addr = le64_to_cpu(rxd->buffer);
  696. if (len > RX_COPY_THRESHOLD) {
  697. struct sk_buff *new_skb;
  698. new_skb = gem_alloc_skb(RX_BUF_ALLOC_SIZE(gp), GFP_ATOMIC);
  699. if (new_skb == NULL) {
  700. drops++;
  701. goto drop_it;
  702. }
  703. pci_unmap_page(gp->pdev, dma_addr,
  704. RX_BUF_ALLOC_SIZE(gp),
  705. PCI_DMA_FROMDEVICE);
  706. gp->rx_skbs[entry] = new_skb;
  707. new_skb->dev = gp->dev;
  708. skb_put(new_skb, (gp->rx_buf_sz + RX_OFFSET));
  709. rxd->buffer = cpu_to_le64(pci_map_page(gp->pdev,
  710. virt_to_page(new_skb->data),
  711. offset_in_page(new_skb->data),
  712. RX_BUF_ALLOC_SIZE(gp),
  713. PCI_DMA_FROMDEVICE));
  714. skb_reserve(new_skb, RX_OFFSET);
  715. /* Trim the original skb for the netif. */
  716. skb_trim(skb, len);
  717. } else {
  718. struct sk_buff *copy_skb = dev_alloc_skb(len + 2);
  719. if (copy_skb == NULL) {
  720. drops++;
  721. goto drop_it;
  722. }
  723. skb_reserve(copy_skb, 2);
  724. skb_put(copy_skb, len);
  725. pci_dma_sync_single_for_cpu(gp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  726. skb_copy_from_linear_data(skb, copy_skb->data, len);
  727. pci_dma_sync_single_for_device(gp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  728. /* We'll reuse the original ring buffer. */
  729. skb = copy_skb;
  730. }
  731. csum = (__force __sum16)htons((status & RXDCTRL_TCPCSUM) ^ 0xffff);
  732. skb->csum = csum_unfold(csum);
  733. skb->ip_summed = CHECKSUM_COMPLETE;
  734. skb->protocol = eth_type_trans(skb, gp->dev);
  735. netif_receive_skb(skb);
  736. gp->net_stats.rx_packets++;
  737. gp->net_stats.rx_bytes += len;
  738. next:
  739. entry = NEXT_RX(entry);
  740. }
  741. gem_post_rxds(gp, entry);
  742. gp->rx_new = entry;
  743. if (drops)
  744. printk(KERN_INFO "%s: Memory squeeze, deferring packet.\n",
  745. gp->dev->name);
  746. return work_done;
  747. }
  748. static int gem_poll(struct napi_struct *napi, int budget)
  749. {
  750. struct gem *gp = container_of(napi, struct gem, napi);
  751. struct net_device *dev = gp->dev;
  752. unsigned long flags;
  753. int work_done;
  754. /*
  755. * NAPI locking nightmare: See comment at head of driver
  756. */
  757. spin_lock_irqsave(&gp->lock, flags);
  758. work_done = 0;
  759. do {
  760. /* Handle anomalies */
  761. if (gp->status & GREG_STAT_ABNORMAL) {
  762. if (gem_abnormal_irq(dev, gp, gp->status))
  763. break;
  764. }
  765. /* Run TX completion thread */
  766. spin_lock(&gp->tx_lock);
  767. gem_tx(dev, gp, gp->status);
  768. spin_unlock(&gp->tx_lock);
  769. spin_unlock_irqrestore(&gp->lock, flags);
  770. /* Run RX thread. We don't use any locking here,
  771. * code willing to do bad things - like cleaning the
  772. * rx ring - must call napi_disable(), which
  773. * schedule_timeout()'s if polling is already disabled.
  774. */
  775. work_done += gem_rx(gp, budget - work_done);
  776. if (work_done >= budget)
  777. return work_done;
  778. spin_lock_irqsave(&gp->lock, flags);
  779. gp->status = readl(gp->regs + GREG_STAT);
  780. } while (gp->status & GREG_STAT_NAPI);
  781. __napi_complete(napi);
  782. gem_enable_ints(gp);
  783. spin_unlock_irqrestore(&gp->lock, flags);
  784. return work_done;
  785. }
  786. static irqreturn_t gem_interrupt(int irq, void *dev_id)
  787. {
  788. struct net_device *dev = dev_id;
  789. struct gem *gp = netdev_priv(dev);
  790. unsigned long flags;
  791. /* Swallow interrupts when shutting the chip down, though
  792. * that shouldn't happen, we should have done free_irq() at
  793. * this point...
  794. */
  795. if (!gp->running)
  796. return IRQ_HANDLED;
  797. spin_lock_irqsave(&gp->lock, flags);
  798. if (napi_schedule_prep(&gp->napi)) {
  799. u32 gem_status = readl(gp->regs + GREG_STAT);
  800. if (gem_status == 0) {
  801. napi_enable(&gp->napi);
  802. spin_unlock_irqrestore(&gp->lock, flags);
  803. return IRQ_NONE;
  804. }
  805. gp->status = gem_status;
  806. gem_disable_ints(gp);
  807. __napi_schedule(&gp->napi);
  808. }
  809. spin_unlock_irqrestore(&gp->lock, flags);
  810. /* If polling was disabled at the time we received that
  811. * interrupt, we may return IRQ_HANDLED here while we
  812. * should return IRQ_NONE. No big deal...
  813. */
  814. return IRQ_HANDLED;
  815. }
  816. #ifdef CONFIG_NET_POLL_CONTROLLER
  817. static void gem_poll_controller(struct net_device *dev)
  818. {
  819. /* gem_interrupt is safe to reentrance so no need
  820. * to disable_irq here.
  821. */
  822. gem_interrupt(dev->irq, dev);
  823. }
  824. #endif
  825. static void gem_tx_timeout(struct net_device *dev)
  826. {
  827. struct gem *gp = netdev_priv(dev);
  828. printk(KERN_ERR "%s: transmit timed out, resetting\n", dev->name);
  829. if (!gp->running) {
  830. printk("%s: hrm.. hw not running !\n", dev->name);
  831. return;
  832. }
  833. printk(KERN_ERR "%s: TX_STATE[%08x:%08x:%08x]\n",
  834. dev->name,
  835. readl(gp->regs + TXDMA_CFG),
  836. readl(gp->regs + MAC_TXSTAT),
  837. readl(gp->regs + MAC_TXCFG));
  838. printk(KERN_ERR "%s: RX_STATE[%08x:%08x:%08x]\n",
  839. dev->name,
  840. readl(gp->regs + RXDMA_CFG),
  841. readl(gp->regs + MAC_RXSTAT),
  842. readl(gp->regs + MAC_RXCFG));
  843. spin_lock_irq(&gp->lock);
  844. spin_lock(&gp->tx_lock);
  845. gp->reset_task_pending = 1;
  846. schedule_work(&gp->reset_task);
  847. spin_unlock(&gp->tx_lock);
  848. spin_unlock_irq(&gp->lock);
  849. }
  850. static __inline__ int gem_intme(int entry)
  851. {
  852. /* Algorithm: IRQ every 1/2 of descriptors. */
  853. if (!(entry & ((TX_RING_SIZE>>1)-1)))
  854. return 1;
  855. return 0;
  856. }
  857. static netdev_tx_t gem_start_xmit(struct sk_buff *skb,
  858. struct net_device *dev)
  859. {
  860. struct gem *gp = netdev_priv(dev);
  861. int entry;
  862. u64 ctrl;
  863. unsigned long flags;
  864. ctrl = 0;
  865. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  866. const u64 csum_start_off = skb_transport_offset(skb);
  867. const u64 csum_stuff_off = csum_start_off + skb->csum_offset;
  868. ctrl = (TXDCTRL_CENAB |
  869. (csum_start_off << 15) |
  870. (csum_stuff_off << 21));
  871. }
  872. if (!spin_trylock_irqsave(&gp->tx_lock, flags)) {
  873. /* Tell upper layer to requeue */
  874. return NETDEV_TX_LOCKED;
  875. }
  876. /* We raced with gem_do_stop() */
  877. if (!gp->running) {
  878. spin_unlock_irqrestore(&gp->tx_lock, flags);
  879. return NETDEV_TX_BUSY;
  880. }
  881. /* This is a hard error, log it. */
  882. if (TX_BUFFS_AVAIL(gp) <= (skb_shinfo(skb)->nr_frags + 1)) {
  883. netif_stop_queue(dev);
  884. spin_unlock_irqrestore(&gp->tx_lock, flags);
  885. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when queue awake!\n",
  886. dev->name);
  887. return NETDEV_TX_BUSY;
  888. }
  889. entry = gp->tx_new;
  890. gp->tx_skbs[entry] = skb;
  891. if (skb_shinfo(skb)->nr_frags == 0) {
  892. struct gem_txd *txd = &gp->init_block->txd[entry];
  893. dma_addr_t mapping;
  894. u32 len;
  895. len = skb->len;
  896. mapping = pci_map_page(gp->pdev,
  897. virt_to_page(skb->data),
  898. offset_in_page(skb->data),
  899. len, PCI_DMA_TODEVICE);
  900. ctrl |= TXDCTRL_SOF | TXDCTRL_EOF | len;
  901. if (gem_intme(entry))
  902. ctrl |= TXDCTRL_INTME;
  903. txd->buffer = cpu_to_le64(mapping);
  904. wmb();
  905. txd->control_word = cpu_to_le64(ctrl);
  906. entry = NEXT_TX(entry);
  907. } else {
  908. struct gem_txd *txd;
  909. u32 first_len;
  910. u64 intme;
  911. dma_addr_t first_mapping;
  912. int frag, first_entry = entry;
  913. intme = 0;
  914. if (gem_intme(entry))
  915. intme |= TXDCTRL_INTME;
  916. /* We must give this initial chunk to the device last.
  917. * Otherwise we could race with the device.
  918. */
  919. first_len = skb_headlen(skb);
  920. first_mapping = pci_map_page(gp->pdev, virt_to_page(skb->data),
  921. offset_in_page(skb->data),
  922. first_len, PCI_DMA_TODEVICE);
  923. entry = NEXT_TX(entry);
  924. for (frag = 0; frag < skb_shinfo(skb)->nr_frags; frag++) {
  925. skb_frag_t *this_frag = &skb_shinfo(skb)->frags[frag];
  926. u32 len;
  927. dma_addr_t mapping;
  928. u64 this_ctrl;
  929. len = this_frag->size;
  930. mapping = pci_map_page(gp->pdev,
  931. this_frag->page,
  932. this_frag->page_offset,
  933. len, PCI_DMA_TODEVICE);
  934. this_ctrl = ctrl;
  935. if (frag == skb_shinfo(skb)->nr_frags - 1)
  936. this_ctrl |= TXDCTRL_EOF;
  937. txd = &gp->init_block->txd[entry];
  938. txd->buffer = cpu_to_le64(mapping);
  939. wmb();
  940. txd->control_word = cpu_to_le64(this_ctrl | len);
  941. if (gem_intme(entry))
  942. intme |= TXDCTRL_INTME;
  943. entry = NEXT_TX(entry);
  944. }
  945. txd = &gp->init_block->txd[first_entry];
  946. txd->buffer = cpu_to_le64(first_mapping);
  947. wmb();
  948. txd->control_word =
  949. cpu_to_le64(ctrl | TXDCTRL_SOF | intme | first_len);
  950. }
  951. gp->tx_new = entry;
  952. if (TX_BUFFS_AVAIL(gp) <= (MAX_SKB_FRAGS + 1))
  953. netif_stop_queue(dev);
  954. if (netif_msg_tx_queued(gp))
  955. printk(KERN_DEBUG "%s: tx queued, slot %d, skblen %d\n",
  956. dev->name, entry, skb->len);
  957. mb();
  958. writel(gp->tx_new, gp->regs + TXDMA_KICK);
  959. spin_unlock_irqrestore(&gp->tx_lock, flags);
  960. dev->trans_start = jiffies;
  961. return NETDEV_TX_OK;
  962. }
  963. static void gem_pcs_reset(struct gem *gp)
  964. {
  965. int limit;
  966. u32 val;
  967. /* Reset PCS unit. */
  968. val = readl(gp->regs + PCS_MIICTRL);
  969. val |= PCS_MIICTRL_RST;
  970. writel(val, gp->regs + PCS_MIICTRL);
  971. limit = 32;
  972. while (readl(gp->regs + PCS_MIICTRL) & PCS_MIICTRL_RST) {
  973. udelay(100);
  974. if (limit-- <= 0)
  975. break;
  976. }
  977. if (limit < 0)
  978. printk(KERN_WARNING "%s: PCS reset bit would not clear.\n",
  979. gp->dev->name);
  980. }
  981. static void gem_pcs_reinit_adv(struct gem *gp)
  982. {
  983. u32 val;
  984. /* Make sure PCS is disabled while changing advertisement
  985. * configuration.
  986. */
  987. val = readl(gp->regs + PCS_CFG);
  988. val &= ~(PCS_CFG_ENABLE | PCS_CFG_TO);
  989. writel(val, gp->regs + PCS_CFG);
  990. /* Advertise all capabilities except assymetric
  991. * pause.
  992. */
  993. val = readl(gp->regs + PCS_MIIADV);
  994. val |= (PCS_MIIADV_FD | PCS_MIIADV_HD |
  995. PCS_MIIADV_SP | PCS_MIIADV_AP);
  996. writel(val, gp->regs + PCS_MIIADV);
  997. /* Enable and restart auto-negotiation, disable wrapback/loopback,
  998. * and re-enable PCS.
  999. */
  1000. val = readl(gp->regs + PCS_MIICTRL);
  1001. val |= (PCS_MIICTRL_RAN | PCS_MIICTRL_ANE);
  1002. val &= ~PCS_MIICTRL_WB;
  1003. writel(val, gp->regs + PCS_MIICTRL);
  1004. val = readl(gp->regs + PCS_CFG);
  1005. val |= PCS_CFG_ENABLE;
  1006. writel(val, gp->regs + PCS_CFG);
  1007. /* Make sure serialink loopback is off. The meaning
  1008. * of this bit is logically inverted based upon whether
  1009. * you are in Serialink or SERDES mode.
  1010. */
  1011. val = readl(gp->regs + PCS_SCTRL);
  1012. if (gp->phy_type == phy_serialink)
  1013. val &= ~PCS_SCTRL_LOOP;
  1014. else
  1015. val |= PCS_SCTRL_LOOP;
  1016. writel(val, gp->regs + PCS_SCTRL);
  1017. }
  1018. #define STOP_TRIES 32
  1019. /* Must be invoked under gp->lock and gp->tx_lock. */
  1020. static void gem_reset(struct gem *gp)
  1021. {
  1022. int limit;
  1023. u32 val;
  1024. /* Make sure we won't get any more interrupts */
  1025. writel(0xffffffff, gp->regs + GREG_IMASK);
  1026. /* Reset the chip */
  1027. writel(gp->swrst_base | GREG_SWRST_TXRST | GREG_SWRST_RXRST,
  1028. gp->regs + GREG_SWRST);
  1029. limit = STOP_TRIES;
  1030. do {
  1031. udelay(20);
  1032. val = readl(gp->regs + GREG_SWRST);
  1033. if (limit-- <= 0)
  1034. break;
  1035. } while (val & (GREG_SWRST_TXRST | GREG_SWRST_RXRST));
  1036. if (limit < 0)
  1037. printk(KERN_ERR "%s: SW reset is ghetto.\n", gp->dev->name);
  1038. if (gp->phy_type == phy_serialink || gp->phy_type == phy_serdes)
  1039. gem_pcs_reinit_adv(gp);
  1040. }
  1041. /* Must be invoked under gp->lock and gp->tx_lock. */
  1042. static void gem_start_dma(struct gem *gp)
  1043. {
  1044. u32 val;
  1045. /* We are ready to rock, turn everything on. */
  1046. val = readl(gp->regs + TXDMA_CFG);
  1047. writel(val | TXDMA_CFG_ENABLE, gp->regs + TXDMA_CFG);
  1048. val = readl(gp->regs + RXDMA_CFG);
  1049. writel(val | RXDMA_CFG_ENABLE, gp->regs + RXDMA_CFG);
  1050. val = readl(gp->regs + MAC_TXCFG);
  1051. writel(val | MAC_TXCFG_ENAB, gp->regs + MAC_TXCFG);
  1052. val = readl(gp->regs + MAC_RXCFG);
  1053. writel(val | MAC_RXCFG_ENAB, gp->regs + MAC_RXCFG);
  1054. (void) readl(gp->regs + MAC_RXCFG);
  1055. udelay(100);
  1056. gem_enable_ints(gp);
  1057. writel(RX_RING_SIZE - 4, gp->regs + RXDMA_KICK);
  1058. }
  1059. /* Must be invoked under gp->lock and gp->tx_lock. DMA won't be
  1060. * actually stopped before about 4ms tho ...
  1061. */
  1062. static void gem_stop_dma(struct gem *gp)
  1063. {
  1064. u32 val;
  1065. /* We are done rocking, turn everything off. */
  1066. val = readl(gp->regs + TXDMA_CFG);
  1067. writel(val & ~TXDMA_CFG_ENABLE, gp->regs + TXDMA_CFG);
  1068. val = readl(gp->regs + RXDMA_CFG);
  1069. writel(val & ~RXDMA_CFG_ENABLE, gp->regs + RXDMA_CFG);
  1070. val = readl(gp->regs + MAC_TXCFG);
  1071. writel(val & ~MAC_TXCFG_ENAB, gp->regs + MAC_TXCFG);
  1072. val = readl(gp->regs + MAC_RXCFG);
  1073. writel(val & ~MAC_RXCFG_ENAB, gp->regs + MAC_RXCFG);
  1074. (void) readl(gp->regs + MAC_RXCFG);
  1075. /* Need to wait a bit ... done by the caller */
  1076. }
  1077. /* Must be invoked under gp->lock and gp->tx_lock. */
  1078. // XXX dbl check what that function should do when called on PCS PHY
  1079. static void gem_begin_auto_negotiation(struct gem *gp, struct ethtool_cmd *ep)
  1080. {
  1081. u32 advertise, features;
  1082. int autoneg;
  1083. int speed;
  1084. int duplex;
  1085. if (gp->phy_type != phy_mii_mdio0 &&
  1086. gp->phy_type != phy_mii_mdio1)
  1087. goto non_mii;
  1088. /* Setup advertise */
  1089. if (found_mii_phy(gp))
  1090. features = gp->phy_mii.def->features;
  1091. else
  1092. features = 0;
  1093. advertise = features & ADVERTISE_MASK;
  1094. if (gp->phy_mii.advertising != 0)
  1095. advertise &= gp->phy_mii.advertising;
  1096. autoneg = gp->want_autoneg;
  1097. speed = gp->phy_mii.speed;
  1098. duplex = gp->phy_mii.duplex;
  1099. /* Setup link parameters */
  1100. if (!ep)
  1101. goto start_aneg;
  1102. if (ep->autoneg == AUTONEG_ENABLE) {
  1103. advertise = ep->advertising;
  1104. autoneg = 1;
  1105. } else {
  1106. autoneg = 0;
  1107. speed = ep->speed;
  1108. duplex = ep->duplex;
  1109. }
  1110. start_aneg:
  1111. /* Sanitize settings based on PHY capabilities */
  1112. if ((features & SUPPORTED_Autoneg) == 0)
  1113. autoneg = 0;
  1114. if (speed == SPEED_1000 &&
  1115. !(features & (SUPPORTED_1000baseT_Half | SUPPORTED_1000baseT_Full)))
  1116. speed = SPEED_100;
  1117. if (speed == SPEED_100 &&
  1118. !(features & (SUPPORTED_100baseT_Half | SUPPORTED_100baseT_Full)))
  1119. speed = SPEED_10;
  1120. if (duplex == DUPLEX_FULL &&
  1121. !(features & (SUPPORTED_1000baseT_Full |
  1122. SUPPORTED_100baseT_Full |
  1123. SUPPORTED_10baseT_Full)))
  1124. duplex = DUPLEX_HALF;
  1125. if (speed == 0)
  1126. speed = SPEED_10;
  1127. /* If we are asleep, we don't try to actually setup the PHY, we
  1128. * just store the settings
  1129. */
  1130. if (gp->asleep) {
  1131. gp->phy_mii.autoneg = gp->want_autoneg = autoneg;
  1132. gp->phy_mii.speed = speed;
  1133. gp->phy_mii.duplex = duplex;
  1134. return;
  1135. }
  1136. /* Configure PHY & start aneg */
  1137. gp->want_autoneg = autoneg;
  1138. if (autoneg) {
  1139. if (found_mii_phy(gp))
  1140. gp->phy_mii.def->ops->setup_aneg(&gp->phy_mii, advertise);
  1141. gp->lstate = link_aneg;
  1142. } else {
  1143. if (found_mii_phy(gp))
  1144. gp->phy_mii.def->ops->setup_forced(&gp->phy_mii, speed, duplex);
  1145. gp->lstate = link_force_ok;
  1146. }
  1147. non_mii:
  1148. gp->timer_ticks = 0;
  1149. mod_timer(&gp->link_timer, jiffies + ((12 * HZ) / 10));
  1150. }
  1151. /* A link-up condition has occurred, initialize and enable the
  1152. * rest of the chip.
  1153. *
  1154. * Must be invoked under gp->lock and gp->tx_lock.
  1155. */
  1156. static int gem_set_link_modes(struct gem *gp)
  1157. {
  1158. u32 val;
  1159. int full_duplex, speed, pause;
  1160. full_duplex = 0;
  1161. speed = SPEED_10;
  1162. pause = 0;
  1163. if (found_mii_phy(gp)) {
  1164. if (gp->phy_mii.def->ops->read_link(&gp->phy_mii))
  1165. return 1;
  1166. full_duplex = (gp->phy_mii.duplex == DUPLEX_FULL);
  1167. speed = gp->phy_mii.speed;
  1168. pause = gp->phy_mii.pause;
  1169. } else if (gp->phy_type == phy_serialink ||
  1170. gp->phy_type == phy_serdes) {
  1171. u32 pcs_lpa = readl(gp->regs + PCS_MIILP);
  1172. if ((pcs_lpa & PCS_MIIADV_FD) || gp->phy_type == phy_serdes)
  1173. full_duplex = 1;
  1174. speed = SPEED_1000;
  1175. }
  1176. if (netif_msg_link(gp))
  1177. printk(KERN_INFO "%s: Link is up at %d Mbps, %s-duplex.\n",
  1178. gp->dev->name, speed, (full_duplex ? "full" : "half"));
  1179. if (!gp->running)
  1180. return 0;
  1181. val = (MAC_TXCFG_EIPG0 | MAC_TXCFG_NGU);
  1182. if (full_duplex) {
  1183. val |= (MAC_TXCFG_ICS | MAC_TXCFG_ICOLL);
  1184. } else {
  1185. /* MAC_TXCFG_NBO must be zero. */
  1186. }
  1187. writel(val, gp->regs + MAC_TXCFG);
  1188. val = (MAC_XIFCFG_OE | MAC_XIFCFG_LLED);
  1189. if (!full_duplex &&
  1190. (gp->phy_type == phy_mii_mdio0 ||
  1191. gp->phy_type == phy_mii_mdio1)) {
  1192. val |= MAC_XIFCFG_DISE;
  1193. } else if (full_duplex) {
  1194. val |= MAC_XIFCFG_FLED;
  1195. }
  1196. if (speed == SPEED_1000)
  1197. val |= (MAC_XIFCFG_GMII);
  1198. writel(val, gp->regs + MAC_XIFCFG);
  1199. /* If gigabit and half-duplex, enable carrier extension
  1200. * mode. Else, disable it.
  1201. */
  1202. if (speed == SPEED_1000 && !full_duplex) {
  1203. val = readl(gp->regs + MAC_TXCFG);
  1204. writel(val | MAC_TXCFG_TCE, gp->regs + MAC_TXCFG);
  1205. val = readl(gp->regs + MAC_RXCFG);
  1206. writel(val | MAC_RXCFG_RCE, gp->regs + MAC_RXCFG);
  1207. } else {
  1208. val = readl(gp->regs + MAC_TXCFG);
  1209. writel(val & ~MAC_TXCFG_TCE, gp->regs + MAC_TXCFG);
  1210. val = readl(gp->regs + MAC_RXCFG);
  1211. writel(val & ~MAC_RXCFG_RCE, gp->regs + MAC_RXCFG);
  1212. }
  1213. if (gp->phy_type == phy_serialink ||
  1214. gp->phy_type == phy_serdes) {
  1215. u32 pcs_lpa = readl(gp->regs + PCS_MIILP);
  1216. if (pcs_lpa & (PCS_MIIADV_SP | PCS_MIIADV_AP))
  1217. pause = 1;
  1218. }
  1219. if (netif_msg_link(gp)) {
  1220. if (pause) {
  1221. printk(KERN_INFO "%s: Pause is enabled "
  1222. "(rxfifo: %d off: %d on: %d)\n",
  1223. gp->dev->name,
  1224. gp->rx_fifo_sz,
  1225. gp->rx_pause_off,
  1226. gp->rx_pause_on);
  1227. } else {
  1228. printk(KERN_INFO "%s: Pause is disabled\n",
  1229. gp->dev->name);
  1230. }
  1231. }
  1232. if (!full_duplex)
  1233. writel(512, gp->regs + MAC_STIME);
  1234. else
  1235. writel(64, gp->regs + MAC_STIME);
  1236. val = readl(gp->regs + MAC_MCCFG);
  1237. if (pause)
  1238. val |= (MAC_MCCFG_SPE | MAC_MCCFG_RPE);
  1239. else
  1240. val &= ~(MAC_MCCFG_SPE | MAC_MCCFG_RPE);
  1241. writel(val, gp->regs + MAC_MCCFG);
  1242. gem_start_dma(gp);
  1243. return 0;
  1244. }
  1245. /* Must be invoked under gp->lock and gp->tx_lock. */
  1246. static int gem_mdio_link_not_up(struct gem *gp)
  1247. {
  1248. switch (gp->lstate) {
  1249. case link_force_ret:
  1250. if (netif_msg_link(gp))
  1251. printk(KERN_INFO "%s: Autoneg failed again, keeping"
  1252. " forced mode\n", gp->dev->name);
  1253. gp->phy_mii.def->ops->setup_forced(&gp->phy_mii,
  1254. gp->last_forced_speed, DUPLEX_HALF);
  1255. gp->timer_ticks = 5;
  1256. gp->lstate = link_force_ok;
  1257. return 0;
  1258. case link_aneg:
  1259. /* We try forced modes after a failed aneg only on PHYs that don't
  1260. * have "magic_aneg" bit set, which means they internally do the
  1261. * while forced-mode thingy. On these, we just restart aneg
  1262. */
  1263. if (gp->phy_mii.def->magic_aneg)
  1264. return 1;
  1265. if (netif_msg_link(gp))
  1266. printk(KERN_INFO "%s: switching to forced 100bt\n",
  1267. gp->dev->name);
  1268. /* Try forced modes. */
  1269. gp->phy_mii.def->ops->setup_forced(&gp->phy_mii, SPEED_100,
  1270. DUPLEX_HALF);
  1271. gp->timer_ticks = 5;
  1272. gp->lstate = link_force_try;
  1273. return 0;
  1274. case link_force_try:
  1275. /* Downgrade from 100 to 10 Mbps if necessary.
  1276. * If already at 10Mbps, warn user about the
  1277. * situation every 10 ticks.
  1278. */
  1279. if (gp->phy_mii.speed == SPEED_100) {
  1280. gp->phy_mii.def->ops->setup_forced(&gp->phy_mii, SPEED_10,
  1281. DUPLEX_HALF);
  1282. gp->timer_ticks = 5;
  1283. if (netif_msg_link(gp))
  1284. printk(KERN_INFO "%s: switching to forced 10bt\n",
  1285. gp->dev->name);
  1286. return 0;
  1287. } else
  1288. return 1;
  1289. default:
  1290. return 0;
  1291. }
  1292. }
  1293. static void gem_link_timer(unsigned long data)
  1294. {
  1295. struct gem *gp = (struct gem *) data;
  1296. int restart_aneg = 0;
  1297. if (gp->asleep)
  1298. return;
  1299. spin_lock_irq(&gp->lock);
  1300. spin_lock(&gp->tx_lock);
  1301. gem_get_cell(gp);
  1302. /* If the reset task is still pending, we just
  1303. * reschedule the link timer
  1304. */
  1305. if (gp->reset_task_pending)
  1306. goto restart;
  1307. if (gp->phy_type == phy_serialink ||
  1308. gp->phy_type == phy_serdes) {
  1309. u32 val = readl(gp->regs + PCS_MIISTAT);
  1310. if (!(val & PCS_MIISTAT_LS))
  1311. val = readl(gp->regs + PCS_MIISTAT);
  1312. if ((val & PCS_MIISTAT_LS) != 0) {
  1313. if (gp->lstate == link_up)
  1314. goto restart;
  1315. gp->lstate = link_up;
  1316. netif_carrier_on(gp->dev);
  1317. (void)gem_set_link_modes(gp);
  1318. }
  1319. goto restart;
  1320. }
  1321. if (found_mii_phy(gp) && gp->phy_mii.def->ops->poll_link(&gp->phy_mii)) {
  1322. /* Ok, here we got a link. If we had it due to a forced
  1323. * fallback, and we were configured for autoneg, we do
  1324. * retry a short autoneg pass. If you know your hub is
  1325. * broken, use ethtool ;)
  1326. */
  1327. if (gp->lstate == link_force_try && gp->want_autoneg) {
  1328. gp->lstate = link_force_ret;
  1329. gp->last_forced_speed = gp->phy_mii.speed;
  1330. gp->timer_ticks = 5;
  1331. if (netif_msg_link(gp))
  1332. printk(KERN_INFO "%s: Got link after fallback, retrying"
  1333. " autoneg once...\n", gp->dev->name);
  1334. gp->phy_mii.def->ops->setup_aneg(&gp->phy_mii, gp->phy_mii.advertising);
  1335. } else if (gp->lstate != link_up) {
  1336. gp->lstate = link_up;
  1337. netif_carrier_on(gp->dev);
  1338. if (gem_set_link_modes(gp))
  1339. restart_aneg = 1;
  1340. }
  1341. } else {
  1342. /* If the link was previously up, we restart the
  1343. * whole process
  1344. */
  1345. if (gp->lstate == link_up) {
  1346. gp->lstate = link_down;
  1347. if (netif_msg_link(gp))
  1348. printk(KERN_INFO "%s: Link down\n",
  1349. gp->dev->name);
  1350. netif_carrier_off(gp->dev);
  1351. gp->reset_task_pending = 1;
  1352. schedule_work(&gp->reset_task);
  1353. restart_aneg = 1;
  1354. } else if (++gp->timer_ticks > 10) {
  1355. if (found_mii_phy(gp))
  1356. restart_aneg = gem_mdio_link_not_up(gp);
  1357. else
  1358. restart_aneg = 1;
  1359. }
  1360. }
  1361. if (restart_aneg) {
  1362. gem_begin_auto_negotiation(gp, NULL);
  1363. goto out_unlock;
  1364. }
  1365. restart:
  1366. mod_timer(&gp->link_timer, jiffies + ((12 * HZ) / 10));
  1367. out_unlock:
  1368. gem_put_cell(gp);
  1369. spin_unlock(&gp->tx_lock);
  1370. spin_unlock_irq(&gp->lock);
  1371. }
  1372. /* Must be invoked under gp->lock and gp->tx_lock. */
  1373. static void gem_clean_rings(struct gem *gp)
  1374. {
  1375. struct gem_init_block *gb = gp->init_block;
  1376. struct sk_buff *skb;
  1377. int i;
  1378. dma_addr_t dma_addr;
  1379. for (i = 0; i < RX_RING_SIZE; i++) {
  1380. struct gem_rxd *rxd;
  1381. rxd = &gb->rxd[i];
  1382. if (gp->rx_skbs[i] != NULL) {
  1383. skb = gp->rx_skbs[i];
  1384. dma_addr = le64_to_cpu(rxd->buffer);
  1385. pci_unmap_page(gp->pdev, dma_addr,
  1386. RX_BUF_ALLOC_SIZE(gp),
  1387. PCI_DMA_FROMDEVICE);
  1388. dev_kfree_skb_any(skb);
  1389. gp->rx_skbs[i] = NULL;
  1390. }
  1391. rxd->status_word = 0;
  1392. wmb();
  1393. rxd->buffer = 0;
  1394. }
  1395. for (i = 0; i < TX_RING_SIZE; i++) {
  1396. if (gp->tx_skbs[i] != NULL) {
  1397. struct gem_txd *txd;
  1398. int frag;
  1399. skb = gp->tx_skbs[i];
  1400. gp->tx_skbs[i] = NULL;
  1401. for (frag = 0; frag <= skb_shinfo(skb)->nr_frags; frag++) {
  1402. int ent = i & (TX_RING_SIZE - 1);
  1403. txd = &gb->txd[ent];
  1404. dma_addr = le64_to_cpu(txd->buffer);
  1405. pci_unmap_page(gp->pdev, dma_addr,
  1406. le64_to_cpu(txd->control_word) &
  1407. TXDCTRL_BUFSZ, PCI_DMA_TODEVICE);
  1408. if (frag != skb_shinfo(skb)->nr_frags)
  1409. i++;
  1410. }
  1411. dev_kfree_skb_any(skb);
  1412. }
  1413. }
  1414. }
  1415. /* Must be invoked under gp->lock and gp->tx_lock. */
  1416. static void gem_init_rings(struct gem *gp)
  1417. {
  1418. struct gem_init_block *gb = gp->init_block;
  1419. struct net_device *dev = gp->dev;
  1420. int i;
  1421. dma_addr_t dma_addr;
  1422. gp->rx_new = gp->rx_old = gp->tx_new = gp->tx_old = 0;
  1423. gem_clean_rings(gp);
  1424. gp->rx_buf_sz = max(dev->mtu + ETH_HLEN + VLAN_HLEN,
  1425. (unsigned)VLAN_ETH_FRAME_LEN);
  1426. for (i = 0; i < RX_RING_SIZE; i++) {
  1427. struct sk_buff *skb;
  1428. struct gem_rxd *rxd = &gb->rxd[i];
  1429. skb = gem_alloc_skb(RX_BUF_ALLOC_SIZE(gp), GFP_ATOMIC);
  1430. if (!skb) {
  1431. rxd->buffer = 0;
  1432. rxd->status_word = 0;
  1433. continue;
  1434. }
  1435. gp->rx_skbs[i] = skb;
  1436. skb->dev = dev;
  1437. skb_put(skb, (gp->rx_buf_sz + RX_OFFSET));
  1438. dma_addr = pci_map_page(gp->pdev,
  1439. virt_to_page(skb->data),
  1440. offset_in_page(skb->data),
  1441. RX_BUF_ALLOC_SIZE(gp),
  1442. PCI_DMA_FROMDEVICE);
  1443. rxd->buffer = cpu_to_le64(dma_addr);
  1444. wmb();
  1445. rxd->status_word = cpu_to_le64(RXDCTRL_FRESH(gp));
  1446. skb_reserve(skb, RX_OFFSET);
  1447. }
  1448. for (i = 0; i < TX_RING_SIZE; i++) {
  1449. struct gem_txd *txd = &gb->txd[i];
  1450. txd->control_word = 0;
  1451. wmb();
  1452. txd->buffer = 0;
  1453. }
  1454. wmb();
  1455. }
  1456. /* Init PHY interface and start link poll state machine */
  1457. static void gem_init_phy(struct gem *gp)
  1458. {
  1459. u32 mifcfg;
  1460. /* Revert MIF CFG setting done on stop_phy */
  1461. mifcfg = readl(gp->regs + MIF_CFG);
  1462. mifcfg &= ~MIF_CFG_BBMODE;
  1463. writel(mifcfg, gp->regs + MIF_CFG);
  1464. if (gp->pdev->vendor == PCI_VENDOR_ID_APPLE) {
  1465. int i;
  1466. /* Those delay sucks, the HW seem to love them though, I'll
  1467. * serisouly consider breaking some locks here to be able
  1468. * to schedule instead
  1469. */
  1470. for (i = 0; i < 3; i++) {
  1471. #ifdef CONFIG_PPC_PMAC
  1472. pmac_call_feature(PMAC_FTR_GMAC_PHY_RESET, gp->of_node, 0, 0);
  1473. msleep(20);
  1474. #endif
  1475. /* Some PHYs used by apple have problem getting back to us,
  1476. * we do an additional reset here
  1477. */
  1478. phy_write(gp, MII_BMCR, BMCR_RESET);
  1479. msleep(20);
  1480. if (phy_read(gp, MII_BMCR) != 0xffff)
  1481. break;
  1482. if (i == 2)
  1483. printk(KERN_WARNING "%s: GMAC PHY not responding !\n",
  1484. gp->dev->name);
  1485. }
  1486. }
  1487. if (gp->pdev->vendor == PCI_VENDOR_ID_SUN &&
  1488. gp->pdev->device == PCI_DEVICE_ID_SUN_GEM) {
  1489. u32 val;
  1490. /* Init datapath mode register. */
  1491. if (gp->phy_type == phy_mii_mdio0 ||
  1492. gp->phy_type == phy_mii_mdio1) {
  1493. val = PCS_DMODE_MGM;
  1494. } else if (gp->phy_type == phy_serialink) {
  1495. val = PCS_DMODE_SM | PCS_DMODE_GMOE;
  1496. } else {
  1497. val = PCS_DMODE_ESM;
  1498. }
  1499. writel(val, gp->regs + PCS_DMODE);
  1500. }
  1501. if (gp->phy_type == phy_mii_mdio0 ||
  1502. gp->phy_type == phy_mii_mdio1) {
  1503. // XXX check for errors
  1504. mii_phy_probe(&gp->phy_mii, gp->mii_phy_addr);
  1505. /* Init PHY */
  1506. if (gp->phy_mii.def && gp->phy_mii.def->ops->init)
  1507. gp->phy_mii.def->ops->init(&gp->phy_mii);
  1508. } else {
  1509. gem_pcs_reset(gp);
  1510. gem_pcs_reinit_adv(gp);
  1511. }
  1512. /* Default aneg parameters */
  1513. gp->timer_ticks = 0;
  1514. gp->lstate = link_down;
  1515. netif_carrier_off(gp->dev);
  1516. /* Can I advertise gigabit here ? I'd need BCM PHY docs... */
  1517. spin_lock_irq(&gp->lock);
  1518. gem_begin_auto_negotiation(gp, NULL);
  1519. spin_unlock_irq(&gp->lock);
  1520. }
  1521. /* Must be invoked under gp->lock and gp->tx_lock. */
  1522. static void gem_init_dma(struct gem *gp)
  1523. {
  1524. u64 desc_dma = (u64) gp->gblock_dvma;
  1525. u32 val;
  1526. val = (TXDMA_CFG_BASE | (0x7ff << 10) | TXDMA_CFG_PMODE);
  1527. writel(val, gp->regs + TXDMA_CFG);
  1528. writel(desc_dma >> 32, gp->regs + TXDMA_DBHI);
  1529. writel(desc_dma & 0xffffffff, gp->regs + TXDMA_DBLOW);
  1530. desc_dma += (INIT_BLOCK_TX_RING_SIZE * sizeof(struct gem_txd));
  1531. writel(0, gp->regs + TXDMA_KICK);
  1532. val = (RXDMA_CFG_BASE | (RX_OFFSET << 10) |
  1533. ((14 / 2) << 13) | RXDMA_CFG_FTHRESH_128);
  1534. writel(val, gp->regs + RXDMA_CFG);
  1535. writel(desc_dma >> 32, gp->regs + RXDMA_DBHI);
  1536. writel(desc_dma & 0xffffffff, gp->regs + RXDMA_DBLOW);
  1537. writel(RX_RING_SIZE - 4, gp->regs + RXDMA_KICK);
  1538. val = (((gp->rx_pause_off / 64) << 0) & RXDMA_PTHRESH_OFF);
  1539. val |= (((gp->rx_pause_on / 64) << 12) & RXDMA_PTHRESH_ON);
  1540. writel(val, gp->regs + RXDMA_PTHRESH);
  1541. if (readl(gp->regs + GREG_BIFCFG) & GREG_BIFCFG_M66EN)
  1542. writel(((5 & RXDMA_BLANK_IPKTS) |
  1543. ((8 << 12) & RXDMA_BLANK_ITIME)),
  1544. gp->regs + RXDMA_BLANK);
  1545. else
  1546. writel(((5 & RXDMA_BLANK_IPKTS) |
  1547. ((4 << 12) & RXDMA_BLANK_ITIME)),
  1548. gp->regs + RXDMA_BLANK);
  1549. }
  1550. /* Must be invoked under gp->lock and gp->tx_lock. */
  1551. static u32 gem_setup_multicast(struct gem *gp)
  1552. {
  1553. u32 rxcfg = 0;
  1554. int i;
  1555. if ((gp->dev->flags & IFF_ALLMULTI) ||
  1556. (gp->dev->mc_count > 256)) {
  1557. for (i=0; i<16; i++)
  1558. writel(0xffff, gp->regs + MAC_HASH0 + (i << 2));
  1559. rxcfg |= MAC_RXCFG_HFE;
  1560. } else if (gp->dev->flags & IFF_PROMISC) {
  1561. rxcfg |= MAC_RXCFG_PROM;
  1562. } else {
  1563. u16 hash_table[16];
  1564. u32 crc;
  1565. struct dev_mc_list *dmi = gp->dev->mc_list;
  1566. int i;
  1567. for (i = 0; i < 16; i++)
  1568. hash_table[i] = 0;
  1569. for (i = 0; i < gp->dev->mc_count; i++) {
  1570. char *addrs = dmi->dmi_addr;
  1571. dmi = dmi->next;
  1572. if (!(*addrs & 1))
  1573. continue;
  1574. crc = ether_crc_le(6, addrs);
  1575. crc >>= 24;
  1576. hash_table[crc >> 4] |= 1 << (15 - (crc & 0xf));
  1577. }
  1578. for (i=0; i<16; i++)
  1579. writel(hash_table[i], gp->regs + MAC_HASH0 + (i << 2));
  1580. rxcfg |= MAC_RXCFG_HFE;
  1581. }
  1582. return rxcfg;
  1583. }
  1584. /* Must be invoked under gp->lock and gp->tx_lock. */
  1585. static void gem_init_mac(struct gem *gp)
  1586. {
  1587. unsigned char *e = &gp->dev->dev_addr[0];
  1588. writel(0x1bf0, gp->regs + MAC_SNDPAUSE);
  1589. writel(0x00, gp->regs + MAC_IPG0);
  1590. writel(0x08, gp->regs + MAC_IPG1);
  1591. writel(0x04, gp->regs + MAC_IPG2);
  1592. writel(0x40, gp->regs + MAC_STIME);
  1593. writel(0x40, gp->regs + MAC_MINFSZ);
  1594. /* Ethernet payload + header + FCS + optional VLAN tag. */
  1595. writel(0x20000000 | (gp->rx_buf_sz + 4), gp->regs + MAC_MAXFSZ);
  1596. writel(0x07, gp->regs + MAC_PASIZE);
  1597. writel(0x04, gp->regs + MAC_JAMSIZE);
  1598. writel(0x10, gp->regs + MAC_ATTLIM);
  1599. writel(0x8808, gp->regs + MAC_MCTYPE);
  1600. writel((e[5] | (e[4] << 8)) & 0x3ff, gp->regs + MAC_RANDSEED);
  1601. writel((e[4] << 8) | e[5], gp->regs + MAC_ADDR0);
  1602. writel((e[2] << 8) | e[3], gp->regs + MAC_ADDR1);
  1603. writel((e[0] << 8) | e[1], gp->regs + MAC_ADDR2);
  1604. writel(0, gp->regs + MAC_ADDR3);
  1605. writel(0, gp->regs + MAC_ADDR4);
  1606. writel(0, gp->regs + MAC_ADDR5);
  1607. writel(0x0001, gp->regs + MAC_ADDR6);
  1608. writel(0xc200, gp->regs + MAC_ADDR7);
  1609. writel(0x0180, gp->regs + MAC_ADDR8);
  1610. writel(0, gp->regs + MAC_AFILT0);
  1611. writel(0, gp->regs + MAC_AFILT1);
  1612. writel(0, gp->regs + MAC_AFILT2);
  1613. writel(0, gp->regs + MAC_AF21MSK);
  1614. writel(0, gp->regs + MAC_AF0MSK);
  1615. gp->mac_rx_cfg = gem_setup_multicast(gp);
  1616. #ifdef STRIP_FCS
  1617. gp->mac_rx_cfg |= MAC_RXCFG_SFCS;
  1618. #endif
  1619. writel(0, gp->regs + MAC_NCOLL);
  1620. writel(0, gp->regs + MAC_FASUCC);
  1621. writel(0, gp->regs + MAC_ECOLL);
  1622. writel(0, gp->regs + MAC_LCOLL);
  1623. writel(0, gp->regs + MAC_DTIMER);
  1624. writel(0, gp->regs + MAC_PATMPS);
  1625. writel(0, gp->regs + MAC_RFCTR);
  1626. writel(0, gp->regs + MAC_LERR);
  1627. writel(0, gp->regs + MAC_AERR);
  1628. writel(0, gp->regs + MAC_FCSERR);
  1629. writel(0, gp->regs + MAC_RXCVERR);
  1630. /* Clear RX/TX/MAC/XIF config, we will set these up and enable
  1631. * them once a link is established.
  1632. */
  1633. writel(0, gp->regs + MAC_TXCFG);
  1634. writel(gp->mac_rx_cfg, gp->regs + MAC_RXCFG);
  1635. writel(0, gp->regs + MAC_MCCFG);
  1636. writel(0, gp->regs + MAC_XIFCFG);
  1637. /* Setup MAC interrupts. We want to get all of the interesting
  1638. * counter expiration events, but we do not want to hear about
  1639. * normal rx/tx as the DMA engine tells us that.
  1640. */
  1641. writel(MAC_TXSTAT_XMIT, gp->regs + MAC_TXMASK);
  1642. writel(MAC_RXSTAT_RCV, gp->regs + MAC_RXMASK);
  1643. /* Don't enable even the PAUSE interrupts for now, we
  1644. * make no use of those events other than to record them.
  1645. */
  1646. writel(0xffffffff, gp->regs + MAC_MCMASK);
  1647. /* Don't enable GEM's WOL in normal operations
  1648. */
  1649. if (gp->has_wol)
  1650. writel(0, gp->regs + WOL_WAKECSR);
  1651. }
  1652. /* Must be invoked under gp->lock and gp->tx_lock. */
  1653. static void gem_init_pause_thresholds(struct gem *gp)
  1654. {
  1655. u32 cfg;
  1656. /* Calculate pause thresholds. Setting the OFF threshold to the
  1657. * full RX fifo size effectively disables PAUSE generation which
  1658. * is what we do for 10/100 only GEMs which have FIFOs too small
  1659. * to make real gains from PAUSE.
  1660. */
  1661. if (gp->rx_fifo_sz <= (2 * 1024)) {
  1662. gp->rx_pause_off = gp->rx_pause_on = gp->rx_fifo_sz;
  1663. } else {
  1664. int max_frame = (gp->rx_buf_sz + 4 + 64) & ~63;
  1665. int off = (gp->rx_fifo_sz - (max_frame * 2));
  1666. int on = off - max_frame;
  1667. gp->rx_pause_off = off;
  1668. gp->rx_pause_on = on;
  1669. }
  1670. /* Configure the chip "burst" DMA mode & enable some
  1671. * HW bug fixes on Apple version
  1672. */
  1673. cfg = 0;
  1674. if (gp->pdev->vendor == PCI_VENDOR_ID_APPLE)
  1675. cfg |= GREG_CFG_RONPAULBIT | GREG_CFG_ENBUG2FIX;
  1676. #if !defined(CONFIG_SPARC64) && !defined(CONFIG_ALPHA)
  1677. cfg |= GREG_CFG_IBURST;
  1678. #endif
  1679. cfg |= ((31 << 1) & GREG_CFG_TXDMALIM);
  1680. cfg |= ((31 << 6) & GREG_CFG_RXDMALIM);
  1681. writel(cfg, gp->regs + GREG_CFG);
  1682. /* If Infinite Burst didn't stick, then use different
  1683. * thresholds (and Apple bug fixes don't exist)
  1684. */
  1685. if (!(readl(gp->regs + GREG_CFG) & GREG_CFG_IBURST)) {
  1686. cfg = ((2 << 1) & GREG_CFG_TXDMALIM);
  1687. cfg |= ((8 << 6) & GREG_CFG_RXDMALIM);
  1688. writel(cfg, gp->regs + GREG_CFG);
  1689. }
  1690. }
  1691. static int gem_check_invariants(struct gem *gp)
  1692. {
  1693. struct pci_dev *pdev = gp->pdev;
  1694. u32 mif_cfg;
  1695. /* On Apple's sungem, we can't rely on registers as the chip
  1696. * was been powered down by the firmware. The PHY is looked
  1697. * up later on.
  1698. */
  1699. if (pdev->vendor == PCI_VENDOR_ID_APPLE) {
  1700. gp->phy_type = phy_mii_mdio0;
  1701. gp->tx_fifo_sz = readl(gp->regs + TXDMA_FSZ) * 64;
  1702. gp->rx_fifo_sz = readl(gp->regs + RXDMA_FSZ) * 64;
  1703. gp->swrst_base = 0;
  1704. mif_cfg = readl(gp->regs + MIF_CFG);
  1705. mif_cfg &= ~(MIF_CFG_PSELECT|MIF_CFG_POLL|MIF_CFG_BBMODE|MIF_CFG_MDI1);
  1706. mif_cfg |= MIF_CFG_MDI0;
  1707. writel(mif_cfg, gp->regs + MIF_CFG);
  1708. writel(PCS_DMODE_MGM, gp->regs + PCS_DMODE);
  1709. writel(MAC_XIFCFG_OE, gp->regs + MAC_XIFCFG);
  1710. /* We hard-code the PHY address so we can properly bring it out of
  1711. * reset later on, we can't really probe it at this point, though
  1712. * that isn't an issue.
  1713. */
  1714. if (gp->pdev->device == PCI_DEVICE_ID_APPLE_K2_GMAC)
  1715. gp->mii_phy_addr = 1;
  1716. else
  1717. gp->mii_phy_addr = 0;
  1718. return 0;
  1719. }
  1720. mif_cfg = readl(gp->regs + MIF_CFG);
  1721. if (pdev->vendor == PCI_VENDOR_ID_SUN &&
  1722. pdev->device == PCI_DEVICE_ID_SUN_RIO_GEM) {
  1723. /* One of the MII PHYs _must_ be present
  1724. * as this chip has no gigabit PHY.
  1725. */
  1726. if ((mif_cfg & (MIF_CFG_MDI0 | MIF_CFG_MDI1)) == 0) {
  1727. printk(KERN_ERR PFX "RIO GEM lacks MII phy, mif_cfg[%08x]\n",
  1728. mif_cfg);
  1729. return -1;
  1730. }
  1731. }
  1732. /* Determine initial PHY interface type guess. MDIO1 is the
  1733. * external PHY and thus takes precedence over MDIO0.
  1734. */
  1735. if (mif_cfg & MIF_CFG_MDI1) {
  1736. gp->phy_type = phy_mii_mdio1;
  1737. mif_cfg |= MIF_CFG_PSELECT;
  1738. writel(mif_cfg, gp->regs + MIF_CFG);
  1739. } else if (mif_cfg & MIF_CFG_MDI0) {
  1740. gp->phy_type = phy_mii_mdio0;
  1741. mif_cfg &= ~MIF_CFG_PSELECT;
  1742. writel(mif_cfg, gp->regs + MIF_CFG);
  1743. } else {
  1744. #ifdef CONFIG_SPARC
  1745. const char *p;
  1746. p = of_get_property(gp->of_node, "shared-pins", NULL);
  1747. if (p && !strcmp(p, "serdes"))
  1748. gp->phy_type = phy_serdes;
  1749. else
  1750. #endif
  1751. gp->phy_type = phy_serialink;
  1752. }
  1753. if (gp->phy_type == phy_mii_mdio1 ||
  1754. gp->phy_type == phy_mii_mdio0) {
  1755. int i;
  1756. for (i = 0; i < 32; i++) {
  1757. gp->mii_phy_addr = i;
  1758. if (phy_read(gp, MII_BMCR) != 0xffff)
  1759. break;
  1760. }
  1761. if (i == 32) {
  1762. if (pdev->device != PCI_DEVICE_ID_SUN_GEM) {
  1763. printk(KERN_ERR PFX "RIO MII phy will not respond.\n");
  1764. return -1;
  1765. }
  1766. gp->phy_type = phy_serdes;
  1767. }
  1768. }
  1769. /* Fetch the FIFO configurations now too. */
  1770. gp->tx_fifo_sz = readl(gp->regs + TXDMA_FSZ) * 64;
  1771. gp->rx_fifo_sz = readl(gp->regs + RXDMA_FSZ) * 64;
  1772. if (pdev->vendor == PCI_VENDOR_ID_SUN) {
  1773. if (pdev->device == PCI_DEVICE_ID_SUN_GEM) {
  1774. if (gp->tx_fifo_sz != (9 * 1024) ||
  1775. gp->rx_fifo_sz != (20 * 1024)) {
  1776. printk(KERN_ERR PFX "GEM has bogus fifo sizes tx(%d) rx(%d)\n",
  1777. gp->tx_fifo_sz, gp->rx_fifo_sz);
  1778. return -1;
  1779. }
  1780. gp->swrst_base = 0;
  1781. } else {
  1782. if (gp->tx_fifo_sz != (2 * 1024) ||
  1783. gp->rx_fifo_sz != (2 * 1024)) {
  1784. printk(KERN_ERR PFX "RIO GEM has bogus fifo sizes tx(%d) rx(%d)\n",
  1785. gp->tx_fifo_sz, gp->rx_fifo_sz);
  1786. return -1;
  1787. }
  1788. gp->swrst_base = (64 / 4) << GREG_SWRST_CACHE_SHIFT;
  1789. }
  1790. }
  1791. return 0;
  1792. }
  1793. /* Must be invoked under gp->lock and gp->tx_lock. */
  1794. static void gem_reinit_chip(struct gem *gp)
  1795. {
  1796. /* Reset the chip */
  1797. gem_reset(gp);
  1798. /* Make sure ints are disabled */
  1799. gem_disable_ints(gp);
  1800. /* Allocate & setup ring buffers */
  1801. gem_init_rings(gp);
  1802. /* Configure pause thresholds */
  1803. gem_init_pause_thresholds(gp);
  1804. /* Init DMA & MAC engines */
  1805. gem_init_dma(gp);
  1806. gem_init_mac(gp);
  1807. }
  1808. /* Must be invoked with no lock held. */
  1809. static void gem_stop_phy(struct gem *gp, int wol)
  1810. {
  1811. u32 mifcfg;
  1812. unsigned long flags;
  1813. /* Let the chip settle down a bit, it seems that helps
  1814. * for sleep mode on some models
  1815. */
  1816. msleep(10);
  1817. /* Make sure we aren't polling PHY status change. We
  1818. * don't currently use that feature though
  1819. */
  1820. mifcfg = readl(gp->regs + MIF_CFG);
  1821. mifcfg &= ~MIF_CFG_POLL;
  1822. writel(mifcfg, gp->regs + MIF_CFG);
  1823. if (wol && gp->has_wol) {
  1824. unsigned char *e = &gp->dev->dev_addr[0];
  1825. u32 csr;
  1826. /* Setup wake-on-lan for MAGIC packet */
  1827. writel(MAC_RXCFG_HFE | MAC_RXCFG_SFCS | MAC_RXCFG_ENAB,
  1828. gp->regs + MAC_RXCFG);
  1829. writel((e[4] << 8) | e[5], gp->regs + WOL_MATCH0);
  1830. writel((e[2] << 8) | e[3], gp->regs + WOL_MATCH1);
  1831. writel((e[0] << 8) | e[1], gp->regs + WOL_MATCH2);
  1832. writel(WOL_MCOUNT_N | WOL_MCOUNT_M, gp->regs + WOL_MCOUNT);
  1833. csr = WOL_WAKECSR_ENABLE;
  1834. if ((readl(gp->regs + MAC_XIFCFG) & MAC_XIFCFG_GMII) == 0)
  1835. csr |= WOL_WAKECSR_MII;
  1836. writel(csr, gp->regs + WOL_WAKECSR);
  1837. } else {
  1838. writel(0, gp->regs + MAC_RXCFG);
  1839. (void)readl(gp->regs + MAC_RXCFG);
  1840. /* Machine sleep will die in strange ways if we
  1841. * dont wait a bit here, looks like the chip takes
  1842. * some time to really shut down
  1843. */
  1844. msleep(10);
  1845. }
  1846. writel(0, gp->regs + MAC_TXCFG);
  1847. writel(0, gp->regs + MAC_XIFCFG);
  1848. writel(0, gp->regs + TXDMA_CFG);
  1849. writel(0, gp->regs + RXDMA_CFG);
  1850. if (!wol) {
  1851. spin_lock_irqsave(&gp->lock, flags);
  1852. spin_lock(&gp->tx_lock);
  1853. gem_reset(gp);
  1854. writel(MAC_TXRST_CMD, gp->regs + MAC_TXRST);
  1855. writel(MAC_RXRST_CMD, gp->regs + MAC_RXRST);
  1856. spin_unlock(&gp->tx_lock);
  1857. spin_unlock_irqrestore(&gp->lock, flags);
  1858. /* No need to take the lock here */
  1859. if (found_mii_phy(gp) && gp->phy_mii.def->ops->suspend)
  1860. gp->phy_mii.def->ops->suspend(&gp->phy_mii);
  1861. /* According to Apple, we must set the MDIO pins to this begnign
  1862. * state or we may 1) eat more current, 2) damage some PHYs
  1863. */
  1864. writel(mifcfg | MIF_CFG_BBMODE, gp->regs + MIF_CFG);
  1865. writel(0, gp->regs + MIF_BBCLK);
  1866. writel(0, gp->regs + MIF_BBDATA);
  1867. writel(0, gp->regs + MIF_BBOENAB);
  1868. writel(MAC_XIFCFG_GMII | MAC_XIFCFG_LBCK, gp->regs + MAC_XIFCFG);
  1869. (void) readl(gp->regs + MAC_XIFCFG);
  1870. }
  1871. }
  1872. static int gem_do_start(struct net_device *dev)
  1873. {
  1874. struct gem *gp = netdev_priv(dev);
  1875. unsigned long flags;
  1876. spin_lock_irqsave(&gp->lock, flags);
  1877. spin_lock(&gp->tx_lock);
  1878. /* Enable the cell */
  1879. gem_get_cell(gp);
  1880. /* Init & setup chip hardware */
  1881. gem_reinit_chip(gp);
  1882. gp->running = 1;
  1883. napi_enable(&gp->napi);
  1884. if (gp->lstate == link_up) {
  1885. netif_carrier_on(gp->dev);
  1886. gem_set_link_modes(gp);
  1887. }
  1888. netif_wake_queue(gp->dev);
  1889. spin_unlock(&gp->tx_lock);
  1890. spin_unlock_irqrestore(&gp->lock, flags);
  1891. if (request_irq(gp->pdev->irq, gem_interrupt,
  1892. IRQF_SHARED, dev->name, (void *)dev)) {
  1893. printk(KERN_ERR "%s: failed to request irq !\n", gp->dev->name);
  1894. spin_lock_irqsave(&gp->lock, flags);
  1895. spin_lock(&gp->tx_lock);
  1896. napi_disable(&gp->napi);
  1897. gp->running = 0;
  1898. gem_reset(gp);
  1899. gem_clean_rings(gp);
  1900. gem_put_cell(gp);
  1901. spin_unlock(&gp->tx_lock);
  1902. spin_unlock_irqrestore(&gp->lock, flags);
  1903. return -EAGAIN;
  1904. }
  1905. return 0;
  1906. }
  1907. static void gem_do_stop(struct net_device *dev, int wol)
  1908. {
  1909. struct gem *gp = netdev_priv(dev);
  1910. unsigned long flags;
  1911. spin_lock_irqsave(&gp->lock, flags);
  1912. spin_lock(&gp->tx_lock);
  1913. gp->running = 0;
  1914. /* Stop netif queue */
  1915. netif_stop_queue(dev);
  1916. /* Make sure ints are disabled */
  1917. gem_disable_ints(gp);
  1918. /* We can drop the lock now */
  1919. spin_unlock(&gp->tx_lock);
  1920. spin_unlock_irqrestore(&gp->lock, flags);
  1921. /* If we are going to sleep with WOL */
  1922. gem_stop_dma(gp);
  1923. msleep(10);
  1924. if (!wol)
  1925. gem_reset(gp);
  1926. msleep(10);
  1927. /* Get rid of rings */
  1928. gem_clean_rings(gp);
  1929. /* No irq needed anymore */
  1930. free_irq(gp->pdev->irq, (void *) dev);
  1931. /* Cell not needed neither if no WOL */
  1932. if (!wol) {
  1933. spin_lock_irqsave(&gp->lock, flags);
  1934. gem_put_cell(gp);
  1935. spin_unlock_irqrestore(&gp->lock, flags);
  1936. }
  1937. }
  1938. static void gem_reset_task(struct work_struct *work)
  1939. {
  1940. struct gem *gp = container_of(work, struct gem, reset_task);
  1941. mutex_lock(&gp->pm_mutex);
  1942. if (gp->opened)
  1943. napi_disable(&gp->napi);
  1944. spin_lock_irq(&gp->lock);
  1945. spin_lock(&gp->tx_lock);
  1946. if (gp->running) {
  1947. netif_stop_queue(gp->dev);
  1948. /* Reset the chip & rings */
  1949. gem_reinit_chip(gp);
  1950. if (gp->lstate == link_up)
  1951. gem_set_link_modes(gp);
  1952. netif_wake_queue(gp->dev);
  1953. }
  1954. gp->reset_task_pending = 0;
  1955. spin_unlock(&gp->tx_lock);
  1956. spin_unlock_irq(&gp->lock);
  1957. if (gp->opened)
  1958. napi_enable(&gp->napi);
  1959. mutex_unlock(&gp->pm_mutex);
  1960. }
  1961. static int gem_open(struct net_device *dev)
  1962. {
  1963. struct gem *gp = netdev_priv(dev);
  1964. int rc = 0;
  1965. mutex_lock(&gp->pm_mutex);
  1966. /* We need the cell enabled */
  1967. if (!gp->asleep)
  1968. rc = gem_do_start(dev);
  1969. gp->opened = (rc == 0);
  1970. mutex_unlock(&gp->pm_mutex);
  1971. return rc;
  1972. }
  1973. static int gem_close(struct net_device *dev)
  1974. {
  1975. struct gem *gp = netdev_priv(dev);
  1976. mutex_lock(&gp->pm_mutex);
  1977. napi_disable(&gp->napi);
  1978. gp->opened = 0;
  1979. if (!gp->asleep)
  1980. gem_do_stop(dev, 0);
  1981. mutex_unlock(&gp->pm_mutex);
  1982. return 0;
  1983. }
  1984. #ifdef CONFIG_PM
  1985. static int gem_suspend(struct pci_dev *pdev, pm_message_t state)
  1986. {
  1987. struct net_device *dev = pci_get_drvdata(pdev);
  1988. struct gem *gp = netdev_priv(dev);
  1989. unsigned long flags;
  1990. mutex_lock(&gp->pm_mutex);
  1991. printk(KERN_INFO "%s: suspending, WakeOnLan %s\n",
  1992. dev->name,
  1993. (gp->wake_on_lan && gp->opened) ? "enabled" : "disabled");
  1994. /* Keep the cell enabled during the entire operation */
  1995. spin_lock_irqsave(&gp->lock, flags);
  1996. spin_lock(&gp->tx_lock);
  1997. gem_get_cell(gp);
  1998. spin_unlock(&gp->tx_lock);
  1999. spin_unlock_irqrestore(&gp->lock, flags);
  2000. /* If the driver is opened, we stop the MAC */
  2001. if (gp->opened) {
  2002. napi_disable(&gp->napi);
  2003. /* Stop traffic, mark us closed */
  2004. netif_device_detach(dev);
  2005. /* Switch off MAC, remember WOL setting */
  2006. gp->asleep_wol = gp->wake_on_lan;
  2007. gem_do_stop(dev, gp->asleep_wol);
  2008. } else
  2009. gp->asleep_wol = 0;
  2010. /* Mark us asleep */
  2011. gp->asleep = 1;
  2012. wmb();
  2013. /* Stop the link timer */
  2014. del_timer_sync(&gp->link_timer);
  2015. /* Now we release the mutex to not block the reset task who
  2016. * can take it too. We are marked asleep, so there will be no
  2017. * conflict here
  2018. */
  2019. mutex_unlock(&gp->pm_mutex);
  2020. /* Wait for a pending reset task to complete */
  2021. while (gp->reset_task_pending)
  2022. yield();
  2023. flush_scheduled_work();
  2024. /* Shut the PHY down eventually and setup WOL */
  2025. gem_stop_phy(gp, gp->asleep_wol);
  2026. /* Make sure bus master is disabled */
  2027. pci_disable_device(gp->pdev);
  2028. /* Release the cell, no need to take a lock at this point since
  2029. * nothing else can happen now
  2030. */
  2031. gem_put_cell(gp);
  2032. return 0;
  2033. }
  2034. static int gem_resume(struct pci_dev *pdev)
  2035. {
  2036. struct net_device *dev = pci_get_drvdata(pdev);
  2037. struct gem *gp = netdev_priv(dev);
  2038. unsigned long flags;
  2039. printk(KERN_INFO "%s: resuming\n", dev->name);
  2040. mutex_lock(&gp->pm_mutex);
  2041. /* Keep the cell enabled during the entire operation, no need to
  2042. * take a lock here tho since nothing else can happen while we are
  2043. * marked asleep
  2044. */
  2045. gem_get_cell(gp);
  2046. /* Make sure PCI access and bus master are enabled */
  2047. if (pci_enable_device(gp->pdev)) {
  2048. printk(KERN_ERR "%s: Can't re-enable chip !\n",
  2049. dev->name);
  2050. /* Put cell and forget it for now, it will be considered as
  2051. * still asleep, a new sleep cycle may bring it back
  2052. */
  2053. gem_put_cell(gp);
  2054. mutex_unlock(&gp->pm_mutex);
  2055. return 0;
  2056. }
  2057. pci_set_master(gp->pdev);
  2058. /* Reset everything */
  2059. gem_reset(gp);
  2060. /* Mark us woken up */
  2061. gp->asleep = 0;
  2062. wmb();
  2063. /* Bring the PHY back. Again, lock is useless at this point as
  2064. * nothing can be happening until we restart the whole thing
  2065. */
  2066. gem_init_phy(gp);
  2067. /* If we were opened, bring everything back */
  2068. if (gp->opened) {
  2069. /* Restart MAC */
  2070. gem_do_start(dev);
  2071. /* Re-attach net device */
  2072. netif_device_attach(dev);
  2073. }
  2074. spin_lock_irqsave(&gp->lock, flags);
  2075. spin_lock(&gp->tx_lock);
  2076. /* If we had WOL enabled, the cell clock was never turned off during
  2077. * sleep, so we end up beeing unbalanced. Fix that here
  2078. */
  2079. if (gp->asleep_wol)
  2080. gem_put_cell(gp);
  2081. /* This function doesn't need to hold the cell, it will be held if the
  2082. * driver is open by gem_do_start().
  2083. */
  2084. gem_put_cell(gp);
  2085. spin_unlock(&gp->tx_lock);
  2086. spin_unlock_irqrestore(&gp->lock, flags);
  2087. mutex_unlock(&gp->pm_mutex);
  2088. return 0;
  2089. }
  2090. #endif /* CONFIG_PM */
  2091. static struct net_device_stats *gem_get_stats(struct net_device *dev)
  2092. {
  2093. struct gem *gp = netdev_priv(dev);
  2094. struct net_device_stats *stats = &gp->net_stats;
  2095. spin_lock_irq(&gp->lock);
  2096. spin_lock(&gp->tx_lock);
  2097. /* I have seen this being called while the PM was in progress,
  2098. * so we shield against this
  2099. */
  2100. if (gp->running) {
  2101. stats->rx_crc_errors += readl(gp->regs + MAC_FCSERR);
  2102. writel(0, gp->regs + MAC_FCSERR);
  2103. stats->rx_frame_errors += readl(gp->regs + MAC_AERR);
  2104. writel(0, gp->regs + MAC_AERR);
  2105. stats->rx_length_errors += readl(gp->regs + MAC_LERR);
  2106. writel(0, gp->regs + MAC_LERR);
  2107. stats->tx_aborted_errors += readl(gp->regs + MAC_ECOLL);
  2108. stats->collisions +=
  2109. (readl(gp->regs + MAC_ECOLL) +
  2110. readl(gp->regs + MAC_LCOLL));
  2111. writel(0, gp->regs + MAC_ECOLL);
  2112. writel(0, gp->regs + MAC_LCOLL);
  2113. }
  2114. spin_unlock(&gp->tx_lock);
  2115. spin_unlock_irq(&gp->lock);
  2116. return &gp->net_stats;
  2117. }
  2118. static int gem_set_mac_address(struct net_device *dev, void *addr)
  2119. {
  2120. struct sockaddr *macaddr = (struct sockaddr *) addr;
  2121. struct gem *gp = netdev_priv(dev);
  2122. unsigned char *e = &dev->dev_addr[0];
  2123. if (!is_valid_ether_addr(macaddr->sa_data))
  2124. return -EADDRNOTAVAIL;
  2125. if (!netif_running(dev) || !netif_device_present(dev)) {
  2126. /* We'll just catch it later when the
  2127. * device is up'd or resumed.
  2128. */
  2129. memcpy(dev->dev_addr, macaddr->sa_data, dev->addr_len);
  2130. return 0;
  2131. }
  2132. mutex_lock(&gp->pm_mutex);
  2133. memcpy(dev->dev_addr, macaddr->sa_data, dev->addr_len);
  2134. if (gp->running) {
  2135. writel((e[4] << 8) | e[5], gp->regs + MAC_ADDR0);
  2136. writel((e[2] << 8) | e[3], gp->regs + MAC_ADDR1);
  2137. writel((e[0] << 8) | e[1], gp->regs + MAC_ADDR2);
  2138. }
  2139. mutex_unlock(&gp->pm_mutex);
  2140. return 0;
  2141. }
  2142. static void gem_set_multicast(struct net_device *dev)
  2143. {
  2144. struct gem *gp = netdev_priv(dev);
  2145. u32 rxcfg, rxcfg_new;
  2146. int limit = 10000;
  2147. spin_lock_irq(&gp->lock);
  2148. spin_lock(&gp->tx_lock);
  2149. if (!gp->running)
  2150. goto bail;
  2151. netif_stop_queue(dev);
  2152. rxcfg = readl(gp->regs + MAC_RXCFG);
  2153. rxcfg_new = gem_setup_multicast(gp);
  2154. #ifdef STRIP_FCS
  2155. rxcfg_new |= MAC_RXCFG_SFCS;
  2156. #endif
  2157. gp->mac_rx_cfg = rxcfg_new;
  2158. writel(rxcfg & ~MAC_RXCFG_ENAB, gp->regs + MAC_RXCFG);
  2159. while (readl(gp->regs + MAC_RXCFG) & MAC_RXCFG_ENAB) {
  2160. if (!limit--)
  2161. break;
  2162. udelay(10);
  2163. }
  2164. rxcfg &= ~(MAC_RXCFG_PROM | MAC_RXCFG_HFE);
  2165. rxcfg |= rxcfg_new;
  2166. writel(rxcfg, gp->regs + MAC_RXCFG);
  2167. netif_wake_queue(dev);
  2168. bail:
  2169. spin_unlock(&gp->tx_lock);
  2170. spin_unlock_irq(&gp->lock);
  2171. }
  2172. /* Jumbo-grams don't seem to work :-( */
  2173. #define GEM_MIN_MTU 68
  2174. #if 1
  2175. #define GEM_MAX_MTU 1500
  2176. #else
  2177. #define GEM_MAX_MTU 9000
  2178. #endif
  2179. static int gem_change_mtu(struct net_device *dev, int new_mtu)
  2180. {
  2181. struct gem *gp = netdev_priv(dev);
  2182. if (new_mtu < GEM_MIN_MTU || new_mtu > GEM_MAX_MTU)
  2183. return -EINVAL;
  2184. if (!netif_running(dev) || !netif_device_present(dev)) {
  2185. /* We'll just catch it later when the
  2186. * device is up'd or resumed.
  2187. */
  2188. dev->mtu = new_mtu;
  2189. return 0;
  2190. }
  2191. mutex_lock(&gp->pm_mutex);
  2192. spin_lock_irq(&gp->lock);
  2193. spin_lock(&gp->tx_lock);
  2194. dev->mtu = new_mtu;
  2195. if (gp->running) {
  2196. gem_reinit_chip(gp);
  2197. if (gp->lstate == link_up)
  2198. gem_set_link_modes(gp);
  2199. }
  2200. spin_unlock(&gp->tx_lock);
  2201. spin_unlock_irq(&gp->lock);
  2202. mutex_unlock(&gp->pm_mutex);
  2203. return 0;
  2204. }
  2205. static void gem_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  2206. {
  2207. struct gem *gp = netdev_priv(dev);
  2208. strcpy(info->driver, DRV_NAME);
  2209. strcpy(info->version, DRV_VERSION);
  2210. strcpy(info->bus_info, pci_name(gp->pdev));
  2211. }
  2212. static int gem_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  2213. {
  2214. struct gem *gp = netdev_priv(dev);
  2215. if (gp->phy_type == phy_mii_mdio0 ||
  2216. gp->phy_type == phy_mii_mdio1) {
  2217. if (gp->phy_mii.def)
  2218. cmd->supported = gp->phy_mii.def->features;
  2219. else
  2220. cmd->supported = (SUPPORTED_10baseT_Half |
  2221. SUPPORTED_10baseT_Full);
  2222. /* XXX hardcoded stuff for now */
  2223. cmd->port = PORT_MII;
  2224. cmd->transceiver = XCVR_EXTERNAL;
  2225. cmd->phy_address = 0; /* XXX fixed PHYAD */
  2226. /* Return current PHY settings */
  2227. spin_lock_irq(&gp->lock);
  2228. cmd->autoneg = gp->want_autoneg;
  2229. cmd->speed = gp->phy_mii.speed;
  2230. cmd->duplex = gp->phy_mii.duplex;
  2231. cmd->advertising = gp->phy_mii.advertising;
  2232. /* If we started with a forced mode, we don't have a default
  2233. * advertise set, we need to return something sensible so
  2234. * userland can re-enable autoneg properly.
  2235. */
  2236. if (cmd->advertising == 0)
  2237. cmd->advertising = cmd->supported;
  2238. spin_unlock_irq(&gp->lock);
  2239. } else { // XXX PCS ?
  2240. cmd->supported =
  2241. (SUPPORTED_10baseT_Half | SUPPORTED_10baseT_Full |
  2242. SUPPORTED_100baseT_Half | SUPPORTED_100baseT_Full |
  2243. SUPPORTED_Autoneg);
  2244. cmd->advertising = cmd->supported;
  2245. cmd->speed = 0;
  2246. cmd->duplex = cmd->port = cmd->phy_address =
  2247. cmd->transceiver = cmd->autoneg = 0;
  2248. /* serdes means usually a Fibre connector, with most fixed */
  2249. if (gp->phy_type == phy_serdes) {
  2250. cmd->port = PORT_FIBRE;
  2251. cmd->supported = (SUPPORTED_1000baseT_Half |
  2252. SUPPORTED_1000baseT_Full |
  2253. SUPPORTED_FIBRE | SUPPORTED_Autoneg |
  2254. SUPPORTED_Pause | SUPPORTED_Asym_Pause);
  2255. cmd->advertising = cmd->supported;
  2256. cmd->transceiver = XCVR_INTERNAL;
  2257. if (gp->lstate == link_up)
  2258. cmd->speed = SPEED_1000;
  2259. cmd->duplex = DUPLEX_FULL;
  2260. cmd->autoneg = 1;
  2261. }
  2262. }
  2263. cmd->maxtxpkt = cmd->maxrxpkt = 0;
  2264. return 0;
  2265. }
  2266. static int gem_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  2267. {
  2268. struct gem *gp = netdev_priv(dev);
  2269. /* Verify the settings we care about. */
  2270. if (cmd->autoneg != AUTONEG_ENABLE &&
  2271. cmd->autoneg != AUTONEG_DISABLE)
  2272. return -EINVAL;
  2273. if (cmd->autoneg == AUTONEG_ENABLE &&
  2274. cmd->advertising == 0)
  2275. return -EINVAL;
  2276. if (cmd->autoneg == AUTONEG_DISABLE &&
  2277. ((cmd->speed != SPEED_1000 &&
  2278. cmd->speed != SPEED_100 &&
  2279. cmd->speed != SPEED_10) ||
  2280. (cmd->duplex != DUPLEX_HALF &&
  2281. cmd->duplex != DUPLEX_FULL)))
  2282. return -EINVAL;
  2283. /* Apply settings and restart link process. */
  2284. spin_lock_irq(&gp->lock);
  2285. gem_get_cell(gp);
  2286. gem_begin_auto_negotiation(gp, cmd);
  2287. gem_put_cell(gp);
  2288. spin_unlock_irq(&gp->lock);
  2289. return 0;
  2290. }
  2291. static int gem_nway_reset(struct net_device *dev)
  2292. {
  2293. struct gem *gp = netdev_priv(dev);
  2294. if (!gp->want_autoneg)
  2295. return -EINVAL;
  2296. /* Restart link process. */
  2297. spin_lock_irq(&gp->lock);
  2298. gem_get_cell(gp);
  2299. gem_begin_auto_negotiation(gp, NULL);
  2300. gem_put_cell(gp);
  2301. spin_unlock_irq(&gp->lock);
  2302. return 0;
  2303. }
  2304. static u32 gem_get_msglevel(struct net_device *dev)
  2305. {
  2306. struct gem *gp = netdev_priv(dev);
  2307. return gp->msg_enable;
  2308. }
  2309. static void gem_set_msglevel(struct net_device *dev, u32 value)
  2310. {
  2311. struct gem *gp = netdev_priv(dev);
  2312. gp->msg_enable = value;
  2313. }
  2314. /* Add more when I understand how to program the chip */
  2315. /* like WAKE_UCAST | WAKE_MCAST | WAKE_BCAST */
  2316. #define WOL_SUPPORTED_MASK (WAKE_MAGIC)
  2317. static void gem_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2318. {
  2319. struct gem *gp = netdev_priv(dev);
  2320. /* Add more when I understand how to program the chip */
  2321. if (gp->has_wol) {
  2322. wol->supported = WOL_SUPPORTED_MASK;
  2323. wol->wolopts = gp->wake_on_lan;
  2324. } else {
  2325. wol->supported = 0;
  2326. wol->wolopts = 0;
  2327. }
  2328. }
  2329. static int gem_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2330. {
  2331. struct gem *gp = netdev_priv(dev);
  2332. if (!gp->has_wol)
  2333. return -EOPNOTSUPP;
  2334. gp->wake_on_lan = wol->wolopts & WOL_SUPPORTED_MASK;
  2335. return 0;
  2336. }
  2337. static const struct ethtool_ops gem_ethtool_ops = {
  2338. .get_drvinfo = gem_get_drvinfo,
  2339. .get_link = ethtool_op_get_link,
  2340. .get_settings = gem_get_settings,
  2341. .set_settings = gem_set_settings,
  2342. .nway_reset = gem_nway_reset,
  2343. .get_msglevel = gem_get_msglevel,
  2344. .set_msglevel = gem_set_msglevel,
  2345. .get_wol = gem_get_wol,
  2346. .set_wol = gem_set_wol,
  2347. };
  2348. static int gem_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  2349. {
  2350. struct gem *gp = netdev_priv(dev);
  2351. struct mii_ioctl_data *data = if_mii(ifr);
  2352. int rc = -EOPNOTSUPP;
  2353. unsigned long flags;
  2354. /* Hold the PM mutex while doing ioctl's or we may collide
  2355. * with power management.
  2356. */
  2357. mutex_lock(&gp->pm_mutex);
  2358. spin_lock_irqsave(&gp->lock, flags);
  2359. gem_get_cell(gp);
  2360. spin_unlock_irqrestore(&gp->lock, flags);
  2361. switch (cmd) {
  2362. case SIOCGMIIPHY: /* Get address of MII PHY in use. */
  2363. data->phy_id = gp->mii_phy_addr;
  2364. /* Fallthrough... */
  2365. case SIOCGMIIREG: /* Read MII PHY register. */
  2366. if (!gp->running)
  2367. rc = -EAGAIN;
  2368. else {
  2369. data->val_out = __phy_read(gp, data->phy_id & 0x1f,
  2370. data->reg_num & 0x1f);
  2371. rc = 0;
  2372. }
  2373. break;
  2374. case SIOCSMIIREG: /* Write MII PHY register. */
  2375. if (!gp->running)
  2376. rc = -EAGAIN;
  2377. else {
  2378. __phy_write(gp, data->phy_id & 0x1f, data->reg_num & 0x1f,
  2379. data->val_in);
  2380. rc = 0;
  2381. }
  2382. break;
  2383. };
  2384. spin_lock_irqsave(&gp->lock, flags);
  2385. gem_put_cell(gp);
  2386. spin_unlock_irqrestore(&gp->lock, flags);
  2387. mutex_unlock(&gp->pm_mutex);
  2388. return rc;
  2389. }
  2390. #if (!defined(CONFIG_SPARC) && !defined(CONFIG_PPC_PMAC))
  2391. /* Fetch MAC address from vital product data of PCI ROM. */
  2392. static int find_eth_addr_in_vpd(void __iomem *rom_base, int len, unsigned char *dev_addr)
  2393. {
  2394. int this_offset;
  2395. for (this_offset = 0x20; this_offset < len; this_offset++) {
  2396. void __iomem *p = rom_base + this_offset;
  2397. int i;
  2398. if (readb(p + 0) != 0x90 ||
  2399. readb(p + 1) != 0x00 ||
  2400. readb(p + 2) != 0x09 ||
  2401. readb(p + 3) != 0x4e ||
  2402. readb(p + 4) != 0x41 ||
  2403. readb(p + 5) != 0x06)
  2404. continue;
  2405. this_offset += 6;
  2406. p += 6;
  2407. for (i = 0; i < 6; i++)
  2408. dev_addr[i] = readb(p + i);
  2409. return 1;
  2410. }
  2411. return 0;
  2412. }
  2413. static void get_gem_mac_nonobp(struct pci_dev *pdev, unsigned char *dev_addr)
  2414. {
  2415. size_t size;
  2416. void __iomem *p = pci_map_rom(pdev, &size);
  2417. if (p) {
  2418. int found;
  2419. found = readb(p) == 0x55 &&
  2420. readb(p + 1) == 0xaa &&
  2421. find_eth_addr_in_vpd(p, (64 * 1024), dev_addr);
  2422. pci_unmap_rom(pdev, p);
  2423. if (found)
  2424. return;
  2425. }
  2426. /* Sun MAC prefix then 3 random bytes. */
  2427. dev_addr[0] = 0x08;
  2428. dev_addr[1] = 0x00;
  2429. dev_addr[2] = 0x20;
  2430. get_random_bytes(dev_addr + 3, 3);
  2431. return;
  2432. }
  2433. #endif /* not Sparc and not PPC */
  2434. static int __devinit gem_get_device_address(struct gem *gp)
  2435. {
  2436. #if defined(CONFIG_SPARC) || defined(CONFIG_PPC_PMAC)
  2437. struct net_device *dev = gp->dev;
  2438. const unsigned char *addr;
  2439. addr = of_get_property(gp->of_node, "local-mac-address", NULL);
  2440. if (addr == NULL) {
  2441. #ifdef CONFIG_SPARC
  2442. addr = idprom->id_ethaddr;
  2443. #else
  2444. printk("\n");
  2445. printk(KERN_ERR "%s: can't get mac-address\n", dev->name);
  2446. return -1;
  2447. #endif
  2448. }
  2449. memcpy(dev->dev_addr, addr, 6);
  2450. #else
  2451. get_gem_mac_nonobp(gp->pdev, gp->dev->dev_addr);
  2452. #endif
  2453. return 0;
  2454. }
  2455. static void gem_remove_one(struct pci_dev *pdev)
  2456. {
  2457. struct net_device *dev = pci_get_drvdata(pdev);
  2458. if (dev) {
  2459. struct gem *gp = netdev_priv(dev);
  2460. unregister_netdev(dev);
  2461. /* Stop the link timer */
  2462. del_timer_sync(&gp->link_timer);
  2463. /* We shouldn't need any locking here */
  2464. gem_get_cell(gp);
  2465. /* Wait for a pending reset task to complete */
  2466. while (gp->reset_task_pending)
  2467. yield();
  2468. flush_scheduled_work();
  2469. /* Shut the PHY down */
  2470. gem_stop_phy(gp, 0);
  2471. gem_put_cell(gp);
  2472. /* Make sure bus master is disabled */
  2473. pci_disable_device(gp->pdev);
  2474. /* Free resources */
  2475. pci_free_consistent(pdev,
  2476. sizeof(struct gem_init_block),
  2477. gp->init_block,
  2478. gp->gblock_dvma);
  2479. iounmap(gp->regs);
  2480. pci_release_regions(pdev);
  2481. free_netdev(dev);
  2482. pci_set_drvdata(pdev, NULL);
  2483. }
  2484. }
  2485. static const struct net_device_ops gem_netdev_ops = {
  2486. .ndo_open = gem_open,
  2487. .ndo_stop = gem_close,
  2488. .ndo_start_xmit = gem_start_xmit,
  2489. .ndo_get_stats = gem_get_stats,
  2490. .ndo_set_multicast_list = gem_set_multicast,
  2491. .ndo_do_ioctl = gem_ioctl,
  2492. .ndo_tx_timeout = gem_tx_timeout,
  2493. .ndo_change_mtu = gem_change_mtu,
  2494. .ndo_validate_addr = eth_validate_addr,
  2495. .ndo_set_mac_address = gem_set_mac_address,
  2496. #ifdef CONFIG_NET_POLL_CONTROLLER
  2497. .ndo_poll_controller = gem_poll_controller,
  2498. #endif
  2499. };
  2500. static int __devinit gem_init_one(struct pci_dev *pdev,
  2501. const struct pci_device_id *ent)
  2502. {
  2503. static int gem_version_printed = 0;
  2504. unsigned long gemreg_base, gemreg_len;
  2505. struct net_device *dev;
  2506. struct gem *gp;
  2507. int err, pci_using_dac;
  2508. if (gem_version_printed++ == 0)
  2509. printk(KERN_INFO "%s", version);
  2510. /* Apple gmac note: during probe, the chip is powered up by
  2511. * the arch code to allow the code below to work (and to let
  2512. * the chip be probed on the config space. It won't stay powered
  2513. * up until the interface is brought up however, so we can't rely
  2514. * on register configuration done at this point.
  2515. */
  2516. err = pci_enable_device(pdev);
  2517. if (err) {
  2518. printk(KERN_ERR PFX "Cannot enable MMIO operation, "
  2519. "aborting.\n");
  2520. return err;
  2521. }
  2522. pci_set_master(pdev);
  2523. /* Configure DMA attributes. */
  2524. /* All of the GEM documentation states that 64-bit DMA addressing
  2525. * is fully supported and should work just fine. However the
  2526. * front end for RIO based GEMs is different and only supports
  2527. * 32-bit addressing.
  2528. *
  2529. * For now we assume the various PPC GEMs are 32-bit only as well.
  2530. */
  2531. if (pdev->vendor == PCI_VENDOR_ID_SUN &&
  2532. pdev->device == PCI_DEVICE_ID_SUN_GEM &&
  2533. !pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
  2534. pci_using_dac = 1;
  2535. } else {
  2536. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  2537. if (err) {
  2538. printk(KERN_ERR PFX "No usable DMA configuration, "
  2539. "aborting.\n");
  2540. goto err_disable_device;
  2541. }
  2542. pci_using_dac = 0;
  2543. }
  2544. gemreg_base = pci_resource_start(pdev, 0);
  2545. gemreg_len = pci_resource_len(pdev, 0);
  2546. if ((pci_resource_flags(pdev, 0) & IORESOURCE_IO) != 0) {
  2547. printk(KERN_ERR PFX "Cannot find proper PCI device "
  2548. "base address, aborting.\n");
  2549. err = -ENODEV;
  2550. goto err_disable_device;
  2551. }
  2552. dev = alloc_etherdev(sizeof(*gp));
  2553. if (!dev) {
  2554. printk(KERN_ERR PFX "Etherdev alloc failed, aborting.\n");
  2555. err = -ENOMEM;
  2556. goto err_disable_device;
  2557. }
  2558. SET_NETDEV_DEV(dev, &pdev->dev);
  2559. gp = netdev_priv(dev);
  2560. err = pci_request_regions(pdev, DRV_NAME);
  2561. if (err) {
  2562. printk(KERN_ERR PFX "Cannot obtain PCI resources, "
  2563. "aborting.\n");
  2564. goto err_out_free_netdev;
  2565. }
  2566. gp->pdev = pdev;
  2567. dev->base_addr = (long) pdev;
  2568. gp->dev = dev;
  2569. gp->msg_enable = DEFAULT_MSG;
  2570. spin_lock_init(&gp->lock);
  2571. spin_lock_init(&gp->tx_lock);
  2572. mutex_init(&gp->pm_mutex);
  2573. init_timer(&gp->link_timer);
  2574. gp->link_timer.function = gem_link_timer;
  2575. gp->link_timer.data = (unsigned long) gp;
  2576. INIT_WORK(&gp->reset_task, gem_reset_task);
  2577. gp->lstate = link_down;
  2578. gp->timer_ticks = 0;
  2579. netif_carrier_off(dev);
  2580. gp->regs = ioremap(gemreg_base, gemreg_len);
  2581. if (!gp->regs) {
  2582. printk(KERN_ERR PFX "Cannot map device registers, "
  2583. "aborting.\n");
  2584. err = -EIO;
  2585. goto err_out_free_res;
  2586. }
  2587. /* On Apple, we want a reference to the Open Firmware device-tree
  2588. * node. We use it for clock control.
  2589. */
  2590. #if defined(CONFIG_PPC_PMAC) || defined(CONFIG_SPARC)
  2591. gp->of_node = pci_device_to_OF_node(pdev);
  2592. #endif
  2593. /* Only Apple version supports WOL afaik */
  2594. if (pdev->vendor == PCI_VENDOR_ID_APPLE)
  2595. gp->has_wol = 1;
  2596. /* Make sure cell is enabled */
  2597. gem_get_cell(gp);
  2598. /* Make sure everything is stopped and in init state */
  2599. gem_reset(gp);
  2600. /* Fill up the mii_phy structure (even if we won't use it) */
  2601. gp->phy_mii.dev = dev;
  2602. gp->phy_mii.mdio_read = _phy_read;
  2603. gp->phy_mii.mdio_write = _phy_write;
  2604. #ifdef CONFIG_PPC_PMAC
  2605. gp->phy_mii.platform_data = gp->of_node;
  2606. #endif
  2607. /* By default, we start with autoneg */
  2608. gp->want_autoneg = 1;
  2609. /* Check fifo sizes, PHY type, etc... */
  2610. if (gem_check_invariants(gp)) {
  2611. err = -ENODEV;
  2612. goto err_out_iounmap;
  2613. }
  2614. /* It is guaranteed that the returned buffer will be at least
  2615. * PAGE_SIZE aligned.
  2616. */
  2617. gp->init_block = (struct gem_init_block *)
  2618. pci_alloc_consistent(pdev, sizeof(struct gem_init_block),
  2619. &gp->gblock_dvma);
  2620. if (!gp->init_block) {
  2621. printk(KERN_ERR PFX "Cannot allocate init block, "
  2622. "aborting.\n");
  2623. err = -ENOMEM;
  2624. goto err_out_iounmap;
  2625. }
  2626. if (gem_get_device_address(gp))
  2627. goto err_out_free_consistent;
  2628. dev->netdev_ops = &gem_netdev_ops;
  2629. netif_napi_add(dev, &gp->napi, gem_poll, 64);
  2630. dev->ethtool_ops = &gem_ethtool_ops;
  2631. dev->watchdog_timeo = 5 * HZ;
  2632. dev->irq = pdev->irq;
  2633. dev->dma = 0;
  2634. /* Set that now, in case PM kicks in now */
  2635. pci_set_drvdata(pdev, dev);
  2636. /* Detect & init PHY, start autoneg, we release the cell now
  2637. * too, it will be managed by whoever needs it
  2638. */
  2639. gem_init_phy(gp);
  2640. spin_lock_irq(&gp->lock);
  2641. gem_put_cell(gp);
  2642. spin_unlock_irq(&gp->lock);
  2643. /* Register with kernel */
  2644. if (register_netdev(dev)) {
  2645. printk(KERN_ERR PFX "Cannot register net device, "
  2646. "aborting.\n");
  2647. err = -ENOMEM;
  2648. goto err_out_free_consistent;
  2649. }
  2650. printk(KERN_INFO "%s: Sun GEM (PCI) 10/100/1000BaseT Ethernet %pM\n",
  2651. dev->name, dev->dev_addr);
  2652. if (gp->phy_type == phy_mii_mdio0 ||
  2653. gp->phy_type == phy_mii_mdio1)
  2654. printk(KERN_INFO "%s: Found %s PHY\n", dev->name,
  2655. gp->phy_mii.def ? gp->phy_mii.def->name : "no");
  2656. /* GEM can do it all... */
  2657. dev->features |= NETIF_F_SG | NETIF_F_HW_CSUM | NETIF_F_LLTX;
  2658. if (pci_using_dac)
  2659. dev->features |= NETIF_F_HIGHDMA;
  2660. return 0;
  2661. err_out_free_consistent:
  2662. gem_remove_one(pdev);
  2663. err_out_iounmap:
  2664. gem_put_cell(gp);
  2665. iounmap(gp->regs);
  2666. err_out_free_res:
  2667. pci_release_regions(pdev);
  2668. err_out_free_netdev:
  2669. free_netdev(dev);
  2670. err_disable_device:
  2671. pci_disable_device(pdev);
  2672. return err;
  2673. }
  2674. static struct pci_driver gem_driver = {
  2675. .name = GEM_MODULE_NAME,
  2676. .id_table = gem_pci_tbl,
  2677. .probe = gem_init_one,
  2678. .remove = gem_remove_one,
  2679. #ifdef CONFIG_PM
  2680. .suspend = gem_suspend,
  2681. .resume = gem_resume,
  2682. #endif /* CONFIG_PM */
  2683. };
  2684. static int __init gem_init(void)
  2685. {
  2686. return pci_register_driver(&gem_driver);
  2687. }
  2688. static void __exit gem_cleanup(void)
  2689. {
  2690. pci_unregister_driver(&gem_driver);
  2691. }
  2692. module_init(gem_init);
  2693. module_exit(gem_cleanup);