smsc9420.c 44 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762
  1. /***************************************************************************
  2. *
  3. * Copyright (C) 2007,2008 SMSC
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  18. *
  19. ***************************************************************************
  20. */
  21. #include <linux/kernel.h>
  22. #include <linux/netdevice.h>
  23. #include <linux/phy.h>
  24. #include <linux/pci.h>
  25. #include <linux/if_vlan.h>
  26. #include <linux/dma-mapping.h>
  27. #include <linux/crc32.h>
  28. #include <asm/unaligned.h>
  29. #include "smsc9420.h"
  30. #define DRV_NAME "smsc9420"
  31. #define PFX DRV_NAME ": "
  32. #define DRV_MDIONAME "smsc9420-mdio"
  33. #define DRV_DESCRIPTION "SMSC LAN9420 driver"
  34. #define DRV_VERSION "1.01"
  35. MODULE_LICENSE("GPL");
  36. MODULE_VERSION(DRV_VERSION);
  37. struct smsc9420_dma_desc {
  38. u32 status;
  39. u32 length;
  40. u32 buffer1;
  41. u32 buffer2;
  42. };
  43. struct smsc9420_ring_info {
  44. struct sk_buff *skb;
  45. dma_addr_t mapping;
  46. };
  47. struct smsc9420_pdata {
  48. void __iomem *base_addr;
  49. struct pci_dev *pdev;
  50. struct net_device *dev;
  51. struct smsc9420_dma_desc *rx_ring;
  52. struct smsc9420_dma_desc *tx_ring;
  53. struct smsc9420_ring_info *tx_buffers;
  54. struct smsc9420_ring_info *rx_buffers;
  55. dma_addr_t rx_dma_addr;
  56. dma_addr_t tx_dma_addr;
  57. int tx_ring_head, tx_ring_tail;
  58. int rx_ring_head, rx_ring_tail;
  59. spinlock_t int_lock;
  60. spinlock_t phy_lock;
  61. struct napi_struct napi;
  62. bool software_irq_signal;
  63. bool rx_csum;
  64. u32 msg_enable;
  65. struct phy_device *phy_dev;
  66. struct mii_bus *mii_bus;
  67. int phy_irq[PHY_MAX_ADDR];
  68. int last_duplex;
  69. int last_carrier;
  70. };
  71. static const struct pci_device_id smsc9420_id_table[] = {
  72. { PCI_VENDOR_ID_9420, PCI_DEVICE_ID_9420, PCI_ANY_ID, PCI_ANY_ID, },
  73. { 0, }
  74. };
  75. MODULE_DEVICE_TABLE(pci, smsc9420_id_table);
  76. #define SMSC_MSG_DEFAULT (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK)
  77. static uint smsc_debug;
  78. static uint debug = -1;
  79. module_param(debug, uint, 0);
  80. MODULE_PARM_DESC(debug, "debug level");
  81. #define smsc_dbg(TYPE, f, a...) \
  82. do { if ((pd)->msg_enable & NETIF_MSG_##TYPE) \
  83. printk(KERN_DEBUG PFX f "\n", ## a); \
  84. } while (0)
  85. #define smsc_info(TYPE, f, a...) \
  86. do { if ((pd)->msg_enable & NETIF_MSG_##TYPE) \
  87. printk(KERN_INFO PFX f "\n", ## a); \
  88. } while (0)
  89. #define smsc_warn(TYPE, f, a...) \
  90. do { if ((pd)->msg_enable & NETIF_MSG_##TYPE) \
  91. printk(KERN_WARNING PFX f "\n", ## a); \
  92. } while (0)
  93. static inline u32 smsc9420_reg_read(struct smsc9420_pdata *pd, u32 offset)
  94. {
  95. return ioread32(pd->base_addr + offset);
  96. }
  97. static inline void
  98. smsc9420_reg_write(struct smsc9420_pdata *pd, u32 offset, u32 value)
  99. {
  100. iowrite32(value, pd->base_addr + offset);
  101. }
  102. static inline void smsc9420_pci_flush_write(struct smsc9420_pdata *pd)
  103. {
  104. /* to ensure PCI write completion, we must perform a PCI read */
  105. smsc9420_reg_read(pd, ID_REV);
  106. }
  107. static int smsc9420_mii_read(struct mii_bus *bus, int phyaddr, int regidx)
  108. {
  109. struct smsc9420_pdata *pd = (struct smsc9420_pdata *)bus->priv;
  110. unsigned long flags;
  111. u32 addr;
  112. int i, reg = -EIO;
  113. spin_lock_irqsave(&pd->phy_lock, flags);
  114. /* confirm MII not busy */
  115. if ((smsc9420_reg_read(pd, MII_ACCESS) & MII_ACCESS_MII_BUSY_)) {
  116. smsc_warn(DRV, "MII is busy???");
  117. goto out;
  118. }
  119. /* set the address, index & direction (read from PHY) */
  120. addr = ((phyaddr & 0x1F) << 11) | ((regidx & 0x1F) << 6) |
  121. MII_ACCESS_MII_READ_;
  122. smsc9420_reg_write(pd, MII_ACCESS, addr);
  123. /* wait for read to complete with 50us timeout */
  124. for (i = 0; i < 5; i++) {
  125. if (!(smsc9420_reg_read(pd, MII_ACCESS) &
  126. MII_ACCESS_MII_BUSY_)) {
  127. reg = (u16)smsc9420_reg_read(pd, MII_DATA);
  128. goto out;
  129. }
  130. udelay(10);
  131. }
  132. smsc_warn(DRV, "MII busy timeout!");
  133. out:
  134. spin_unlock_irqrestore(&pd->phy_lock, flags);
  135. return reg;
  136. }
  137. static int smsc9420_mii_write(struct mii_bus *bus, int phyaddr, int regidx,
  138. u16 val)
  139. {
  140. struct smsc9420_pdata *pd = (struct smsc9420_pdata *)bus->priv;
  141. unsigned long flags;
  142. u32 addr;
  143. int i, reg = -EIO;
  144. spin_lock_irqsave(&pd->phy_lock, flags);
  145. /* confirm MII not busy */
  146. if ((smsc9420_reg_read(pd, MII_ACCESS) & MII_ACCESS_MII_BUSY_)) {
  147. smsc_warn(DRV, "MII is busy???");
  148. goto out;
  149. }
  150. /* put the data to write in the MAC */
  151. smsc9420_reg_write(pd, MII_DATA, (u32)val);
  152. /* set the address, index & direction (write to PHY) */
  153. addr = ((phyaddr & 0x1F) << 11) | ((regidx & 0x1F) << 6) |
  154. MII_ACCESS_MII_WRITE_;
  155. smsc9420_reg_write(pd, MII_ACCESS, addr);
  156. /* wait for write to complete with 50us timeout */
  157. for (i = 0; i < 5; i++) {
  158. if (!(smsc9420_reg_read(pd, MII_ACCESS) &
  159. MII_ACCESS_MII_BUSY_)) {
  160. reg = 0;
  161. goto out;
  162. }
  163. udelay(10);
  164. }
  165. smsc_warn(DRV, "MII busy timeout!");
  166. out:
  167. spin_unlock_irqrestore(&pd->phy_lock, flags);
  168. return reg;
  169. }
  170. /* Returns hash bit number for given MAC address
  171. * Example:
  172. * 01 00 5E 00 00 01 -> returns bit number 31 */
  173. static u32 smsc9420_hash(u8 addr[ETH_ALEN])
  174. {
  175. return (ether_crc(ETH_ALEN, addr) >> 26) & 0x3f;
  176. }
  177. static int smsc9420_eeprom_reload(struct smsc9420_pdata *pd)
  178. {
  179. int timeout = 100000;
  180. BUG_ON(!pd);
  181. if (smsc9420_reg_read(pd, E2P_CMD) & E2P_CMD_EPC_BUSY_) {
  182. smsc_dbg(DRV, "smsc9420_eeprom_reload: Eeprom busy");
  183. return -EIO;
  184. }
  185. smsc9420_reg_write(pd, E2P_CMD,
  186. (E2P_CMD_EPC_BUSY_ | E2P_CMD_EPC_CMD_RELOAD_));
  187. do {
  188. udelay(10);
  189. if (!(smsc9420_reg_read(pd, E2P_CMD) & E2P_CMD_EPC_BUSY_))
  190. return 0;
  191. } while (timeout--);
  192. smsc_warn(DRV, "smsc9420_eeprom_reload: Eeprom timed out");
  193. return -EIO;
  194. }
  195. /* Standard ioctls for mii-tool */
  196. static int smsc9420_do_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  197. {
  198. struct smsc9420_pdata *pd = netdev_priv(dev);
  199. if (!netif_running(dev) || !pd->phy_dev)
  200. return -EINVAL;
  201. return phy_mii_ioctl(pd->phy_dev, if_mii(ifr), cmd);
  202. }
  203. static int smsc9420_ethtool_get_settings(struct net_device *dev,
  204. struct ethtool_cmd *cmd)
  205. {
  206. struct smsc9420_pdata *pd = netdev_priv(dev);
  207. if (!pd->phy_dev)
  208. return -ENODEV;
  209. cmd->maxtxpkt = 1;
  210. cmd->maxrxpkt = 1;
  211. return phy_ethtool_gset(pd->phy_dev, cmd);
  212. }
  213. static int smsc9420_ethtool_set_settings(struct net_device *dev,
  214. struct ethtool_cmd *cmd)
  215. {
  216. struct smsc9420_pdata *pd = netdev_priv(dev);
  217. if (!pd->phy_dev)
  218. return -ENODEV;
  219. return phy_ethtool_sset(pd->phy_dev, cmd);
  220. }
  221. static void smsc9420_ethtool_get_drvinfo(struct net_device *netdev,
  222. struct ethtool_drvinfo *drvinfo)
  223. {
  224. struct smsc9420_pdata *pd = netdev_priv(netdev);
  225. strcpy(drvinfo->driver, DRV_NAME);
  226. strcpy(drvinfo->bus_info, pci_name(pd->pdev));
  227. strcpy(drvinfo->version, DRV_VERSION);
  228. }
  229. static u32 smsc9420_ethtool_get_msglevel(struct net_device *netdev)
  230. {
  231. struct smsc9420_pdata *pd = netdev_priv(netdev);
  232. return pd->msg_enable;
  233. }
  234. static void smsc9420_ethtool_set_msglevel(struct net_device *netdev, u32 data)
  235. {
  236. struct smsc9420_pdata *pd = netdev_priv(netdev);
  237. pd->msg_enable = data;
  238. }
  239. static int smsc9420_ethtool_nway_reset(struct net_device *netdev)
  240. {
  241. struct smsc9420_pdata *pd = netdev_priv(netdev);
  242. if (!pd->phy_dev)
  243. return -ENODEV;
  244. return phy_start_aneg(pd->phy_dev);
  245. }
  246. static int smsc9420_ethtool_getregslen(struct net_device *dev)
  247. {
  248. /* all smsc9420 registers plus all phy registers */
  249. return 0x100 + (32 * sizeof(u32));
  250. }
  251. static void
  252. smsc9420_ethtool_getregs(struct net_device *dev, struct ethtool_regs *regs,
  253. void *buf)
  254. {
  255. struct smsc9420_pdata *pd = netdev_priv(dev);
  256. struct phy_device *phy_dev = pd->phy_dev;
  257. unsigned int i, j = 0;
  258. u32 *data = buf;
  259. regs->version = smsc9420_reg_read(pd, ID_REV);
  260. for (i = 0; i < 0x100; i += (sizeof(u32)))
  261. data[j++] = smsc9420_reg_read(pd, i);
  262. // cannot read phy registers if the net device is down
  263. if (!phy_dev)
  264. return;
  265. for (i = 0; i <= 31; i++)
  266. data[j++] = smsc9420_mii_read(phy_dev->bus, phy_dev->addr, i);
  267. }
  268. static void smsc9420_eeprom_enable_access(struct smsc9420_pdata *pd)
  269. {
  270. unsigned int temp = smsc9420_reg_read(pd, GPIO_CFG);
  271. temp &= ~GPIO_CFG_EEPR_EN_;
  272. smsc9420_reg_write(pd, GPIO_CFG, temp);
  273. msleep(1);
  274. }
  275. static int smsc9420_eeprom_send_cmd(struct smsc9420_pdata *pd, u32 op)
  276. {
  277. int timeout = 100;
  278. u32 e2cmd;
  279. smsc_dbg(HW, "op 0x%08x", op);
  280. if (smsc9420_reg_read(pd, E2P_CMD) & E2P_CMD_EPC_BUSY_) {
  281. smsc_warn(HW, "Busy at start");
  282. return -EBUSY;
  283. }
  284. e2cmd = op | E2P_CMD_EPC_BUSY_;
  285. smsc9420_reg_write(pd, E2P_CMD, e2cmd);
  286. do {
  287. msleep(1);
  288. e2cmd = smsc9420_reg_read(pd, E2P_CMD);
  289. } while ((e2cmd & E2P_CMD_EPC_BUSY_) && (--timeout));
  290. if (!timeout) {
  291. smsc_info(HW, "TIMED OUT");
  292. return -EAGAIN;
  293. }
  294. if (e2cmd & E2P_CMD_EPC_TIMEOUT_) {
  295. smsc_info(HW, "Error occured during eeprom operation");
  296. return -EINVAL;
  297. }
  298. return 0;
  299. }
  300. static int smsc9420_eeprom_read_location(struct smsc9420_pdata *pd,
  301. u8 address, u8 *data)
  302. {
  303. u32 op = E2P_CMD_EPC_CMD_READ_ | address;
  304. int ret;
  305. smsc_dbg(HW, "address 0x%x", address);
  306. ret = smsc9420_eeprom_send_cmd(pd, op);
  307. if (!ret)
  308. data[address] = smsc9420_reg_read(pd, E2P_DATA);
  309. return ret;
  310. }
  311. static int smsc9420_eeprom_write_location(struct smsc9420_pdata *pd,
  312. u8 address, u8 data)
  313. {
  314. u32 op = E2P_CMD_EPC_CMD_ERASE_ | address;
  315. int ret;
  316. smsc_dbg(HW, "address 0x%x, data 0x%x", address, data);
  317. ret = smsc9420_eeprom_send_cmd(pd, op);
  318. if (!ret) {
  319. op = E2P_CMD_EPC_CMD_WRITE_ | address;
  320. smsc9420_reg_write(pd, E2P_DATA, (u32)data);
  321. ret = smsc9420_eeprom_send_cmd(pd, op);
  322. }
  323. return ret;
  324. }
  325. static int smsc9420_ethtool_get_eeprom_len(struct net_device *dev)
  326. {
  327. return SMSC9420_EEPROM_SIZE;
  328. }
  329. static int smsc9420_ethtool_get_eeprom(struct net_device *dev,
  330. struct ethtool_eeprom *eeprom, u8 *data)
  331. {
  332. struct smsc9420_pdata *pd = netdev_priv(dev);
  333. u8 eeprom_data[SMSC9420_EEPROM_SIZE];
  334. int len, i;
  335. smsc9420_eeprom_enable_access(pd);
  336. len = min(eeprom->len, SMSC9420_EEPROM_SIZE);
  337. for (i = 0; i < len; i++) {
  338. int ret = smsc9420_eeprom_read_location(pd, i, eeprom_data);
  339. if (ret < 0) {
  340. eeprom->len = 0;
  341. return ret;
  342. }
  343. }
  344. memcpy(data, &eeprom_data[eeprom->offset], len);
  345. eeprom->magic = SMSC9420_EEPROM_MAGIC;
  346. eeprom->len = len;
  347. return 0;
  348. }
  349. static int smsc9420_ethtool_set_eeprom(struct net_device *dev,
  350. struct ethtool_eeprom *eeprom, u8 *data)
  351. {
  352. struct smsc9420_pdata *pd = netdev_priv(dev);
  353. int ret;
  354. if (eeprom->magic != SMSC9420_EEPROM_MAGIC)
  355. return -EINVAL;
  356. smsc9420_eeprom_enable_access(pd);
  357. smsc9420_eeprom_send_cmd(pd, E2P_CMD_EPC_CMD_EWEN_);
  358. ret = smsc9420_eeprom_write_location(pd, eeprom->offset, *data);
  359. smsc9420_eeprom_send_cmd(pd, E2P_CMD_EPC_CMD_EWDS_);
  360. /* Single byte write, according to man page */
  361. eeprom->len = 1;
  362. return ret;
  363. }
  364. static const struct ethtool_ops smsc9420_ethtool_ops = {
  365. .get_settings = smsc9420_ethtool_get_settings,
  366. .set_settings = smsc9420_ethtool_set_settings,
  367. .get_drvinfo = smsc9420_ethtool_get_drvinfo,
  368. .get_msglevel = smsc9420_ethtool_get_msglevel,
  369. .set_msglevel = smsc9420_ethtool_set_msglevel,
  370. .nway_reset = smsc9420_ethtool_nway_reset,
  371. .get_link = ethtool_op_get_link,
  372. .get_eeprom_len = smsc9420_ethtool_get_eeprom_len,
  373. .get_eeprom = smsc9420_ethtool_get_eeprom,
  374. .set_eeprom = smsc9420_ethtool_set_eeprom,
  375. .get_regs_len = smsc9420_ethtool_getregslen,
  376. .get_regs = smsc9420_ethtool_getregs,
  377. };
  378. /* Sets the device MAC address to dev_addr */
  379. static void smsc9420_set_mac_address(struct net_device *dev)
  380. {
  381. struct smsc9420_pdata *pd = netdev_priv(dev);
  382. u8 *dev_addr = dev->dev_addr;
  383. u32 mac_high16 = (dev_addr[5] << 8) | dev_addr[4];
  384. u32 mac_low32 = (dev_addr[3] << 24) | (dev_addr[2] << 16) |
  385. (dev_addr[1] << 8) | dev_addr[0];
  386. smsc9420_reg_write(pd, ADDRH, mac_high16);
  387. smsc9420_reg_write(pd, ADDRL, mac_low32);
  388. }
  389. static void smsc9420_check_mac_address(struct net_device *dev)
  390. {
  391. struct smsc9420_pdata *pd = netdev_priv(dev);
  392. /* Check if mac address has been specified when bringing interface up */
  393. if (is_valid_ether_addr(dev->dev_addr)) {
  394. smsc9420_set_mac_address(dev);
  395. smsc_dbg(PROBE, "MAC Address is specified by configuration");
  396. } else {
  397. /* Try reading mac address from device. if EEPROM is present
  398. * it will already have been set */
  399. u32 mac_high16 = smsc9420_reg_read(pd, ADDRH);
  400. u32 mac_low32 = smsc9420_reg_read(pd, ADDRL);
  401. dev->dev_addr[0] = (u8)(mac_low32);
  402. dev->dev_addr[1] = (u8)(mac_low32 >> 8);
  403. dev->dev_addr[2] = (u8)(mac_low32 >> 16);
  404. dev->dev_addr[3] = (u8)(mac_low32 >> 24);
  405. dev->dev_addr[4] = (u8)(mac_high16);
  406. dev->dev_addr[5] = (u8)(mac_high16 >> 8);
  407. if (is_valid_ether_addr(dev->dev_addr)) {
  408. /* eeprom values are valid so use them */
  409. smsc_dbg(PROBE, "Mac Address is read from EEPROM");
  410. } else {
  411. /* eeprom values are invalid, generate random MAC */
  412. random_ether_addr(dev->dev_addr);
  413. smsc9420_set_mac_address(dev);
  414. smsc_dbg(PROBE,
  415. "MAC Address is set to random_ether_addr");
  416. }
  417. }
  418. }
  419. static void smsc9420_stop_tx(struct smsc9420_pdata *pd)
  420. {
  421. u32 dmac_control, mac_cr, dma_intr_ena;
  422. int timeout = 1000;
  423. /* disable TX DMAC */
  424. dmac_control = smsc9420_reg_read(pd, DMAC_CONTROL);
  425. dmac_control &= (~DMAC_CONTROL_ST_);
  426. smsc9420_reg_write(pd, DMAC_CONTROL, dmac_control);
  427. /* Wait max 10ms for transmit process to stop */
  428. while (--timeout) {
  429. if (smsc9420_reg_read(pd, DMAC_STATUS) & DMAC_STS_TS_)
  430. break;
  431. udelay(10);
  432. }
  433. if (!timeout)
  434. smsc_warn(IFDOWN, "TX DMAC failed to stop");
  435. /* ACK Tx DMAC stop bit */
  436. smsc9420_reg_write(pd, DMAC_STATUS, DMAC_STS_TXPS_);
  437. /* mask TX DMAC interrupts */
  438. dma_intr_ena = smsc9420_reg_read(pd, DMAC_INTR_ENA);
  439. dma_intr_ena &= ~(DMAC_INTR_ENA_TX_);
  440. smsc9420_reg_write(pd, DMAC_INTR_ENA, dma_intr_ena);
  441. smsc9420_pci_flush_write(pd);
  442. /* stop MAC TX */
  443. mac_cr = smsc9420_reg_read(pd, MAC_CR) & (~MAC_CR_TXEN_);
  444. smsc9420_reg_write(pd, MAC_CR, mac_cr);
  445. smsc9420_pci_flush_write(pd);
  446. }
  447. static void smsc9420_free_tx_ring(struct smsc9420_pdata *pd)
  448. {
  449. int i;
  450. BUG_ON(!pd->tx_ring);
  451. if (!pd->tx_buffers)
  452. return;
  453. for (i = 0; i < TX_RING_SIZE; i++) {
  454. struct sk_buff *skb = pd->tx_buffers[i].skb;
  455. if (skb) {
  456. BUG_ON(!pd->tx_buffers[i].mapping);
  457. pci_unmap_single(pd->pdev, pd->tx_buffers[i].mapping,
  458. skb->len, PCI_DMA_TODEVICE);
  459. dev_kfree_skb_any(skb);
  460. }
  461. pd->tx_ring[i].status = 0;
  462. pd->tx_ring[i].length = 0;
  463. pd->tx_ring[i].buffer1 = 0;
  464. pd->tx_ring[i].buffer2 = 0;
  465. }
  466. wmb();
  467. kfree(pd->tx_buffers);
  468. pd->tx_buffers = NULL;
  469. pd->tx_ring_head = 0;
  470. pd->tx_ring_tail = 0;
  471. }
  472. static void smsc9420_free_rx_ring(struct smsc9420_pdata *pd)
  473. {
  474. int i;
  475. BUG_ON(!pd->rx_ring);
  476. if (!pd->rx_buffers)
  477. return;
  478. for (i = 0; i < RX_RING_SIZE; i++) {
  479. if (pd->rx_buffers[i].skb)
  480. dev_kfree_skb_any(pd->rx_buffers[i].skb);
  481. if (pd->rx_buffers[i].mapping)
  482. pci_unmap_single(pd->pdev, pd->rx_buffers[i].mapping,
  483. PKT_BUF_SZ, PCI_DMA_FROMDEVICE);
  484. pd->rx_ring[i].status = 0;
  485. pd->rx_ring[i].length = 0;
  486. pd->rx_ring[i].buffer1 = 0;
  487. pd->rx_ring[i].buffer2 = 0;
  488. }
  489. wmb();
  490. kfree(pd->rx_buffers);
  491. pd->rx_buffers = NULL;
  492. pd->rx_ring_head = 0;
  493. pd->rx_ring_tail = 0;
  494. }
  495. static void smsc9420_stop_rx(struct smsc9420_pdata *pd)
  496. {
  497. int timeout = 1000;
  498. u32 mac_cr, dmac_control, dma_intr_ena;
  499. /* mask RX DMAC interrupts */
  500. dma_intr_ena = smsc9420_reg_read(pd, DMAC_INTR_ENA);
  501. dma_intr_ena &= (~DMAC_INTR_ENA_RX_);
  502. smsc9420_reg_write(pd, DMAC_INTR_ENA, dma_intr_ena);
  503. smsc9420_pci_flush_write(pd);
  504. /* stop RX MAC prior to stoping DMA */
  505. mac_cr = smsc9420_reg_read(pd, MAC_CR) & (~MAC_CR_RXEN_);
  506. smsc9420_reg_write(pd, MAC_CR, mac_cr);
  507. smsc9420_pci_flush_write(pd);
  508. /* stop RX DMAC */
  509. dmac_control = smsc9420_reg_read(pd, DMAC_CONTROL);
  510. dmac_control &= (~DMAC_CONTROL_SR_);
  511. smsc9420_reg_write(pd, DMAC_CONTROL, dmac_control);
  512. smsc9420_pci_flush_write(pd);
  513. /* wait up to 10ms for receive to stop */
  514. while (--timeout) {
  515. if (smsc9420_reg_read(pd, DMAC_STATUS) & DMAC_STS_RS_)
  516. break;
  517. udelay(10);
  518. }
  519. if (!timeout)
  520. smsc_warn(IFDOWN, "RX DMAC did not stop! timeout.");
  521. /* ACK the Rx DMAC stop bit */
  522. smsc9420_reg_write(pd, DMAC_STATUS, DMAC_STS_RXPS_);
  523. }
  524. static irqreturn_t smsc9420_isr(int irq, void *dev_id)
  525. {
  526. struct smsc9420_pdata *pd = dev_id;
  527. u32 int_cfg, int_sts, int_ctl;
  528. irqreturn_t ret = IRQ_NONE;
  529. ulong flags;
  530. BUG_ON(!pd);
  531. BUG_ON(!pd->base_addr);
  532. int_cfg = smsc9420_reg_read(pd, INT_CFG);
  533. /* check if it's our interrupt */
  534. if ((int_cfg & (INT_CFG_IRQ_EN_ | INT_CFG_IRQ_INT_)) !=
  535. (INT_CFG_IRQ_EN_ | INT_CFG_IRQ_INT_))
  536. return IRQ_NONE;
  537. int_sts = smsc9420_reg_read(pd, INT_STAT);
  538. if (likely(INT_STAT_DMAC_INT_ & int_sts)) {
  539. u32 status = smsc9420_reg_read(pd, DMAC_STATUS);
  540. u32 ints_to_clear = 0;
  541. if (status & DMAC_STS_TX_) {
  542. ints_to_clear |= (DMAC_STS_TX_ | DMAC_STS_NIS_);
  543. netif_wake_queue(pd->dev);
  544. }
  545. if (status & DMAC_STS_RX_) {
  546. /* mask RX DMAC interrupts */
  547. u32 dma_intr_ena = smsc9420_reg_read(pd, DMAC_INTR_ENA);
  548. dma_intr_ena &= (~DMAC_INTR_ENA_RX_);
  549. smsc9420_reg_write(pd, DMAC_INTR_ENA, dma_intr_ena);
  550. smsc9420_pci_flush_write(pd);
  551. ints_to_clear |= (DMAC_STS_RX_ | DMAC_STS_NIS_);
  552. napi_schedule(&pd->napi);
  553. }
  554. if (ints_to_clear)
  555. smsc9420_reg_write(pd, DMAC_STATUS, ints_to_clear);
  556. ret = IRQ_HANDLED;
  557. }
  558. if (unlikely(INT_STAT_SW_INT_ & int_sts)) {
  559. /* mask software interrupt */
  560. spin_lock_irqsave(&pd->int_lock, flags);
  561. int_ctl = smsc9420_reg_read(pd, INT_CTL);
  562. int_ctl &= (~INT_CTL_SW_INT_EN_);
  563. smsc9420_reg_write(pd, INT_CTL, int_ctl);
  564. spin_unlock_irqrestore(&pd->int_lock, flags);
  565. smsc9420_reg_write(pd, INT_STAT, INT_STAT_SW_INT_);
  566. pd->software_irq_signal = true;
  567. smp_wmb();
  568. ret = IRQ_HANDLED;
  569. }
  570. /* to ensure PCI write completion, we must perform a PCI read */
  571. smsc9420_pci_flush_write(pd);
  572. return ret;
  573. }
  574. #ifdef CONFIG_NET_POLL_CONTROLLER
  575. static void smsc9420_poll_controller(struct net_device *dev)
  576. {
  577. disable_irq(dev->irq);
  578. smsc9420_isr(0, dev);
  579. enable_irq(dev->irq);
  580. }
  581. #endif /* CONFIG_NET_POLL_CONTROLLER */
  582. static void smsc9420_dmac_soft_reset(struct smsc9420_pdata *pd)
  583. {
  584. smsc9420_reg_write(pd, BUS_MODE, BUS_MODE_SWR_);
  585. smsc9420_reg_read(pd, BUS_MODE);
  586. udelay(2);
  587. if (smsc9420_reg_read(pd, BUS_MODE) & BUS_MODE_SWR_)
  588. smsc_warn(DRV, "Software reset not cleared");
  589. }
  590. static int smsc9420_stop(struct net_device *dev)
  591. {
  592. struct smsc9420_pdata *pd = netdev_priv(dev);
  593. u32 int_cfg;
  594. ulong flags;
  595. BUG_ON(!pd);
  596. BUG_ON(!pd->phy_dev);
  597. /* disable master interrupt */
  598. spin_lock_irqsave(&pd->int_lock, flags);
  599. int_cfg = smsc9420_reg_read(pd, INT_CFG) & (~INT_CFG_IRQ_EN_);
  600. smsc9420_reg_write(pd, INT_CFG, int_cfg);
  601. spin_unlock_irqrestore(&pd->int_lock, flags);
  602. netif_tx_disable(dev);
  603. napi_disable(&pd->napi);
  604. smsc9420_stop_tx(pd);
  605. smsc9420_free_tx_ring(pd);
  606. smsc9420_stop_rx(pd);
  607. smsc9420_free_rx_ring(pd);
  608. free_irq(dev->irq, pd);
  609. smsc9420_dmac_soft_reset(pd);
  610. phy_stop(pd->phy_dev);
  611. phy_disconnect(pd->phy_dev);
  612. pd->phy_dev = NULL;
  613. mdiobus_unregister(pd->mii_bus);
  614. mdiobus_free(pd->mii_bus);
  615. return 0;
  616. }
  617. static void smsc9420_rx_count_stats(struct net_device *dev, u32 desc_status)
  618. {
  619. if (unlikely(desc_status & RDES0_ERROR_SUMMARY_)) {
  620. dev->stats.rx_errors++;
  621. if (desc_status & RDES0_DESCRIPTOR_ERROR_)
  622. dev->stats.rx_over_errors++;
  623. else if (desc_status & (RDES0_FRAME_TOO_LONG_ |
  624. RDES0_RUNT_FRAME_ | RDES0_COLLISION_SEEN_))
  625. dev->stats.rx_frame_errors++;
  626. else if (desc_status & RDES0_CRC_ERROR_)
  627. dev->stats.rx_crc_errors++;
  628. }
  629. if (unlikely(desc_status & RDES0_LENGTH_ERROR_))
  630. dev->stats.rx_length_errors++;
  631. if (unlikely(!((desc_status & RDES0_LAST_DESCRIPTOR_) &&
  632. (desc_status & RDES0_FIRST_DESCRIPTOR_))))
  633. dev->stats.rx_length_errors++;
  634. if (desc_status & RDES0_MULTICAST_FRAME_)
  635. dev->stats.multicast++;
  636. }
  637. static void smsc9420_rx_handoff(struct smsc9420_pdata *pd, const int index,
  638. const u32 status)
  639. {
  640. struct net_device *dev = pd->dev;
  641. struct sk_buff *skb;
  642. u16 packet_length = (status & RDES0_FRAME_LENGTH_MASK_)
  643. >> RDES0_FRAME_LENGTH_SHFT_;
  644. /* remove crc from packet lendth */
  645. packet_length -= 4;
  646. if (pd->rx_csum)
  647. packet_length -= 2;
  648. dev->stats.rx_packets++;
  649. dev->stats.rx_bytes += packet_length;
  650. pci_unmap_single(pd->pdev, pd->rx_buffers[index].mapping,
  651. PKT_BUF_SZ, PCI_DMA_FROMDEVICE);
  652. pd->rx_buffers[index].mapping = 0;
  653. skb = pd->rx_buffers[index].skb;
  654. pd->rx_buffers[index].skb = NULL;
  655. if (pd->rx_csum) {
  656. u16 hw_csum = get_unaligned_le16(skb_tail_pointer(skb) +
  657. NET_IP_ALIGN + packet_length + 4);
  658. put_unaligned_le16(hw_csum, &skb->csum);
  659. skb->ip_summed = CHECKSUM_COMPLETE;
  660. }
  661. skb_reserve(skb, NET_IP_ALIGN);
  662. skb_put(skb, packet_length);
  663. skb->protocol = eth_type_trans(skb, dev);
  664. netif_receive_skb(skb);
  665. }
  666. static int smsc9420_alloc_rx_buffer(struct smsc9420_pdata *pd, int index)
  667. {
  668. struct sk_buff *skb = netdev_alloc_skb(pd->dev, PKT_BUF_SZ);
  669. dma_addr_t mapping;
  670. BUG_ON(pd->rx_buffers[index].skb);
  671. BUG_ON(pd->rx_buffers[index].mapping);
  672. if (unlikely(!skb)) {
  673. smsc_warn(RX_ERR, "Failed to allocate new skb!");
  674. return -ENOMEM;
  675. }
  676. skb->dev = pd->dev;
  677. mapping = pci_map_single(pd->pdev, skb_tail_pointer(skb),
  678. PKT_BUF_SZ, PCI_DMA_FROMDEVICE);
  679. if (pci_dma_mapping_error(pd->pdev, mapping)) {
  680. dev_kfree_skb_any(skb);
  681. smsc_warn(RX_ERR, "pci_map_single failed!");
  682. return -ENOMEM;
  683. }
  684. pd->rx_buffers[index].skb = skb;
  685. pd->rx_buffers[index].mapping = mapping;
  686. pd->rx_ring[index].buffer1 = mapping + NET_IP_ALIGN;
  687. pd->rx_ring[index].status = RDES0_OWN_;
  688. wmb();
  689. return 0;
  690. }
  691. static void smsc9420_alloc_new_rx_buffers(struct smsc9420_pdata *pd)
  692. {
  693. while (pd->rx_ring_tail != pd->rx_ring_head) {
  694. if (smsc9420_alloc_rx_buffer(pd, pd->rx_ring_tail))
  695. break;
  696. pd->rx_ring_tail = (pd->rx_ring_tail + 1) % RX_RING_SIZE;
  697. }
  698. }
  699. static int smsc9420_rx_poll(struct napi_struct *napi, int budget)
  700. {
  701. struct smsc9420_pdata *pd =
  702. container_of(napi, struct smsc9420_pdata, napi);
  703. struct net_device *dev = pd->dev;
  704. u32 drop_frame_cnt, dma_intr_ena, status;
  705. int work_done;
  706. for (work_done = 0; work_done < budget; work_done++) {
  707. rmb();
  708. status = pd->rx_ring[pd->rx_ring_head].status;
  709. /* stop if DMAC owns this dma descriptor */
  710. if (status & RDES0_OWN_)
  711. break;
  712. smsc9420_rx_count_stats(dev, status);
  713. smsc9420_rx_handoff(pd, pd->rx_ring_head, status);
  714. pd->rx_ring_head = (pd->rx_ring_head + 1) % RX_RING_SIZE;
  715. smsc9420_alloc_new_rx_buffers(pd);
  716. }
  717. drop_frame_cnt = smsc9420_reg_read(pd, MISS_FRAME_CNTR);
  718. dev->stats.rx_dropped +=
  719. (drop_frame_cnt & 0xFFFF) + ((drop_frame_cnt >> 17) & 0x3FF);
  720. /* Kick RXDMA */
  721. smsc9420_reg_write(pd, RX_POLL_DEMAND, 1);
  722. smsc9420_pci_flush_write(pd);
  723. if (work_done < budget) {
  724. napi_complete(&pd->napi);
  725. /* re-enable RX DMA interrupts */
  726. dma_intr_ena = smsc9420_reg_read(pd, DMAC_INTR_ENA);
  727. dma_intr_ena |= (DMAC_INTR_ENA_RX_ | DMAC_INTR_ENA_NIS_);
  728. smsc9420_reg_write(pd, DMAC_INTR_ENA, dma_intr_ena);
  729. smsc9420_pci_flush_write(pd);
  730. }
  731. return work_done;
  732. }
  733. static void
  734. smsc9420_tx_update_stats(struct net_device *dev, u32 status, u32 length)
  735. {
  736. if (unlikely(status & TDES0_ERROR_SUMMARY_)) {
  737. dev->stats.tx_errors++;
  738. if (status & (TDES0_EXCESSIVE_DEFERRAL_ |
  739. TDES0_EXCESSIVE_COLLISIONS_))
  740. dev->stats.tx_aborted_errors++;
  741. if (status & (TDES0_LOSS_OF_CARRIER_ | TDES0_NO_CARRIER_))
  742. dev->stats.tx_carrier_errors++;
  743. } else {
  744. dev->stats.tx_packets++;
  745. dev->stats.tx_bytes += (length & 0x7FF);
  746. }
  747. if (unlikely(status & TDES0_EXCESSIVE_COLLISIONS_)) {
  748. dev->stats.collisions += 16;
  749. } else {
  750. dev->stats.collisions +=
  751. (status & TDES0_COLLISION_COUNT_MASK_) >>
  752. TDES0_COLLISION_COUNT_SHFT_;
  753. }
  754. if (unlikely(status & TDES0_HEARTBEAT_FAIL_))
  755. dev->stats.tx_heartbeat_errors++;
  756. }
  757. /* Check for completed dma transfers, update stats and free skbs */
  758. static void smsc9420_complete_tx(struct net_device *dev)
  759. {
  760. struct smsc9420_pdata *pd = netdev_priv(dev);
  761. while (pd->tx_ring_tail != pd->tx_ring_head) {
  762. int index = pd->tx_ring_tail;
  763. u32 status, length;
  764. rmb();
  765. status = pd->tx_ring[index].status;
  766. length = pd->tx_ring[index].length;
  767. /* Check if DMA still owns this descriptor */
  768. if (unlikely(TDES0_OWN_ & status))
  769. break;
  770. smsc9420_tx_update_stats(dev, status, length);
  771. BUG_ON(!pd->tx_buffers[index].skb);
  772. BUG_ON(!pd->tx_buffers[index].mapping);
  773. pci_unmap_single(pd->pdev, pd->tx_buffers[index].mapping,
  774. pd->tx_buffers[index].skb->len, PCI_DMA_TODEVICE);
  775. pd->tx_buffers[index].mapping = 0;
  776. dev_kfree_skb_any(pd->tx_buffers[index].skb);
  777. pd->tx_buffers[index].skb = NULL;
  778. pd->tx_ring[index].buffer1 = 0;
  779. wmb();
  780. pd->tx_ring_tail = (pd->tx_ring_tail + 1) % TX_RING_SIZE;
  781. }
  782. }
  783. static netdev_tx_t smsc9420_hard_start_xmit(struct sk_buff *skb,
  784. struct net_device *dev)
  785. {
  786. struct smsc9420_pdata *pd = netdev_priv(dev);
  787. dma_addr_t mapping;
  788. int index = pd->tx_ring_head;
  789. u32 tmp_desc1;
  790. bool about_to_take_last_desc =
  791. (((pd->tx_ring_head + 2) % TX_RING_SIZE) == pd->tx_ring_tail);
  792. smsc9420_complete_tx(dev);
  793. rmb();
  794. BUG_ON(pd->tx_ring[index].status & TDES0_OWN_);
  795. BUG_ON(pd->tx_buffers[index].skb);
  796. BUG_ON(pd->tx_buffers[index].mapping);
  797. mapping = pci_map_single(pd->pdev, skb->data,
  798. skb->len, PCI_DMA_TODEVICE);
  799. if (pci_dma_mapping_error(pd->pdev, mapping)) {
  800. smsc_warn(TX_ERR, "pci_map_single failed, dropping packet");
  801. return NETDEV_TX_BUSY;
  802. }
  803. pd->tx_buffers[index].skb = skb;
  804. pd->tx_buffers[index].mapping = mapping;
  805. tmp_desc1 = (TDES1_LS_ | ((u32)skb->len & 0x7FF));
  806. if (unlikely(about_to_take_last_desc)) {
  807. tmp_desc1 |= TDES1_IC_;
  808. netif_stop_queue(pd->dev);
  809. }
  810. /* check if we are at the last descriptor and need to set EOR */
  811. if (unlikely(index == (TX_RING_SIZE - 1)))
  812. tmp_desc1 |= TDES1_TER_;
  813. pd->tx_ring[index].buffer1 = mapping;
  814. pd->tx_ring[index].length = tmp_desc1;
  815. wmb();
  816. /* increment head */
  817. pd->tx_ring_head = (pd->tx_ring_head + 1) % TX_RING_SIZE;
  818. /* assign ownership to DMAC */
  819. pd->tx_ring[index].status = TDES0_OWN_;
  820. wmb();
  821. /* kick the DMA */
  822. smsc9420_reg_write(pd, TX_POLL_DEMAND, 1);
  823. smsc9420_pci_flush_write(pd);
  824. dev->trans_start = jiffies;
  825. return NETDEV_TX_OK;
  826. }
  827. static struct net_device_stats *smsc9420_get_stats(struct net_device *dev)
  828. {
  829. struct smsc9420_pdata *pd = netdev_priv(dev);
  830. u32 counter = smsc9420_reg_read(pd, MISS_FRAME_CNTR);
  831. dev->stats.rx_dropped +=
  832. (counter & 0x0000FFFF) + ((counter >> 17) & 0x000003FF);
  833. return &dev->stats;
  834. }
  835. static void smsc9420_set_multicast_list(struct net_device *dev)
  836. {
  837. struct smsc9420_pdata *pd = netdev_priv(dev);
  838. u32 mac_cr = smsc9420_reg_read(pd, MAC_CR);
  839. if (dev->flags & IFF_PROMISC) {
  840. smsc_dbg(HW, "Promiscuous Mode Enabled");
  841. mac_cr |= MAC_CR_PRMS_;
  842. mac_cr &= (~MAC_CR_MCPAS_);
  843. mac_cr &= (~MAC_CR_HPFILT_);
  844. } else if (dev->flags & IFF_ALLMULTI) {
  845. smsc_dbg(HW, "Receive all Multicast Enabled");
  846. mac_cr &= (~MAC_CR_PRMS_);
  847. mac_cr |= MAC_CR_MCPAS_;
  848. mac_cr &= (~MAC_CR_HPFILT_);
  849. } else if (dev->mc_count > 0) {
  850. struct dev_mc_list *mc_list = dev->mc_list;
  851. u32 hash_lo = 0, hash_hi = 0;
  852. smsc_dbg(HW, "Multicast filter enabled");
  853. while (mc_list) {
  854. u32 bit_num = smsc9420_hash(mc_list->dmi_addr);
  855. u32 mask = 1 << (bit_num & 0x1F);
  856. if (bit_num & 0x20)
  857. hash_hi |= mask;
  858. else
  859. hash_lo |= mask;
  860. mc_list = mc_list->next;
  861. }
  862. smsc9420_reg_write(pd, HASHH, hash_hi);
  863. smsc9420_reg_write(pd, HASHL, hash_lo);
  864. mac_cr &= (~MAC_CR_PRMS_);
  865. mac_cr &= (~MAC_CR_MCPAS_);
  866. mac_cr |= MAC_CR_HPFILT_;
  867. } else {
  868. smsc_dbg(HW, "Receive own packets only.");
  869. smsc9420_reg_write(pd, HASHH, 0);
  870. smsc9420_reg_write(pd, HASHL, 0);
  871. mac_cr &= (~MAC_CR_PRMS_);
  872. mac_cr &= (~MAC_CR_MCPAS_);
  873. mac_cr &= (~MAC_CR_HPFILT_);
  874. }
  875. smsc9420_reg_write(pd, MAC_CR, mac_cr);
  876. smsc9420_pci_flush_write(pd);
  877. }
  878. static void smsc9420_phy_update_flowcontrol(struct smsc9420_pdata *pd)
  879. {
  880. struct phy_device *phy_dev = pd->phy_dev;
  881. u32 flow;
  882. if (phy_dev->duplex == DUPLEX_FULL) {
  883. u16 lcladv = phy_read(phy_dev, MII_ADVERTISE);
  884. u16 rmtadv = phy_read(phy_dev, MII_LPA);
  885. u8 cap = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  886. if (cap & FLOW_CTRL_RX)
  887. flow = 0xFFFF0002;
  888. else
  889. flow = 0;
  890. smsc_info(LINK, "rx pause %s, tx pause %s",
  891. (cap & FLOW_CTRL_RX ? "enabled" : "disabled"),
  892. (cap & FLOW_CTRL_TX ? "enabled" : "disabled"));
  893. } else {
  894. smsc_info(LINK, "half duplex");
  895. flow = 0;
  896. }
  897. smsc9420_reg_write(pd, FLOW, flow);
  898. }
  899. /* Update link mode if anything has changed. Called periodically when the
  900. * PHY is in polling mode, even if nothing has changed. */
  901. static void smsc9420_phy_adjust_link(struct net_device *dev)
  902. {
  903. struct smsc9420_pdata *pd = netdev_priv(dev);
  904. struct phy_device *phy_dev = pd->phy_dev;
  905. int carrier;
  906. if (phy_dev->duplex != pd->last_duplex) {
  907. u32 mac_cr = smsc9420_reg_read(pd, MAC_CR);
  908. if (phy_dev->duplex) {
  909. smsc_dbg(LINK, "full duplex mode");
  910. mac_cr |= MAC_CR_FDPX_;
  911. } else {
  912. smsc_dbg(LINK, "half duplex mode");
  913. mac_cr &= ~MAC_CR_FDPX_;
  914. }
  915. smsc9420_reg_write(pd, MAC_CR, mac_cr);
  916. smsc9420_phy_update_flowcontrol(pd);
  917. pd->last_duplex = phy_dev->duplex;
  918. }
  919. carrier = netif_carrier_ok(dev);
  920. if (carrier != pd->last_carrier) {
  921. if (carrier)
  922. smsc_dbg(LINK, "carrier OK");
  923. else
  924. smsc_dbg(LINK, "no carrier");
  925. pd->last_carrier = carrier;
  926. }
  927. }
  928. static int smsc9420_mii_probe(struct net_device *dev)
  929. {
  930. struct smsc9420_pdata *pd = netdev_priv(dev);
  931. struct phy_device *phydev = NULL;
  932. BUG_ON(pd->phy_dev);
  933. /* Device only supports internal PHY at address 1 */
  934. if (!pd->mii_bus->phy_map[1]) {
  935. pr_err("%s: no PHY found at address 1\n", dev->name);
  936. return -ENODEV;
  937. }
  938. phydev = pd->mii_bus->phy_map[1];
  939. smsc_info(PROBE, "PHY addr %d, phy_id 0x%08X", phydev->addr,
  940. phydev->phy_id);
  941. phydev = phy_connect(dev, dev_name(&phydev->dev),
  942. smsc9420_phy_adjust_link, 0, PHY_INTERFACE_MODE_MII);
  943. if (IS_ERR(phydev)) {
  944. pr_err("%s: Could not attach to PHY\n", dev->name);
  945. return PTR_ERR(phydev);
  946. }
  947. pr_info("%s: attached PHY driver [%s] (mii_bus:phy_addr=%s, irq=%d)\n",
  948. dev->name, phydev->drv->name, dev_name(&phydev->dev), phydev->irq);
  949. /* mask with MAC supported features */
  950. phydev->supported &= (PHY_BASIC_FEATURES | SUPPORTED_Pause |
  951. SUPPORTED_Asym_Pause);
  952. phydev->advertising = phydev->supported;
  953. pd->phy_dev = phydev;
  954. pd->last_duplex = -1;
  955. pd->last_carrier = -1;
  956. return 0;
  957. }
  958. static int smsc9420_mii_init(struct net_device *dev)
  959. {
  960. struct smsc9420_pdata *pd = netdev_priv(dev);
  961. int err = -ENXIO, i;
  962. pd->mii_bus = mdiobus_alloc();
  963. if (!pd->mii_bus) {
  964. err = -ENOMEM;
  965. goto err_out_1;
  966. }
  967. pd->mii_bus->name = DRV_MDIONAME;
  968. snprintf(pd->mii_bus->id, MII_BUS_ID_SIZE, "%x",
  969. (pd->pdev->bus->number << 8) | pd->pdev->devfn);
  970. pd->mii_bus->priv = pd;
  971. pd->mii_bus->read = smsc9420_mii_read;
  972. pd->mii_bus->write = smsc9420_mii_write;
  973. pd->mii_bus->irq = pd->phy_irq;
  974. for (i = 0; i < PHY_MAX_ADDR; ++i)
  975. pd->mii_bus->irq[i] = PHY_POLL;
  976. /* Mask all PHYs except ID 1 (internal) */
  977. pd->mii_bus->phy_mask = ~(1 << 1);
  978. if (mdiobus_register(pd->mii_bus)) {
  979. smsc_warn(PROBE, "Error registering mii bus");
  980. goto err_out_free_bus_2;
  981. }
  982. if (smsc9420_mii_probe(dev) < 0) {
  983. smsc_warn(PROBE, "Error probing mii bus");
  984. goto err_out_unregister_bus_3;
  985. }
  986. return 0;
  987. err_out_unregister_bus_3:
  988. mdiobus_unregister(pd->mii_bus);
  989. err_out_free_bus_2:
  990. mdiobus_free(pd->mii_bus);
  991. err_out_1:
  992. return err;
  993. }
  994. static int smsc9420_alloc_tx_ring(struct smsc9420_pdata *pd)
  995. {
  996. int i;
  997. BUG_ON(!pd->tx_ring);
  998. pd->tx_buffers = kmalloc((sizeof(struct smsc9420_ring_info) *
  999. TX_RING_SIZE), GFP_KERNEL);
  1000. if (!pd->tx_buffers) {
  1001. smsc_warn(IFUP, "Failed to allocated tx_buffers");
  1002. return -ENOMEM;
  1003. }
  1004. /* Initialize the TX Ring */
  1005. for (i = 0; i < TX_RING_SIZE; i++) {
  1006. pd->tx_buffers[i].skb = NULL;
  1007. pd->tx_buffers[i].mapping = 0;
  1008. pd->tx_ring[i].status = 0;
  1009. pd->tx_ring[i].length = 0;
  1010. pd->tx_ring[i].buffer1 = 0;
  1011. pd->tx_ring[i].buffer2 = 0;
  1012. }
  1013. pd->tx_ring[TX_RING_SIZE - 1].length = TDES1_TER_;
  1014. wmb();
  1015. pd->tx_ring_head = 0;
  1016. pd->tx_ring_tail = 0;
  1017. smsc9420_reg_write(pd, TX_BASE_ADDR, pd->tx_dma_addr);
  1018. smsc9420_pci_flush_write(pd);
  1019. return 0;
  1020. }
  1021. static int smsc9420_alloc_rx_ring(struct smsc9420_pdata *pd)
  1022. {
  1023. int i;
  1024. BUG_ON(!pd->rx_ring);
  1025. pd->rx_buffers = kmalloc((sizeof(struct smsc9420_ring_info) *
  1026. RX_RING_SIZE), GFP_KERNEL);
  1027. if (pd->rx_buffers == NULL) {
  1028. smsc_warn(IFUP, "Failed to allocated rx_buffers");
  1029. goto out;
  1030. }
  1031. /* initialize the rx ring */
  1032. for (i = 0; i < RX_RING_SIZE; i++) {
  1033. pd->rx_ring[i].status = 0;
  1034. pd->rx_ring[i].length = PKT_BUF_SZ;
  1035. pd->rx_ring[i].buffer2 = 0;
  1036. pd->rx_buffers[i].skb = NULL;
  1037. pd->rx_buffers[i].mapping = 0;
  1038. }
  1039. pd->rx_ring[RX_RING_SIZE - 1].length = (PKT_BUF_SZ | RDES1_RER_);
  1040. /* now allocate the entire ring of skbs */
  1041. for (i = 0; i < RX_RING_SIZE; i++) {
  1042. if (smsc9420_alloc_rx_buffer(pd, i)) {
  1043. smsc_warn(IFUP, "failed to allocate rx skb %d", i);
  1044. goto out_free_rx_skbs;
  1045. }
  1046. }
  1047. pd->rx_ring_head = 0;
  1048. pd->rx_ring_tail = 0;
  1049. smsc9420_reg_write(pd, VLAN1, ETH_P_8021Q);
  1050. smsc_dbg(IFUP, "VLAN1 = 0x%08x", smsc9420_reg_read(pd, VLAN1));
  1051. if (pd->rx_csum) {
  1052. /* Enable RX COE */
  1053. u32 coe = smsc9420_reg_read(pd, COE_CR) | RX_COE_EN;
  1054. smsc9420_reg_write(pd, COE_CR, coe);
  1055. smsc_dbg(IFUP, "COE_CR = 0x%08x", coe);
  1056. }
  1057. smsc9420_reg_write(pd, RX_BASE_ADDR, pd->rx_dma_addr);
  1058. smsc9420_pci_flush_write(pd);
  1059. return 0;
  1060. out_free_rx_skbs:
  1061. smsc9420_free_rx_ring(pd);
  1062. out:
  1063. return -ENOMEM;
  1064. }
  1065. static int smsc9420_open(struct net_device *dev)
  1066. {
  1067. struct smsc9420_pdata *pd;
  1068. u32 bus_mode, mac_cr, dmac_control, int_cfg, dma_intr_ena, int_ctl;
  1069. unsigned long flags;
  1070. int result = 0, timeout;
  1071. BUG_ON(!dev);
  1072. pd = netdev_priv(dev);
  1073. BUG_ON(!pd);
  1074. if (!is_valid_ether_addr(dev->dev_addr)) {
  1075. smsc_warn(IFUP, "dev_addr is not a valid MAC address");
  1076. result = -EADDRNOTAVAIL;
  1077. goto out_0;
  1078. }
  1079. netif_carrier_off(dev);
  1080. /* disable, mask and acknowlege all interrupts */
  1081. spin_lock_irqsave(&pd->int_lock, flags);
  1082. int_cfg = smsc9420_reg_read(pd, INT_CFG) & (~INT_CFG_IRQ_EN_);
  1083. smsc9420_reg_write(pd, INT_CFG, int_cfg);
  1084. smsc9420_reg_write(pd, INT_CTL, 0);
  1085. spin_unlock_irqrestore(&pd->int_lock, flags);
  1086. smsc9420_reg_write(pd, DMAC_INTR_ENA, 0);
  1087. smsc9420_reg_write(pd, INT_STAT, 0xFFFFFFFF);
  1088. smsc9420_pci_flush_write(pd);
  1089. if (request_irq(dev->irq, smsc9420_isr, IRQF_SHARED | IRQF_DISABLED,
  1090. DRV_NAME, pd)) {
  1091. smsc_warn(IFUP, "Unable to use IRQ = %d", dev->irq);
  1092. result = -ENODEV;
  1093. goto out_0;
  1094. }
  1095. smsc9420_dmac_soft_reset(pd);
  1096. /* make sure MAC_CR is sane */
  1097. smsc9420_reg_write(pd, MAC_CR, 0);
  1098. smsc9420_set_mac_address(dev);
  1099. /* Configure GPIO pins to drive LEDs */
  1100. smsc9420_reg_write(pd, GPIO_CFG,
  1101. (GPIO_CFG_LED_3_ | GPIO_CFG_LED_2_ | GPIO_CFG_LED_1_));
  1102. bus_mode = BUS_MODE_DMA_BURST_LENGTH_16;
  1103. #ifdef __BIG_ENDIAN
  1104. bus_mode |= BUS_MODE_DBO_;
  1105. #endif
  1106. smsc9420_reg_write(pd, BUS_MODE, bus_mode);
  1107. smsc9420_pci_flush_write(pd);
  1108. /* set bus master bridge arbitration priority for Rx and TX DMA */
  1109. smsc9420_reg_write(pd, BUS_CFG, BUS_CFG_RXTXWEIGHT_4_1);
  1110. smsc9420_reg_write(pd, DMAC_CONTROL,
  1111. (DMAC_CONTROL_SF_ | DMAC_CONTROL_OSF_));
  1112. smsc9420_pci_flush_write(pd);
  1113. /* test the IRQ connection to the ISR */
  1114. smsc_dbg(IFUP, "Testing ISR using IRQ %d", dev->irq);
  1115. pd->software_irq_signal = false;
  1116. spin_lock_irqsave(&pd->int_lock, flags);
  1117. /* configure interrupt deassertion timer and enable interrupts */
  1118. int_cfg = smsc9420_reg_read(pd, INT_CFG) | INT_CFG_IRQ_EN_;
  1119. int_cfg &= ~(INT_CFG_INT_DEAS_MASK);
  1120. int_cfg |= (INT_DEAS_TIME & INT_CFG_INT_DEAS_MASK);
  1121. smsc9420_reg_write(pd, INT_CFG, int_cfg);
  1122. /* unmask software interrupt */
  1123. int_ctl = smsc9420_reg_read(pd, INT_CTL) | INT_CTL_SW_INT_EN_;
  1124. smsc9420_reg_write(pd, INT_CTL, int_ctl);
  1125. spin_unlock_irqrestore(&pd->int_lock, flags);
  1126. smsc9420_pci_flush_write(pd);
  1127. timeout = 1000;
  1128. while (timeout--) {
  1129. if (pd->software_irq_signal)
  1130. break;
  1131. msleep(1);
  1132. }
  1133. /* disable interrupts */
  1134. spin_lock_irqsave(&pd->int_lock, flags);
  1135. int_cfg = smsc9420_reg_read(pd, INT_CFG) & (~INT_CFG_IRQ_EN_);
  1136. smsc9420_reg_write(pd, INT_CFG, int_cfg);
  1137. spin_unlock_irqrestore(&pd->int_lock, flags);
  1138. if (!pd->software_irq_signal) {
  1139. smsc_warn(IFUP, "ISR failed signaling test");
  1140. result = -ENODEV;
  1141. goto out_free_irq_1;
  1142. }
  1143. smsc_dbg(IFUP, "ISR passed test using IRQ %d", dev->irq);
  1144. result = smsc9420_alloc_tx_ring(pd);
  1145. if (result) {
  1146. smsc_warn(IFUP, "Failed to Initialize tx dma ring");
  1147. result = -ENOMEM;
  1148. goto out_free_irq_1;
  1149. }
  1150. result = smsc9420_alloc_rx_ring(pd);
  1151. if (result) {
  1152. smsc_warn(IFUP, "Failed to Initialize rx dma ring");
  1153. result = -ENOMEM;
  1154. goto out_free_tx_ring_2;
  1155. }
  1156. result = smsc9420_mii_init(dev);
  1157. if (result) {
  1158. smsc_warn(IFUP, "Failed to initialize Phy");
  1159. result = -ENODEV;
  1160. goto out_free_rx_ring_3;
  1161. }
  1162. /* Bring the PHY up */
  1163. phy_start(pd->phy_dev);
  1164. napi_enable(&pd->napi);
  1165. /* start tx and rx */
  1166. mac_cr = smsc9420_reg_read(pd, MAC_CR) | MAC_CR_TXEN_ | MAC_CR_RXEN_;
  1167. smsc9420_reg_write(pd, MAC_CR, mac_cr);
  1168. dmac_control = smsc9420_reg_read(pd, DMAC_CONTROL);
  1169. dmac_control |= DMAC_CONTROL_ST_ | DMAC_CONTROL_SR_;
  1170. smsc9420_reg_write(pd, DMAC_CONTROL, dmac_control);
  1171. smsc9420_pci_flush_write(pd);
  1172. dma_intr_ena = smsc9420_reg_read(pd, DMAC_INTR_ENA);
  1173. dma_intr_ena |=
  1174. (DMAC_INTR_ENA_TX_ | DMAC_INTR_ENA_RX_ | DMAC_INTR_ENA_NIS_);
  1175. smsc9420_reg_write(pd, DMAC_INTR_ENA, dma_intr_ena);
  1176. smsc9420_pci_flush_write(pd);
  1177. netif_wake_queue(dev);
  1178. smsc9420_reg_write(pd, RX_POLL_DEMAND, 1);
  1179. /* enable interrupts */
  1180. spin_lock_irqsave(&pd->int_lock, flags);
  1181. int_cfg = smsc9420_reg_read(pd, INT_CFG) | INT_CFG_IRQ_EN_;
  1182. smsc9420_reg_write(pd, INT_CFG, int_cfg);
  1183. spin_unlock_irqrestore(&pd->int_lock, flags);
  1184. return 0;
  1185. out_free_rx_ring_3:
  1186. smsc9420_free_rx_ring(pd);
  1187. out_free_tx_ring_2:
  1188. smsc9420_free_tx_ring(pd);
  1189. out_free_irq_1:
  1190. free_irq(dev->irq, pd);
  1191. out_0:
  1192. return result;
  1193. }
  1194. #ifdef CONFIG_PM
  1195. static int smsc9420_suspend(struct pci_dev *pdev, pm_message_t state)
  1196. {
  1197. struct net_device *dev = pci_get_drvdata(pdev);
  1198. struct smsc9420_pdata *pd = netdev_priv(dev);
  1199. u32 int_cfg;
  1200. ulong flags;
  1201. /* disable interrupts */
  1202. spin_lock_irqsave(&pd->int_lock, flags);
  1203. int_cfg = smsc9420_reg_read(pd, INT_CFG) & (~INT_CFG_IRQ_EN_);
  1204. smsc9420_reg_write(pd, INT_CFG, int_cfg);
  1205. spin_unlock_irqrestore(&pd->int_lock, flags);
  1206. if (netif_running(dev)) {
  1207. netif_tx_disable(dev);
  1208. smsc9420_stop_tx(pd);
  1209. smsc9420_free_tx_ring(pd);
  1210. napi_disable(&pd->napi);
  1211. smsc9420_stop_rx(pd);
  1212. smsc9420_free_rx_ring(pd);
  1213. free_irq(dev->irq, pd);
  1214. netif_device_detach(dev);
  1215. }
  1216. pci_save_state(pdev);
  1217. pci_enable_wake(pdev, pci_choose_state(pdev, state), 0);
  1218. pci_disable_device(pdev);
  1219. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  1220. return 0;
  1221. }
  1222. static int smsc9420_resume(struct pci_dev *pdev)
  1223. {
  1224. struct net_device *dev = pci_get_drvdata(pdev);
  1225. struct smsc9420_pdata *pd = netdev_priv(dev);
  1226. int err;
  1227. pci_set_power_state(pdev, PCI_D0);
  1228. pci_restore_state(pdev);
  1229. err = pci_enable_device(pdev);
  1230. if (err)
  1231. return err;
  1232. pci_set_master(pdev);
  1233. err = pci_enable_wake(pdev, 0, 0);
  1234. if (err)
  1235. smsc_warn(IFUP, "pci_enable_wake failed: %d", err);
  1236. if (netif_running(dev)) {
  1237. err = smsc9420_open(dev);
  1238. netif_device_attach(dev);
  1239. }
  1240. return err;
  1241. }
  1242. #endif /* CONFIG_PM */
  1243. static const struct net_device_ops smsc9420_netdev_ops = {
  1244. .ndo_open = smsc9420_open,
  1245. .ndo_stop = smsc9420_stop,
  1246. .ndo_start_xmit = smsc9420_hard_start_xmit,
  1247. .ndo_get_stats = smsc9420_get_stats,
  1248. .ndo_set_multicast_list = smsc9420_set_multicast_list,
  1249. .ndo_do_ioctl = smsc9420_do_ioctl,
  1250. .ndo_validate_addr = eth_validate_addr,
  1251. .ndo_set_mac_address = eth_mac_addr,
  1252. #ifdef CONFIG_NET_POLL_CONTROLLER
  1253. .ndo_poll_controller = smsc9420_poll_controller,
  1254. #endif /* CONFIG_NET_POLL_CONTROLLER */
  1255. };
  1256. static int __devinit
  1257. smsc9420_probe(struct pci_dev *pdev, const struct pci_device_id *id)
  1258. {
  1259. struct net_device *dev;
  1260. struct smsc9420_pdata *pd;
  1261. void __iomem *virt_addr;
  1262. int result = 0;
  1263. u32 id_rev;
  1264. printk(KERN_INFO DRV_DESCRIPTION " version " DRV_VERSION "\n");
  1265. /* First do the PCI initialisation */
  1266. result = pci_enable_device(pdev);
  1267. if (unlikely(result)) {
  1268. printk(KERN_ERR "Cannot enable smsc9420\n");
  1269. goto out_0;
  1270. }
  1271. pci_set_master(pdev);
  1272. dev = alloc_etherdev(sizeof(*pd));
  1273. if (!dev) {
  1274. printk(KERN_ERR "ether device alloc failed\n");
  1275. goto out_disable_pci_device_1;
  1276. }
  1277. SET_NETDEV_DEV(dev, &pdev->dev);
  1278. if (!(pci_resource_flags(pdev, SMSC_BAR) & IORESOURCE_MEM)) {
  1279. printk(KERN_ERR "Cannot find PCI device base address\n");
  1280. goto out_free_netdev_2;
  1281. }
  1282. if ((pci_request_regions(pdev, DRV_NAME))) {
  1283. printk(KERN_ERR "Cannot obtain PCI resources, aborting.\n");
  1284. goto out_free_netdev_2;
  1285. }
  1286. if (pci_set_dma_mask(pdev, DMA_BIT_MASK(32))) {
  1287. printk(KERN_ERR "No usable DMA configuration, aborting.\n");
  1288. goto out_free_regions_3;
  1289. }
  1290. virt_addr = ioremap(pci_resource_start(pdev, SMSC_BAR),
  1291. pci_resource_len(pdev, SMSC_BAR));
  1292. if (!virt_addr) {
  1293. printk(KERN_ERR "Cannot map device registers, aborting.\n");
  1294. goto out_free_regions_3;
  1295. }
  1296. /* registers are double mapped with 0 offset for LE and 0x200 for BE */
  1297. virt_addr += LAN9420_CPSR_ENDIAN_OFFSET;
  1298. dev->base_addr = (ulong)virt_addr;
  1299. pd = netdev_priv(dev);
  1300. /* pci descriptors are created in the PCI consistent area */
  1301. pd->rx_ring = pci_alloc_consistent(pdev,
  1302. sizeof(struct smsc9420_dma_desc) * RX_RING_SIZE +
  1303. sizeof(struct smsc9420_dma_desc) * TX_RING_SIZE,
  1304. &pd->rx_dma_addr);
  1305. if (!pd->rx_ring)
  1306. goto out_free_io_4;
  1307. /* descriptors are aligned due to the nature of pci_alloc_consistent */
  1308. pd->tx_ring = (struct smsc9420_dma_desc *)
  1309. (pd->rx_ring + RX_RING_SIZE);
  1310. pd->tx_dma_addr = pd->rx_dma_addr +
  1311. sizeof(struct smsc9420_dma_desc) * RX_RING_SIZE;
  1312. pd->pdev = pdev;
  1313. pd->dev = dev;
  1314. pd->base_addr = virt_addr;
  1315. pd->msg_enable = smsc_debug;
  1316. pd->rx_csum = true;
  1317. smsc_dbg(PROBE, "lan_base=0x%08lx", (ulong)virt_addr);
  1318. id_rev = smsc9420_reg_read(pd, ID_REV);
  1319. switch (id_rev & 0xFFFF0000) {
  1320. case 0x94200000:
  1321. smsc_info(PROBE, "LAN9420 identified, ID_REV=0x%08X", id_rev);
  1322. break;
  1323. default:
  1324. smsc_warn(PROBE, "LAN9420 NOT identified");
  1325. smsc_warn(PROBE, "ID_REV=0x%08X", id_rev);
  1326. goto out_free_dmadesc_5;
  1327. }
  1328. smsc9420_dmac_soft_reset(pd);
  1329. smsc9420_eeprom_reload(pd);
  1330. smsc9420_check_mac_address(dev);
  1331. dev->netdev_ops = &smsc9420_netdev_ops;
  1332. dev->ethtool_ops = &smsc9420_ethtool_ops;
  1333. dev->irq = pdev->irq;
  1334. netif_napi_add(dev, &pd->napi, smsc9420_rx_poll, NAPI_WEIGHT);
  1335. result = register_netdev(dev);
  1336. if (result) {
  1337. smsc_warn(PROBE, "error %i registering device", result);
  1338. goto out_free_dmadesc_5;
  1339. }
  1340. pci_set_drvdata(pdev, dev);
  1341. spin_lock_init(&pd->int_lock);
  1342. spin_lock_init(&pd->phy_lock);
  1343. dev_info(&dev->dev, "MAC Address: %pM\n", dev->dev_addr);
  1344. return 0;
  1345. out_free_dmadesc_5:
  1346. pci_free_consistent(pdev, sizeof(struct smsc9420_dma_desc) *
  1347. (RX_RING_SIZE + TX_RING_SIZE), pd->rx_ring, pd->rx_dma_addr);
  1348. out_free_io_4:
  1349. iounmap(virt_addr - LAN9420_CPSR_ENDIAN_OFFSET);
  1350. out_free_regions_3:
  1351. pci_release_regions(pdev);
  1352. out_free_netdev_2:
  1353. free_netdev(dev);
  1354. out_disable_pci_device_1:
  1355. pci_disable_device(pdev);
  1356. out_0:
  1357. return -ENODEV;
  1358. }
  1359. static void __devexit smsc9420_remove(struct pci_dev *pdev)
  1360. {
  1361. struct net_device *dev;
  1362. struct smsc9420_pdata *pd;
  1363. dev = pci_get_drvdata(pdev);
  1364. if (!dev)
  1365. return;
  1366. pci_set_drvdata(pdev, NULL);
  1367. pd = netdev_priv(dev);
  1368. unregister_netdev(dev);
  1369. /* tx_buffers and rx_buffers are freed in stop */
  1370. BUG_ON(pd->tx_buffers);
  1371. BUG_ON(pd->rx_buffers);
  1372. BUG_ON(!pd->tx_ring);
  1373. BUG_ON(!pd->rx_ring);
  1374. pci_free_consistent(pdev, sizeof(struct smsc9420_dma_desc) *
  1375. (RX_RING_SIZE + TX_RING_SIZE), pd->rx_ring, pd->rx_dma_addr);
  1376. iounmap(pd->base_addr - LAN9420_CPSR_ENDIAN_OFFSET);
  1377. pci_release_regions(pdev);
  1378. free_netdev(dev);
  1379. pci_disable_device(pdev);
  1380. }
  1381. static struct pci_driver smsc9420_driver = {
  1382. .name = DRV_NAME,
  1383. .id_table = smsc9420_id_table,
  1384. .probe = smsc9420_probe,
  1385. .remove = __devexit_p(smsc9420_remove),
  1386. #ifdef CONFIG_PM
  1387. .suspend = smsc9420_suspend,
  1388. .resume = smsc9420_resume,
  1389. #endif /* CONFIG_PM */
  1390. };
  1391. static int __init smsc9420_init_module(void)
  1392. {
  1393. smsc_debug = netif_msg_init(debug, SMSC_MSG_DEFAULT);
  1394. return pci_register_driver(&smsc9420_driver);
  1395. }
  1396. static void __exit smsc9420_exit_module(void)
  1397. {
  1398. pci_unregister_driver(&smsc9420_driver);
  1399. }
  1400. module_init(smsc9420_init_module);
  1401. module_exit(smsc9420_exit_module);