pcnet32.c 83 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062
  1. /* pcnet32.c: An AMD PCnet32 ethernet driver for linux. */
  2. /*
  3. * Copyright 1996-1999 Thomas Bogendoerfer
  4. *
  5. * Derived from the lance driver written 1993,1994,1995 by Donald Becker.
  6. *
  7. * Copyright 1993 United States Government as represented by the
  8. * Director, National Security Agency.
  9. *
  10. * This software may be used and distributed according to the terms
  11. * of the GNU General Public License, incorporated herein by reference.
  12. *
  13. * This driver is for PCnet32 and PCnetPCI based ethercards
  14. */
  15. /**************************************************************************
  16. * 23 Oct, 2000.
  17. * Fixed a few bugs, related to running the controller in 32bit mode.
  18. *
  19. * Carsten Langgaard, carstenl@mips.com
  20. * Copyright (C) 2000 MIPS Technologies, Inc. All rights reserved.
  21. *
  22. *************************************************************************/
  23. #define DRV_NAME "pcnet32"
  24. #define DRV_VERSION "1.35"
  25. #define DRV_RELDATE "21.Apr.2008"
  26. #define PFX DRV_NAME ": "
  27. static const char *const version =
  28. DRV_NAME ".c:v" DRV_VERSION " " DRV_RELDATE " tsbogend@alpha.franken.de\n";
  29. #include <linux/module.h>
  30. #include <linux/kernel.h>
  31. #include <linux/sched.h>
  32. #include <linux/string.h>
  33. #include <linux/errno.h>
  34. #include <linux/ioport.h>
  35. #include <linux/slab.h>
  36. #include <linux/interrupt.h>
  37. #include <linux/pci.h>
  38. #include <linux/delay.h>
  39. #include <linux/init.h>
  40. #include <linux/ethtool.h>
  41. #include <linux/mii.h>
  42. #include <linux/crc32.h>
  43. #include <linux/netdevice.h>
  44. #include <linux/etherdevice.h>
  45. #include <linux/if_ether.h>
  46. #include <linux/skbuff.h>
  47. #include <linux/spinlock.h>
  48. #include <linux/moduleparam.h>
  49. #include <linux/bitops.h>
  50. #include <asm/dma.h>
  51. #include <asm/io.h>
  52. #include <asm/uaccess.h>
  53. #include <asm/irq.h>
  54. /*
  55. * PCI device identifiers for "new style" Linux PCI Device Drivers
  56. */
  57. static struct pci_device_id pcnet32_pci_tbl[] = {
  58. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_LANCE_HOME), },
  59. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_LANCE), },
  60. /*
  61. * Adapters that were sold with IBM's RS/6000 or pSeries hardware have
  62. * the incorrect vendor id.
  63. */
  64. { PCI_DEVICE(PCI_VENDOR_ID_TRIDENT, PCI_DEVICE_ID_AMD_LANCE),
  65. .class = (PCI_CLASS_NETWORK_ETHERNET << 8), .class_mask = 0xffff00, },
  66. { } /* terminate list */
  67. };
  68. MODULE_DEVICE_TABLE(pci, pcnet32_pci_tbl);
  69. static int cards_found;
  70. /*
  71. * VLB I/O addresses
  72. */
  73. static unsigned int pcnet32_portlist[] __initdata =
  74. { 0x300, 0x320, 0x340, 0x360, 0 };
  75. static int pcnet32_debug = 0;
  76. static int tx_start = 1; /* Mapping -- 0:20, 1:64, 2:128, 3:~220 (depends on chip vers) */
  77. static int pcnet32vlb; /* check for VLB cards ? */
  78. static struct net_device *pcnet32_dev;
  79. static int max_interrupt_work = 2;
  80. static int rx_copybreak = 200;
  81. #define PCNET32_PORT_AUI 0x00
  82. #define PCNET32_PORT_10BT 0x01
  83. #define PCNET32_PORT_GPSI 0x02
  84. #define PCNET32_PORT_MII 0x03
  85. #define PCNET32_PORT_PORTSEL 0x03
  86. #define PCNET32_PORT_ASEL 0x04
  87. #define PCNET32_PORT_100 0x40
  88. #define PCNET32_PORT_FD 0x80
  89. #define PCNET32_DMA_MASK 0xffffffff
  90. #define PCNET32_WATCHDOG_TIMEOUT (jiffies + (2 * HZ))
  91. #define PCNET32_BLINK_TIMEOUT (jiffies + (HZ/4))
  92. /*
  93. * table to translate option values from tulip
  94. * to internal options
  95. */
  96. static const unsigned char options_mapping[] = {
  97. PCNET32_PORT_ASEL, /* 0 Auto-select */
  98. PCNET32_PORT_AUI, /* 1 BNC/AUI */
  99. PCNET32_PORT_AUI, /* 2 AUI/BNC */
  100. PCNET32_PORT_ASEL, /* 3 not supported */
  101. PCNET32_PORT_10BT | PCNET32_PORT_FD, /* 4 10baseT-FD */
  102. PCNET32_PORT_ASEL, /* 5 not supported */
  103. PCNET32_PORT_ASEL, /* 6 not supported */
  104. PCNET32_PORT_ASEL, /* 7 not supported */
  105. PCNET32_PORT_ASEL, /* 8 not supported */
  106. PCNET32_PORT_MII, /* 9 MII 10baseT */
  107. PCNET32_PORT_MII | PCNET32_PORT_FD, /* 10 MII 10baseT-FD */
  108. PCNET32_PORT_MII, /* 11 MII (autosel) */
  109. PCNET32_PORT_10BT, /* 12 10BaseT */
  110. PCNET32_PORT_MII | PCNET32_PORT_100, /* 13 MII 100BaseTx */
  111. /* 14 MII 100BaseTx-FD */
  112. PCNET32_PORT_MII | PCNET32_PORT_100 | PCNET32_PORT_FD,
  113. PCNET32_PORT_ASEL /* 15 not supported */
  114. };
  115. static const char pcnet32_gstrings_test[][ETH_GSTRING_LEN] = {
  116. "Loopback test (offline)"
  117. };
  118. #define PCNET32_TEST_LEN ARRAY_SIZE(pcnet32_gstrings_test)
  119. #define PCNET32_NUM_REGS 136
  120. #define MAX_UNITS 8 /* More are supported, limit only on options */
  121. static int options[MAX_UNITS];
  122. static int full_duplex[MAX_UNITS];
  123. static int homepna[MAX_UNITS];
  124. /*
  125. * Theory of Operation
  126. *
  127. * This driver uses the same software structure as the normal lance
  128. * driver. So look for a verbose description in lance.c. The differences
  129. * to the normal lance driver is the use of the 32bit mode of PCnet32
  130. * and PCnetPCI chips. Because these chips are 32bit chips, there is no
  131. * 16MB limitation and we don't need bounce buffers.
  132. */
  133. /*
  134. * Set the number of Tx and Rx buffers, using Log_2(# buffers).
  135. * Reasonable default values are 4 Tx buffers, and 16 Rx buffers.
  136. * That translates to 2 (4 == 2^^2) and 4 (16 == 2^^4).
  137. */
  138. #ifndef PCNET32_LOG_TX_BUFFERS
  139. #define PCNET32_LOG_TX_BUFFERS 4
  140. #define PCNET32_LOG_RX_BUFFERS 5
  141. #define PCNET32_LOG_MAX_TX_BUFFERS 9 /* 2^9 == 512 */
  142. #define PCNET32_LOG_MAX_RX_BUFFERS 9
  143. #endif
  144. #define TX_RING_SIZE (1 << (PCNET32_LOG_TX_BUFFERS))
  145. #define TX_MAX_RING_SIZE (1 << (PCNET32_LOG_MAX_TX_BUFFERS))
  146. #define RX_RING_SIZE (1 << (PCNET32_LOG_RX_BUFFERS))
  147. #define RX_MAX_RING_SIZE (1 << (PCNET32_LOG_MAX_RX_BUFFERS))
  148. #define PKT_BUF_SKB 1544
  149. /* actual buffer length after being aligned */
  150. #define PKT_BUF_SIZE (PKT_BUF_SKB - NET_IP_ALIGN)
  151. /* chip wants twos complement of the (aligned) buffer length */
  152. #define NEG_BUF_SIZE (NET_IP_ALIGN - PKT_BUF_SKB)
  153. /* Offsets from base I/O address. */
  154. #define PCNET32_WIO_RDP 0x10
  155. #define PCNET32_WIO_RAP 0x12
  156. #define PCNET32_WIO_RESET 0x14
  157. #define PCNET32_WIO_BDP 0x16
  158. #define PCNET32_DWIO_RDP 0x10
  159. #define PCNET32_DWIO_RAP 0x14
  160. #define PCNET32_DWIO_RESET 0x18
  161. #define PCNET32_DWIO_BDP 0x1C
  162. #define PCNET32_TOTAL_SIZE 0x20
  163. #define CSR0 0
  164. #define CSR0_INIT 0x1
  165. #define CSR0_START 0x2
  166. #define CSR0_STOP 0x4
  167. #define CSR0_TXPOLL 0x8
  168. #define CSR0_INTEN 0x40
  169. #define CSR0_IDON 0x0100
  170. #define CSR0_NORMAL (CSR0_START | CSR0_INTEN)
  171. #define PCNET32_INIT_LOW 1
  172. #define PCNET32_INIT_HIGH 2
  173. #define CSR3 3
  174. #define CSR4 4
  175. #define CSR5 5
  176. #define CSR5_SUSPEND 0x0001
  177. #define CSR15 15
  178. #define PCNET32_MC_FILTER 8
  179. #define PCNET32_79C970A 0x2621
  180. /* The PCNET32 Rx and Tx ring descriptors. */
  181. struct pcnet32_rx_head {
  182. __le32 base;
  183. __le16 buf_length; /* two`s complement of length */
  184. __le16 status;
  185. __le32 msg_length;
  186. __le32 reserved;
  187. };
  188. struct pcnet32_tx_head {
  189. __le32 base;
  190. __le16 length; /* two`s complement of length */
  191. __le16 status;
  192. __le32 misc;
  193. __le32 reserved;
  194. };
  195. /* The PCNET32 32-Bit initialization block, described in databook. */
  196. struct pcnet32_init_block {
  197. __le16 mode;
  198. __le16 tlen_rlen;
  199. u8 phys_addr[6];
  200. __le16 reserved;
  201. __le32 filter[2];
  202. /* Receive and transmit ring base, along with extra bits. */
  203. __le32 rx_ring;
  204. __le32 tx_ring;
  205. };
  206. /* PCnet32 access functions */
  207. struct pcnet32_access {
  208. u16 (*read_csr) (unsigned long, int);
  209. void (*write_csr) (unsigned long, int, u16);
  210. u16 (*read_bcr) (unsigned long, int);
  211. void (*write_bcr) (unsigned long, int, u16);
  212. u16 (*read_rap) (unsigned long);
  213. void (*write_rap) (unsigned long, u16);
  214. void (*reset) (unsigned long);
  215. };
  216. /*
  217. * The first field of pcnet32_private is read by the ethernet device
  218. * so the structure should be allocated using pci_alloc_consistent().
  219. */
  220. struct pcnet32_private {
  221. struct pcnet32_init_block *init_block;
  222. /* The Tx and Rx ring entries must be aligned on 16-byte boundaries in 32bit mode. */
  223. struct pcnet32_rx_head *rx_ring;
  224. struct pcnet32_tx_head *tx_ring;
  225. dma_addr_t init_dma_addr;/* DMA address of beginning of the init block,
  226. returned by pci_alloc_consistent */
  227. struct pci_dev *pci_dev;
  228. const char *name;
  229. /* The saved address of a sent-in-place packet/buffer, for skfree(). */
  230. struct sk_buff **tx_skbuff;
  231. struct sk_buff **rx_skbuff;
  232. dma_addr_t *tx_dma_addr;
  233. dma_addr_t *rx_dma_addr;
  234. struct pcnet32_access a;
  235. spinlock_t lock; /* Guard lock */
  236. unsigned int cur_rx, cur_tx; /* The next free ring entry */
  237. unsigned int rx_ring_size; /* current rx ring size */
  238. unsigned int tx_ring_size; /* current tx ring size */
  239. unsigned int rx_mod_mask; /* rx ring modular mask */
  240. unsigned int tx_mod_mask; /* tx ring modular mask */
  241. unsigned short rx_len_bits;
  242. unsigned short tx_len_bits;
  243. dma_addr_t rx_ring_dma_addr;
  244. dma_addr_t tx_ring_dma_addr;
  245. unsigned int dirty_rx, /* ring entries to be freed. */
  246. dirty_tx;
  247. struct net_device *dev;
  248. struct napi_struct napi;
  249. char tx_full;
  250. char phycount; /* number of phys found */
  251. int options;
  252. unsigned int shared_irq:1, /* shared irq possible */
  253. dxsuflo:1, /* disable transmit stop on uflo */
  254. mii:1; /* mii port available */
  255. struct net_device *next;
  256. struct mii_if_info mii_if;
  257. struct timer_list watchdog_timer;
  258. struct timer_list blink_timer;
  259. u32 msg_enable; /* debug message level */
  260. /* each bit indicates an available PHY */
  261. u32 phymask;
  262. unsigned short chip_version; /* which variant this is */
  263. };
  264. static int pcnet32_probe_pci(struct pci_dev *, const struct pci_device_id *);
  265. static int pcnet32_probe1(unsigned long, int, struct pci_dev *);
  266. static int pcnet32_open(struct net_device *);
  267. static int pcnet32_init_ring(struct net_device *);
  268. static netdev_tx_t pcnet32_start_xmit(struct sk_buff *,
  269. struct net_device *);
  270. static void pcnet32_tx_timeout(struct net_device *dev);
  271. static irqreturn_t pcnet32_interrupt(int, void *);
  272. static int pcnet32_close(struct net_device *);
  273. static struct net_device_stats *pcnet32_get_stats(struct net_device *);
  274. static void pcnet32_load_multicast(struct net_device *dev);
  275. static void pcnet32_set_multicast_list(struct net_device *);
  276. static int pcnet32_ioctl(struct net_device *, struct ifreq *, int);
  277. static void pcnet32_watchdog(struct net_device *);
  278. static int mdio_read(struct net_device *dev, int phy_id, int reg_num);
  279. static void mdio_write(struct net_device *dev, int phy_id, int reg_num,
  280. int val);
  281. static void pcnet32_restart(struct net_device *dev, unsigned int csr0_bits);
  282. static void pcnet32_ethtool_test(struct net_device *dev,
  283. struct ethtool_test *eth_test, u64 * data);
  284. static int pcnet32_loopback_test(struct net_device *dev, uint64_t * data1);
  285. static int pcnet32_phys_id(struct net_device *dev, u32 data);
  286. static void pcnet32_led_blink_callback(struct net_device *dev);
  287. static int pcnet32_get_regs_len(struct net_device *dev);
  288. static void pcnet32_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  289. void *ptr);
  290. static void pcnet32_purge_tx_ring(struct net_device *dev);
  291. static int pcnet32_alloc_ring(struct net_device *dev, const char *name);
  292. static void pcnet32_free_ring(struct net_device *dev);
  293. static void pcnet32_check_media(struct net_device *dev, int verbose);
  294. static u16 pcnet32_wio_read_csr(unsigned long addr, int index)
  295. {
  296. outw(index, addr + PCNET32_WIO_RAP);
  297. return inw(addr + PCNET32_WIO_RDP);
  298. }
  299. static void pcnet32_wio_write_csr(unsigned long addr, int index, u16 val)
  300. {
  301. outw(index, addr + PCNET32_WIO_RAP);
  302. outw(val, addr + PCNET32_WIO_RDP);
  303. }
  304. static u16 pcnet32_wio_read_bcr(unsigned long addr, int index)
  305. {
  306. outw(index, addr + PCNET32_WIO_RAP);
  307. return inw(addr + PCNET32_WIO_BDP);
  308. }
  309. static void pcnet32_wio_write_bcr(unsigned long addr, int index, u16 val)
  310. {
  311. outw(index, addr + PCNET32_WIO_RAP);
  312. outw(val, addr + PCNET32_WIO_BDP);
  313. }
  314. static u16 pcnet32_wio_read_rap(unsigned long addr)
  315. {
  316. return inw(addr + PCNET32_WIO_RAP);
  317. }
  318. static void pcnet32_wio_write_rap(unsigned long addr, u16 val)
  319. {
  320. outw(val, addr + PCNET32_WIO_RAP);
  321. }
  322. static void pcnet32_wio_reset(unsigned long addr)
  323. {
  324. inw(addr + PCNET32_WIO_RESET);
  325. }
  326. static int pcnet32_wio_check(unsigned long addr)
  327. {
  328. outw(88, addr + PCNET32_WIO_RAP);
  329. return (inw(addr + PCNET32_WIO_RAP) == 88);
  330. }
  331. static struct pcnet32_access pcnet32_wio = {
  332. .read_csr = pcnet32_wio_read_csr,
  333. .write_csr = pcnet32_wio_write_csr,
  334. .read_bcr = pcnet32_wio_read_bcr,
  335. .write_bcr = pcnet32_wio_write_bcr,
  336. .read_rap = pcnet32_wio_read_rap,
  337. .write_rap = pcnet32_wio_write_rap,
  338. .reset = pcnet32_wio_reset
  339. };
  340. static u16 pcnet32_dwio_read_csr(unsigned long addr, int index)
  341. {
  342. outl(index, addr + PCNET32_DWIO_RAP);
  343. return (inl(addr + PCNET32_DWIO_RDP) & 0xffff);
  344. }
  345. static void pcnet32_dwio_write_csr(unsigned long addr, int index, u16 val)
  346. {
  347. outl(index, addr + PCNET32_DWIO_RAP);
  348. outl(val, addr + PCNET32_DWIO_RDP);
  349. }
  350. static u16 pcnet32_dwio_read_bcr(unsigned long addr, int index)
  351. {
  352. outl(index, addr + PCNET32_DWIO_RAP);
  353. return (inl(addr + PCNET32_DWIO_BDP) & 0xffff);
  354. }
  355. static void pcnet32_dwio_write_bcr(unsigned long addr, int index, u16 val)
  356. {
  357. outl(index, addr + PCNET32_DWIO_RAP);
  358. outl(val, addr + PCNET32_DWIO_BDP);
  359. }
  360. static u16 pcnet32_dwio_read_rap(unsigned long addr)
  361. {
  362. return (inl(addr + PCNET32_DWIO_RAP) & 0xffff);
  363. }
  364. static void pcnet32_dwio_write_rap(unsigned long addr, u16 val)
  365. {
  366. outl(val, addr + PCNET32_DWIO_RAP);
  367. }
  368. static void pcnet32_dwio_reset(unsigned long addr)
  369. {
  370. inl(addr + PCNET32_DWIO_RESET);
  371. }
  372. static int pcnet32_dwio_check(unsigned long addr)
  373. {
  374. outl(88, addr + PCNET32_DWIO_RAP);
  375. return ((inl(addr + PCNET32_DWIO_RAP) & 0xffff) == 88);
  376. }
  377. static struct pcnet32_access pcnet32_dwio = {
  378. .read_csr = pcnet32_dwio_read_csr,
  379. .write_csr = pcnet32_dwio_write_csr,
  380. .read_bcr = pcnet32_dwio_read_bcr,
  381. .write_bcr = pcnet32_dwio_write_bcr,
  382. .read_rap = pcnet32_dwio_read_rap,
  383. .write_rap = pcnet32_dwio_write_rap,
  384. .reset = pcnet32_dwio_reset
  385. };
  386. static void pcnet32_netif_stop(struct net_device *dev)
  387. {
  388. struct pcnet32_private *lp = netdev_priv(dev);
  389. dev->trans_start = jiffies;
  390. napi_disable(&lp->napi);
  391. netif_tx_disable(dev);
  392. }
  393. static void pcnet32_netif_start(struct net_device *dev)
  394. {
  395. struct pcnet32_private *lp = netdev_priv(dev);
  396. ulong ioaddr = dev->base_addr;
  397. u16 val;
  398. netif_wake_queue(dev);
  399. val = lp->a.read_csr(ioaddr, CSR3);
  400. val &= 0x00ff;
  401. lp->a.write_csr(ioaddr, CSR3, val);
  402. napi_enable(&lp->napi);
  403. }
  404. /*
  405. * Allocate space for the new sized tx ring.
  406. * Free old resources
  407. * Save new resources.
  408. * Any failure keeps old resources.
  409. * Must be called with lp->lock held.
  410. */
  411. static void pcnet32_realloc_tx_ring(struct net_device *dev,
  412. struct pcnet32_private *lp,
  413. unsigned int size)
  414. {
  415. dma_addr_t new_ring_dma_addr;
  416. dma_addr_t *new_dma_addr_list;
  417. struct pcnet32_tx_head *new_tx_ring;
  418. struct sk_buff **new_skb_list;
  419. pcnet32_purge_tx_ring(dev);
  420. new_tx_ring = pci_alloc_consistent(lp->pci_dev,
  421. sizeof(struct pcnet32_tx_head) *
  422. (1 << size),
  423. &new_ring_dma_addr);
  424. if (new_tx_ring == NULL) {
  425. if (netif_msg_drv(lp))
  426. printk(KERN_ERR
  427. "%s: Consistent memory allocation failed.\n",
  428. dev->name);
  429. return;
  430. }
  431. memset(new_tx_ring, 0, sizeof(struct pcnet32_tx_head) * (1 << size));
  432. new_dma_addr_list = kcalloc((1 << size), sizeof(dma_addr_t),
  433. GFP_ATOMIC);
  434. if (!new_dma_addr_list) {
  435. if (netif_msg_drv(lp))
  436. printk(KERN_ERR
  437. "%s: Memory allocation failed.\n", dev->name);
  438. goto free_new_tx_ring;
  439. }
  440. new_skb_list = kcalloc((1 << size), sizeof(struct sk_buff *),
  441. GFP_ATOMIC);
  442. if (!new_skb_list) {
  443. if (netif_msg_drv(lp))
  444. printk(KERN_ERR
  445. "%s: Memory allocation failed.\n", dev->name);
  446. goto free_new_lists;
  447. }
  448. kfree(lp->tx_skbuff);
  449. kfree(lp->tx_dma_addr);
  450. pci_free_consistent(lp->pci_dev,
  451. sizeof(struct pcnet32_tx_head) *
  452. lp->tx_ring_size, lp->tx_ring,
  453. lp->tx_ring_dma_addr);
  454. lp->tx_ring_size = (1 << size);
  455. lp->tx_mod_mask = lp->tx_ring_size - 1;
  456. lp->tx_len_bits = (size << 12);
  457. lp->tx_ring = new_tx_ring;
  458. lp->tx_ring_dma_addr = new_ring_dma_addr;
  459. lp->tx_dma_addr = new_dma_addr_list;
  460. lp->tx_skbuff = new_skb_list;
  461. return;
  462. free_new_lists:
  463. kfree(new_dma_addr_list);
  464. free_new_tx_ring:
  465. pci_free_consistent(lp->pci_dev,
  466. sizeof(struct pcnet32_tx_head) *
  467. (1 << size),
  468. new_tx_ring,
  469. new_ring_dma_addr);
  470. return;
  471. }
  472. /*
  473. * Allocate space for the new sized rx ring.
  474. * Re-use old receive buffers.
  475. * alloc extra buffers
  476. * free unneeded buffers
  477. * free unneeded buffers
  478. * Save new resources.
  479. * Any failure keeps old resources.
  480. * Must be called with lp->lock held.
  481. */
  482. static void pcnet32_realloc_rx_ring(struct net_device *dev,
  483. struct pcnet32_private *lp,
  484. unsigned int size)
  485. {
  486. dma_addr_t new_ring_dma_addr;
  487. dma_addr_t *new_dma_addr_list;
  488. struct pcnet32_rx_head *new_rx_ring;
  489. struct sk_buff **new_skb_list;
  490. int new, overlap;
  491. new_rx_ring = pci_alloc_consistent(lp->pci_dev,
  492. sizeof(struct pcnet32_rx_head) *
  493. (1 << size),
  494. &new_ring_dma_addr);
  495. if (new_rx_ring == NULL) {
  496. if (netif_msg_drv(lp))
  497. printk(KERN_ERR
  498. "%s: Consistent memory allocation failed.\n",
  499. dev->name);
  500. return;
  501. }
  502. memset(new_rx_ring, 0, sizeof(struct pcnet32_rx_head) * (1 << size));
  503. new_dma_addr_list = kcalloc((1 << size), sizeof(dma_addr_t),
  504. GFP_ATOMIC);
  505. if (!new_dma_addr_list) {
  506. if (netif_msg_drv(lp))
  507. printk(KERN_ERR
  508. "%s: Memory allocation failed.\n", dev->name);
  509. goto free_new_rx_ring;
  510. }
  511. new_skb_list = kcalloc((1 << size), sizeof(struct sk_buff *),
  512. GFP_ATOMIC);
  513. if (!new_skb_list) {
  514. if (netif_msg_drv(lp))
  515. printk(KERN_ERR
  516. "%s: Memory allocation failed.\n", dev->name);
  517. goto free_new_lists;
  518. }
  519. /* first copy the current receive buffers */
  520. overlap = min(size, lp->rx_ring_size);
  521. for (new = 0; new < overlap; new++) {
  522. new_rx_ring[new] = lp->rx_ring[new];
  523. new_dma_addr_list[new] = lp->rx_dma_addr[new];
  524. new_skb_list[new] = lp->rx_skbuff[new];
  525. }
  526. /* now allocate any new buffers needed */
  527. for (; new < size; new++ ) {
  528. struct sk_buff *rx_skbuff;
  529. new_skb_list[new] = dev_alloc_skb(PKT_BUF_SKB);
  530. if (!(rx_skbuff = new_skb_list[new])) {
  531. /* keep the original lists and buffers */
  532. if (netif_msg_drv(lp))
  533. printk(KERN_ERR
  534. "%s: pcnet32_realloc_rx_ring dev_alloc_skb failed.\n",
  535. dev->name);
  536. goto free_all_new;
  537. }
  538. skb_reserve(rx_skbuff, NET_IP_ALIGN);
  539. new_dma_addr_list[new] =
  540. pci_map_single(lp->pci_dev, rx_skbuff->data,
  541. PKT_BUF_SIZE, PCI_DMA_FROMDEVICE);
  542. new_rx_ring[new].base = cpu_to_le32(new_dma_addr_list[new]);
  543. new_rx_ring[new].buf_length = cpu_to_le16(NEG_BUF_SIZE);
  544. new_rx_ring[new].status = cpu_to_le16(0x8000);
  545. }
  546. /* and free any unneeded buffers */
  547. for (; new < lp->rx_ring_size; new++) {
  548. if (lp->rx_skbuff[new]) {
  549. pci_unmap_single(lp->pci_dev, lp->rx_dma_addr[new],
  550. PKT_BUF_SIZE, PCI_DMA_FROMDEVICE);
  551. dev_kfree_skb(lp->rx_skbuff[new]);
  552. }
  553. }
  554. kfree(lp->rx_skbuff);
  555. kfree(lp->rx_dma_addr);
  556. pci_free_consistent(lp->pci_dev,
  557. sizeof(struct pcnet32_rx_head) *
  558. lp->rx_ring_size, lp->rx_ring,
  559. lp->rx_ring_dma_addr);
  560. lp->rx_ring_size = (1 << size);
  561. lp->rx_mod_mask = lp->rx_ring_size - 1;
  562. lp->rx_len_bits = (size << 4);
  563. lp->rx_ring = new_rx_ring;
  564. lp->rx_ring_dma_addr = new_ring_dma_addr;
  565. lp->rx_dma_addr = new_dma_addr_list;
  566. lp->rx_skbuff = new_skb_list;
  567. return;
  568. free_all_new:
  569. for (; --new >= lp->rx_ring_size; ) {
  570. if (new_skb_list[new]) {
  571. pci_unmap_single(lp->pci_dev, new_dma_addr_list[new],
  572. PKT_BUF_SIZE, PCI_DMA_FROMDEVICE);
  573. dev_kfree_skb(new_skb_list[new]);
  574. }
  575. }
  576. kfree(new_skb_list);
  577. free_new_lists:
  578. kfree(new_dma_addr_list);
  579. free_new_rx_ring:
  580. pci_free_consistent(lp->pci_dev,
  581. sizeof(struct pcnet32_rx_head) *
  582. (1 << size),
  583. new_rx_ring,
  584. new_ring_dma_addr);
  585. return;
  586. }
  587. static void pcnet32_purge_rx_ring(struct net_device *dev)
  588. {
  589. struct pcnet32_private *lp = netdev_priv(dev);
  590. int i;
  591. /* free all allocated skbuffs */
  592. for (i = 0; i < lp->rx_ring_size; i++) {
  593. lp->rx_ring[i].status = 0; /* CPU owns buffer */
  594. wmb(); /* Make sure adapter sees owner change */
  595. if (lp->rx_skbuff[i]) {
  596. pci_unmap_single(lp->pci_dev, lp->rx_dma_addr[i],
  597. PKT_BUF_SIZE, PCI_DMA_FROMDEVICE);
  598. dev_kfree_skb_any(lp->rx_skbuff[i]);
  599. }
  600. lp->rx_skbuff[i] = NULL;
  601. lp->rx_dma_addr[i] = 0;
  602. }
  603. }
  604. #ifdef CONFIG_NET_POLL_CONTROLLER
  605. static void pcnet32_poll_controller(struct net_device *dev)
  606. {
  607. disable_irq(dev->irq);
  608. pcnet32_interrupt(0, dev);
  609. enable_irq(dev->irq);
  610. }
  611. #endif
  612. static int pcnet32_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  613. {
  614. struct pcnet32_private *lp = netdev_priv(dev);
  615. unsigned long flags;
  616. int r = -EOPNOTSUPP;
  617. if (lp->mii) {
  618. spin_lock_irqsave(&lp->lock, flags);
  619. mii_ethtool_gset(&lp->mii_if, cmd);
  620. spin_unlock_irqrestore(&lp->lock, flags);
  621. r = 0;
  622. }
  623. return r;
  624. }
  625. static int pcnet32_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  626. {
  627. struct pcnet32_private *lp = netdev_priv(dev);
  628. unsigned long flags;
  629. int r = -EOPNOTSUPP;
  630. if (lp->mii) {
  631. spin_lock_irqsave(&lp->lock, flags);
  632. r = mii_ethtool_sset(&lp->mii_if, cmd);
  633. spin_unlock_irqrestore(&lp->lock, flags);
  634. }
  635. return r;
  636. }
  637. static void pcnet32_get_drvinfo(struct net_device *dev,
  638. struct ethtool_drvinfo *info)
  639. {
  640. struct pcnet32_private *lp = netdev_priv(dev);
  641. strcpy(info->driver, DRV_NAME);
  642. strcpy(info->version, DRV_VERSION);
  643. if (lp->pci_dev)
  644. strcpy(info->bus_info, pci_name(lp->pci_dev));
  645. else
  646. sprintf(info->bus_info, "VLB 0x%lx", dev->base_addr);
  647. }
  648. static u32 pcnet32_get_link(struct net_device *dev)
  649. {
  650. struct pcnet32_private *lp = netdev_priv(dev);
  651. unsigned long flags;
  652. int r;
  653. spin_lock_irqsave(&lp->lock, flags);
  654. if (lp->mii) {
  655. r = mii_link_ok(&lp->mii_if);
  656. } else if (lp->chip_version >= PCNET32_79C970A) {
  657. ulong ioaddr = dev->base_addr; /* card base I/O address */
  658. r = (lp->a.read_bcr(ioaddr, 4) != 0xc0);
  659. } else { /* can not detect link on really old chips */
  660. r = 1;
  661. }
  662. spin_unlock_irqrestore(&lp->lock, flags);
  663. return r;
  664. }
  665. static u32 pcnet32_get_msglevel(struct net_device *dev)
  666. {
  667. struct pcnet32_private *lp = netdev_priv(dev);
  668. return lp->msg_enable;
  669. }
  670. static void pcnet32_set_msglevel(struct net_device *dev, u32 value)
  671. {
  672. struct pcnet32_private *lp = netdev_priv(dev);
  673. lp->msg_enable = value;
  674. }
  675. static int pcnet32_nway_reset(struct net_device *dev)
  676. {
  677. struct pcnet32_private *lp = netdev_priv(dev);
  678. unsigned long flags;
  679. int r = -EOPNOTSUPP;
  680. if (lp->mii) {
  681. spin_lock_irqsave(&lp->lock, flags);
  682. r = mii_nway_restart(&lp->mii_if);
  683. spin_unlock_irqrestore(&lp->lock, flags);
  684. }
  685. return r;
  686. }
  687. static void pcnet32_get_ringparam(struct net_device *dev,
  688. struct ethtool_ringparam *ering)
  689. {
  690. struct pcnet32_private *lp = netdev_priv(dev);
  691. ering->tx_max_pending = TX_MAX_RING_SIZE;
  692. ering->tx_pending = lp->tx_ring_size;
  693. ering->rx_max_pending = RX_MAX_RING_SIZE;
  694. ering->rx_pending = lp->rx_ring_size;
  695. }
  696. static int pcnet32_set_ringparam(struct net_device *dev,
  697. struct ethtool_ringparam *ering)
  698. {
  699. struct pcnet32_private *lp = netdev_priv(dev);
  700. unsigned long flags;
  701. unsigned int size;
  702. ulong ioaddr = dev->base_addr;
  703. int i;
  704. if (ering->rx_mini_pending || ering->rx_jumbo_pending)
  705. return -EINVAL;
  706. if (netif_running(dev))
  707. pcnet32_netif_stop(dev);
  708. spin_lock_irqsave(&lp->lock, flags);
  709. lp->a.write_csr(ioaddr, CSR0, CSR0_STOP); /* stop the chip */
  710. size = min(ering->tx_pending, (unsigned int)TX_MAX_RING_SIZE);
  711. /* set the minimum ring size to 4, to allow the loopback test to work
  712. * unchanged.
  713. */
  714. for (i = 2; i <= PCNET32_LOG_MAX_TX_BUFFERS; i++) {
  715. if (size <= (1 << i))
  716. break;
  717. }
  718. if ((1 << i) != lp->tx_ring_size)
  719. pcnet32_realloc_tx_ring(dev, lp, i);
  720. size = min(ering->rx_pending, (unsigned int)RX_MAX_RING_SIZE);
  721. for (i = 2; i <= PCNET32_LOG_MAX_RX_BUFFERS; i++) {
  722. if (size <= (1 << i))
  723. break;
  724. }
  725. if ((1 << i) != lp->rx_ring_size)
  726. pcnet32_realloc_rx_ring(dev, lp, i);
  727. lp->napi.weight = lp->rx_ring_size / 2;
  728. if (netif_running(dev)) {
  729. pcnet32_netif_start(dev);
  730. pcnet32_restart(dev, CSR0_NORMAL);
  731. }
  732. spin_unlock_irqrestore(&lp->lock, flags);
  733. if (netif_msg_drv(lp))
  734. printk(KERN_INFO
  735. "%s: Ring Param Settings: RX: %d, TX: %d\n", dev->name,
  736. lp->rx_ring_size, lp->tx_ring_size);
  737. return 0;
  738. }
  739. static void pcnet32_get_strings(struct net_device *dev, u32 stringset,
  740. u8 * data)
  741. {
  742. memcpy(data, pcnet32_gstrings_test, sizeof(pcnet32_gstrings_test));
  743. }
  744. static int pcnet32_get_sset_count(struct net_device *dev, int sset)
  745. {
  746. switch (sset) {
  747. case ETH_SS_TEST:
  748. return PCNET32_TEST_LEN;
  749. default:
  750. return -EOPNOTSUPP;
  751. }
  752. }
  753. static void pcnet32_ethtool_test(struct net_device *dev,
  754. struct ethtool_test *test, u64 * data)
  755. {
  756. struct pcnet32_private *lp = netdev_priv(dev);
  757. int rc;
  758. if (test->flags == ETH_TEST_FL_OFFLINE) {
  759. rc = pcnet32_loopback_test(dev, data);
  760. if (rc) {
  761. if (netif_msg_hw(lp))
  762. printk(KERN_DEBUG "%s: Loopback test failed.\n",
  763. dev->name);
  764. test->flags |= ETH_TEST_FL_FAILED;
  765. } else if (netif_msg_hw(lp))
  766. printk(KERN_DEBUG "%s: Loopback test passed.\n",
  767. dev->name);
  768. } else if (netif_msg_hw(lp))
  769. printk(KERN_DEBUG
  770. "%s: No tests to run (specify 'Offline' on ethtool).",
  771. dev->name);
  772. } /* end pcnet32_ethtool_test */
  773. static int pcnet32_loopback_test(struct net_device *dev, uint64_t * data1)
  774. {
  775. struct pcnet32_private *lp = netdev_priv(dev);
  776. struct pcnet32_access *a = &lp->a; /* access to registers */
  777. ulong ioaddr = dev->base_addr; /* card base I/O address */
  778. struct sk_buff *skb; /* sk buff */
  779. int x, i; /* counters */
  780. int numbuffs = 4; /* number of TX/RX buffers and descs */
  781. u16 status = 0x8300; /* TX ring status */
  782. __le16 teststatus; /* test of ring status */
  783. int rc; /* return code */
  784. int size; /* size of packets */
  785. unsigned char *packet; /* source packet data */
  786. static const int data_len = 60; /* length of source packets */
  787. unsigned long flags;
  788. unsigned long ticks;
  789. rc = 1; /* default to fail */
  790. if (netif_running(dev))
  791. pcnet32_netif_stop(dev);
  792. spin_lock_irqsave(&lp->lock, flags);
  793. lp->a.write_csr(ioaddr, CSR0, CSR0_STOP); /* stop the chip */
  794. numbuffs = min(numbuffs, (int)min(lp->rx_ring_size, lp->tx_ring_size));
  795. /* Reset the PCNET32 */
  796. lp->a.reset(ioaddr);
  797. lp->a.write_csr(ioaddr, CSR4, 0x0915); /* auto tx pad */
  798. /* switch pcnet32 to 32bit mode */
  799. lp->a.write_bcr(ioaddr, 20, 2);
  800. /* purge & init rings but don't actually restart */
  801. pcnet32_restart(dev, 0x0000);
  802. lp->a.write_csr(ioaddr, CSR0, CSR0_STOP); /* Set STOP bit */
  803. /* Initialize Transmit buffers. */
  804. size = data_len + 15;
  805. for (x = 0; x < numbuffs; x++) {
  806. if (!(skb = dev_alloc_skb(size))) {
  807. if (netif_msg_hw(lp))
  808. printk(KERN_DEBUG
  809. "%s: Cannot allocate skb at line: %d!\n",
  810. dev->name, __LINE__);
  811. goto clean_up;
  812. } else {
  813. packet = skb->data;
  814. skb_put(skb, size); /* create space for data */
  815. lp->tx_skbuff[x] = skb;
  816. lp->tx_ring[x].length = cpu_to_le16(-skb->len);
  817. lp->tx_ring[x].misc = 0;
  818. /* put DA and SA into the skb */
  819. for (i = 0; i < 6; i++)
  820. *packet++ = dev->dev_addr[i];
  821. for (i = 0; i < 6; i++)
  822. *packet++ = dev->dev_addr[i];
  823. /* type */
  824. *packet++ = 0x08;
  825. *packet++ = 0x06;
  826. /* packet number */
  827. *packet++ = x;
  828. /* fill packet with data */
  829. for (i = 0; i < data_len; i++)
  830. *packet++ = i;
  831. lp->tx_dma_addr[x] =
  832. pci_map_single(lp->pci_dev, skb->data, skb->len,
  833. PCI_DMA_TODEVICE);
  834. lp->tx_ring[x].base = cpu_to_le32(lp->tx_dma_addr[x]);
  835. wmb(); /* Make sure owner changes after all others are visible */
  836. lp->tx_ring[x].status = cpu_to_le16(status);
  837. }
  838. }
  839. x = a->read_bcr(ioaddr, 32); /* set internal loopback in BCR32 */
  840. a->write_bcr(ioaddr, 32, x | 0x0002);
  841. /* set int loopback in CSR15 */
  842. x = a->read_csr(ioaddr, CSR15) & 0xfffc;
  843. lp->a.write_csr(ioaddr, CSR15, x | 0x0044);
  844. teststatus = cpu_to_le16(0x8000);
  845. lp->a.write_csr(ioaddr, CSR0, CSR0_START); /* Set STRT bit */
  846. /* Check status of descriptors */
  847. for (x = 0; x < numbuffs; x++) {
  848. ticks = 0;
  849. rmb();
  850. while ((lp->rx_ring[x].status & teststatus) && (ticks < 200)) {
  851. spin_unlock_irqrestore(&lp->lock, flags);
  852. msleep(1);
  853. spin_lock_irqsave(&lp->lock, flags);
  854. rmb();
  855. ticks++;
  856. }
  857. if (ticks == 200) {
  858. if (netif_msg_hw(lp))
  859. printk("%s: Desc %d failed to reset!\n",
  860. dev->name, x);
  861. break;
  862. }
  863. }
  864. lp->a.write_csr(ioaddr, CSR0, CSR0_STOP); /* Set STOP bit */
  865. wmb();
  866. if (netif_msg_hw(lp) && netif_msg_pktdata(lp)) {
  867. printk(KERN_DEBUG "%s: RX loopback packets:\n", dev->name);
  868. for (x = 0; x < numbuffs; x++) {
  869. printk(KERN_DEBUG "%s: Packet %d:\n", dev->name, x);
  870. skb = lp->rx_skbuff[x];
  871. for (i = 0; i < size; i++) {
  872. printk("%02x ", *(skb->data + i));
  873. }
  874. printk("\n");
  875. }
  876. }
  877. x = 0;
  878. rc = 0;
  879. while (x < numbuffs && !rc) {
  880. skb = lp->rx_skbuff[x];
  881. packet = lp->tx_skbuff[x]->data;
  882. for (i = 0; i < size; i++) {
  883. if (*(skb->data + i) != packet[i]) {
  884. if (netif_msg_hw(lp))
  885. printk(KERN_DEBUG
  886. "%s: Error in compare! %2x - %02x %02x\n",
  887. dev->name, i, *(skb->data + i),
  888. packet[i]);
  889. rc = 1;
  890. break;
  891. }
  892. }
  893. x++;
  894. }
  895. clean_up:
  896. *data1 = rc;
  897. pcnet32_purge_tx_ring(dev);
  898. x = a->read_csr(ioaddr, CSR15);
  899. a->write_csr(ioaddr, CSR15, (x & ~0x0044)); /* reset bits 6 and 2 */
  900. x = a->read_bcr(ioaddr, 32); /* reset internal loopback */
  901. a->write_bcr(ioaddr, 32, (x & ~0x0002));
  902. if (netif_running(dev)) {
  903. pcnet32_netif_start(dev);
  904. pcnet32_restart(dev, CSR0_NORMAL);
  905. } else {
  906. pcnet32_purge_rx_ring(dev);
  907. lp->a.write_bcr(ioaddr, 20, 4); /* return to 16bit mode */
  908. }
  909. spin_unlock_irqrestore(&lp->lock, flags);
  910. return (rc);
  911. } /* end pcnet32_loopback_test */
  912. static void pcnet32_led_blink_callback(struct net_device *dev)
  913. {
  914. struct pcnet32_private *lp = netdev_priv(dev);
  915. struct pcnet32_access *a = &lp->a;
  916. ulong ioaddr = dev->base_addr;
  917. unsigned long flags;
  918. int i;
  919. spin_lock_irqsave(&lp->lock, flags);
  920. for (i = 4; i < 8; i++) {
  921. a->write_bcr(ioaddr, i, a->read_bcr(ioaddr, i) ^ 0x4000);
  922. }
  923. spin_unlock_irqrestore(&lp->lock, flags);
  924. mod_timer(&lp->blink_timer, PCNET32_BLINK_TIMEOUT);
  925. }
  926. static int pcnet32_phys_id(struct net_device *dev, u32 data)
  927. {
  928. struct pcnet32_private *lp = netdev_priv(dev);
  929. struct pcnet32_access *a = &lp->a;
  930. ulong ioaddr = dev->base_addr;
  931. unsigned long flags;
  932. int i, regs[4];
  933. if (!lp->blink_timer.function) {
  934. init_timer(&lp->blink_timer);
  935. lp->blink_timer.function = (void *)pcnet32_led_blink_callback;
  936. lp->blink_timer.data = (unsigned long)dev;
  937. }
  938. /* Save the current value of the bcrs */
  939. spin_lock_irqsave(&lp->lock, flags);
  940. for (i = 4; i < 8; i++) {
  941. regs[i - 4] = a->read_bcr(ioaddr, i);
  942. }
  943. spin_unlock_irqrestore(&lp->lock, flags);
  944. mod_timer(&lp->blink_timer, jiffies);
  945. set_current_state(TASK_INTERRUPTIBLE);
  946. /* AV: the limit here makes no sense whatsoever */
  947. if ((!data) || (data > (u32) (MAX_SCHEDULE_TIMEOUT / HZ)))
  948. data = (u32) (MAX_SCHEDULE_TIMEOUT / HZ);
  949. msleep_interruptible(data * 1000);
  950. del_timer_sync(&lp->blink_timer);
  951. /* Restore the original value of the bcrs */
  952. spin_lock_irqsave(&lp->lock, flags);
  953. for (i = 4; i < 8; i++) {
  954. a->write_bcr(ioaddr, i, regs[i - 4]);
  955. }
  956. spin_unlock_irqrestore(&lp->lock, flags);
  957. return 0;
  958. }
  959. /*
  960. * lp->lock must be held.
  961. */
  962. static int pcnet32_suspend(struct net_device *dev, unsigned long *flags,
  963. int can_sleep)
  964. {
  965. int csr5;
  966. struct pcnet32_private *lp = netdev_priv(dev);
  967. struct pcnet32_access *a = &lp->a;
  968. ulong ioaddr = dev->base_addr;
  969. int ticks;
  970. /* really old chips have to be stopped. */
  971. if (lp->chip_version < PCNET32_79C970A)
  972. return 0;
  973. /* set SUSPEND (SPND) - CSR5 bit 0 */
  974. csr5 = a->read_csr(ioaddr, CSR5);
  975. a->write_csr(ioaddr, CSR5, csr5 | CSR5_SUSPEND);
  976. /* poll waiting for bit to be set */
  977. ticks = 0;
  978. while (!(a->read_csr(ioaddr, CSR5) & CSR5_SUSPEND)) {
  979. spin_unlock_irqrestore(&lp->lock, *flags);
  980. if (can_sleep)
  981. msleep(1);
  982. else
  983. mdelay(1);
  984. spin_lock_irqsave(&lp->lock, *flags);
  985. ticks++;
  986. if (ticks > 200) {
  987. if (netif_msg_hw(lp))
  988. printk(KERN_DEBUG
  989. "%s: Error getting into suspend!\n",
  990. dev->name);
  991. return 0;
  992. }
  993. }
  994. return 1;
  995. }
  996. /*
  997. * process one receive descriptor entry
  998. */
  999. static void pcnet32_rx_entry(struct net_device *dev,
  1000. struct pcnet32_private *lp,
  1001. struct pcnet32_rx_head *rxp,
  1002. int entry)
  1003. {
  1004. int status = (short)le16_to_cpu(rxp->status) >> 8;
  1005. int rx_in_place = 0;
  1006. struct sk_buff *skb;
  1007. short pkt_len;
  1008. if (status != 0x03) { /* There was an error. */
  1009. /*
  1010. * There is a tricky error noted by John Murphy,
  1011. * <murf@perftech.com> to Russ Nelson: Even with full-sized
  1012. * buffers it's possible for a jabber packet to use two
  1013. * buffers, with only the last correctly noting the error.
  1014. */
  1015. if (status & 0x01) /* Only count a general error at the */
  1016. dev->stats.rx_errors++; /* end of a packet. */
  1017. if (status & 0x20)
  1018. dev->stats.rx_frame_errors++;
  1019. if (status & 0x10)
  1020. dev->stats.rx_over_errors++;
  1021. if (status & 0x08)
  1022. dev->stats.rx_crc_errors++;
  1023. if (status & 0x04)
  1024. dev->stats.rx_fifo_errors++;
  1025. return;
  1026. }
  1027. pkt_len = (le32_to_cpu(rxp->msg_length) & 0xfff) - 4;
  1028. /* Discard oversize frames. */
  1029. if (unlikely(pkt_len > PKT_BUF_SIZE)) {
  1030. if (netif_msg_drv(lp))
  1031. printk(KERN_ERR "%s: Impossible packet size %d!\n",
  1032. dev->name, pkt_len);
  1033. dev->stats.rx_errors++;
  1034. return;
  1035. }
  1036. if (pkt_len < 60) {
  1037. if (netif_msg_rx_err(lp))
  1038. printk(KERN_ERR "%s: Runt packet!\n", dev->name);
  1039. dev->stats.rx_errors++;
  1040. return;
  1041. }
  1042. if (pkt_len > rx_copybreak) {
  1043. struct sk_buff *newskb;
  1044. if ((newskb = dev_alloc_skb(PKT_BUF_SKB))) {
  1045. skb_reserve(newskb, NET_IP_ALIGN);
  1046. skb = lp->rx_skbuff[entry];
  1047. pci_unmap_single(lp->pci_dev,
  1048. lp->rx_dma_addr[entry],
  1049. PKT_BUF_SIZE,
  1050. PCI_DMA_FROMDEVICE);
  1051. skb_put(skb, pkt_len);
  1052. lp->rx_skbuff[entry] = newskb;
  1053. lp->rx_dma_addr[entry] =
  1054. pci_map_single(lp->pci_dev,
  1055. newskb->data,
  1056. PKT_BUF_SIZE,
  1057. PCI_DMA_FROMDEVICE);
  1058. rxp->base = cpu_to_le32(lp->rx_dma_addr[entry]);
  1059. rx_in_place = 1;
  1060. } else
  1061. skb = NULL;
  1062. } else {
  1063. skb = dev_alloc_skb(pkt_len + NET_IP_ALIGN);
  1064. }
  1065. if (skb == NULL) {
  1066. if (netif_msg_drv(lp))
  1067. printk(KERN_ERR
  1068. "%s: Memory squeeze, dropping packet.\n",
  1069. dev->name);
  1070. dev->stats.rx_dropped++;
  1071. return;
  1072. }
  1073. if (!rx_in_place) {
  1074. skb_reserve(skb, NET_IP_ALIGN);
  1075. skb_put(skb, pkt_len); /* Make room */
  1076. pci_dma_sync_single_for_cpu(lp->pci_dev,
  1077. lp->rx_dma_addr[entry],
  1078. pkt_len,
  1079. PCI_DMA_FROMDEVICE);
  1080. skb_copy_to_linear_data(skb,
  1081. (unsigned char *)(lp->rx_skbuff[entry]->data),
  1082. pkt_len);
  1083. pci_dma_sync_single_for_device(lp->pci_dev,
  1084. lp->rx_dma_addr[entry],
  1085. pkt_len,
  1086. PCI_DMA_FROMDEVICE);
  1087. }
  1088. dev->stats.rx_bytes += skb->len;
  1089. skb->protocol = eth_type_trans(skb, dev);
  1090. netif_receive_skb(skb);
  1091. dev->stats.rx_packets++;
  1092. return;
  1093. }
  1094. static int pcnet32_rx(struct net_device *dev, int budget)
  1095. {
  1096. struct pcnet32_private *lp = netdev_priv(dev);
  1097. int entry = lp->cur_rx & lp->rx_mod_mask;
  1098. struct pcnet32_rx_head *rxp = &lp->rx_ring[entry];
  1099. int npackets = 0;
  1100. /* If we own the next entry, it's a new packet. Send it up. */
  1101. while (npackets < budget && (short)le16_to_cpu(rxp->status) >= 0) {
  1102. pcnet32_rx_entry(dev, lp, rxp, entry);
  1103. npackets += 1;
  1104. /*
  1105. * The docs say that the buffer length isn't touched, but Andrew
  1106. * Boyd of QNX reports that some revs of the 79C965 clear it.
  1107. */
  1108. rxp->buf_length = cpu_to_le16(NEG_BUF_SIZE);
  1109. wmb(); /* Make sure owner changes after others are visible */
  1110. rxp->status = cpu_to_le16(0x8000);
  1111. entry = (++lp->cur_rx) & lp->rx_mod_mask;
  1112. rxp = &lp->rx_ring[entry];
  1113. }
  1114. return npackets;
  1115. }
  1116. static int pcnet32_tx(struct net_device *dev)
  1117. {
  1118. struct pcnet32_private *lp = netdev_priv(dev);
  1119. unsigned int dirty_tx = lp->dirty_tx;
  1120. int delta;
  1121. int must_restart = 0;
  1122. while (dirty_tx != lp->cur_tx) {
  1123. int entry = dirty_tx & lp->tx_mod_mask;
  1124. int status = (short)le16_to_cpu(lp->tx_ring[entry].status);
  1125. if (status < 0)
  1126. break; /* It still hasn't been Txed */
  1127. lp->tx_ring[entry].base = 0;
  1128. if (status & 0x4000) {
  1129. /* There was a major error, log it. */
  1130. int err_status = le32_to_cpu(lp->tx_ring[entry].misc);
  1131. dev->stats.tx_errors++;
  1132. if (netif_msg_tx_err(lp))
  1133. printk(KERN_ERR
  1134. "%s: Tx error status=%04x err_status=%08x\n",
  1135. dev->name, status,
  1136. err_status);
  1137. if (err_status & 0x04000000)
  1138. dev->stats.tx_aborted_errors++;
  1139. if (err_status & 0x08000000)
  1140. dev->stats.tx_carrier_errors++;
  1141. if (err_status & 0x10000000)
  1142. dev->stats.tx_window_errors++;
  1143. #ifndef DO_DXSUFLO
  1144. if (err_status & 0x40000000) {
  1145. dev->stats.tx_fifo_errors++;
  1146. /* Ackk! On FIFO errors the Tx unit is turned off! */
  1147. /* Remove this verbosity later! */
  1148. if (netif_msg_tx_err(lp))
  1149. printk(KERN_ERR
  1150. "%s: Tx FIFO error!\n",
  1151. dev->name);
  1152. must_restart = 1;
  1153. }
  1154. #else
  1155. if (err_status & 0x40000000) {
  1156. dev->stats.tx_fifo_errors++;
  1157. if (!lp->dxsuflo) { /* If controller doesn't recover ... */
  1158. /* Ackk! On FIFO errors the Tx unit is turned off! */
  1159. /* Remove this verbosity later! */
  1160. if (netif_msg_tx_err(lp))
  1161. printk(KERN_ERR
  1162. "%s: Tx FIFO error!\n",
  1163. dev->name);
  1164. must_restart = 1;
  1165. }
  1166. }
  1167. #endif
  1168. } else {
  1169. if (status & 0x1800)
  1170. dev->stats.collisions++;
  1171. dev->stats.tx_packets++;
  1172. }
  1173. /* We must free the original skb */
  1174. if (lp->tx_skbuff[entry]) {
  1175. pci_unmap_single(lp->pci_dev,
  1176. lp->tx_dma_addr[entry],
  1177. lp->tx_skbuff[entry]->
  1178. len, PCI_DMA_TODEVICE);
  1179. dev_kfree_skb_any(lp->tx_skbuff[entry]);
  1180. lp->tx_skbuff[entry] = NULL;
  1181. lp->tx_dma_addr[entry] = 0;
  1182. }
  1183. dirty_tx++;
  1184. }
  1185. delta = (lp->cur_tx - dirty_tx) & (lp->tx_mod_mask + lp->tx_ring_size);
  1186. if (delta > lp->tx_ring_size) {
  1187. if (netif_msg_drv(lp))
  1188. printk(KERN_ERR
  1189. "%s: out-of-sync dirty pointer, %d vs. %d, full=%d.\n",
  1190. dev->name, dirty_tx, lp->cur_tx,
  1191. lp->tx_full);
  1192. dirty_tx += lp->tx_ring_size;
  1193. delta -= lp->tx_ring_size;
  1194. }
  1195. if (lp->tx_full &&
  1196. netif_queue_stopped(dev) &&
  1197. delta < lp->tx_ring_size - 2) {
  1198. /* The ring is no longer full, clear tbusy. */
  1199. lp->tx_full = 0;
  1200. netif_wake_queue(dev);
  1201. }
  1202. lp->dirty_tx = dirty_tx;
  1203. return must_restart;
  1204. }
  1205. static int pcnet32_poll(struct napi_struct *napi, int budget)
  1206. {
  1207. struct pcnet32_private *lp = container_of(napi, struct pcnet32_private, napi);
  1208. struct net_device *dev = lp->dev;
  1209. unsigned long ioaddr = dev->base_addr;
  1210. unsigned long flags;
  1211. int work_done;
  1212. u16 val;
  1213. work_done = pcnet32_rx(dev, budget);
  1214. spin_lock_irqsave(&lp->lock, flags);
  1215. if (pcnet32_tx(dev)) {
  1216. /* reset the chip to clear the error condition, then restart */
  1217. lp->a.reset(ioaddr);
  1218. lp->a.write_csr(ioaddr, CSR4, 0x0915); /* auto tx pad */
  1219. pcnet32_restart(dev, CSR0_START);
  1220. netif_wake_queue(dev);
  1221. }
  1222. spin_unlock_irqrestore(&lp->lock, flags);
  1223. if (work_done < budget) {
  1224. spin_lock_irqsave(&lp->lock, flags);
  1225. __napi_complete(napi);
  1226. /* clear interrupt masks */
  1227. val = lp->a.read_csr(ioaddr, CSR3);
  1228. val &= 0x00ff;
  1229. lp->a.write_csr(ioaddr, CSR3, val);
  1230. /* Set interrupt enable. */
  1231. lp->a.write_csr(ioaddr, CSR0, CSR0_INTEN);
  1232. spin_unlock_irqrestore(&lp->lock, flags);
  1233. }
  1234. return work_done;
  1235. }
  1236. #define PCNET32_REGS_PER_PHY 32
  1237. #define PCNET32_MAX_PHYS 32
  1238. static int pcnet32_get_regs_len(struct net_device *dev)
  1239. {
  1240. struct pcnet32_private *lp = netdev_priv(dev);
  1241. int j = lp->phycount * PCNET32_REGS_PER_PHY;
  1242. return ((PCNET32_NUM_REGS + j) * sizeof(u16));
  1243. }
  1244. static void pcnet32_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  1245. void *ptr)
  1246. {
  1247. int i, csr0;
  1248. u16 *buff = ptr;
  1249. struct pcnet32_private *lp = netdev_priv(dev);
  1250. struct pcnet32_access *a = &lp->a;
  1251. ulong ioaddr = dev->base_addr;
  1252. unsigned long flags;
  1253. spin_lock_irqsave(&lp->lock, flags);
  1254. csr0 = a->read_csr(ioaddr, CSR0);
  1255. if (!(csr0 & CSR0_STOP)) /* If not stopped */
  1256. pcnet32_suspend(dev, &flags, 1);
  1257. /* read address PROM */
  1258. for (i = 0; i < 16; i += 2)
  1259. *buff++ = inw(ioaddr + i);
  1260. /* read control and status registers */
  1261. for (i = 0; i < 90; i++) {
  1262. *buff++ = a->read_csr(ioaddr, i);
  1263. }
  1264. *buff++ = a->read_csr(ioaddr, 112);
  1265. *buff++ = a->read_csr(ioaddr, 114);
  1266. /* read bus configuration registers */
  1267. for (i = 0; i < 30; i++) {
  1268. *buff++ = a->read_bcr(ioaddr, i);
  1269. }
  1270. *buff++ = 0; /* skip bcr30 so as not to hang 79C976 */
  1271. for (i = 31; i < 36; i++) {
  1272. *buff++ = a->read_bcr(ioaddr, i);
  1273. }
  1274. /* read mii phy registers */
  1275. if (lp->mii) {
  1276. int j;
  1277. for (j = 0; j < PCNET32_MAX_PHYS; j++) {
  1278. if (lp->phymask & (1 << j)) {
  1279. for (i = 0; i < PCNET32_REGS_PER_PHY; i++) {
  1280. lp->a.write_bcr(ioaddr, 33,
  1281. (j << 5) | i);
  1282. *buff++ = lp->a.read_bcr(ioaddr, 34);
  1283. }
  1284. }
  1285. }
  1286. }
  1287. if (!(csr0 & CSR0_STOP)) { /* If not stopped */
  1288. int csr5;
  1289. /* clear SUSPEND (SPND) - CSR5 bit 0 */
  1290. csr5 = a->read_csr(ioaddr, CSR5);
  1291. a->write_csr(ioaddr, CSR5, csr5 & (~CSR5_SUSPEND));
  1292. }
  1293. spin_unlock_irqrestore(&lp->lock, flags);
  1294. }
  1295. static const struct ethtool_ops pcnet32_ethtool_ops = {
  1296. .get_settings = pcnet32_get_settings,
  1297. .set_settings = pcnet32_set_settings,
  1298. .get_drvinfo = pcnet32_get_drvinfo,
  1299. .get_msglevel = pcnet32_get_msglevel,
  1300. .set_msglevel = pcnet32_set_msglevel,
  1301. .nway_reset = pcnet32_nway_reset,
  1302. .get_link = pcnet32_get_link,
  1303. .get_ringparam = pcnet32_get_ringparam,
  1304. .set_ringparam = pcnet32_set_ringparam,
  1305. .get_strings = pcnet32_get_strings,
  1306. .self_test = pcnet32_ethtool_test,
  1307. .phys_id = pcnet32_phys_id,
  1308. .get_regs_len = pcnet32_get_regs_len,
  1309. .get_regs = pcnet32_get_regs,
  1310. .get_sset_count = pcnet32_get_sset_count,
  1311. };
  1312. /* only probes for non-PCI devices, the rest are handled by
  1313. * pci_register_driver via pcnet32_probe_pci */
  1314. static void __devinit pcnet32_probe_vlbus(unsigned int *pcnet32_portlist)
  1315. {
  1316. unsigned int *port, ioaddr;
  1317. /* search for PCnet32 VLB cards at known addresses */
  1318. for (port = pcnet32_portlist; (ioaddr = *port); port++) {
  1319. if (request_region
  1320. (ioaddr, PCNET32_TOTAL_SIZE, "pcnet32_probe_vlbus")) {
  1321. /* check if there is really a pcnet chip on that ioaddr */
  1322. if ((inb(ioaddr + 14) == 0x57) &&
  1323. (inb(ioaddr + 15) == 0x57)) {
  1324. pcnet32_probe1(ioaddr, 0, NULL);
  1325. } else {
  1326. release_region(ioaddr, PCNET32_TOTAL_SIZE);
  1327. }
  1328. }
  1329. }
  1330. }
  1331. static int __devinit
  1332. pcnet32_probe_pci(struct pci_dev *pdev, const struct pci_device_id *ent)
  1333. {
  1334. unsigned long ioaddr;
  1335. int err;
  1336. err = pci_enable_device(pdev);
  1337. if (err < 0) {
  1338. if (pcnet32_debug & NETIF_MSG_PROBE)
  1339. printk(KERN_ERR PFX
  1340. "failed to enable device -- err=%d\n", err);
  1341. return err;
  1342. }
  1343. pci_set_master(pdev);
  1344. ioaddr = pci_resource_start(pdev, 0);
  1345. if (!ioaddr) {
  1346. if (pcnet32_debug & NETIF_MSG_PROBE)
  1347. printk(KERN_ERR PFX
  1348. "card has no PCI IO resources, aborting\n");
  1349. return -ENODEV;
  1350. }
  1351. if (!pci_dma_supported(pdev, PCNET32_DMA_MASK)) {
  1352. if (pcnet32_debug & NETIF_MSG_PROBE)
  1353. printk(KERN_ERR PFX
  1354. "architecture does not support 32bit PCI busmaster DMA\n");
  1355. return -ENODEV;
  1356. }
  1357. if (request_region(ioaddr, PCNET32_TOTAL_SIZE, "pcnet32_probe_pci") ==
  1358. NULL) {
  1359. if (pcnet32_debug & NETIF_MSG_PROBE)
  1360. printk(KERN_ERR PFX
  1361. "io address range already allocated\n");
  1362. return -EBUSY;
  1363. }
  1364. err = pcnet32_probe1(ioaddr, 1, pdev);
  1365. if (err < 0) {
  1366. pci_disable_device(pdev);
  1367. }
  1368. return err;
  1369. }
  1370. static const struct net_device_ops pcnet32_netdev_ops = {
  1371. .ndo_open = pcnet32_open,
  1372. .ndo_stop = pcnet32_close,
  1373. .ndo_start_xmit = pcnet32_start_xmit,
  1374. .ndo_tx_timeout = pcnet32_tx_timeout,
  1375. .ndo_get_stats = pcnet32_get_stats,
  1376. .ndo_set_multicast_list = pcnet32_set_multicast_list,
  1377. .ndo_do_ioctl = pcnet32_ioctl,
  1378. .ndo_change_mtu = eth_change_mtu,
  1379. .ndo_set_mac_address = eth_mac_addr,
  1380. .ndo_validate_addr = eth_validate_addr,
  1381. #ifdef CONFIG_NET_POLL_CONTROLLER
  1382. .ndo_poll_controller = pcnet32_poll_controller,
  1383. #endif
  1384. };
  1385. /* pcnet32_probe1
  1386. * Called from both pcnet32_probe_vlbus and pcnet_probe_pci.
  1387. * pdev will be NULL when called from pcnet32_probe_vlbus.
  1388. */
  1389. static int __devinit
  1390. pcnet32_probe1(unsigned long ioaddr, int shared, struct pci_dev *pdev)
  1391. {
  1392. struct pcnet32_private *lp;
  1393. int i, media;
  1394. int fdx, mii, fset, dxsuflo;
  1395. int chip_version;
  1396. char *chipname;
  1397. struct net_device *dev;
  1398. struct pcnet32_access *a = NULL;
  1399. u8 promaddr[6];
  1400. int ret = -ENODEV;
  1401. /* reset the chip */
  1402. pcnet32_wio_reset(ioaddr);
  1403. /* NOTE: 16-bit check is first, otherwise some older PCnet chips fail */
  1404. if (pcnet32_wio_read_csr(ioaddr, 0) == 4 && pcnet32_wio_check(ioaddr)) {
  1405. a = &pcnet32_wio;
  1406. } else {
  1407. pcnet32_dwio_reset(ioaddr);
  1408. if (pcnet32_dwio_read_csr(ioaddr, 0) == 4 &&
  1409. pcnet32_dwio_check(ioaddr)) {
  1410. a = &pcnet32_dwio;
  1411. } else {
  1412. if (pcnet32_debug & NETIF_MSG_PROBE)
  1413. printk(KERN_ERR PFX "No access methods\n");
  1414. goto err_release_region;
  1415. }
  1416. }
  1417. chip_version =
  1418. a->read_csr(ioaddr, 88) | (a->read_csr(ioaddr, 89) << 16);
  1419. if ((pcnet32_debug & NETIF_MSG_PROBE) && (pcnet32_debug & NETIF_MSG_HW))
  1420. printk(KERN_INFO " PCnet chip version is %#x.\n",
  1421. chip_version);
  1422. if ((chip_version & 0xfff) != 0x003) {
  1423. if (pcnet32_debug & NETIF_MSG_PROBE)
  1424. printk(KERN_INFO PFX "Unsupported chip version.\n");
  1425. goto err_release_region;
  1426. }
  1427. /* initialize variables */
  1428. fdx = mii = fset = dxsuflo = 0;
  1429. chip_version = (chip_version >> 12) & 0xffff;
  1430. switch (chip_version) {
  1431. case 0x2420:
  1432. chipname = "PCnet/PCI 79C970"; /* PCI */
  1433. break;
  1434. case 0x2430:
  1435. if (shared)
  1436. chipname = "PCnet/PCI 79C970"; /* 970 gives the wrong chip id back */
  1437. else
  1438. chipname = "PCnet/32 79C965"; /* 486/VL bus */
  1439. break;
  1440. case 0x2621:
  1441. chipname = "PCnet/PCI II 79C970A"; /* PCI */
  1442. fdx = 1;
  1443. break;
  1444. case 0x2623:
  1445. chipname = "PCnet/FAST 79C971"; /* PCI */
  1446. fdx = 1;
  1447. mii = 1;
  1448. fset = 1;
  1449. break;
  1450. case 0x2624:
  1451. chipname = "PCnet/FAST+ 79C972"; /* PCI */
  1452. fdx = 1;
  1453. mii = 1;
  1454. fset = 1;
  1455. break;
  1456. case 0x2625:
  1457. chipname = "PCnet/FAST III 79C973"; /* PCI */
  1458. fdx = 1;
  1459. mii = 1;
  1460. break;
  1461. case 0x2626:
  1462. chipname = "PCnet/Home 79C978"; /* PCI */
  1463. fdx = 1;
  1464. /*
  1465. * This is based on specs published at www.amd.com. This section
  1466. * assumes that a card with a 79C978 wants to go into standard
  1467. * ethernet mode. The 79C978 can also go into 1Mb HomePNA mode,
  1468. * and the module option homepna=1 can select this instead.
  1469. */
  1470. media = a->read_bcr(ioaddr, 49);
  1471. media &= ~3; /* default to 10Mb ethernet */
  1472. if (cards_found < MAX_UNITS && homepna[cards_found])
  1473. media |= 1; /* switch to home wiring mode */
  1474. if (pcnet32_debug & NETIF_MSG_PROBE)
  1475. printk(KERN_DEBUG PFX "media set to %sMbit mode.\n",
  1476. (media & 1) ? "1" : "10");
  1477. a->write_bcr(ioaddr, 49, media);
  1478. break;
  1479. case 0x2627:
  1480. chipname = "PCnet/FAST III 79C975"; /* PCI */
  1481. fdx = 1;
  1482. mii = 1;
  1483. break;
  1484. case 0x2628:
  1485. chipname = "PCnet/PRO 79C976";
  1486. fdx = 1;
  1487. mii = 1;
  1488. break;
  1489. default:
  1490. if (pcnet32_debug & NETIF_MSG_PROBE)
  1491. printk(KERN_INFO PFX
  1492. "PCnet version %#x, no PCnet32 chip.\n",
  1493. chip_version);
  1494. goto err_release_region;
  1495. }
  1496. /*
  1497. * On selected chips turn on the BCR18:NOUFLO bit. This stops transmit
  1498. * starting until the packet is loaded. Strike one for reliability, lose
  1499. * one for latency - although on PCI this isnt a big loss. Older chips
  1500. * have FIFO's smaller than a packet, so you can't do this.
  1501. * Turn on BCR18:BurstRdEn and BCR18:BurstWrEn.
  1502. */
  1503. if (fset) {
  1504. a->write_bcr(ioaddr, 18, (a->read_bcr(ioaddr, 18) | 0x0860));
  1505. a->write_csr(ioaddr, 80,
  1506. (a->read_csr(ioaddr, 80) & 0x0C00) | 0x0c00);
  1507. dxsuflo = 1;
  1508. }
  1509. dev = alloc_etherdev(sizeof(*lp));
  1510. if (!dev) {
  1511. if (pcnet32_debug & NETIF_MSG_PROBE)
  1512. printk(KERN_ERR PFX "Memory allocation failed.\n");
  1513. ret = -ENOMEM;
  1514. goto err_release_region;
  1515. }
  1516. if (pdev)
  1517. SET_NETDEV_DEV(dev, &pdev->dev);
  1518. if (pcnet32_debug & NETIF_MSG_PROBE)
  1519. printk(KERN_INFO PFX "%s at %#3lx,", chipname, ioaddr);
  1520. /* In most chips, after a chip reset, the ethernet address is read from the
  1521. * station address PROM at the base address and programmed into the
  1522. * "Physical Address Registers" CSR12-14.
  1523. * As a precautionary measure, we read the PROM values and complain if
  1524. * they disagree with the CSRs. If they miscompare, and the PROM addr
  1525. * is valid, then the PROM addr is used.
  1526. */
  1527. for (i = 0; i < 3; i++) {
  1528. unsigned int val;
  1529. val = a->read_csr(ioaddr, i + 12) & 0x0ffff;
  1530. /* There may be endianness issues here. */
  1531. dev->dev_addr[2 * i] = val & 0x0ff;
  1532. dev->dev_addr[2 * i + 1] = (val >> 8) & 0x0ff;
  1533. }
  1534. /* read PROM address and compare with CSR address */
  1535. for (i = 0; i < 6; i++)
  1536. promaddr[i] = inb(ioaddr + i);
  1537. if (memcmp(promaddr, dev->dev_addr, 6) ||
  1538. !is_valid_ether_addr(dev->dev_addr)) {
  1539. if (is_valid_ether_addr(promaddr)) {
  1540. if (pcnet32_debug & NETIF_MSG_PROBE) {
  1541. printk(" warning: CSR address invalid,\n");
  1542. printk(KERN_INFO
  1543. " using instead PROM address of");
  1544. }
  1545. memcpy(dev->dev_addr, promaddr, 6);
  1546. }
  1547. }
  1548. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  1549. /* if the ethernet address is not valid, force to 00:00:00:00:00:00 */
  1550. if (!is_valid_ether_addr(dev->perm_addr))
  1551. memset(dev->dev_addr, 0, ETH_ALEN);
  1552. if (pcnet32_debug & NETIF_MSG_PROBE) {
  1553. printk(" %pM", dev->dev_addr);
  1554. /* Version 0x2623 and 0x2624 */
  1555. if (((chip_version + 1) & 0xfffe) == 0x2624) {
  1556. i = a->read_csr(ioaddr, 80) & 0x0C00; /* Check tx_start_pt */
  1557. printk(KERN_INFO " tx_start_pt(0x%04x):", i);
  1558. switch (i >> 10) {
  1559. case 0:
  1560. printk(KERN_CONT " 20 bytes,");
  1561. break;
  1562. case 1:
  1563. printk(KERN_CONT " 64 bytes,");
  1564. break;
  1565. case 2:
  1566. printk(KERN_CONT " 128 bytes,");
  1567. break;
  1568. case 3:
  1569. printk(KERN_CONT "~220 bytes,");
  1570. break;
  1571. }
  1572. i = a->read_bcr(ioaddr, 18); /* Check Burst/Bus control */
  1573. printk(KERN_CONT " BCR18(%x):", i & 0xffff);
  1574. if (i & (1 << 5))
  1575. printk(KERN_CONT "BurstWrEn ");
  1576. if (i & (1 << 6))
  1577. printk(KERN_CONT "BurstRdEn ");
  1578. if (i & (1 << 7))
  1579. printk(KERN_CONT "DWordIO ");
  1580. if (i & (1 << 11))
  1581. printk(KERN_CONT "NoUFlow ");
  1582. i = a->read_bcr(ioaddr, 25);
  1583. printk(KERN_INFO " SRAMSIZE=0x%04x,", i << 8);
  1584. i = a->read_bcr(ioaddr, 26);
  1585. printk(KERN_CONT " SRAM_BND=0x%04x,", i << 8);
  1586. i = a->read_bcr(ioaddr, 27);
  1587. if (i & (1 << 14))
  1588. printk(KERN_CONT "LowLatRx");
  1589. }
  1590. }
  1591. dev->base_addr = ioaddr;
  1592. lp = netdev_priv(dev);
  1593. /* pci_alloc_consistent returns page-aligned memory, so we do not have to check the alignment */
  1594. if ((lp->init_block =
  1595. pci_alloc_consistent(pdev, sizeof(*lp->init_block), &lp->init_dma_addr)) == NULL) {
  1596. if (pcnet32_debug & NETIF_MSG_PROBE)
  1597. printk(KERN_ERR PFX
  1598. "Consistent memory allocation failed.\n");
  1599. ret = -ENOMEM;
  1600. goto err_free_netdev;
  1601. }
  1602. lp->pci_dev = pdev;
  1603. lp->dev = dev;
  1604. spin_lock_init(&lp->lock);
  1605. lp->name = chipname;
  1606. lp->shared_irq = shared;
  1607. lp->tx_ring_size = TX_RING_SIZE; /* default tx ring size */
  1608. lp->rx_ring_size = RX_RING_SIZE; /* default rx ring size */
  1609. lp->tx_mod_mask = lp->tx_ring_size - 1;
  1610. lp->rx_mod_mask = lp->rx_ring_size - 1;
  1611. lp->tx_len_bits = (PCNET32_LOG_TX_BUFFERS << 12);
  1612. lp->rx_len_bits = (PCNET32_LOG_RX_BUFFERS << 4);
  1613. lp->mii_if.full_duplex = fdx;
  1614. lp->mii_if.phy_id_mask = 0x1f;
  1615. lp->mii_if.reg_num_mask = 0x1f;
  1616. lp->dxsuflo = dxsuflo;
  1617. lp->mii = mii;
  1618. lp->chip_version = chip_version;
  1619. lp->msg_enable = pcnet32_debug;
  1620. if ((cards_found >= MAX_UNITS) ||
  1621. (options[cards_found] >= sizeof(options_mapping)))
  1622. lp->options = PCNET32_PORT_ASEL;
  1623. else
  1624. lp->options = options_mapping[options[cards_found]];
  1625. lp->mii_if.dev = dev;
  1626. lp->mii_if.mdio_read = mdio_read;
  1627. lp->mii_if.mdio_write = mdio_write;
  1628. /* napi.weight is used in both the napi and non-napi cases */
  1629. lp->napi.weight = lp->rx_ring_size / 2;
  1630. netif_napi_add(dev, &lp->napi, pcnet32_poll, lp->rx_ring_size / 2);
  1631. if (fdx && !(lp->options & PCNET32_PORT_ASEL) &&
  1632. ((cards_found >= MAX_UNITS) || full_duplex[cards_found]))
  1633. lp->options |= PCNET32_PORT_FD;
  1634. lp->a = *a;
  1635. /* prior to register_netdev, dev->name is not yet correct */
  1636. if (pcnet32_alloc_ring(dev, pci_name(lp->pci_dev))) {
  1637. ret = -ENOMEM;
  1638. goto err_free_ring;
  1639. }
  1640. /* detect special T1/E1 WAN card by checking for MAC address */
  1641. if (dev->dev_addr[0] == 0x00 && dev->dev_addr[1] == 0xe0 &&
  1642. dev->dev_addr[2] == 0x75)
  1643. lp->options = PCNET32_PORT_FD | PCNET32_PORT_GPSI;
  1644. lp->init_block->mode = cpu_to_le16(0x0003); /* Disable Rx and Tx. */
  1645. lp->init_block->tlen_rlen =
  1646. cpu_to_le16(lp->tx_len_bits | lp->rx_len_bits);
  1647. for (i = 0; i < 6; i++)
  1648. lp->init_block->phys_addr[i] = dev->dev_addr[i];
  1649. lp->init_block->filter[0] = 0x00000000;
  1650. lp->init_block->filter[1] = 0x00000000;
  1651. lp->init_block->rx_ring = cpu_to_le32(lp->rx_ring_dma_addr);
  1652. lp->init_block->tx_ring = cpu_to_le32(lp->tx_ring_dma_addr);
  1653. /* switch pcnet32 to 32bit mode */
  1654. a->write_bcr(ioaddr, 20, 2);
  1655. a->write_csr(ioaddr, 1, (lp->init_dma_addr & 0xffff));
  1656. a->write_csr(ioaddr, 2, (lp->init_dma_addr >> 16));
  1657. if (pdev) { /* use the IRQ provided by PCI */
  1658. dev->irq = pdev->irq;
  1659. if (pcnet32_debug & NETIF_MSG_PROBE)
  1660. printk(" assigned IRQ %d.\n", dev->irq);
  1661. } else {
  1662. unsigned long irq_mask = probe_irq_on();
  1663. /*
  1664. * To auto-IRQ we enable the initialization-done and DMA error
  1665. * interrupts. For ISA boards we get a DMA error, but VLB and PCI
  1666. * boards will work.
  1667. */
  1668. /* Trigger an initialization just for the interrupt. */
  1669. a->write_csr(ioaddr, CSR0, CSR0_INTEN | CSR0_INIT);
  1670. mdelay(1);
  1671. dev->irq = probe_irq_off(irq_mask);
  1672. if (!dev->irq) {
  1673. if (pcnet32_debug & NETIF_MSG_PROBE)
  1674. printk(", failed to detect IRQ line.\n");
  1675. ret = -ENODEV;
  1676. goto err_free_ring;
  1677. }
  1678. if (pcnet32_debug & NETIF_MSG_PROBE)
  1679. printk(", probed IRQ %d.\n", dev->irq);
  1680. }
  1681. /* Set the mii phy_id so that we can query the link state */
  1682. if (lp->mii) {
  1683. /* lp->phycount and lp->phymask are set to 0 by memset above */
  1684. lp->mii_if.phy_id = ((lp->a.read_bcr(ioaddr, 33)) >> 5) & 0x1f;
  1685. /* scan for PHYs */
  1686. for (i = 0; i < PCNET32_MAX_PHYS; i++) {
  1687. unsigned short id1, id2;
  1688. id1 = mdio_read(dev, i, MII_PHYSID1);
  1689. if (id1 == 0xffff)
  1690. continue;
  1691. id2 = mdio_read(dev, i, MII_PHYSID2);
  1692. if (id2 == 0xffff)
  1693. continue;
  1694. if (i == 31 && ((chip_version + 1) & 0xfffe) == 0x2624)
  1695. continue; /* 79C971 & 79C972 have phantom phy at id 31 */
  1696. lp->phycount++;
  1697. lp->phymask |= (1 << i);
  1698. lp->mii_if.phy_id = i;
  1699. if (pcnet32_debug & NETIF_MSG_PROBE)
  1700. printk(KERN_INFO PFX
  1701. "Found PHY %04x:%04x at address %d.\n",
  1702. id1, id2, i);
  1703. }
  1704. lp->a.write_bcr(ioaddr, 33, (lp->mii_if.phy_id) << 5);
  1705. if (lp->phycount > 1) {
  1706. lp->options |= PCNET32_PORT_MII;
  1707. }
  1708. }
  1709. init_timer(&lp->watchdog_timer);
  1710. lp->watchdog_timer.data = (unsigned long)dev;
  1711. lp->watchdog_timer.function = (void *)&pcnet32_watchdog;
  1712. /* The PCNET32-specific entries in the device structure. */
  1713. dev->netdev_ops = &pcnet32_netdev_ops;
  1714. dev->ethtool_ops = &pcnet32_ethtool_ops;
  1715. dev->watchdog_timeo = (5 * HZ);
  1716. /* Fill in the generic fields of the device structure. */
  1717. if (register_netdev(dev))
  1718. goto err_free_ring;
  1719. if (pdev) {
  1720. pci_set_drvdata(pdev, dev);
  1721. } else {
  1722. lp->next = pcnet32_dev;
  1723. pcnet32_dev = dev;
  1724. }
  1725. if (pcnet32_debug & NETIF_MSG_PROBE)
  1726. printk(KERN_INFO "%s: registered as %s\n", dev->name, lp->name);
  1727. cards_found++;
  1728. /* enable LED writes */
  1729. a->write_bcr(ioaddr, 2, a->read_bcr(ioaddr, 2) | 0x1000);
  1730. return 0;
  1731. err_free_ring:
  1732. pcnet32_free_ring(dev);
  1733. pci_free_consistent(lp->pci_dev, sizeof(*lp->init_block),
  1734. lp->init_block, lp->init_dma_addr);
  1735. err_free_netdev:
  1736. free_netdev(dev);
  1737. err_release_region:
  1738. release_region(ioaddr, PCNET32_TOTAL_SIZE);
  1739. return ret;
  1740. }
  1741. /* if any allocation fails, caller must also call pcnet32_free_ring */
  1742. static int pcnet32_alloc_ring(struct net_device *dev, const char *name)
  1743. {
  1744. struct pcnet32_private *lp = netdev_priv(dev);
  1745. lp->tx_ring = pci_alloc_consistent(lp->pci_dev,
  1746. sizeof(struct pcnet32_tx_head) *
  1747. lp->tx_ring_size,
  1748. &lp->tx_ring_dma_addr);
  1749. if (lp->tx_ring == NULL) {
  1750. if (netif_msg_drv(lp))
  1751. printk(KERN_ERR PFX
  1752. "%s: Consistent memory allocation failed.\n",
  1753. name);
  1754. return -ENOMEM;
  1755. }
  1756. lp->rx_ring = pci_alloc_consistent(lp->pci_dev,
  1757. sizeof(struct pcnet32_rx_head) *
  1758. lp->rx_ring_size,
  1759. &lp->rx_ring_dma_addr);
  1760. if (lp->rx_ring == NULL) {
  1761. if (netif_msg_drv(lp))
  1762. printk(KERN_ERR PFX
  1763. "%s: Consistent memory allocation failed.\n",
  1764. name);
  1765. return -ENOMEM;
  1766. }
  1767. lp->tx_dma_addr = kcalloc(lp->tx_ring_size, sizeof(dma_addr_t),
  1768. GFP_ATOMIC);
  1769. if (!lp->tx_dma_addr) {
  1770. if (netif_msg_drv(lp))
  1771. printk(KERN_ERR PFX
  1772. "%s: Memory allocation failed.\n", name);
  1773. return -ENOMEM;
  1774. }
  1775. lp->rx_dma_addr = kcalloc(lp->rx_ring_size, sizeof(dma_addr_t),
  1776. GFP_ATOMIC);
  1777. if (!lp->rx_dma_addr) {
  1778. if (netif_msg_drv(lp))
  1779. printk(KERN_ERR PFX
  1780. "%s: Memory allocation failed.\n", name);
  1781. return -ENOMEM;
  1782. }
  1783. lp->tx_skbuff = kcalloc(lp->tx_ring_size, sizeof(struct sk_buff *),
  1784. GFP_ATOMIC);
  1785. if (!lp->tx_skbuff) {
  1786. if (netif_msg_drv(lp))
  1787. printk(KERN_ERR PFX
  1788. "%s: Memory allocation failed.\n", name);
  1789. return -ENOMEM;
  1790. }
  1791. lp->rx_skbuff = kcalloc(lp->rx_ring_size, sizeof(struct sk_buff *),
  1792. GFP_ATOMIC);
  1793. if (!lp->rx_skbuff) {
  1794. if (netif_msg_drv(lp))
  1795. printk(KERN_ERR PFX
  1796. "%s: Memory allocation failed.\n", name);
  1797. return -ENOMEM;
  1798. }
  1799. return 0;
  1800. }
  1801. static void pcnet32_free_ring(struct net_device *dev)
  1802. {
  1803. struct pcnet32_private *lp = netdev_priv(dev);
  1804. kfree(lp->tx_skbuff);
  1805. lp->tx_skbuff = NULL;
  1806. kfree(lp->rx_skbuff);
  1807. lp->rx_skbuff = NULL;
  1808. kfree(lp->tx_dma_addr);
  1809. lp->tx_dma_addr = NULL;
  1810. kfree(lp->rx_dma_addr);
  1811. lp->rx_dma_addr = NULL;
  1812. if (lp->tx_ring) {
  1813. pci_free_consistent(lp->pci_dev,
  1814. sizeof(struct pcnet32_tx_head) *
  1815. lp->tx_ring_size, lp->tx_ring,
  1816. lp->tx_ring_dma_addr);
  1817. lp->tx_ring = NULL;
  1818. }
  1819. if (lp->rx_ring) {
  1820. pci_free_consistent(lp->pci_dev,
  1821. sizeof(struct pcnet32_rx_head) *
  1822. lp->rx_ring_size, lp->rx_ring,
  1823. lp->rx_ring_dma_addr);
  1824. lp->rx_ring = NULL;
  1825. }
  1826. }
  1827. static int pcnet32_open(struct net_device *dev)
  1828. {
  1829. struct pcnet32_private *lp = netdev_priv(dev);
  1830. struct pci_dev *pdev = lp->pci_dev;
  1831. unsigned long ioaddr = dev->base_addr;
  1832. u16 val;
  1833. int i;
  1834. int rc;
  1835. unsigned long flags;
  1836. if (request_irq(dev->irq, pcnet32_interrupt,
  1837. lp->shared_irq ? IRQF_SHARED : 0, dev->name,
  1838. (void *)dev)) {
  1839. return -EAGAIN;
  1840. }
  1841. spin_lock_irqsave(&lp->lock, flags);
  1842. /* Check for a valid station address */
  1843. if (!is_valid_ether_addr(dev->dev_addr)) {
  1844. rc = -EINVAL;
  1845. goto err_free_irq;
  1846. }
  1847. /* Reset the PCNET32 */
  1848. lp->a.reset(ioaddr);
  1849. /* switch pcnet32 to 32bit mode */
  1850. lp->a.write_bcr(ioaddr, 20, 2);
  1851. if (netif_msg_ifup(lp))
  1852. printk(KERN_DEBUG
  1853. "%s: pcnet32_open() irq %d tx/rx rings %#x/%#x init %#x.\n",
  1854. dev->name, dev->irq, (u32) (lp->tx_ring_dma_addr),
  1855. (u32) (lp->rx_ring_dma_addr),
  1856. (u32) (lp->init_dma_addr));
  1857. /* set/reset autoselect bit */
  1858. val = lp->a.read_bcr(ioaddr, 2) & ~2;
  1859. if (lp->options & PCNET32_PORT_ASEL)
  1860. val |= 2;
  1861. lp->a.write_bcr(ioaddr, 2, val);
  1862. /* handle full duplex setting */
  1863. if (lp->mii_if.full_duplex) {
  1864. val = lp->a.read_bcr(ioaddr, 9) & ~3;
  1865. if (lp->options & PCNET32_PORT_FD) {
  1866. val |= 1;
  1867. if (lp->options == (PCNET32_PORT_FD | PCNET32_PORT_AUI))
  1868. val |= 2;
  1869. } else if (lp->options & PCNET32_PORT_ASEL) {
  1870. /* workaround of xSeries250, turn on for 79C975 only */
  1871. if (lp->chip_version == 0x2627)
  1872. val |= 3;
  1873. }
  1874. lp->a.write_bcr(ioaddr, 9, val);
  1875. }
  1876. /* set/reset GPSI bit in test register */
  1877. val = lp->a.read_csr(ioaddr, 124) & ~0x10;
  1878. if ((lp->options & PCNET32_PORT_PORTSEL) == PCNET32_PORT_GPSI)
  1879. val |= 0x10;
  1880. lp->a.write_csr(ioaddr, 124, val);
  1881. /* Allied Telesyn AT 2700/2701 FX are 100Mbit only and do not negotiate */
  1882. if (pdev && pdev->subsystem_vendor == PCI_VENDOR_ID_AT &&
  1883. (pdev->subsystem_device == PCI_SUBDEVICE_ID_AT_2700FX ||
  1884. pdev->subsystem_device == PCI_SUBDEVICE_ID_AT_2701FX)) {
  1885. if (lp->options & PCNET32_PORT_ASEL) {
  1886. lp->options = PCNET32_PORT_FD | PCNET32_PORT_100;
  1887. if (netif_msg_link(lp))
  1888. printk(KERN_DEBUG
  1889. "%s: Setting 100Mb-Full Duplex.\n",
  1890. dev->name);
  1891. }
  1892. }
  1893. if (lp->phycount < 2) {
  1894. /*
  1895. * 24 Jun 2004 according AMD, in order to change the PHY,
  1896. * DANAS (or DISPM for 79C976) must be set; then select the speed,
  1897. * duplex, and/or enable auto negotiation, and clear DANAS
  1898. */
  1899. if (lp->mii && !(lp->options & PCNET32_PORT_ASEL)) {
  1900. lp->a.write_bcr(ioaddr, 32,
  1901. lp->a.read_bcr(ioaddr, 32) | 0x0080);
  1902. /* disable Auto Negotiation, set 10Mpbs, HD */
  1903. val = lp->a.read_bcr(ioaddr, 32) & ~0xb8;
  1904. if (lp->options & PCNET32_PORT_FD)
  1905. val |= 0x10;
  1906. if (lp->options & PCNET32_PORT_100)
  1907. val |= 0x08;
  1908. lp->a.write_bcr(ioaddr, 32, val);
  1909. } else {
  1910. if (lp->options & PCNET32_PORT_ASEL) {
  1911. lp->a.write_bcr(ioaddr, 32,
  1912. lp->a.read_bcr(ioaddr,
  1913. 32) | 0x0080);
  1914. /* enable auto negotiate, setup, disable fd */
  1915. val = lp->a.read_bcr(ioaddr, 32) & ~0x98;
  1916. val |= 0x20;
  1917. lp->a.write_bcr(ioaddr, 32, val);
  1918. }
  1919. }
  1920. } else {
  1921. int first_phy = -1;
  1922. u16 bmcr;
  1923. u32 bcr9;
  1924. struct ethtool_cmd ecmd;
  1925. /*
  1926. * There is really no good other way to handle multiple PHYs
  1927. * other than turning off all automatics
  1928. */
  1929. val = lp->a.read_bcr(ioaddr, 2);
  1930. lp->a.write_bcr(ioaddr, 2, val & ~2);
  1931. val = lp->a.read_bcr(ioaddr, 32);
  1932. lp->a.write_bcr(ioaddr, 32, val & ~(1 << 7)); /* stop MII manager */
  1933. if (!(lp->options & PCNET32_PORT_ASEL)) {
  1934. /* setup ecmd */
  1935. ecmd.port = PORT_MII;
  1936. ecmd.transceiver = XCVR_INTERNAL;
  1937. ecmd.autoneg = AUTONEG_DISABLE;
  1938. ecmd.speed =
  1939. lp->
  1940. options & PCNET32_PORT_100 ? SPEED_100 : SPEED_10;
  1941. bcr9 = lp->a.read_bcr(ioaddr, 9);
  1942. if (lp->options & PCNET32_PORT_FD) {
  1943. ecmd.duplex = DUPLEX_FULL;
  1944. bcr9 |= (1 << 0);
  1945. } else {
  1946. ecmd.duplex = DUPLEX_HALF;
  1947. bcr9 |= ~(1 << 0);
  1948. }
  1949. lp->a.write_bcr(ioaddr, 9, bcr9);
  1950. }
  1951. for (i = 0; i < PCNET32_MAX_PHYS; i++) {
  1952. if (lp->phymask & (1 << i)) {
  1953. /* isolate all but the first PHY */
  1954. bmcr = mdio_read(dev, i, MII_BMCR);
  1955. if (first_phy == -1) {
  1956. first_phy = i;
  1957. mdio_write(dev, i, MII_BMCR,
  1958. bmcr & ~BMCR_ISOLATE);
  1959. } else {
  1960. mdio_write(dev, i, MII_BMCR,
  1961. bmcr | BMCR_ISOLATE);
  1962. }
  1963. /* use mii_ethtool_sset to setup PHY */
  1964. lp->mii_if.phy_id = i;
  1965. ecmd.phy_address = i;
  1966. if (lp->options & PCNET32_PORT_ASEL) {
  1967. mii_ethtool_gset(&lp->mii_if, &ecmd);
  1968. ecmd.autoneg = AUTONEG_ENABLE;
  1969. }
  1970. mii_ethtool_sset(&lp->mii_if, &ecmd);
  1971. }
  1972. }
  1973. lp->mii_if.phy_id = first_phy;
  1974. if (netif_msg_link(lp))
  1975. printk(KERN_INFO "%s: Using PHY number %d.\n",
  1976. dev->name, first_phy);
  1977. }
  1978. #ifdef DO_DXSUFLO
  1979. if (lp->dxsuflo) { /* Disable transmit stop on underflow */
  1980. val = lp->a.read_csr(ioaddr, CSR3);
  1981. val |= 0x40;
  1982. lp->a.write_csr(ioaddr, CSR3, val);
  1983. }
  1984. #endif
  1985. lp->init_block->mode =
  1986. cpu_to_le16((lp->options & PCNET32_PORT_PORTSEL) << 7);
  1987. pcnet32_load_multicast(dev);
  1988. if (pcnet32_init_ring(dev)) {
  1989. rc = -ENOMEM;
  1990. goto err_free_ring;
  1991. }
  1992. napi_enable(&lp->napi);
  1993. /* Re-initialize the PCNET32, and start it when done. */
  1994. lp->a.write_csr(ioaddr, 1, (lp->init_dma_addr & 0xffff));
  1995. lp->a.write_csr(ioaddr, 2, (lp->init_dma_addr >> 16));
  1996. lp->a.write_csr(ioaddr, CSR4, 0x0915); /* auto tx pad */
  1997. lp->a.write_csr(ioaddr, CSR0, CSR0_INIT);
  1998. netif_start_queue(dev);
  1999. if (lp->chip_version >= PCNET32_79C970A) {
  2000. /* Print the link status and start the watchdog */
  2001. pcnet32_check_media(dev, 1);
  2002. mod_timer(&lp->watchdog_timer, PCNET32_WATCHDOG_TIMEOUT);
  2003. }
  2004. i = 0;
  2005. while (i++ < 100)
  2006. if (lp->a.read_csr(ioaddr, CSR0) & CSR0_IDON)
  2007. break;
  2008. /*
  2009. * We used to clear the InitDone bit, 0x0100, here but Mark Stockton
  2010. * reports that doing so triggers a bug in the '974.
  2011. */
  2012. lp->a.write_csr(ioaddr, CSR0, CSR0_NORMAL);
  2013. if (netif_msg_ifup(lp))
  2014. printk(KERN_DEBUG
  2015. "%s: pcnet32 open after %d ticks, init block %#x csr0 %4.4x.\n",
  2016. dev->name, i,
  2017. (u32) (lp->init_dma_addr),
  2018. lp->a.read_csr(ioaddr, CSR0));
  2019. spin_unlock_irqrestore(&lp->lock, flags);
  2020. return 0; /* Always succeed */
  2021. err_free_ring:
  2022. /* free any allocated skbuffs */
  2023. pcnet32_purge_rx_ring(dev);
  2024. /*
  2025. * Switch back to 16bit mode to avoid problems with dumb
  2026. * DOS packet driver after a warm reboot
  2027. */
  2028. lp->a.write_bcr(ioaddr, 20, 4);
  2029. err_free_irq:
  2030. spin_unlock_irqrestore(&lp->lock, flags);
  2031. free_irq(dev->irq, dev);
  2032. return rc;
  2033. }
  2034. /*
  2035. * The LANCE has been halted for one reason or another (busmaster memory
  2036. * arbitration error, Tx FIFO underflow, driver stopped it to reconfigure,
  2037. * etc.). Modern LANCE variants always reload their ring-buffer
  2038. * configuration when restarted, so we must reinitialize our ring
  2039. * context before restarting. As part of this reinitialization,
  2040. * find all packets still on the Tx ring and pretend that they had been
  2041. * sent (in effect, drop the packets on the floor) - the higher-level
  2042. * protocols will time out and retransmit. It'd be better to shuffle
  2043. * these skbs to a temp list and then actually re-Tx them after
  2044. * restarting the chip, but I'm too lazy to do so right now. dplatt@3do.com
  2045. */
  2046. static void pcnet32_purge_tx_ring(struct net_device *dev)
  2047. {
  2048. struct pcnet32_private *lp = netdev_priv(dev);
  2049. int i;
  2050. for (i = 0; i < lp->tx_ring_size; i++) {
  2051. lp->tx_ring[i].status = 0; /* CPU owns buffer */
  2052. wmb(); /* Make sure adapter sees owner change */
  2053. if (lp->tx_skbuff[i]) {
  2054. pci_unmap_single(lp->pci_dev, lp->tx_dma_addr[i],
  2055. lp->tx_skbuff[i]->len,
  2056. PCI_DMA_TODEVICE);
  2057. dev_kfree_skb_any(lp->tx_skbuff[i]);
  2058. }
  2059. lp->tx_skbuff[i] = NULL;
  2060. lp->tx_dma_addr[i] = 0;
  2061. }
  2062. }
  2063. /* Initialize the PCNET32 Rx and Tx rings. */
  2064. static int pcnet32_init_ring(struct net_device *dev)
  2065. {
  2066. struct pcnet32_private *lp = netdev_priv(dev);
  2067. int i;
  2068. lp->tx_full = 0;
  2069. lp->cur_rx = lp->cur_tx = 0;
  2070. lp->dirty_rx = lp->dirty_tx = 0;
  2071. for (i = 0; i < lp->rx_ring_size; i++) {
  2072. struct sk_buff *rx_skbuff = lp->rx_skbuff[i];
  2073. if (rx_skbuff == NULL) {
  2074. if (!
  2075. (rx_skbuff = lp->rx_skbuff[i] =
  2076. dev_alloc_skb(PKT_BUF_SKB))) {
  2077. /* there is not much, we can do at this point */
  2078. if (netif_msg_drv(lp))
  2079. printk(KERN_ERR
  2080. "%s: pcnet32_init_ring dev_alloc_skb failed.\n",
  2081. dev->name);
  2082. return -1;
  2083. }
  2084. skb_reserve(rx_skbuff, NET_IP_ALIGN);
  2085. }
  2086. rmb();
  2087. if (lp->rx_dma_addr[i] == 0)
  2088. lp->rx_dma_addr[i] =
  2089. pci_map_single(lp->pci_dev, rx_skbuff->data,
  2090. PKT_BUF_SIZE, PCI_DMA_FROMDEVICE);
  2091. lp->rx_ring[i].base = cpu_to_le32(lp->rx_dma_addr[i]);
  2092. lp->rx_ring[i].buf_length = cpu_to_le16(NEG_BUF_SIZE);
  2093. wmb(); /* Make sure owner changes after all others are visible */
  2094. lp->rx_ring[i].status = cpu_to_le16(0x8000);
  2095. }
  2096. /* The Tx buffer address is filled in as needed, but we do need to clear
  2097. * the upper ownership bit. */
  2098. for (i = 0; i < lp->tx_ring_size; i++) {
  2099. lp->tx_ring[i].status = 0; /* CPU owns buffer */
  2100. wmb(); /* Make sure adapter sees owner change */
  2101. lp->tx_ring[i].base = 0;
  2102. lp->tx_dma_addr[i] = 0;
  2103. }
  2104. lp->init_block->tlen_rlen =
  2105. cpu_to_le16(lp->tx_len_bits | lp->rx_len_bits);
  2106. for (i = 0; i < 6; i++)
  2107. lp->init_block->phys_addr[i] = dev->dev_addr[i];
  2108. lp->init_block->rx_ring = cpu_to_le32(lp->rx_ring_dma_addr);
  2109. lp->init_block->tx_ring = cpu_to_le32(lp->tx_ring_dma_addr);
  2110. wmb(); /* Make sure all changes are visible */
  2111. return 0;
  2112. }
  2113. /* the pcnet32 has been issued a stop or reset. Wait for the stop bit
  2114. * then flush the pending transmit operations, re-initialize the ring,
  2115. * and tell the chip to initialize.
  2116. */
  2117. static void pcnet32_restart(struct net_device *dev, unsigned int csr0_bits)
  2118. {
  2119. struct pcnet32_private *lp = netdev_priv(dev);
  2120. unsigned long ioaddr = dev->base_addr;
  2121. int i;
  2122. /* wait for stop */
  2123. for (i = 0; i < 100; i++)
  2124. if (lp->a.read_csr(ioaddr, CSR0) & CSR0_STOP)
  2125. break;
  2126. if (i >= 100 && netif_msg_drv(lp))
  2127. printk(KERN_ERR
  2128. "%s: pcnet32_restart timed out waiting for stop.\n",
  2129. dev->name);
  2130. pcnet32_purge_tx_ring(dev);
  2131. if (pcnet32_init_ring(dev))
  2132. return;
  2133. /* ReInit Ring */
  2134. lp->a.write_csr(ioaddr, CSR0, CSR0_INIT);
  2135. i = 0;
  2136. while (i++ < 1000)
  2137. if (lp->a.read_csr(ioaddr, CSR0) & CSR0_IDON)
  2138. break;
  2139. lp->a.write_csr(ioaddr, CSR0, csr0_bits);
  2140. }
  2141. static void pcnet32_tx_timeout(struct net_device *dev)
  2142. {
  2143. struct pcnet32_private *lp = netdev_priv(dev);
  2144. unsigned long ioaddr = dev->base_addr, flags;
  2145. spin_lock_irqsave(&lp->lock, flags);
  2146. /* Transmitter timeout, serious problems. */
  2147. if (pcnet32_debug & NETIF_MSG_DRV)
  2148. printk(KERN_ERR
  2149. "%s: transmit timed out, status %4.4x, resetting.\n",
  2150. dev->name, lp->a.read_csr(ioaddr, CSR0));
  2151. lp->a.write_csr(ioaddr, CSR0, CSR0_STOP);
  2152. dev->stats.tx_errors++;
  2153. if (netif_msg_tx_err(lp)) {
  2154. int i;
  2155. printk(KERN_DEBUG
  2156. " Ring data dump: dirty_tx %d cur_tx %d%s cur_rx %d.",
  2157. lp->dirty_tx, lp->cur_tx, lp->tx_full ? " (full)" : "",
  2158. lp->cur_rx);
  2159. for (i = 0; i < lp->rx_ring_size; i++)
  2160. printk("%s %08x %04x %08x %04x", i & 1 ? "" : "\n ",
  2161. le32_to_cpu(lp->rx_ring[i].base),
  2162. (-le16_to_cpu(lp->rx_ring[i].buf_length)) &
  2163. 0xffff, le32_to_cpu(lp->rx_ring[i].msg_length),
  2164. le16_to_cpu(lp->rx_ring[i].status));
  2165. for (i = 0; i < lp->tx_ring_size; i++)
  2166. printk("%s %08x %04x %08x %04x", i & 1 ? "" : "\n ",
  2167. le32_to_cpu(lp->tx_ring[i].base),
  2168. (-le16_to_cpu(lp->tx_ring[i].length)) & 0xffff,
  2169. le32_to_cpu(lp->tx_ring[i].misc),
  2170. le16_to_cpu(lp->tx_ring[i].status));
  2171. printk("\n");
  2172. }
  2173. pcnet32_restart(dev, CSR0_NORMAL);
  2174. dev->trans_start = jiffies;
  2175. netif_wake_queue(dev);
  2176. spin_unlock_irqrestore(&lp->lock, flags);
  2177. }
  2178. static netdev_tx_t pcnet32_start_xmit(struct sk_buff *skb,
  2179. struct net_device *dev)
  2180. {
  2181. struct pcnet32_private *lp = netdev_priv(dev);
  2182. unsigned long ioaddr = dev->base_addr;
  2183. u16 status;
  2184. int entry;
  2185. unsigned long flags;
  2186. spin_lock_irqsave(&lp->lock, flags);
  2187. if (netif_msg_tx_queued(lp)) {
  2188. printk(KERN_DEBUG
  2189. "%s: pcnet32_start_xmit() called, csr0 %4.4x.\n",
  2190. dev->name, lp->a.read_csr(ioaddr, CSR0));
  2191. }
  2192. /* Default status -- will not enable Successful-TxDone
  2193. * interrupt when that option is available to us.
  2194. */
  2195. status = 0x8300;
  2196. /* Fill in a Tx ring entry */
  2197. /* Mask to ring buffer boundary. */
  2198. entry = lp->cur_tx & lp->tx_mod_mask;
  2199. /* Caution: the write order is important here, set the status
  2200. * with the "ownership" bits last. */
  2201. lp->tx_ring[entry].length = cpu_to_le16(-skb->len);
  2202. lp->tx_ring[entry].misc = 0x00000000;
  2203. lp->tx_skbuff[entry] = skb;
  2204. lp->tx_dma_addr[entry] =
  2205. pci_map_single(lp->pci_dev, skb->data, skb->len, PCI_DMA_TODEVICE);
  2206. lp->tx_ring[entry].base = cpu_to_le32(lp->tx_dma_addr[entry]);
  2207. wmb(); /* Make sure owner changes after all others are visible */
  2208. lp->tx_ring[entry].status = cpu_to_le16(status);
  2209. lp->cur_tx++;
  2210. dev->stats.tx_bytes += skb->len;
  2211. /* Trigger an immediate send poll. */
  2212. lp->a.write_csr(ioaddr, CSR0, CSR0_INTEN | CSR0_TXPOLL);
  2213. dev->trans_start = jiffies;
  2214. if (lp->tx_ring[(entry + 1) & lp->tx_mod_mask].base != 0) {
  2215. lp->tx_full = 1;
  2216. netif_stop_queue(dev);
  2217. }
  2218. spin_unlock_irqrestore(&lp->lock, flags);
  2219. return NETDEV_TX_OK;
  2220. }
  2221. /* The PCNET32 interrupt handler. */
  2222. static irqreturn_t
  2223. pcnet32_interrupt(int irq, void *dev_id)
  2224. {
  2225. struct net_device *dev = dev_id;
  2226. struct pcnet32_private *lp;
  2227. unsigned long ioaddr;
  2228. u16 csr0;
  2229. int boguscnt = max_interrupt_work;
  2230. ioaddr = dev->base_addr;
  2231. lp = netdev_priv(dev);
  2232. spin_lock(&lp->lock);
  2233. csr0 = lp->a.read_csr(ioaddr, CSR0);
  2234. while ((csr0 & 0x8f00) && --boguscnt >= 0) {
  2235. if (csr0 == 0xffff) {
  2236. break; /* PCMCIA remove happened */
  2237. }
  2238. /* Acknowledge all of the current interrupt sources ASAP. */
  2239. lp->a.write_csr(ioaddr, CSR0, csr0 & ~0x004f);
  2240. if (netif_msg_intr(lp))
  2241. printk(KERN_DEBUG
  2242. "%s: interrupt csr0=%#2.2x new csr=%#2.2x.\n",
  2243. dev->name, csr0, lp->a.read_csr(ioaddr, CSR0));
  2244. /* Log misc errors. */
  2245. if (csr0 & 0x4000)
  2246. dev->stats.tx_errors++; /* Tx babble. */
  2247. if (csr0 & 0x1000) {
  2248. /*
  2249. * This happens when our receive ring is full. This
  2250. * shouldn't be a problem as we will see normal rx
  2251. * interrupts for the frames in the receive ring. But
  2252. * there are some PCI chipsets (I can reproduce this
  2253. * on SP3G with Intel saturn chipset) which have
  2254. * sometimes problems and will fill up the receive
  2255. * ring with error descriptors. In this situation we
  2256. * don't get a rx interrupt, but a missed frame
  2257. * interrupt sooner or later.
  2258. */
  2259. dev->stats.rx_errors++; /* Missed a Rx frame. */
  2260. }
  2261. if (csr0 & 0x0800) {
  2262. if (netif_msg_drv(lp))
  2263. printk(KERN_ERR
  2264. "%s: Bus master arbitration failure, status %4.4x.\n",
  2265. dev->name, csr0);
  2266. /* unlike for the lance, there is no restart needed */
  2267. }
  2268. if (napi_schedule_prep(&lp->napi)) {
  2269. u16 val;
  2270. /* set interrupt masks */
  2271. val = lp->a.read_csr(ioaddr, CSR3);
  2272. val |= 0x5f00;
  2273. lp->a.write_csr(ioaddr, CSR3, val);
  2274. __napi_schedule(&lp->napi);
  2275. break;
  2276. }
  2277. csr0 = lp->a.read_csr(ioaddr, CSR0);
  2278. }
  2279. if (netif_msg_intr(lp))
  2280. printk(KERN_DEBUG "%s: exiting interrupt, csr0=%#4.4x.\n",
  2281. dev->name, lp->a.read_csr(ioaddr, CSR0));
  2282. spin_unlock(&lp->lock);
  2283. return IRQ_HANDLED;
  2284. }
  2285. static int pcnet32_close(struct net_device *dev)
  2286. {
  2287. unsigned long ioaddr = dev->base_addr;
  2288. struct pcnet32_private *lp = netdev_priv(dev);
  2289. unsigned long flags;
  2290. del_timer_sync(&lp->watchdog_timer);
  2291. netif_stop_queue(dev);
  2292. napi_disable(&lp->napi);
  2293. spin_lock_irqsave(&lp->lock, flags);
  2294. dev->stats.rx_missed_errors = lp->a.read_csr(ioaddr, 112);
  2295. if (netif_msg_ifdown(lp))
  2296. printk(KERN_DEBUG
  2297. "%s: Shutting down ethercard, status was %2.2x.\n",
  2298. dev->name, lp->a.read_csr(ioaddr, CSR0));
  2299. /* We stop the PCNET32 here -- it occasionally polls memory if we don't. */
  2300. lp->a.write_csr(ioaddr, CSR0, CSR0_STOP);
  2301. /*
  2302. * Switch back to 16bit mode to avoid problems with dumb
  2303. * DOS packet driver after a warm reboot
  2304. */
  2305. lp->a.write_bcr(ioaddr, 20, 4);
  2306. spin_unlock_irqrestore(&lp->lock, flags);
  2307. free_irq(dev->irq, dev);
  2308. spin_lock_irqsave(&lp->lock, flags);
  2309. pcnet32_purge_rx_ring(dev);
  2310. pcnet32_purge_tx_ring(dev);
  2311. spin_unlock_irqrestore(&lp->lock, flags);
  2312. return 0;
  2313. }
  2314. static struct net_device_stats *pcnet32_get_stats(struct net_device *dev)
  2315. {
  2316. struct pcnet32_private *lp = netdev_priv(dev);
  2317. unsigned long ioaddr = dev->base_addr;
  2318. unsigned long flags;
  2319. spin_lock_irqsave(&lp->lock, flags);
  2320. dev->stats.rx_missed_errors = lp->a.read_csr(ioaddr, 112);
  2321. spin_unlock_irqrestore(&lp->lock, flags);
  2322. return &dev->stats;
  2323. }
  2324. /* taken from the sunlance driver, which it took from the depca driver */
  2325. static void pcnet32_load_multicast(struct net_device *dev)
  2326. {
  2327. struct pcnet32_private *lp = netdev_priv(dev);
  2328. volatile struct pcnet32_init_block *ib = lp->init_block;
  2329. volatile __le16 *mcast_table = (__le16 *)ib->filter;
  2330. struct dev_mc_list *dmi = dev->mc_list;
  2331. unsigned long ioaddr = dev->base_addr;
  2332. char *addrs;
  2333. int i;
  2334. u32 crc;
  2335. /* set all multicast bits */
  2336. if (dev->flags & IFF_ALLMULTI) {
  2337. ib->filter[0] = cpu_to_le32(~0U);
  2338. ib->filter[1] = cpu_to_le32(~0U);
  2339. lp->a.write_csr(ioaddr, PCNET32_MC_FILTER, 0xffff);
  2340. lp->a.write_csr(ioaddr, PCNET32_MC_FILTER+1, 0xffff);
  2341. lp->a.write_csr(ioaddr, PCNET32_MC_FILTER+2, 0xffff);
  2342. lp->a.write_csr(ioaddr, PCNET32_MC_FILTER+3, 0xffff);
  2343. return;
  2344. }
  2345. /* clear the multicast filter */
  2346. ib->filter[0] = 0;
  2347. ib->filter[1] = 0;
  2348. /* Add addresses */
  2349. for (i = 0; i < dev->mc_count; i++) {
  2350. addrs = dmi->dmi_addr;
  2351. dmi = dmi->next;
  2352. /* multicast address? */
  2353. if (!(*addrs & 1))
  2354. continue;
  2355. crc = ether_crc_le(6, addrs);
  2356. crc = crc >> 26;
  2357. mcast_table[crc >> 4] |= cpu_to_le16(1 << (crc & 0xf));
  2358. }
  2359. for (i = 0; i < 4; i++)
  2360. lp->a.write_csr(ioaddr, PCNET32_MC_FILTER + i,
  2361. le16_to_cpu(mcast_table[i]));
  2362. return;
  2363. }
  2364. /*
  2365. * Set or clear the multicast filter for this adaptor.
  2366. */
  2367. static void pcnet32_set_multicast_list(struct net_device *dev)
  2368. {
  2369. unsigned long ioaddr = dev->base_addr, flags;
  2370. struct pcnet32_private *lp = netdev_priv(dev);
  2371. int csr15, suspended;
  2372. spin_lock_irqsave(&lp->lock, flags);
  2373. suspended = pcnet32_suspend(dev, &flags, 0);
  2374. csr15 = lp->a.read_csr(ioaddr, CSR15);
  2375. if (dev->flags & IFF_PROMISC) {
  2376. /* Log any net taps. */
  2377. if (netif_msg_hw(lp))
  2378. printk(KERN_INFO "%s: Promiscuous mode enabled.\n",
  2379. dev->name);
  2380. lp->init_block->mode =
  2381. cpu_to_le16(0x8000 | (lp->options & PCNET32_PORT_PORTSEL) <<
  2382. 7);
  2383. lp->a.write_csr(ioaddr, CSR15, csr15 | 0x8000);
  2384. } else {
  2385. lp->init_block->mode =
  2386. cpu_to_le16((lp->options & PCNET32_PORT_PORTSEL) << 7);
  2387. lp->a.write_csr(ioaddr, CSR15, csr15 & 0x7fff);
  2388. pcnet32_load_multicast(dev);
  2389. }
  2390. if (suspended) {
  2391. int csr5;
  2392. /* clear SUSPEND (SPND) - CSR5 bit 0 */
  2393. csr5 = lp->a.read_csr(ioaddr, CSR5);
  2394. lp->a.write_csr(ioaddr, CSR5, csr5 & (~CSR5_SUSPEND));
  2395. } else {
  2396. lp->a.write_csr(ioaddr, CSR0, CSR0_STOP);
  2397. pcnet32_restart(dev, CSR0_NORMAL);
  2398. netif_wake_queue(dev);
  2399. }
  2400. spin_unlock_irqrestore(&lp->lock, flags);
  2401. }
  2402. /* This routine assumes that the lp->lock is held */
  2403. static int mdio_read(struct net_device *dev, int phy_id, int reg_num)
  2404. {
  2405. struct pcnet32_private *lp = netdev_priv(dev);
  2406. unsigned long ioaddr = dev->base_addr;
  2407. u16 val_out;
  2408. if (!lp->mii)
  2409. return 0;
  2410. lp->a.write_bcr(ioaddr, 33, ((phy_id & 0x1f) << 5) | (reg_num & 0x1f));
  2411. val_out = lp->a.read_bcr(ioaddr, 34);
  2412. return val_out;
  2413. }
  2414. /* This routine assumes that the lp->lock is held */
  2415. static void mdio_write(struct net_device *dev, int phy_id, int reg_num, int val)
  2416. {
  2417. struct pcnet32_private *lp = netdev_priv(dev);
  2418. unsigned long ioaddr = dev->base_addr;
  2419. if (!lp->mii)
  2420. return;
  2421. lp->a.write_bcr(ioaddr, 33, ((phy_id & 0x1f) << 5) | (reg_num & 0x1f));
  2422. lp->a.write_bcr(ioaddr, 34, val);
  2423. }
  2424. static int pcnet32_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
  2425. {
  2426. struct pcnet32_private *lp = netdev_priv(dev);
  2427. int rc;
  2428. unsigned long flags;
  2429. /* SIOC[GS]MIIxxx ioctls */
  2430. if (lp->mii) {
  2431. spin_lock_irqsave(&lp->lock, flags);
  2432. rc = generic_mii_ioctl(&lp->mii_if, if_mii(rq), cmd, NULL);
  2433. spin_unlock_irqrestore(&lp->lock, flags);
  2434. } else {
  2435. rc = -EOPNOTSUPP;
  2436. }
  2437. return rc;
  2438. }
  2439. static int pcnet32_check_otherphy(struct net_device *dev)
  2440. {
  2441. struct pcnet32_private *lp = netdev_priv(dev);
  2442. struct mii_if_info mii = lp->mii_if;
  2443. u16 bmcr;
  2444. int i;
  2445. for (i = 0; i < PCNET32_MAX_PHYS; i++) {
  2446. if (i == lp->mii_if.phy_id)
  2447. continue; /* skip active phy */
  2448. if (lp->phymask & (1 << i)) {
  2449. mii.phy_id = i;
  2450. if (mii_link_ok(&mii)) {
  2451. /* found PHY with active link */
  2452. if (netif_msg_link(lp))
  2453. printk(KERN_INFO
  2454. "%s: Using PHY number %d.\n",
  2455. dev->name, i);
  2456. /* isolate inactive phy */
  2457. bmcr =
  2458. mdio_read(dev, lp->mii_if.phy_id, MII_BMCR);
  2459. mdio_write(dev, lp->mii_if.phy_id, MII_BMCR,
  2460. bmcr | BMCR_ISOLATE);
  2461. /* de-isolate new phy */
  2462. bmcr = mdio_read(dev, i, MII_BMCR);
  2463. mdio_write(dev, i, MII_BMCR,
  2464. bmcr & ~BMCR_ISOLATE);
  2465. /* set new phy address */
  2466. lp->mii_if.phy_id = i;
  2467. return 1;
  2468. }
  2469. }
  2470. }
  2471. return 0;
  2472. }
  2473. /*
  2474. * Show the status of the media. Similar to mii_check_media however it
  2475. * correctly shows the link speed for all (tested) pcnet32 variants.
  2476. * Devices with no mii just report link state without speed.
  2477. *
  2478. * Caller is assumed to hold and release the lp->lock.
  2479. */
  2480. static void pcnet32_check_media(struct net_device *dev, int verbose)
  2481. {
  2482. struct pcnet32_private *lp = netdev_priv(dev);
  2483. int curr_link;
  2484. int prev_link = netif_carrier_ok(dev) ? 1 : 0;
  2485. u32 bcr9;
  2486. if (lp->mii) {
  2487. curr_link = mii_link_ok(&lp->mii_if);
  2488. } else {
  2489. ulong ioaddr = dev->base_addr; /* card base I/O address */
  2490. curr_link = (lp->a.read_bcr(ioaddr, 4) != 0xc0);
  2491. }
  2492. if (!curr_link) {
  2493. if (prev_link || verbose) {
  2494. netif_carrier_off(dev);
  2495. if (netif_msg_link(lp))
  2496. printk(KERN_INFO "%s: link down\n", dev->name);
  2497. }
  2498. if (lp->phycount > 1) {
  2499. curr_link = pcnet32_check_otherphy(dev);
  2500. prev_link = 0;
  2501. }
  2502. } else if (verbose || !prev_link) {
  2503. netif_carrier_on(dev);
  2504. if (lp->mii) {
  2505. if (netif_msg_link(lp)) {
  2506. struct ethtool_cmd ecmd;
  2507. mii_ethtool_gset(&lp->mii_if, &ecmd);
  2508. printk(KERN_INFO
  2509. "%s: link up, %sMbps, %s-duplex\n",
  2510. dev->name,
  2511. (ecmd.speed == SPEED_100) ? "100" : "10",
  2512. (ecmd.duplex ==
  2513. DUPLEX_FULL) ? "full" : "half");
  2514. }
  2515. bcr9 = lp->a.read_bcr(dev->base_addr, 9);
  2516. if ((bcr9 & (1 << 0)) != lp->mii_if.full_duplex) {
  2517. if (lp->mii_if.full_duplex)
  2518. bcr9 |= (1 << 0);
  2519. else
  2520. bcr9 &= ~(1 << 0);
  2521. lp->a.write_bcr(dev->base_addr, 9, bcr9);
  2522. }
  2523. } else {
  2524. if (netif_msg_link(lp))
  2525. printk(KERN_INFO "%s: link up\n", dev->name);
  2526. }
  2527. }
  2528. }
  2529. /*
  2530. * Check for loss of link and link establishment.
  2531. * Can not use mii_check_media because it does nothing if mode is forced.
  2532. */
  2533. static void pcnet32_watchdog(struct net_device *dev)
  2534. {
  2535. struct pcnet32_private *lp = netdev_priv(dev);
  2536. unsigned long flags;
  2537. /* Print the link status if it has changed */
  2538. spin_lock_irqsave(&lp->lock, flags);
  2539. pcnet32_check_media(dev, 0);
  2540. spin_unlock_irqrestore(&lp->lock, flags);
  2541. mod_timer(&lp->watchdog_timer, round_jiffies(PCNET32_WATCHDOG_TIMEOUT));
  2542. }
  2543. static int pcnet32_pm_suspend(struct pci_dev *pdev, pm_message_t state)
  2544. {
  2545. struct net_device *dev = pci_get_drvdata(pdev);
  2546. if (netif_running(dev)) {
  2547. netif_device_detach(dev);
  2548. pcnet32_close(dev);
  2549. }
  2550. pci_save_state(pdev);
  2551. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  2552. return 0;
  2553. }
  2554. static int pcnet32_pm_resume(struct pci_dev *pdev)
  2555. {
  2556. struct net_device *dev = pci_get_drvdata(pdev);
  2557. pci_set_power_state(pdev, PCI_D0);
  2558. pci_restore_state(pdev);
  2559. if (netif_running(dev)) {
  2560. pcnet32_open(dev);
  2561. netif_device_attach(dev);
  2562. }
  2563. return 0;
  2564. }
  2565. static void __devexit pcnet32_remove_one(struct pci_dev *pdev)
  2566. {
  2567. struct net_device *dev = pci_get_drvdata(pdev);
  2568. if (dev) {
  2569. struct pcnet32_private *lp = netdev_priv(dev);
  2570. unregister_netdev(dev);
  2571. pcnet32_free_ring(dev);
  2572. release_region(dev->base_addr, PCNET32_TOTAL_SIZE);
  2573. pci_free_consistent(lp->pci_dev, sizeof(*lp->init_block),
  2574. lp->init_block, lp->init_dma_addr);
  2575. free_netdev(dev);
  2576. pci_disable_device(pdev);
  2577. pci_set_drvdata(pdev, NULL);
  2578. }
  2579. }
  2580. static struct pci_driver pcnet32_driver = {
  2581. .name = DRV_NAME,
  2582. .probe = pcnet32_probe_pci,
  2583. .remove = __devexit_p(pcnet32_remove_one),
  2584. .id_table = pcnet32_pci_tbl,
  2585. .suspend = pcnet32_pm_suspend,
  2586. .resume = pcnet32_pm_resume,
  2587. };
  2588. /* An additional parameter that may be passed in... */
  2589. static int debug = -1;
  2590. static int tx_start_pt = -1;
  2591. static int pcnet32_have_pci;
  2592. module_param(debug, int, 0);
  2593. MODULE_PARM_DESC(debug, DRV_NAME " debug level");
  2594. module_param(max_interrupt_work, int, 0);
  2595. MODULE_PARM_DESC(max_interrupt_work,
  2596. DRV_NAME " maximum events handled per interrupt");
  2597. module_param(rx_copybreak, int, 0);
  2598. MODULE_PARM_DESC(rx_copybreak,
  2599. DRV_NAME " copy breakpoint for copy-only-tiny-frames");
  2600. module_param(tx_start_pt, int, 0);
  2601. MODULE_PARM_DESC(tx_start_pt, DRV_NAME " transmit start point (0-3)");
  2602. module_param(pcnet32vlb, int, 0);
  2603. MODULE_PARM_DESC(pcnet32vlb, DRV_NAME " Vesa local bus (VLB) support (0/1)");
  2604. module_param_array(options, int, NULL, 0);
  2605. MODULE_PARM_DESC(options, DRV_NAME " initial option setting(s) (0-15)");
  2606. module_param_array(full_duplex, int, NULL, 0);
  2607. MODULE_PARM_DESC(full_duplex, DRV_NAME " full duplex setting(s) (1)");
  2608. /* Module Parameter for HomePNA cards added by Patrick Simmons, 2004 */
  2609. module_param_array(homepna, int, NULL, 0);
  2610. MODULE_PARM_DESC(homepna,
  2611. DRV_NAME
  2612. " mode for 79C978 cards (1 for HomePNA, 0 for Ethernet, default Ethernet");
  2613. MODULE_AUTHOR("Thomas Bogendoerfer");
  2614. MODULE_DESCRIPTION("Driver for PCnet32 and PCnetPCI based ethercards");
  2615. MODULE_LICENSE("GPL");
  2616. #define PCNET32_MSG_DEFAULT (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK)
  2617. static int __init pcnet32_init_module(void)
  2618. {
  2619. printk(KERN_INFO "%s", version);
  2620. pcnet32_debug = netif_msg_init(debug, PCNET32_MSG_DEFAULT);
  2621. if ((tx_start_pt >= 0) && (tx_start_pt <= 3))
  2622. tx_start = tx_start_pt;
  2623. /* find the PCI devices */
  2624. if (!pci_register_driver(&pcnet32_driver))
  2625. pcnet32_have_pci = 1;
  2626. /* should we find any remaining VLbus devices ? */
  2627. if (pcnet32vlb)
  2628. pcnet32_probe_vlbus(pcnet32_portlist);
  2629. if (cards_found && (pcnet32_debug & NETIF_MSG_PROBE))
  2630. printk(KERN_INFO PFX "%d cards_found.\n", cards_found);
  2631. return (pcnet32_have_pci + cards_found) ? 0 : -ENODEV;
  2632. }
  2633. static void __exit pcnet32_cleanup_module(void)
  2634. {
  2635. struct net_device *next_dev;
  2636. while (pcnet32_dev) {
  2637. struct pcnet32_private *lp = netdev_priv(pcnet32_dev);
  2638. next_dev = lp->next;
  2639. unregister_netdev(pcnet32_dev);
  2640. pcnet32_free_ring(pcnet32_dev);
  2641. release_region(pcnet32_dev->base_addr, PCNET32_TOTAL_SIZE);
  2642. pci_free_consistent(lp->pci_dev, sizeof(*lp->init_block),
  2643. lp->init_block, lp->init_dma_addr);
  2644. free_netdev(pcnet32_dev);
  2645. pcnet32_dev = next_dev;
  2646. }
  2647. if (pcnet32_have_pci)
  2648. pci_unregister_driver(&pcnet32_driver);
  2649. }
  2650. module_init(pcnet32_init_module);
  2651. module_exit(pcnet32_cleanup_module);
  2652. /*
  2653. * Local variables:
  2654. * c-indent-level: 4
  2655. * tab-width: 8
  2656. * End:
  2657. */