netxen_nic_init.c 42 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764
  1. /*
  2. * Copyright (C) 2003 - 2009 NetXen, Inc.
  3. * Copyright (C) 2009 - QLogic Corporation.
  4. * All rights reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version 2
  9. * of the License, or (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful, but
  12. * WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place - Suite 330, Boston,
  19. * MA 02111-1307, USA.
  20. *
  21. * The full GNU General Public License is included in this distribution
  22. * in the file called LICENSE.
  23. *
  24. */
  25. #include <linux/netdevice.h>
  26. #include <linux/delay.h>
  27. #include "netxen_nic.h"
  28. #include "netxen_nic_hw.h"
  29. struct crb_addr_pair {
  30. u32 addr;
  31. u32 data;
  32. };
  33. #define NETXEN_MAX_CRB_XFORM 60
  34. static unsigned int crb_addr_xform[NETXEN_MAX_CRB_XFORM];
  35. #define NETXEN_ADDR_ERROR (0xffffffff)
  36. #define crb_addr_transform(name) \
  37. crb_addr_xform[NETXEN_HW_PX_MAP_CRB_##name] = \
  38. NETXEN_HW_CRB_HUB_AGT_ADR_##name << 20
  39. #define NETXEN_NIC_XDMA_RESET 0x8000ff
  40. static void
  41. netxen_post_rx_buffers_nodb(struct netxen_adapter *adapter,
  42. struct nx_host_rds_ring *rds_ring);
  43. static int netxen_p3_has_mn(struct netxen_adapter *adapter);
  44. static void crb_addr_transform_setup(void)
  45. {
  46. crb_addr_transform(XDMA);
  47. crb_addr_transform(TIMR);
  48. crb_addr_transform(SRE);
  49. crb_addr_transform(SQN3);
  50. crb_addr_transform(SQN2);
  51. crb_addr_transform(SQN1);
  52. crb_addr_transform(SQN0);
  53. crb_addr_transform(SQS3);
  54. crb_addr_transform(SQS2);
  55. crb_addr_transform(SQS1);
  56. crb_addr_transform(SQS0);
  57. crb_addr_transform(RPMX7);
  58. crb_addr_transform(RPMX6);
  59. crb_addr_transform(RPMX5);
  60. crb_addr_transform(RPMX4);
  61. crb_addr_transform(RPMX3);
  62. crb_addr_transform(RPMX2);
  63. crb_addr_transform(RPMX1);
  64. crb_addr_transform(RPMX0);
  65. crb_addr_transform(ROMUSB);
  66. crb_addr_transform(SN);
  67. crb_addr_transform(QMN);
  68. crb_addr_transform(QMS);
  69. crb_addr_transform(PGNI);
  70. crb_addr_transform(PGND);
  71. crb_addr_transform(PGN3);
  72. crb_addr_transform(PGN2);
  73. crb_addr_transform(PGN1);
  74. crb_addr_transform(PGN0);
  75. crb_addr_transform(PGSI);
  76. crb_addr_transform(PGSD);
  77. crb_addr_transform(PGS3);
  78. crb_addr_transform(PGS2);
  79. crb_addr_transform(PGS1);
  80. crb_addr_transform(PGS0);
  81. crb_addr_transform(PS);
  82. crb_addr_transform(PH);
  83. crb_addr_transform(NIU);
  84. crb_addr_transform(I2Q);
  85. crb_addr_transform(EG);
  86. crb_addr_transform(MN);
  87. crb_addr_transform(MS);
  88. crb_addr_transform(CAS2);
  89. crb_addr_transform(CAS1);
  90. crb_addr_transform(CAS0);
  91. crb_addr_transform(CAM);
  92. crb_addr_transform(C2C1);
  93. crb_addr_transform(C2C0);
  94. crb_addr_transform(SMB);
  95. crb_addr_transform(OCM0);
  96. crb_addr_transform(I2C0);
  97. }
  98. void netxen_release_rx_buffers(struct netxen_adapter *adapter)
  99. {
  100. struct netxen_recv_context *recv_ctx;
  101. struct nx_host_rds_ring *rds_ring;
  102. struct netxen_rx_buffer *rx_buf;
  103. int i, ring;
  104. recv_ctx = &adapter->recv_ctx;
  105. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  106. rds_ring = &recv_ctx->rds_rings[ring];
  107. for (i = 0; i < rds_ring->num_desc; ++i) {
  108. rx_buf = &(rds_ring->rx_buf_arr[i]);
  109. if (rx_buf->state == NETXEN_BUFFER_FREE)
  110. continue;
  111. pci_unmap_single(adapter->pdev,
  112. rx_buf->dma,
  113. rds_ring->dma_size,
  114. PCI_DMA_FROMDEVICE);
  115. if (rx_buf->skb != NULL)
  116. dev_kfree_skb_any(rx_buf->skb);
  117. }
  118. }
  119. }
  120. void netxen_release_tx_buffers(struct netxen_adapter *adapter)
  121. {
  122. struct netxen_cmd_buffer *cmd_buf;
  123. struct netxen_skb_frag *buffrag;
  124. int i, j;
  125. struct nx_host_tx_ring *tx_ring = adapter->tx_ring;
  126. cmd_buf = tx_ring->cmd_buf_arr;
  127. for (i = 0; i < tx_ring->num_desc; i++) {
  128. buffrag = cmd_buf->frag_array;
  129. if (buffrag->dma) {
  130. pci_unmap_single(adapter->pdev, buffrag->dma,
  131. buffrag->length, PCI_DMA_TODEVICE);
  132. buffrag->dma = 0ULL;
  133. }
  134. for (j = 0; j < cmd_buf->frag_count; j++) {
  135. buffrag++;
  136. if (buffrag->dma) {
  137. pci_unmap_page(adapter->pdev, buffrag->dma,
  138. buffrag->length,
  139. PCI_DMA_TODEVICE);
  140. buffrag->dma = 0ULL;
  141. }
  142. }
  143. if (cmd_buf->skb) {
  144. dev_kfree_skb_any(cmd_buf->skb);
  145. cmd_buf->skb = NULL;
  146. }
  147. cmd_buf++;
  148. }
  149. }
  150. void netxen_free_sw_resources(struct netxen_adapter *adapter)
  151. {
  152. struct netxen_recv_context *recv_ctx;
  153. struct nx_host_rds_ring *rds_ring;
  154. struct nx_host_tx_ring *tx_ring;
  155. int ring;
  156. recv_ctx = &adapter->recv_ctx;
  157. if (recv_ctx->rds_rings == NULL)
  158. goto skip_rds;
  159. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  160. rds_ring = &recv_ctx->rds_rings[ring];
  161. vfree(rds_ring->rx_buf_arr);
  162. rds_ring->rx_buf_arr = NULL;
  163. }
  164. kfree(recv_ctx->rds_rings);
  165. skip_rds:
  166. if (adapter->tx_ring == NULL)
  167. return;
  168. tx_ring = adapter->tx_ring;
  169. vfree(tx_ring->cmd_buf_arr);
  170. kfree(tx_ring);
  171. adapter->tx_ring = NULL;
  172. }
  173. int netxen_alloc_sw_resources(struct netxen_adapter *adapter)
  174. {
  175. struct netxen_recv_context *recv_ctx;
  176. struct nx_host_rds_ring *rds_ring;
  177. struct nx_host_sds_ring *sds_ring;
  178. struct nx_host_tx_ring *tx_ring;
  179. struct netxen_rx_buffer *rx_buf;
  180. int ring, i, size;
  181. struct netxen_cmd_buffer *cmd_buf_arr;
  182. struct net_device *netdev = adapter->netdev;
  183. struct pci_dev *pdev = adapter->pdev;
  184. size = sizeof(struct nx_host_tx_ring);
  185. tx_ring = kzalloc(size, GFP_KERNEL);
  186. if (tx_ring == NULL) {
  187. dev_err(&pdev->dev, "%s: failed to allocate tx ring struct\n",
  188. netdev->name);
  189. return -ENOMEM;
  190. }
  191. adapter->tx_ring = tx_ring;
  192. tx_ring->num_desc = adapter->num_txd;
  193. tx_ring->txq = netdev_get_tx_queue(netdev, 0);
  194. cmd_buf_arr = vmalloc(TX_BUFF_RINGSIZE(tx_ring));
  195. if (cmd_buf_arr == NULL) {
  196. dev_err(&pdev->dev, "%s: failed to allocate cmd buffer ring\n",
  197. netdev->name);
  198. return -ENOMEM;
  199. }
  200. memset(cmd_buf_arr, 0, TX_BUFF_RINGSIZE(tx_ring));
  201. tx_ring->cmd_buf_arr = cmd_buf_arr;
  202. recv_ctx = &adapter->recv_ctx;
  203. size = adapter->max_rds_rings * sizeof (struct nx_host_rds_ring);
  204. rds_ring = kzalloc(size, GFP_KERNEL);
  205. if (rds_ring == NULL) {
  206. dev_err(&pdev->dev, "%s: failed to allocate rds ring struct\n",
  207. netdev->name);
  208. return -ENOMEM;
  209. }
  210. recv_ctx->rds_rings = rds_ring;
  211. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  212. rds_ring = &recv_ctx->rds_rings[ring];
  213. switch (ring) {
  214. case RCV_RING_NORMAL:
  215. rds_ring->num_desc = adapter->num_rxd;
  216. if (adapter->ahw.cut_through) {
  217. rds_ring->dma_size =
  218. NX_CT_DEFAULT_RX_BUF_LEN;
  219. rds_ring->skb_size =
  220. NX_CT_DEFAULT_RX_BUF_LEN;
  221. } else {
  222. if (NX_IS_REVISION_P3(adapter->ahw.revision_id))
  223. rds_ring->dma_size =
  224. NX_P3_RX_BUF_MAX_LEN;
  225. else
  226. rds_ring->dma_size =
  227. NX_P2_RX_BUF_MAX_LEN;
  228. rds_ring->skb_size =
  229. rds_ring->dma_size + NET_IP_ALIGN;
  230. }
  231. break;
  232. case RCV_RING_JUMBO:
  233. rds_ring->num_desc = adapter->num_jumbo_rxd;
  234. if (NX_IS_REVISION_P3(adapter->ahw.revision_id))
  235. rds_ring->dma_size =
  236. NX_P3_RX_JUMBO_BUF_MAX_LEN;
  237. else
  238. rds_ring->dma_size =
  239. NX_P2_RX_JUMBO_BUF_MAX_LEN;
  240. if (adapter->capabilities & NX_CAP0_HW_LRO)
  241. rds_ring->dma_size += NX_LRO_BUFFER_EXTRA;
  242. rds_ring->skb_size =
  243. rds_ring->dma_size + NET_IP_ALIGN;
  244. break;
  245. case RCV_RING_LRO:
  246. rds_ring->num_desc = adapter->num_lro_rxd;
  247. rds_ring->dma_size = NX_RX_LRO_BUFFER_LENGTH;
  248. rds_ring->skb_size = rds_ring->dma_size + NET_IP_ALIGN;
  249. break;
  250. }
  251. rds_ring->rx_buf_arr = (struct netxen_rx_buffer *)
  252. vmalloc(RCV_BUFF_RINGSIZE(rds_ring));
  253. if (rds_ring->rx_buf_arr == NULL) {
  254. printk(KERN_ERR "%s: Failed to allocate "
  255. "rx buffer ring %d\n",
  256. netdev->name, ring);
  257. /* free whatever was already allocated */
  258. goto err_out;
  259. }
  260. memset(rds_ring->rx_buf_arr, 0, RCV_BUFF_RINGSIZE(rds_ring));
  261. INIT_LIST_HEAD(&rds_ring->free_list);
  262. /*
  263. * Now go through all of them, set reference handles
  264. * and put them in the queues.
  265. */
  266. rx_buf = rds_ring->rx_buf_arr;
  267. for (i = 0; i < rds_ring->num_desc; i++) {
  268. list_add_tail(&rx_buf->list,
  269. &rds_ring->free_list);
  270. rx_buf->ref_handle = i;
  271. rx_buf->state = NETXEN_BUFFER_FREE;
  272. rx_buf++;
  273. }
  274. spin_lock_init(&rds_ring->lock);
  275. }
  276. for (ring = 0; ring < adapter->max_sds_rings; ring++) {
  277. sds_ring = &recv_ctx->sds_rings[ring];
  278. sds_ring->irq = adapter->msix_entries[ring].vector;
  279. sds_ring->adapter = adapter;
  280. sds_ring->num_desc = adapter->num_rxd;
  281. for (i = 0; i < NUM_RCV_DESC_RINGS; i++)
  282. INIT_LIST_HEAD(&sds_ring->free_list[i]);
  283. }
  284. return 0;
  285. err_out:
  286. netxen_free_sw_resources(adapter);
  287. return -ENOMEM;
  288. }
  289. /*
  290. * netxen_decode_crb_addr(0 - utility to translate from internal Phantom CRB
  291. * address to external PCI CRB address.
  292. */
  293. static u32 netxen_decode_crb_addr(u32 addr)
  294. {
  295. int i;
  296. u32 base_addr, offset, pci_base;
  297. crb_addr_transform_setup();
  298. pci_base = NETXEN_ADDR_ERROR;
  299. base_addr = addr & 0xfff00000;
  300. offset = addr & 0x000fffff;
  301. for (i = 0; i < NETXEN_MAX_CRB_XFORM; i++) {
  302. if (crb_addr_xform[i] == base_addr) {
  303. pci_base = i << 20;
  304. break;
  305. }
  306. }
  307. if (pci_base == NETXEN_ADDR_ERROR)
  308. return pci_base;
  309. else
  310. return (pci_base + offset);
  311. }
  312. #define NETXEN_MAX_ROM_WAIT_USEC 100
  313. static int netxen_wait_rom_done(struct netxen_adapter *adapter)
  314. {
  315. long timeout = 0;
  316. long done = 0;
  317. cond_resched();
  318. while (done == 0) {
  319. done = NXRD32(adapter, NETXEN_ROMUSB_GLB_STATUS);
  320. done &= 2;
  321. if (++timeout >= NETXEN_MAX_ROM_WAIT_USEC) {
  322. dev_err(&adapter->pdev->dev,
  323. "Timeout reached waiting for rom done");
  324. return -EIO;
  325. }
  326. udelay(1);
  327. }
  328. return 0;
  329. }
  330. static int do_rom_fast_read(struct netxen_adapter *adapter,
  331. int addr, int *valp)
  332. {
  333. NXWR32(adapter, NETXEN_ROMUSB_ROM_ADDRESS, addr);
  334. NXWR32(adapter, NETXEN_ROMUSB_ROM_DUMMY_BYTE_CNT, 0);
  335. NXWR32(adapter, NETXEN_ROMUSB_ROM_ABYTE_CNT, 3);
  336. NXWR32(adapter, NETXEN_ROMUSB_ROM_INSTR_OPCODE, 0xb);
  337. if (netxen_wait_rom_done(adapter)) {
  338. printk("Error waiting for rom done\n");
  339. return -EIO;
  340. }
  341. /* reset abyte_cnt and dummy_byte_cnt */
  342. NXWR32(adapter, NETXEN_ROMUSB_ROM_ABYTE_CNT, 0);
  343. udelay(10);
  344. NXWR32(adapter, NETXEN_ROMUSB_ROM_DUMMY_BYTE_CNT, 0);
  345. *valp = NXRD32(adapter, NETXEN_ROMUSB_ROM_RDATA);
  346. return 0;
  347. }
  348. static int do_rom_fast_read_words(struct netxen_adapter *adapter, int addr,
  349. u8 *bytes, size_t size)
  350. {
  351. int addridx;
  352. int ret = 0;
  353. for (addridx = addr; addridx < (addr + size); addridx += 4) {
  354. int v;
  355. ret = do_rom_fast_read(adapter, addridx, &v);
  356. if (ret != 0)
  357. break;
  358. *(__le32 *)bytes = cpu_to_le32(v);
  359. bytes += 4;
  360. }
  361. return ret;
  362. }
  363. int
  364. netxen_rom_fast_read_words(struct netxen_adapter *adapter, int addr,
  365. u8 *bytes, size_t size)
  366. {
  367. int ret;
  368. ret = netxen_rom_lock(adapter);
  369. if (ret < 0)
  370. return ret;
  371. ret = do_rom_fast_read_words(adapter, addr, bytes, size);
  372. netxen_rom_unlock(adapter);
  373. return ret;
  374. }
  375. int netxen_rom_fast_read(struct netxen_adapter *adapter, int addr, int *valp)
  376. {
  377. int ret;
  378. if (netxen_rom_lock(adapter) != 0)
  379. return -EIO;
  380. ret = do_rom_fast_read(adapter, addr, valp);
  381. netxen_rom_unlock(adapter);
  382. return ret;
  383. }
  384. #define NETXEN_BOARDTYPE 0x4008
  385. #define NETXEN_BOARDNUM 0x400c
  386. #define NETXEN_CHIPNUM 0x4010
  387. int netxen_pinit_from_rom(struct netxen_adapter *adapter)
  388. {
  389. int addr, val;
  390. int i, n, init_delay = 0;
  391. struct crb_addr_pair *buf;
  392. unsigned offset;
  393. u32 off;
  394. /* resetall */
  395. netxen_rom_lock(adapter);
  396. NXWR32(adapter, NETXEN_ROMUSB_GLB_SW_RESET, 0xffffffff);
  397. netxen_rom_unlock(adapter);
  398. if (NX_IS_REVISION_P3(adapter->ahw.revision_id)) {
  399. if (netxen_rom_fast_read(adapter, 0, &n) != 0 ||
  400. (n != 0xcafecafe) ||
  401. netxen_rom_fast_read(adapter, 4, &n) != 0) {
  402. printk(KERN_ERR "%s: ERROR Reading crb_init area: "
  403. "n: %08x\n", netxen_nic_driver_name, n);
  404. return -EIO;
  405. }
  406. offset = n & 0xffffU;
  407. n = (n >> 16) & 0xffffU;
  408. } else {
  409. if (netxen_rom_fast_read(adapter, 0, &n) != 0 ||
  410. !(n & 0x80000000)) {
  411. printk(KERN_ERR "%s: ERROR Reading crb_init area: "
  412. "n: %08x\n", netxen_nic_driver_name, n);
  413. return -EIO;
  414. }
  415. offset = 1;
  416. n &= ~0x80000000;
  417. }
  418. if (n >= 1024) {
  419. printk(KERN_ERR "%s:n=0x%x Error! NetXen card flash not"
  420. " initialized.\n", __func__, n);
  421. return -EIO;
  422. }
  423. buf = kcalloc(n, sizeof(struct crb_addr_pair), GFP_KERNEL);
  424. if (buf == NULL) {
  425. printk("%s: netxen_pinit_from_rom: Unable to calloc memory.\n",
  426. netxen_nic_driver_name);
  427. return -ENOMEM;
  428. }
  429. for (i = 0; i < n; i++) {
  430. if (netxen_rom_fast_read(adapter, 8*i + 4*offset, &val) != 0 ||
  431. netxen_rom_fast_read(adapter, 8*i + 4*offset + 4, &addr) != 0) {
  432. kfree(buf);
  433. return -EIO;
  434. }
  435. buf[i].addr = addr;
  436. buf[i].data = val;
  437. }
  438. for (i = 0; i < n; i++) {
  439. off = netxen_decode_crb_addr(buf[i].addr);
  440. if (off == NETXEN_ADDR_ERROR) {
  441. printk(KERN_ERR"CRB init value out of range %x\n",
  442. buf[i].addr);
  443. continue;
  444. }
  445. off += NETXEN_PCI_CRBSPACE;
  446. if (off & 1)
  447. continue;
  448. /* skipping cold reboot MAGIC */
  449. if (off == NETXEN_CAM_RAM(0x1fc))
  450. continue;
  451. if (NX_IS_REVISION_P3(adapter->ahw.revision_id)) {
  452. if (off == (NETXEN_CRB_I2C0 + 0x1c))
  453. continue;
  454. /* do not reset PCI */
  455. if (off == (ROMUSB_GLB + 0xbc))
  456. continue;
  457. if (off == (ROMUSB_GLB + 0xa8))
  458. continue;
  459. if (off == (ROMUSB_GLB + 0xc8)) /* core clock */
  460. continue;
  461. if (off == (ROMUSB_GLB + 0x24)) /* MN clock */
  462. continue;
  463. if (off == (ROMUSB_GLB + 0x1c)) /* MS clock */
  464. continue;
  465. if ((off & 0x0ff00000) == NETXEN_CRB_DDR_NET)
  466. continue;
  467. if (off == (NETXEN_CRB_PEG_NET_1 + 0x18) &&
  468. !NX_IS_REVISION_P3P(adapter->ahw.revision_id))
  469. buf[i].data = 0x1020;
  470. /* skip the function enable register */
  471. if (off == NETXEN_PCIE_REG(PCIE_SETUP_FUNCTION))
  472. continue;
  473. if (off == NETXEN_PCIE_REG(PCIE_SETUP_FUNCTION2))
  474. continue;
  475. if ((off & 0x0ff00000) == NETXEN_CRB_SMB)
  476. continue;
  477. }
  478. init_delay = 1;
  479. /* After writing this register, HW needs time for CRB */
  480. /* to quiet down (else crb_window returns 0xffffffff) */
  481. if (off == NETXEN_ROMUSB_GLB_SW_RESET) {
  482. init_delay = 1000;
  483. if (NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
  484. /* hold xdma in reset also */
  485. buf[i].data = NETXEN_NIC_XDMA_RESET;
  486. buf[i].data = 0x8000ff;
  487. }
  488. }
  489. NXWR32(adapter, off, buf[i].data);
  490. msleep(init_delay);
  491. }
  492. kfree(buf);
  493. /* disable_peg_cache_all */
  494. /* unreset_net_cache */
  495. if (NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
  496. val = NXRD32(adapter, NETXEN_ROMUSB_GLB_SW_RESET);
  497. NXWR32(adapter, NETXEN_ROMUSB_GLB_SW_RESET, (val & 0xffffff0f));
  498. }
  499. /* p2dn replyCount */
  500. NXWR32(adapter, NETXEN_CRB_PEG_NET_D + 0xec, 0x1e);
  501. /* disable_peg_cache 0 */
  502. NXWR32(adapter, NETXEN_CRB_PEG_NET_D + 0x4c, 8);
  503. /* disable_peg_cache 1 */
  504. NXWR32(adapter, NETXEN_CRB_PEG_NET_I + 0x4c, 8);
  505. /* peg_clr_all */
  506. /* peg_clr 0 */
  507. NXWR32(adapter, NETXEN_CRB_PEG_NET_0 + 0x8, 0);
  508. NXWR32(adapter, NETXEN_CRB_PEG_NET_0 + 0xc, 0);
  509. /* peg_clr 1 */
  510. NXWR32(adapter, NETXEN_CRB_PEG_NET_1 + 0x8, 0);
  511. NXWR32(adapter, NETXEN_CRB_PEG_NET_1 + 0xc, 0);
  512. /* peg_clr 2 */
  513. NXWR32(adapter, NETXEN_CRB_PEG_NET_2 + 0x8, 0);
  514. NXWR32(adapter, NETXEN_CRB_PEG_NET_2 + 0xc, 0);
  515. /* peg_clr 3 */
  516. NXWR32(adapter, NETXEN_CRB_PEG_NET_3 + 0x8, 0);
  517. NXWR32(adapter, NETXEN_CRB_PEG_NET_3 + 0xc, 0);
  518. return 0;
  519. }
  520. static struct uni_table_desc *nx_get_table_desc(const u8 *unirom, int section)
  521. {
  522. uint32_t i;
  523. struct uni_table_desc *directory = (struct uni_table_desc *) &unirom[0];
  524. __le32 entries = cpu_to_le32(directory->num_entries);
  525. for (i = 0; i < entries; i++) {
  526. __le32 offs = cpu_to_le32(directory->findex) +
  527. (i * cpu_to_le32(directory->entry_size));
  528. __le32 tab_type = cpu_to_le32(*((u32 *)&unirom[offs] + 8));
  529. if (tab_type == section)
  530. return (struct uni_table_desc *) &unirom[offs];
  531. }
  532. return NULL;
  533. }
  534. static int
  535. nx_set_product_offs(struct netxen_adapter *adapter)
  536. {
  537. struct uni_table_desc *ptab_descr;
  538. const u8 *unirom = adapter->fw->data;
  539. uint32_t i;
  540. __le32 entries;
  541. int mn_present = (NX_IS_REVISION_P2(adapter->ahw.revision_id)) ?
  542. 1 : netxen_p3_has_mn(adapter);
  543. ptab_descr = nx_get_table_desc(unirom, NX_UNI_DIR_SECT_PRODUCT_TBL);
  544. if (ptab_descr == NULL)
  545. return -1;
  546. entries = cpu_to_le32(ptab_descr->num_entries);
  547. nomn:
  548. for (i = 0; i < entries; i++) {
  549. __le32 flags, file_chiprev, offs;
  550. u8 chiprev = adapter->ahw.revision_id;
  551. uint32_t flagbit;
  552. offs = cpu_to_le32(ptab_descr->findex) +
  553. (i * cpu_to_le32(ptab_descr->entry_size));
  554. flags = cpu_to_le32(*((int *)&unirom[offs] + NX_UNI_FLAGS_OFF));
  555. file_chiprev = cpu_to_le32(*((int *)&unirom[offs] +
  556. NX_UNI_CHIP_REV_OFF));
  557. flagbit = mn_present ? 1 : 2;
  558. if ((chiprev == file_chiprev) &&
  559. ((1ULL << flagbit) & flags)) {
  560. adapter->file_prd_off = offs;
  561. return 0;
  562. }
  563. }
  564. if (mn_present && NX_IS_REVISION_P3(adapter->ahw.revision_id)) {
  565. mn_present = 0;
  566. goto nomn;
  567. }
  568. return -1;
  569. }
  570. static struct uni_data_desc *nx_get_data_desc(struct netxen_adapter *adapter,
  571. u32 section, u32 idx_offset)
  572. {
  573. const u8 *unirom = adapter->fw->data;
  574. int idx = cpu_to_le32(*((int *)&unirom[adapter->file_prd_off] +
  575. idx_offset));
  576. struct uni_table_desc *tab_desc;
  577. __le32 offs;
  578. tab_desc = nx_get_table_desc(unirom, section);
  579. if (tab_desc == NULL)
  580. return NULL;
  581. offs = cpu_to_le32(tab_desc->findex) +
  582. (cpu_to_le32(tab_desc->entry_size) * idx);
  583. return (struct uni_data_desc *)&unirom[offs];
  584. }
  585. static u8 *
  586. nx_get_bootld_offs(struct netxen_adapter *adapter)
  587. {
  588. u32 offs = NETXEN_BOOTLD_START;
  589. if (adapter->fw_type == NX_UNIFIED_ROMIMAGE)
  590. offs = cpu_to_le32((nx_get_data_desc(adapter,
  591. NX_UNI_DIR_SECT_BOOTLD,
  592. NX_UNI_BOOTLD_IDX_OFF))->findex);
  593. return (u8 *)&adapter->fw->data[offs];
  594. }
  595. static u8 *
  596. nx_get_fw_offs(struct netxen_adapter *adapter)
  597. {
  598. u32 offs = NETXEN_IMAGE_START;
  599. if (adapter->fw_type == NX_UNIFIED_ROMIMAGE)
  600. offs = cpu_to_le32((nx_get_data_desc(adapter,
  601. NX_UNI_DIR_SECT_FW,
  602. NX_UNI_FIRMWARE_IDX_OFF))->findex);
  603. return (u8 *)&adapter->fw->data[offs];
  604. }
  605. static __le32
  606. nx_get_fw_size(struct netxen_adapter *adapter)
  607. {
  608. if (adapter->fw_type == NX_UNIFIED_ROMIMAGE)
  609. return cpu_to_le32((nx_get_data_desc(adapter,
  610. NX_UNI_DIR_SECT_FW,
  611. NX_UNI_FIRMWARE_IDX_OFF))->size);
  612. else
  613. return cpu_to_le32(
  614. *(u32 *)&adapter->fw->data[NX_FW_SIZE_OFFSET]);
  615. }
  616. static __le32
  617. nx_get_fw_version(struct netxen_adapter *adapter)
  618. {
  619. struct uni_data_desc *fw_data_desc;
  620. const struct firmware *fw = adapter->fw;
  621. __le32 major, minor, sub;
  622. const u8 *ver_str;
  623. int i, ret = 0;
  624. if (adapter->fw_type == NX_UNIFIED_ROMIMAGE) {
  625. fw_data_desc = nx_get_data_desc(adapter,
  626. NX_UNI_DIR_SECT_FW, NX_UNI_FIRMWARE_IDX_OFF);
  627. ver_str = fw->data + cpu_to_le32(fw_data_desc->findex) +
  628. cpu_to_le32(fw_data_desc->size) - 17;
  629. for (i = 0; i < 12; i++) {
  630. if (!strncmp(&ver_str[i], "REV=", 4)) {
  631. ret = sscanf(&ver_str[i+4], "%u.%u.%u ",
  632. &major, &minor, &sub);
  633. break;
  634. }
  635. }
  636. if (ret != 3)
  637. return 0;
  638. return major + (minor << 8) + (sub << 16);
  639. } else
  640. return cpu_to_le32(*(u32 *)&fw->data[NX_FW_VERSION_OFFSET]);
  641. }
  642. static __le32
  643. nx_get_bios_version(struct netxen_adapter *adapter)
  644. {
  645. const struct firmware *fw = adapter->fw;
  646. __le32 bios_ver, prd_off = adapter->file_prd_off;
  647. if (adapter->fw_type == NX_UNIFIED_ROMIMAGE) {
  648. bios_ver = cpu_to_le32(*((u32 *) (&fw->data[prd_off])
  649. + NX_UNI_BIOS_VERSION_OFF));
  650. return (bios_ver << 24) + ((bios_ver >> 8) & 0xff00) +
  651. (bios_ver >> 24);
  652. } else
  653. return cpu_to_le32(*(u32 *)&fw->data[NX_BIOS_VERSION_OFFSET]);
  654. }
  655. int
  656. netxen_need_fw_reset(struct netxen_adapter *adapter)
  657. {
  658. u32 count, old_count;
  659. u32 val, version, major, minor, build;
  660. int i, timeout;
  661. u8 fw_type;
  662. /* NX2031 firmware doesn't support heartbit */
  663. if (NX_IS_REVISION_P2(adapter->ahw.revision_id))
  664. return 1;
  665. /* last attempt had failed */
  666. if (NXRD32(adapter, CRB_CMDPEG_STATE) == PHAN_INITIALIZE_FAILED)
  667. return 1;
  668. old_count = NXRD32(adapter, NETXEN_PEG_ALIVE_COUNTER);
  669. for (i = 0; i < 10; i++) {
  670. timeout = msleep_interruptible(200);
  671. if (timeout) {
  672. NXWR32(adapter, CRB_CMDPEG_STATE,
  673. PHAN_INITIALIZE_FAILED);
  674. return -EINTR;
  675. }
  676. count = NXRD32(adapter, NETXEN_PEG_ALIVE_COUNTER);
  677. if (count != old_count)
  678. break;
  679. }
  680. /* firmware is dead */
  681. if (count == old_count)
  682. return 1;
  683. /* check if we have got newer or different file firmware */
  684. if (adapter->fw) {
  685. val = nx_get_fw_version(adapter);
  686. version = NETXEN_DECODE_VERSION(val);
  687. major = NXRD32(adapter, NETXEN_FW_VERSION_MAJOR);
  688. minor = NXRD32(adapter, NETXEN_FW_VERSION_MINOR);
  689. build = NXRD32(adapter, NETXEN_FW_VERSION_SUB);
  690. if (version > NETXEN_VERSION_CODE(major, minor, build))
  691. return 1;
  692. if (version == NETXEN_VERSION_CODE(major, minor, build) &&
  693. adapter->fw_type != NX_UNIFIED_ROMIMAGE) {
  694. val = NXRD32(adapter, NETXEN_MIU_MN_CONTROL);
  695. fw_type = (val & 0x4) ?
  696. NX_P3_CT_ROMIMAGE : NX_P3_MN_ROMIMAGE;
  697. if (adapter->fw_type != fw_type)
  698. return 1;
  699. }
  700. }
  701. return 0;
  702. }
  703. static char *fw_name[] = {
  704. NX_P2_MN_ROMIMAGE_NAME,
  705. NX_P3_CT_ROMIMAGE_NAME,
  706. NX_P3_MN_ROMIMAGE_NAME,
  707. NX_UNIFIED_ROMIMAGE_NAME,
  708. NX_FLASH_ROMIMAGE_NAME,
  709. };
  710. int
  711. netxen_load_firmware(struct netxen_adapter *adapter)
  712. {
  713. u64 *ptr64;
  714. u32 i, flashaddr, size;
  715. const struct firmware *fw = adapter->fw;
  716. struct pci_dev *pdev = adapter->pdev;
  717. dev_info(&pdev->dev, "loading firmware from %s\n",
  718. fw_name[adapter->fw_type]);
  719. if (NX_IS_REVISION_P2(adapter->ahw.revision_id))
  720. NXWR32(adapter, NETXEN_ROMUSB_GLB_CAS_RST, 1);
  721. if (fw) {
  722. __le64 data;
  723. size = (NETXEN_IMAGE_START - NETXEN_BOOTLD_START) / 8;
  724. ptr64 = (u64 *)nx_get_bootld_offs(adapter);
  725. flashaddr = NETXEN_BOOTLD_START;
  726. for (i = 0; i < size; i++) {
  727. data = cpu_to_le64(ptr64[i]);
  728. if (adapter->pci_mem_write(adapter, flashaddr, data))
  729. return -EIO;
  730. flashaddr += 8;
  731. }
  732. size = (__force u32)nx_get_fw_size(adapter) / 8;
  733. ptr64 = (u64 *)nx_get_fw_offs(adapter);
  734. flashaddr = NETXEN_IMAGE_START;
  735. for (i = 0; i < size; i++) {
  736. data = cpu_to_le64(ptr64[i]);
  737. if (adapter->pci_mem_write(adapter,
  738. flashaddr, data))
  739. return -EIO;
  740. flashaddr += 8;
  741. }
  742. } else {
  743. u64 data;
  744. u32 hi, lo;
  745. size = (NETXEN_IMAGE_START - NETXEN_BOOTLD_START) / 8;
  746. flashaddr = NETXEN_BOOTLD_START;
  747. for (i = 0; i < size; i++) {
  748. if (netxen_rom_fast_read(adapter,
  749. flashaddr, (int *)&lo) != 0)
  750. return -EIO;
  751. if (netxen_rom_fast_read(adapter,
  752. flashaddr + 4, (int *)&hi) != 0)
  753. return -EIO;
  754. /* hi, lo are already in host endian byteorder */
  755. data = (((u64)hi << 32) | lo);
  756. if (adapter->pci_mem_write(adapter,
  757. flashaddr, data))
  758. return -EIO;
  759. flashaddr += 8;
  760. }
  761. }
  762. msleep(1);
  763. if (NX_IS_REVISION_P3P(adapter->ahw.revision_id)) {
  764. NXWR32(adapter, NETXEN_CRB_PEG_NET_0 + 0x18, 0x1020);
  765. NXWR32(adapter, NETXEN_ROMUSB_GLB_SW_RESET, 0x80001e);
  766. } else if (NX_IS_REVISION_P3(adapter->ahw.revision_id))
  767. NXWR32(adapter, NETXEN_ROMUSB_GLB_SW_RESET, 0x80001d);
  768. else {
  769. NXWR32(adapter, NETXEN_ROMUSB_GLB_CHIP_CLK_CTRL, 0x3fff);
  770. NXWR32(adapter, NETXEN_ROMUSB_GLB_CAS_RST, 0);
  771. }
  772. return 0;
  773. }
  774. static int
  775. netxen_validate_firmware(struct netxen_adapter *adapter)
  776. {
  777. __le32 val;
  778. u32 ver, min_ver, bios, min_size;
  779. struct pci_dev *pdev = adapter->pdev;
  780. const struct firmware *fw = adapter->fw;
  781. u8 fw_type = adapter->fw_type;
  782. if (fw_type == NX_UNIFIED_ROMIMAGE) {
  783. if (nx_set_product_offs(adapter))
  784. return -EINVAL;
  785. min_size = NX_UNI_FW_MIN_SIZE;
  786. } else {
  787. val = cpu_to_le32(*(u32 *)&fw->data[NX_FW_MAGIC_OFFSET]);
  788. if ((__force u32)val != NETXEN_BDINFO_MAGIC)
  789. return -EINVAL;
  790. min_size = NX_FW_MIN_SIZE;
  791. }
  792. if (fw->size < min_size)
  793. return -EINVAL;
  794. val = nx_get_fw_version(adapter);
  795. if (NX_IS_REVISION_P3(adapter->ahw.revision_id))
  796. min_ver = NETXEN_VERSION_CODE(4, 0, 216);
  797. else
  798. min_ver = NETXEN_VERSION_CODE(3, 4, 216);
  799. ver = NETXEN_DECODE_VERSION(val);
  800. if ((_major(ver) > _NETXEN_NIC_LINUX_MAJOR) || (ver < min_ver)) {
  801. dev_err(&pdev->dev,
  802. "%s: firmware version %d.%d.%d unsupported\n",
  803. fw_name[fw_type], _major(ver), _minor(ver), _build(ver));
  804. return -EINVAL;
  805. }
  806. val = nx_get_bios_version(adapter);
  807. netxen_rom_fast_read(adapter, NX_BIOS_VERSION_OFFSET, (int *)&bios);
  808. if ((__force u32)val != bios) {
  809. dev_err(&pdev->dev, "%s: firmware bios is incompatible\n",
  810. fw_name[fw_type]);
  811. return -EINVAL;
  812. }
  813. /* check if flashed firmware is newer */
  814. if (netxen_rom_fast_read(adapter,
  815. NX_FW_VERSION_OFFSET, (int *)&val))
  816. return -EIO;
  817. val = NETXEN_DECODE_VERSION(val);
  818. if (val > ver) {
  819. dev_info(&pdev->dev, "%s: firmware is older than flash\n",
  820. fw_name[fw_type]);
  821. return -EINVAL;
  822. }
  823. NXWR32(adapter, NETXEN_CAM_RAM(0x1fc), NETXEN_BDINFO_MAGIC);
  824. return 0;
  825. }
  826. static void
  827. nx_get_next_fwtype(struct netxen_adapter *adapter)
  828. {
  829. u8 fw_type;
  830. switch (adapter->fw_type) {
  831. case NX_UNKNOWN_ROMIMAGE:
  832. fw_type = NX_UNIFIED_ROMIMAGE;
  833. break;
  834. case NX_UNIFIED_ROMIMAGE:
  835. if (NX_IS_REVISION_P3P(adapter->ahw.revision_id))
  836. fw_type = NX_FLASH_ROMIMAGE;
  837. else if (NX_IS_REVISION_P2(adapter->ahw.revision_id))
  838. fw_type = NX_P2_MN_ROMIMAGE;
  839. else if (netxen_p3_has_mn(adapter))
  840. fw_type = NX_P3_MN_ROMIMAGE;
  841. else
  842. fw_type = NX_P3_CT_ROMIMAGE;
  843. break;
  844. case NX_P3_MN_ROMIMAGE:
  845. fw_type = NX_P3_CT_ROMIMAGE;
  846. break;
  847. case NX_P2_MN_ROMIMAGE:
  848. case NX_P3_CT_ROMIMAGE:
  849. default:
  850. fw_type = NX_FLASH_ROMIMAGE;
  851. break;
  852. }
  853. adapter->fw_type = fw_type;
  854. }
  855. static int
  856. netxen_p3_has_mn(struct netxen_adapter *adapter)
  857. {
  858. u32 capability, flashed_ver;
  859. capability = 0;
  860. /* NX2031 always had MN */
  861. if (NX_IS_REVISION_P2(adapter->ahw.revision_id))
  862. return 1;
  863. netxen_rom_fast_read(adapter,
  864. NX_FW_VERSION_OFFSET, (int *)&flashed_ver);
  865. flashed_ver = NETXEN_DECODE_VERSION(flashed_ver);
  866. if (flashed_ver >= NETXEN_VERSION_CODE(4, 0, 220)) {
  867. capability = NXRD32(adapter, NX_PEG_TUNE_CAPABILITY);
  868. if (capability & NX_PEG_TUNE_MN_PRESENT)
  869. return 1;
  870. }
  871. return 0;
  872. }
  873. void netxen_request_firmware(struct netxen_adapter *adapter)
  874. {
  875. struct pci_dev *pdev = adapter->pdev;
  876. int rc = 0;
  877. adapter->fw_type = NX_UNKNOWN_ROMIMAGE;
  878. next:
  879. nx_get_next_fwtype(adapter);
  880. if (adapter->fw_type == NX_FLASH_ROMIMAGE) {
  881. adapter->fw = NULL;
  882. } else {
  883. rc = request_firmware(&adapter->fw,
  884. fw_name[adapter->fw_type], &pdev->dev);
  885. if (rc != 0)
  886. goto next;
  887. rc = netxen_validate_firmware(adapter);
  888. if (rc != 0) {
  889. release_firmware(adapter->fw);
  890. msleep(1);
  891. goto next;
  892. }
  893. }
  894. }
  895. void
  896. netxen_release_firmware(struct netxen_adapter *adapter)
  897. {
  898. if (adapter->fw)
  899. release_firmware(adapter->fw);
  900. adapter->fw = NULL;
  901. }
  902. int netxen_init_dummy_dma(struct netxen_adapter *adapter)
  903. {
  904. u64 addr;
  905. u32 hi, lo;
  906. if (!NX_IS_REVISION_P2(adapter->ahw.revision_id))
  907. return 0;
  908. adapter->dummy_dma.addr = pci_alloc_consistent(adapter->pdev,
  909. NETXEN_HOST_DUMMY_DMA_SIZE,
  910. &adapter->dummy_dma.phys_addr);
  911. if (adapter->dummy_dma.addr == NULL) {
  912. dev_err(&adapter->pdev->dev,
  913. "ERROR: Could not allocate dummy DMA memory\n");
  914. return -ENOMEM;
  915. }
  916. addr = (uint64_t) adapter->dummy_dma.phys_addr;
  917. hi = (addr >> 32) & 0xffffffff;
  918. lo = addr & 0xffffffff;
  919. NXWR32(adapter, CRB_HOST_DUMMY_BUF_ADDR_HI, hi);
  920. NXWR32(adapter, CRB_HOST_DUMMY_BUF_ADDR_LO, lo);
  921. return 0;
  922. }
  923. /*
  924. * NetXen DMA watchdog control:
  925. *
  926. * Bit 0 : enabled => R/O: 1 watchdog active, 0 inactive
  927. * Bit 1 : disable_request => 1 req disable dma watchdog
  928. * Bit 2 : enable_request => 1 req enable dma watchdog
  929. * Bit 3-31 : unused
  930. */
  931. void netxen_free_dummy_dma(struct netxen_adapter *adapter)
  932. {
  933. int i = 100;
  934. u32 ctrl;
  935. if (!NX_IS_REVISION_P2(adapter->ahw.revision_id))
  936. return;
  937. if (!adapter->dummy_dma.addr)
  938. return;
  939. ctrl = NXRD32(adapter, NETXEN_DMA_WATCHDOG_CTRL);
  940. if ((ctrl & 0x1) != 0) {
  941. NXWR32(adapter, NETXEN_DMA_WATCHDOG_CTRL, (ctrl | 0x2));
  942. while ((ctrl & 0x1) != 0) {
  943. msleep(50);
  944. ctrl = NXRD32(adapter, NETXEN_DMA_WATCHDOG_CTRL);
  945. if (--i == 0)
  946. break;
  947. };
  948. }
  949. if (i) {
  950. pci_free_consistent(adapter->pdev,
  951. NETXEN_HOST_DUMMY_DMA_SIZE,
  952. adapter->dummy_dma.addr,
  953. adapter->dummy_dma.phys_addr);
  954. adapter->dummy_dma.addr = NULL;
  955. } else
  956. dev_err(&adapter->pdev->dev, "dma_watchdog_shutdown failed\n");
  957. }
  958. int netxen_phantom_init(struct netxen_adapter *adapter, int pegtune_val)
  959. {
  960. u32 val = 0;
  961. int retries = 60;
  962. if (pegtune_val)
  963. return 0;
  964. do {
  965. val = NXRD32(adapter, CRB_CMDPEG_STATE);
  966. switch (val) {
  967. case PHAN_INITIALIZE_COMPLETE:
  968. case PHAN_INITIALIZE_ACK:
  969. return 0;
  970. case PHAN_INITIALIZE_FAILED:
  971. goto out_err;
  972. default:
  973. break;
  974. }
  975. msleep(500);
  976. } while (--retries);
  977. NXWR32(adapter, CRB_CMDPEG_STATE, PHAN_INITIALIZE_FAILED);
  978. out_err:
  979. dev_warn(&adapter->pdev->dev, "firmware init failed\n");
  980. return -EIO;
  981. }
  982. static int
  983. netxen_receive_peg_ready(struct netxen_adapter *adapter)
  984. {
  985. u32 val = 0;
  986. int retries = 2000;
  987. do {
  988. val = NXRD32(adapter, CRB_RCVPEG_STATE);
  989. if (val == PHAN_PEG_RCV_INITIALIZED)
  990. return 0;
  991. msleep(10);
  992. } while (--retries);
  993. if (!retries) {
  994. printk(KERN_ERR "Receive Peg initialization not "
  995. "complete, state: 0x%x.\n", val);
  996. return -EIO;
  997. }
  998. return 0;
  999. }
  1000. int netxen_init_firmware(struct netxen_adapter *adapter)
  1001. {
  1002. int err;
  1003. err = netxen_receive_peg_ready(adapter);
  1004. if (err)
  1005. return err;
  1006. NXWR32(adapter, CRB_NIC_CAPABILITIES_HOST, INTR_SCHEME_PERPORT);
  1007. NXWR32(adapter, CRB_NIC_MSI_MODE_HOST, MSI_MODE_MULTIFUNC);
  1008. NXWR32(adapter, CRB_MPORT_MODE, MPORT_MULTI_FUNCTION_MODE);
  1009. NXWR32(adapter, CRB_CMDPEG_STATE, PHAN_INITIALIZE_ACK);
  1010. return err;
  1011. }
  1012. static void
  1013. netxen_handle_linkevent(struct netxen_adapter *adapter, nx_fw_msg_t *msg)
  1014. {
  1015. u32 cable_OUI;
  1016. u16 cable_len;
  1017. u16 link_speed;
  1018. u8 link_status, module, duplex, autoneg;
  1019. struct net_device *netdev = adapter->netdev;
  1020. adapter->has_link_events = 1;
  1021. cable_OUI = msg->body[1] & 0xffffffff;
  1022. cable_len = (msg->body[1] >> 32) & 0xffff;
  1023. link_speed = (msg->body[1] >> 48) & 0xffff;
  1024. link_status = msg->body[2] & 0xff;
  1025. duplex = (msg->body[2] >> 16) & 0xff;
  1026. autoneg = (msg->body[2] >> 24) & 0xff;
  1027. module = (msg->body[2] >> 8) & 0xff;
  1028. if (module == LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLE) {
  1029. printk(KERN_INFO "%s: unsupported cable: OUI 0x%x, length %d\n",
  1030. netdev->name, cable_OUI, cable_len);
  1031. } else if (module == LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLELEN) {
  1032. printk(KERN_INFO "%s: unsupported cable length %d\n",
  1033. netdev->name, cable_len);
  1034. }
  1035. netxen_advert_link_change(adapter, link_status);
  1036. /* update link parameters */
  1037. if (duplex == LINKEVENT_FULL_DUPLEX)
  1038. adapter->link_duplex = DUPLEX_FULL;
  1039. else
  1040. adapter->link_duplex = DUPLEX_HALF;
  1041. adapter->module_type = module;
  1042. adapter->link_autoneg = autoneg;
  1043. adapter->link_speed = link_speed;
  1044. }
  1045. static void
  1046. netxen_handle_fw_message(int desc_cnt, int index,
  1047. struct nx_host_sds_ring *sds_ring)
  1048. {
  1049. nx_fw_msg_t msg;
  1050. struct status_desc *desc;
  1051. int i = 0, opcode;
  1052. while (desc_cnt > 0 && i < 8) {
  1053. desc = &sds_ring->desc_head[index];
  1054. msg.words[i++] = le64_to_cpu(desc->status_desc_data[0]);
  1055. msg.words[i++] = le64_to_cpu(desc->status_desc_data[1]);
  1056. index = get_next_index(index, sds_ring->num_desc);
  1057. desc_cnt--;
  1058. }
  1059. opcode = netxen_get_nic_msg_opcode(msg.body[0]);
  1060. switch (opcode) {
  1061. case NX_NIC_C2H_OPCODE_GET_LINKEVENT_RESPONSE:
  1062. netxen_handle_linkevent(sds_ring->adapter, &msg);
  1063. break;
  1064. default:
  1065. break;
  1066. }
  1067. }
  1068. static int
  1069. netxen_alloc_rx_skb(struct netxen_adapter *adapter,
  1070. struct nx_host_rds_ring *rds_ring,
  1071. struct netxen_rx_buffer *buffer)
  1072. {
  1073. struct sk_buff *skb;
  1074. dma_addr_t dma;
  1075. struct pci_dev *pdev = adapter->pdev;
  1076. buffer->skb = dev_alloc_skb(rds_ring->skb_size);
  1077. if (!buffer->skb)
  1078. return 1;
  1079. skb = buffer->skb;
  1080. if (!adapter->ahw.cut_through)
  1081. skb_reserve(skb, 2);
  1082. dma = pci_map_single(pdev, skb->data,
  1083. rds_ring->dma_size, PCI_DMA_FROMDEVICE);
  1084. if (pci_dma_mapping_error(pdev, dma)) {
  1085. dev_kfree_skb_any(skb);
  1086. buffer->skb = NULL;
  1087. return 1;
  1088. }
  1089. buffer->skb = skb;
  1090. buffer->dma = dma;
  1091. buffer->state = NETXEN_BUFFER_BUSY;
  1092. return 0;
  1093. }
  1094. static struct sk_buff *netxen_process_rxbuf(struct netxen_adapter *adapter,
  1095. struct nx_host_rds_ring *rds_ring, u16 index, u16 cksum)
  1096. {
  1097. struct netxen_rx_buffer *buffer;
  1098. struct sk_buff *skb;
  1099. buffer = &rds_ring->rx_buf_arr[index];
  1100. pci_unmap_single(adapter->pdev, buffer->dma, rds_ring->dma_size,
  1101. PCI_DMA_FROMDEVICE);
  1102. skb = buffer->skb;
  1103. if (!skb)
  1104. goto no_skb;
  1105. if (likely(adapter->rx_csum && cksum == STATUS_CKSUM_OK)) {
  1106. adapter->stats.csummed++;
  1107. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1108. } else
  1109. skb->ip_summed = CHECKSUM_NONE;
  1110. skb->dev = adapter->netdev;
  1111. buffer->skb = NULL;
  1112. no_skb:
  1113. buffer->state = NETXEN_BUFFER_FREE;
  1114. return skb;
  1115. }
  1116. static struct netxen_rx_buffer *
  1117. netxen_process_rcv(struct netxen_adapter *adapter,
  1118. struct nx_host_sds_ring *sds_ring,
  1119. int ring, u64 sts_data0)
  1120. {
  1121. struct net_device *netdev = adapter->netdev;
  1122. struct netxen_recv_context *recv_ctx = &adapter->recv_ctx;
  1123. struct netxen_rx_buffer *buffer;
  1124. struct sk_buff *skb;
  1125. struct nx_host_rds_ring *rds_ring;
  1126. int index, length, cksum, pkt_offset;
  1127. if (unlikely(ring >= adapter->max_rds_rings))
  1128. return NULL;
  1129. rds_ring = &recv_ctx->rds_rings[ring];
  1130. index = netxen_get_sts_refhandle(sts_data0);
  1131. if (unlikely(index >= rds_ring->num_desc))
  1132. return NULL;
  1133. buffer = &rds_ring->rx_buf_arr[index];
  1134. length = netxen_get_sts_totallength(sts_data0);
  1135. cksum = netxen_get_sts_status(sts_data0);
  1136. pkt_offset = netxen_get_sts_pkt_offset(sts_data0);
  1137. skb = netxen_process_rxbuf(adapter, rds_ring, index, cksum);
  1138. if (!skb)
  1139. return buffer;
  1140. if (length > rds_ring->skb_size)
  1141. skb_put(skb, rds_ring->skb_size);
  1142. else
  1143. skb_put(skb, length);
  1144. if (pkt_offset)
  1145. skb_pull(skb, pkt_offset);
  1146. skb->truesize = skb->len + sizeof(struct sk_buff);
  1147. skb->protocol = eth_type_trans(skb, netdev);
  1148. napi_gro_receive(&sds_ring->napi, skb);
  1149. adapter->stats.rx_pkts++;
  1150. adapter->stats.rxbytes += length;
  1151. return buffer;
  1152. }
  1153. #define TCP_HDR_SIZE 20
  1154. #define TCP_TS_OPTION_SIZE 12
  1155. #define TCP_TS_HDR_SIZE (TCP_HDR_SIZE + TCP_TS_OPTION_SIZE)
  1156. static struct netxen_rx_buffer *
  1157. netxen_process_lro(struct netxen_adapter *adapter,
  1158. struct nx_host_sds_ring *sds_ring,
  1159. int ring, u64 sts_data0, u64 sts_data1)
  1160. {
  1161. struct net_device *netdev = adapter->netdev;
  1162. struct netxen_recv_context *recv_ctx = &adapter->recv_ctx;
  1163. struct netxen_rx_buffer *buffer;
  1164. struct sk_buff *skb;
  1165. struct nx_host_rds_ring *rds_ring;
  1166. struct iphdr *iph;
  1167. struct tcphdr *th;
  1168. bool push, timestamp;
  1169. int l2_hdr_offset, l4_hdr_offset;
  1170. int index;
  1171. u16 lro_length, length, data_offset;
  1172. u32 seq_number;
  1173. if (unlikely(ring > adapter->max_rds_rings))
  1174. return NULL;
  1175. rds_ring = &recv_ctx->rds_rings[ring];
  1176. index = netxen_get_lro_sts_refhandle(sts_data0);
  1177. if (unlikely(index > rds_ring->num_desc))
  1178. return NULL;
  1179. buffer = &rds_ring->rx_buf_arr[index];
  1180. timestamp = netxen_get_lro_sts_timestamp(sts_data0);
  1181. lro_length = netxen_get_lro_sts_length(sts_data0);
  1182. l2_hdr_offset = netxen_get_lro_sts_l2_hdr_offset(sts_data0);
  1183. l4_hdr_offset = netxen_get_lro_sts_l4_hdr_offset(sts_data0);
  1184. push = netxen_get_lro_sts_push_flag(sts_data0);
  1185. seq_number = netxen_get_lro_sts_seq_number(sts_data1);
  1186. skb = netxen_process_rxbuf(adapter, rds_ring, index, STATUS_CKSUM_OK);
  1187. if (!skb)
  1188. return buffer;
  1189. if (timestamp)
  1190. data_offset = l4_hdr_offset + TCP_TS_HDR_SIZE;
  1191. else
  1192. data_offset = l4_hdr_offset + TCP_HDR_SIZE;
  1193. skb_put(skb, lro_length + data_offset);
  1194. skb->truesize = skb->len + sizeof(struct sk_buff) + skb_headroom(skb);
  1195. skb_pull(skb, l2_hdr_offset);
  1196. skb->protocol = eth_type_trans(skb, netdev);
  1197. iph = (struct iphdr *)skb->data;
  1198. th = (struct tcphdr *)(skb->data + (iph->ihl << 2));
  1199. length = (iph->ihl << 2) + (th->doff << 2) + lro_length;
  1200. iph->tot_len = htons(length);
  1201. iph->check = 0;
  1202. iph->check = ip_fast_csum((unsigned char *)iph, iph->ihl);
  1203. th->psh = push;
  1204. th->seq = htonl(seq_number);
  1205. length = skb->len;
  1206. netif_receive_skb(skb);
  1207. adapter->stats.lro_pkts++;
  1208. adapter->stats.rxbytes += length;
  1209. return buffer;
  1210. }
  1211. #define netxen_merge_rx_buffers(list, head) \
  1212. do { list_splice_tail_init(list, head); } while (0);
  1213. int
  1214. netxen_process_rcv_ring(struct nx_host_sds_ring *sds_ring, int max)
  1215. {
  1216. struct netxen_adapter *adapter = sds_ring->adapter;
  1217. struct list_head *cur;
  1218. struct status_desc *desc;
  1219. struct netxen_rx_buffer *rxbuf;
  1220. u32 consumer = sds_ring->consumer;
  1221. int count = 0;
  1222. u64 sts_data0, sts_data1;
  1223. int opcode, ring = 0, desc_cnt;
  1224. while (count < max) {
  1225. desc = &sds_ring->desc_head[consumer];
  1226. sts_data0 = le64_to_cpu(desc->status_desc_data[0]);
  1227. if (!(sts_data0 & STATUS_OWNER_HOST))
  1228. break;
  1229. desc_cnt = netxen_get_sts_desc_cnt(sts_data0);
  1230. opcode = netxen_get_sts_opcode(sts_data0);
  1231. switch (opcode) {
  1232. case NETXEN_NIC_RXPKT_DESC:
  1233. case NETXEN_OLD_RXPKT_DESC:
  1234. case NETXEN_NIC_SYN_OFFLOAD:
  1235. ring = netxen_get_sts_type(sts_data0);
  1236. rxbuf = netxen_process_rcv(adapter, sds_ring,
  1237. ring, sts_data0);
  1238. break;
  1239. case NETXEN_NIC_LRO_DESC:
  1240. ring = netxen_get_lro_sts_type(sts_data0);
  1241. sts_data1 = le64_to_cpu(desc->status_desc_data[1]);
  1242. rxbuf = netxen_process_lro(adapter, sds_ring,
  1243. ring, sts_data0, sts_data1);
  1244. break;
  1245. case NETXEN_NIC_RESPONSE_DESC:
  1246. netxen_handle_fw_message(desc_cnt, consumer, sds_ring);
  1247. default:
  1248. goto skip;
  1249. }
  1250. WARN_ON(desc_cnt > 1);
  1251. if (rxbuf)
  1252. list_add_tail(&rxbuf->list, &sds_ring->free_list[ring]);
  1253. skip:
  1254. for (; desc_cnt > 0; desc_cnt--) {
  1255. desc = &sds_ring->desc_head[consumer];
  1256. desc->status_desc_data[0] =
  1257. cpu_to_le64(STATUS_OWNER_PHANTOM);
  1258. consumer = get_next_index(consumer, sds_ring->num_desc);
  1259. }
  1260. count++;
  1261. }
  1262. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  1263. struct nx_host_rds_ring *rds_ring =
  1264. &adapter->recv_ctx.rds_rings[ring];
  1265. if (!list_empty(&sds_ring->free_list[ring])) {
  1266. list_for_each(cur, &sds_ring->free_list[ring]) {
  1267. rxbuf = list_entry(cur,
  1268. struct netxen_rx_buffer, list);
  1269. netxen_alloc_rx_skb(adapter, rds_ring, rxbuf);
  1270. }
  1271. spin_lock(&rds_ring->lock);
  1272. netxen_merge_rx_buffers(&sds_ring->free_list[ring],
  1273. &rds_ring->free_list);
  1274. spin_unlock(&rds_ring->lock);
  1275. }
  1276. netxen_post_rx_buffers_nodb(adapter, rds_ring);
  1277. }
  1278. if (count) {
  1279. sds_ring->consumer = consumer;
  1280. NXWRIO(adapter, sds_ring->crb_sts_consumer, consumer);
  1281. }
  1282. return count;
  1283. }
  1284. /* Process Command status ring */
  1285. int netxen_process_cmd_ring(struct netxen_adapter *adapter)
  1286. {
  1287. u32 sw_consumer, hw_consumer;
  1288. int count = 0, i;
  1289. struct netxen_cmd_buffer *buffer;
  1290. struct pci_dev *pdev = adapter->pdev;
  1291. struct net_device *netdev = adapter->netdev;
  1292. struct netxen_skb_frag *frag;
  1293. int done = 0;
  1294. struct nx_host_tx_ring *tx_ring = adapter->tx_ring;
  1295. if (!spin_trylock(&adapter->tx_clean_lock))
  1296. return 1;
  1297. sw_consumer = tx_ring->sw_consumer;
  1298. hw_consumer = le32_to_cpu(*(tx_ring->hw_consumer));
  1299. while (sw_consumer != hw_consumer) {
  1300. buffer = &tx_ring->cmd_buf_arr[sw_consumer];
  1301. if (buffer->skb) {
  1302. frag = &buffer->frag_array[0];
  1303. pci_unmap_single(pdev, frag->dma, frag->length,
  1304. PCI_DMA_TODEVICE);
  1305. frag->dma = 0ULL;
  1306. for (i = 1; i < buffer->frag_count; i++) {
  1307. frag++; /* Get the next frag */
  1308. pci_unmap_page(pdev, frag->dma, frag->length,
  1309. PCI_DMA_TODEVICE);
  1310. frag->dma = 0ULL;
  1311. }
  1312. adapter->stats.xmitfinished++;
  1313. dev_kfree_skb_any(buffer->skb);
  1314. buffer->skb = NULL;
  1315. }
  1316. sw_consumer = get_next_index(sw_consumer, tx_ring->num_desc);
  1317. if (++count >= MAX_STATUS_HANDLE)
  1318. break;
  1319. }
  1320. if (count && netif_running(netdev)) {
  1321. tx_ring->sw_consumer = sw_consumer;
  1322. smp_mb();
  1323. if (netif_queue_stopped(netdev) && netif_carrier_ok(netdev)) {
  1324. __netif_tx_lock(tx_ring->txq, smp_processor_id());
  1325. if (netxen_tx_avail(tx_ring) > TX_STOP_THRESH) {
  1326. netif_wake_queue(netdev);
  1327. adapter->tx_timeo_cnt = 0;
  1328. }
  1329. __netif_tx_unlock(tx_ring->txq);
  1330. }
  1331. }
  1332. /*
  1333. * If everything is freed up to consumer then check if the ring is full
  1334. * If the ring is full then check if more needs to be freed and
  1335. * schedule the call back again.
  1336. *
  1337. * This happens when there are 2 CPUs. One could be freeing and the
  1338. * other filling it. If the ring is full when we get out of here and
  1339. * the card has already interrupted the host then the host can miss the
  1340. * interrupt.
  1341. *
  1342. * There is still a possible race condition and the host could miss an
  1343. * interrupt. The card has to take care of this.
  1344. */
  1345. hw_consumer = le32_to_cpu(*(tx_ring->hw_consumer));
  1346. done = (sw_consumer == hw_consumer);
  1347. spin_unlock(&adapter->tx_clean_lock);
  1348. return (done);
  1349. }
  1350. void
  1351. netxen_post_rx_buffers(struct netxen_adapter *adapter, u32 ringid,
  1352. struct nx_host_rds_ring *rds_ring)
  1353. {
  1354. struct rcv_desc *pdesc;
  1355. struct netxen_rx_buffer *buffer;
  1356. int producer, count = 0;
  1357. netxen_ctx_msg msg = 0;
  1358. struct list_head *head;
  1359. producer = rds_ring->producer;
  1360. spin_lock(&rds_ring->lock);
  1361. head = &rds_ring->free_list;
  1362. while (!list_empty(head)) {
  1363. buffer = list_entry(head->next, struct netxen_rx_buffer, list);
  1364. if (!buffer->skb) {
  1365. if (netxen_alloc_rx_skb(adapter, rds_ring, buffer))
  1366. break;
  1367. }
  1368. count++;
  1369. list_del(&buffer->list);
  1370. /* make a rcv descriptor */
  1371. pdesc = &rds_ring->desc_head[producer];
  1372. pdesc->addr_buffer = cpu_to_le64(buffer->dma);
  1373. pdesc->reference_handle = cpu_to_le16(buffer->ref_handle);
  1374. pdesc->buffer_length = cpu_to_le32(rds_ring->dma_size);
  1375. producer = get_next_index(producer, rds_ring->num_desc);
  1376. }
  1377. spin_unlock(&rds_ring->lock);
  1378. if (count) {
  1379. rds_ring->producer = producer;
  1380. NXWRIO(adapter, rds_ring->crb_rcv_producer,
  1381. (producer-1) & (rds_ring->num_desc-1));
  1382. if (NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
  1383. /*
  1384. * Write a doorbell msg to tell phanmon of change in
  1385. * receive ring producer
  1386. * Only for firmware version < 4.0.0
  1387. */
  1388. netxen_set_msg_peg_id(msg, NETXEN_RCV_PEG_DB_ID);
  1389. netxen_set_msg_privid(msg);
  1390. netxen_set_msg_count(msg,
  1391. ((producer - 1) &
  1392. (rds_ring->num_desc - 1)));
  1393. netxen_set_msg_ctxid(msg, adapter->portnum);
  1394. netxen_set_msg_opcode(msg, NETXEN_RCV_PRODUCER(ringid));
  1395. NXWRIO(adapter, DB_NORMALIZE(adapter,
  1396. NETXEN_RCV_PRODUCER_OFFSET), msg);
  1397. }
  1398. }
  1399. }
  1400. static void
  1401. netxen_post_rx_buffers_nodb(struct netxen_adapter *adapter,
  1402. struct nx_host_rds_ring *rds_ring)
  1403. {
  1404. struct rcv_desc *pdesc;
  1405. struct netxen_rx_buffer *buffer;
  1406. int producer, count = 0;
  1407. struct list_head *head;
  1408. producer = rds_ring->producer;
  1409. if (!spin_trylock(&rds_ring->lock))
  1410. return;
  1411. head = &rds_ring->free_list;
  1412. while (!list_empty(head)) {
  1413. buffer = list_entry(head->next, struct netxen_rx_buffer, list);
  1414. if (!buffer->skb) {
  1415. if (netxen_alloc_rx_skb(adapter, rds_ring, buffer))
  1416. break;
  1417. }
  1418. count++;
  1419. list_del(&buffer->list);
  1420. /* make a rcv descriptor */
  1421. pdesc = &rds_ring->desc_head[producer];
  1422. pdesc->reference_handle = cpu_to_le16(buffer->ref_handle);
  1423. pdesc->buffer_length = cpu_to_le32(rds_ring->dma_size);
  1424. pdesc->addr_buffer = cpu_to_le64(buffer->dma);
  1425. producer = get_next_index(producer, rds_ring->num_desc);
  1426. }
  1427. if (count) {
  1428. rds_ring->producer = producer;
  1429. NXWRIO(adapter, rds_ring->crb_rcv_producer,
  1430. (producer - 1) & (rds_ring->num_desc - 1));
  1431. }
  1432. spin_unlock(&rds_ring->lock);
  1433. }
  1434. void netxen_nic_clear_stats(struct netxen_adapter *adapter)
  1435. {
  1436. memset(&adapter->stats, 0, sizeof(adapter->stats));
  1437. return;
  1438. }