fw.c 31 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892
  1. /*
  2. * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
  3. * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies. All rights reserved.
  4. * Copyright (c) 2005, 2006, 2007 Cisco Systems, Inc. All rights reserved.
  5. *
  6. * This software is available to you under a choice of one of two
  7. * licenses. You may choose to be licensed under the terms of the GNU
  8. * General Public License (GPL) Version 2, available from the file
  9. * COPYING in the main directory of this source tree, or the
  10. * OpenIB.org BSD license below:
  11. *
  12. * Redistribution and use in source and binary forms, with or
  13. * without modification, are permitted provided that the following
  14. * conditions are met:
  15. *
  16. * - Redistributions of source code must retain the above
  17. * copyright notice, this list of conditions and the following
  18. * disclaimer.
  19. *
  20. * - Redistributions in binary form must reproduce the above
  21. * copyright notice, this list of conditions and the following
  22. * disclaimer in the documentation and/or other materials
  23. * provided with the distribution.
  24. *
  25. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  26. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  27. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  28. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  29. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  30. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  31. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  32. * SOFTWARE.
  33. */
  34. #include <linux/mlx4/cmd.h>
  35. #include <linux/cache.h>
  36. #include "fw.h"
  37. #include "icm.h"
  38. enum {
  39. MLX4_COMMAND_INTERFACE_MIN_REV = 2,
  40. MLX4_COMMAND_INTERFACE_MAX_REV = 3,
  41. MLX4_COMMAND_INTERFACE_NEW_PORT_CMDS = 3,
  42. };
  43. extern void __buggy_use_of_MLX4_GET(void);
  44. extern void __buggy_use_of_MLX4_PUT(void);
  45. static int enable_qos;
  46. module_param(enable_qos, bool, 0444);
  47. MODULE_PARM_DESC(enable_qos, "Enable Quality of Service support in the HCA (default: off)");
  48. #define MLX4_GET(dest, source, offset) \
  49. do { \
  50. void *__p = (char *) (source) + (offset); \
  51. switch (sizeof (dest)) { \
  52. case 1: (dest) = *(u8 *) __p; break; \
  53. case 2: (dest) = be16_to_cpup(__p); break; \
  54. case 4: (dest) = be32_to_cpup(__p); break; \
  55. case 8: (dest) = be64_to_cpup(__p); break; \
  56. default: __buggy_use_of_MLX4_GET(); \
  57. } \
  58. } while (0)
  59. #define MLX4_PUT(dest, source, offset) \
  60. do { \
  61. void *__d = ((char *) (dest) + (offset)); \
  62. switch (sizeof(source)) { \
  63. case 1: *(u8 *) __d = (source); break; \
  64. case 2: *(__be16 *) __d = cpu_to_be16(source); break; \
  65. case 4: *(__be32 *) __d = cpu_to_be32(source); break; \
  66. case 8: *(__be64 *) __d = cpu_to_be64(source); break; \
  67. default: __buggy_use_of_MLX4_PUT(); \
  68. } \
  69. } while (0)
  70. static void dump_dev_cap_flags(struct mlx4_dev *dev, u32 flags)
  71. {
  72. static const char *fname[] = {
  73. [ 0] = "RC transport",
  74. [ 1] = "UC transport",
  75. [ 2] = "UD transport",
  76. [ 3] = "XRC transport",
  77. [ 4] = "reliable multicast",
  78. [ 5] = "FCoIB support",
  79. [ 6] = "SRQ support",
  80. [ 7] = "IPoIB checksum offload",
  81. [ 8] = "P_Key violation counter",
  82. [ 9] = "Q_Key violation counter",
  83. [10] = "VMM",
  84. [12] = "DPDP",
  85. [15] = "Big LSO headers",
  86. [16] = "MW support",
  87. [17] = "APM support",
  88. [18] = "Atomic ops support",
  89. [19] = "Raw multicast support",
  90. [20] = "Address vector port checking support",
  91. [21] = "UD multicast support",
  92. [24] = "Demand paging support",
  93. [25] = "Router support"
  94. };
  95. int i;
  96. mlx4_dbg(dev, "DEV_CAP flags:\n");
  97. for (i = 0; i < ARRAY_SIZE(fname); ++i)
  98. if (fname[i] && (flags & (1 << i)))
  99. mlx4_dbg(dev, " %s\n", fname[i]);
  100. }
  101. int mlx4_MOD_STAT_CFG(struct mlx4_dev *dev, struct mlx4_mod_stat_cfg *cfg)
  102. {
  103. struct mlx4_cmd_mailbox *mailbox;
  104. u32 *inbox;
  105. int err = 0;
  106. #define MOD_STAT_CFG_IN_SIZE 0x100
  107. #define MOD_STAT_CFG_PG_SZ_M_OFFSET 0x002
  108. #define MOD_STAT_CFG_PG_SZ_OFFSET 0x003
  109. mailbox = mlx4_alloc_cmd_mailbox(dev);
  110. if (IS_ERR(mailbox))
  111. return PTR_ERR(mailbox);
  112. inbox = mailbox->buf;
  113. memset(inbox, 0, MOD_STAT_CFG_IN_SIZE);
  114. MLX4_PUT(inbox, cfg->log_pg_sz, MOD_STAT_CFG_PG_SZ_OFFSET);
  115. MLX4_PUT(inbox, cfg->log_pg_sz_m, MOD_STAT_CFG_PG_SZ_M_OFFSET);
  116. err = mlx4_cmd(dev, mailbox->dma, 0, 0, MLX4_CMD_MOD_STAT_CFG,
  117. MLX4_CMD_TIME_CLASS_A);
  118. mlx4_free_cmd_mailbox(dev, mailbox);
  119. return err;
  120. }
  121. int mlx4_QUERY_DEV_CAP(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap)
  122. {
  123. struct mlx4_cmd_mailbox *mailbox;
  124. u32 *outbox;
  125. u8 field;
  126. u16 size;
  127. u16 stat_rate;
  128. int err;
  129. int i;
  130. #define QUERY_DEV_CAP_OUT_SIZE 0x100
  131. #define QUERY_DEV_CAP_MAX_SRQ_SZ_OFFSET 0x10
  132. #define QUERY_DEV_CAP_MAX_QP_SZ_OFFSET 0x11
  133. #define QUERY_DEV_CAP_RSVD_QP_OFFSET 0x12
  134. #define QUERY_DEV_CAP_MAX_QP_OFFSET 0x13
  135. #define QUERY_DEV_CAP_RSVD_SRQ_OFFSET 0x14
  136. #define QUERY_DEV_CAP_MAX_SRQ_OFFSET 0x15
  137. #define QUERY_DEV_CAP_RSVD_EEC_OFFSET 0x16
  138. #define QUERY_DEV_CAP_MAX_EEC_OFFSET 0x17
  139. #define QUERY_DEV_CAP_MAX_CQ_SZ_OFFSET 0x19
  140. #define QUERY_DEV_CAP_RSVD_CQ_OFFSET 0x1a
  141. #define QUERY_DEV_CAP_MAX_CQ_OFFSET 0x1b
  142. #define QUERY_DEV_CAP_MAX_MPT_OFFSET 0x1d
  143. #define QUERY_DEV_CAP_RSVD_EQ_OFFSET 0x1e
  144. #define QUERY_DEV_CAP_MAX_EQ_OFFSET 0x1f
  145. #define QUERY_DEV_CAP_RSVD_MTT_OFFSET 0x20
  146. #define QUERY_DEV_CAP_MAX_MRW_SZ_OFFSET 0x21
  147. #define QUERY_DEV_CAP_RSVD_MRW_OFFSET 0x22
  148. #define QUERY_DEV_CAP_MAX_MTT_SEG_OFFSET 0x23
  149. #define QUERY_DEV_CAP_MAX_AV_OFFSET 0x27
  150. #define QUERY_DEV_CAP_MAX_REQ_QP_OFFSET 0x29
  151. #define QUERY_DEV_CAP_MAX_RES_QP_OFFSET 0x2b
  152. #define QUERY_DEV_CAP_MAX_GSO_OFFSET 0x2d
  153. #define QUERY_DEV_CAP_MAX_RDMA_OFFSET 0x2f
  154. #define QUERY_DEV_CAP_RSZ_SRQ_OFFSET 0x33
  155. #define QUERY_DEV_CAP_ACK_DELAY_OFFSET 0x35
  156. #define QUERY_DEV_CAP_MTU_WIDTH_OFFSET 0x36
  157. #define QUERY_DEV_CAP_VL_PORT_OFFSET 0x37
  158. #define QUERY_DEV_CAP_MAX_MSG_SZ_OFFSET 0x38
  159. #define QUERY_DEV_CAP_MAX_GID_OFFSET 0x3b
  160. #define QUERY_DEV_CAP_RATE_SUPPORT_OFFSET 0x3c
  161. #define QUERY_DEV_CAP_MAX_PKEY_OFFSET 0x3f
  162. #define QUERY_DEV_CAP_FLAGS_OFFSET 0x44
  163. #define QUERY_DEV_CAP_RSVD_UAR_OFFSET 0x48
  164. #define QUERY_DEV_CAP_UAR_SZ_OFFSET 0x49
  165. #define QUERY_DEV_CAP_PAGE_SZ_OFFSET 0x4b
  166. #define QUERY_DEV_CAP_BF_OFFSET 0x4c
  167. #define QUERY_DEV_CAP_LOG_BF_REG_SZ_OFFSET 0x4d
  168. #define QUERY_DEV_CAP_LOG_MAX_BF_REGS_PER_PAGE_OFFSET 0x4e
  169. #define QUERY_DEV_CAP_LOG_MAX_BF_PAGES_OFFSET 0x4f
  170. #define QUERY_DEV_CAP_MAX_SG_SQ_OFFSET 0x51
  171. #define QUERY_DEV_CAP_MAX_DESC_SZ_SQ_OFFSET 0x52
  172. #define QUERY_DEV_CAP_MAX_SG_RQ_OFFSET 0x55
  173. #define QUERY_DEV_CAP_MAX_DESC_SZ_RQ_OFFSET 0x56
  174. #define QUERY_DEV_CAP_MAX_QP_MCG_OFFSET 0x61
  175. #define QUERY_DEV_CAP_RSVD_MCG_OFFSET 0x62
  176. #define QUERY_DEV_CAP_MAX_MCG_OFFSET 0x63
  177. #define QUERY_DEV_CAP_RSVD_PD_OFFSET 0x64
  178. #define QUERY_DEV_CAP_MAX_PD_OFFSET 0x65
  179. #define QUERY_DEV_CAP_RDMARC_ENTRY_SZ_OFFSET 0x80
  180. #define QUERY_DEV_CAP_QPC_ENTRY_SZ_OFFSET 0x82
  181. #define QUERY_DEV_CAP_AUX_ENTRY_SZ_OFFSET 0x84
  182. #define QUERY_DEV_CAP_ALTC_ENTRY_SZ_OFFSET 0x86
  183. #define QUERY_DEV_CAP_EQC_ENTRY_SZ_OFFSET 0x88
  184. #define QUERY_DEV_CAP_CQC_ENTRY_SZ_OFFSET 0x8a
  185. #define QUERY_DEV_CAP_SRQ_ENTRY_SZ_OFFSET 0x8c
  186. #define QUERY_DEV_CAP_C_MPT_ENTRY_SZ_OFFSET 0x8e
  187. #define QUERY_DEV_CAP_MTT_ENTRY_SZ_OFFSET 0x90
  188. #define QUERY_DEV_CAP_D_MPT_ENTRY_SZ_OFFSET 0x92
  189. #define QUERY_DEV_CAP_BMME_FLAGS_OFFSET 0x94
  190. #define QUERY_DEV_CAP_RSVD_LKEY_OFFSET 0x98
  191. #define QUERY_DEV_CAP_MAX_ICM_SZ_OFFSET 0xa0
  192. mailbox = mlx4_alloc_cmd_mailbox(dev);
  193. if (IS_ERR(mailbox))
  194. return PTR_ERR(mailbox);
  195. outbox = mailbox->buf;
  196. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_DEV_CAP,
  197. MLX4_CMD_TIME_CLASS_A);
  198. if (err)
  199. goto out;
  200. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_QP_OFFSET);
  201. dev_cap->reserved_qps = 1 << (field & 0xf);
  202. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_QP_OFFSET);
  203. dev_cap->max_qps = 1 << (field & 0x1f);
  204. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_SRQ_OFFSET);
  205. dev_cap->reserved_srqs = 1 << (field >> 4);
  206. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SRQ_OFFSET);
  207. dev_cap->max_srqs = 1 << (field & 0x1f);
  208. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_CQ_SZ_OFFSET);
  209. dev_cap->max_cq_sz = 1 << field;
  210. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_CQ_OFFSET);
  211. dev_cap->reserved_cqs = 1 << (field & 0xf);
  212. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_CQ_OFFSET);
  213. dev_cap->max_cqs = 1 << (field & 0x1f);
  214. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MPT_OFFSET);
  215. dev_cap->max_mpts = 1 << (field & 0x3f);
  216. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_EQ_OFFSET);
  217. dev_cap->reserved_eqs = field & 0xf;
  218. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_EQ_OFFSET);
  219. dev_cap->max_eqs = 1 << (field & 0xf);
  220. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_MTT_OFFSET);
  221. dev_cap->reserved_mtts = 1 << (field >> 4);
  222. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MRW_SZ_OFFSET);
  223. dev_cap->max_mrw_sz = 1 << field;
  224. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_MRW_OFFSET);
  225. dev_cap->reserved_mrws = 1 << (field & 0xf);
  226. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MTT_SEG_OFFSET);
  227. dev_cap->max_mtt_seg = 1 << (field & 0x3f);
  228. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_REQ_QP_OFFSET);
  229. dev_cap->max_requester_per_qp = 1 << (field & 0x3f);
  230. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_RES_QP_OFFSET);
  231. dev_cap->max_responder_per_qp = 1 << (field & 0x3f);
  232. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_GSO_OFFSET);
  233. field &= 0x1f;
  234. if (!field)
  235. dev_cap->max_gso_sz = 0;
  236. else
  237. dev_cap->max_gso_sz = 1 << field;
  238. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_RDMA_OFFSET);
  239. dev_cap->max_rdma_global = 1 << (field & 0x3f);
  240. MLX4_GET(field, outbox, QUERY_DEV_CAP_ACK_DELAY_OFFSET);
  241. dev_cap->local_ca_ack_delay = field & 0x1f;
  242. MLX4_GET(field, outbox, QUERY_DEV_CAP_VL_PORT_OFFSET);
  243. dev_cap->num_ports = field & 0xf;
  244. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MSG_SZ_OFFSET);
  245. dev_cap->max_msg_sz = 1 << (field & 0x1f);
  246. MLX4_GET(stat_rate, outbox, QUERY_DEV_CAP_RATE_SUPPORT_OFFSET);
  247. dev_cap->stat_rate_support = stat_rate;
  248. MLX4_GET(dev_cap->flags, outbox, QUERY_DEV_CAP_FLAGS_OFFSET);
  249. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_UAR_OFFSET);
  250. dev_cap->reserved_uars = field >> 4;
  251. MLX4_GET(field, outbox, QUERY_DEV_CAP_UAR_SZ_OFFSET);
  252. dev_cap->uar_size = 1 << ((field & 0x3f) + 20);
  253. MLX4_GET(field, outbox, QUERY_DEV_CAP_PAGE_SZ_OFFSET);
  254. dev_cap->min_page_sz = 1 << field;
  255. MLX4_GET(field, outbox, QUERY_DEV_CAP_BF_OFFSET);
  256. if (field & 0x80) {
  257. MLX4_GET(field, outbox, QUERY_DEV_CAP_LOG_BF_REG_SZ_OFFSET);
  258. dev_cap->bf_reg_size = 1 << (field & 0x1f);
  259. MLX4_GET(field, outbox, QUERY_DEV_CAP_LOG_MAX_BF_REGS_PER_PAGE_OFFSET);
  260. dev_cap->bf_regs_per_page = 1 << (field & 0x3f);
  261. mlx4_dbg(dev, "BlueFlame available (reg size %d, regs/page %d)\n",
  262. dev_cap->bf_reg_size, dev_cap->bf_regs_per_page);
  263. } else {
  264. dev_cap->bf_reg_size = 0;
  265. mlx4_dbg(dev, "BlueFlame not available\n");
  266. }
  267. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SG_SQ_OFFSET);
  268. dev_cap->max_sq_sg = field;
  269. MLX4_GET(size, outbox, QUERY_DEV_CAP_MAX_DESC_SZ_SQ_OFFSET);
  270. dev_cap->max_sq_desc_sz = size;
  271. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_QP_MCG_OFFSET);
  272. dev_cap->max_qp_per_mcg = 1 << field;
  273. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_MCG_OFFSET);
  274. dev_cap->reserved_mgms = field & 0xf;
  275. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MCG_OFFSET);
  276. dev_cap->max_mcgs = 1 << field;
  277. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_PD_OFFSET);
  278. dev_cap->reserved_pds = field >> 4;
  279. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_PD_OFFSET);
  280. dev_cap->max_pds = 1 << (field & 0x3f);
  281. MLX4_GET(size, outbox, QUERY_DEV_CAP_RDMARC_ENTRY_SZ_OFFSET);
  282. dev_cap->rdmarc_entry_sz = size;
  283. MLX4_GET(size, outbox, QUERY_DEV_CAP_QPC_ENTRY_SZ_OFFSET);
  284. dev_cap->qpc_entry_sz = size;
  285. MLX4_GET(size, outbox, QUERY_DEV_CAP_AUX_ENTRY_SZ_OFFSET);
  286. dev_cap->aux_entry_sz = size;
  287. MLX4_GET(size, outbox, QUERY_DEV_CAP_ALTC_ENTRY_SZ_OFFSET);
  288. dev_cap->altc_entry_sz = size;
  289. MLX4_GET(size, outbox, QUERY_DEV_CAP_EQC_ENTRY_SZ_OFFSET);
  290. dev_cap->eqc_entry_sz = size;
  291. MLX4_GET(size, outbox, QUERY_DEV_CAP_CQC_ENTRY_SZ_OFFSET);
  292. dev_cap->cqc_entry_sz = size;
  293. MLX4_GET(size, outbox, QUERY_DEV_CAP_SRQ_ENTRY_SZ_OFFSET);
  294. dev_cap->srq_entry_sz = size;
  295. MLX4_GET(size, outbox, QUERY_DEV_CAP_C_MPT_ENTRY_SZ_OFFSET);
  296. dev_cap->cmpt_entry_sz = size;
  297. MLX4_GET(size, outbox, QUERY_DEV_CAP_MTT_ENTRY_SZ_OFFSET);
  298. dev_cap->mtt_entry_sz = size;
  299. MLX4_GET(size, outbox, QUERY_DEV_CAP_D_MPT_ENTRY_SZ_OFFSET);
  300. dev_cap->dmpt_entry_sz = size;
  301. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SRQ_SZ_OFFSET);
  302. dev_cap->max_srq_sz = 1 << field;
  303. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_QP_SZ_OFFSET);
  304. dev_cap->max_qp_sz = 1 << field;
  305. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSZ_SRQ_OFFSET);
  306. dev_cap->resize_srq = field & 1;
  307. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SG_RQ_OFFSET);
  308. dev_cap->max_rq_sg = field;
  309. MLX4_GET(size, outbox, QUERY_DEV_CAP_MAX_DESC_SZ_RQ_OFFSET);
  310. dev_cap->max_rq_desc_sz = size;
  311. MLX4_GET(dev_cap->bmme_flags, outbox,
  312. QUERY_DEV_CAP_BMME_FLAGS_OFFSET);
  313. MLX4_GET(dev_cap->reserved_lkey, outbox,
  314. QUERY_DEV_CAP_RSVD_LKEY_OFFSET);
  315. MLX4_GET(dev_cap->max_icm_sz, outbox,
  316. QUERY_DEV_CAP_MAX_ICM_SZ_OFFSET);
  317. if (dev->flags & MLX4_FLAG_OLD_PORT_CMDS) {
  318. for (i = 1; i <= dev_cap->num_ports; ++i) {
  319. MLX4_GET(field, outbox, QUERY_DEV_CAP_VL_PORT_OFFSET);
  320. dev_cap->max_vl[i] = field >> 4;
  321. MLX4_GET(field, outbox, QUERY_DEV_CAP_MTU_WIDTH_OFFSET);
  322. dev_cap->ib_mtu[i] = field >> 4;
  323. dev_cap->max_port_width[i] = field & 0xf;
  324. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_GID_OFFSET);
  325. dev_cap->max_gids[i] = 1 << (field & 0xf);
  326. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_PKEY_OFFSET);
  327. dev_cap->max_pkeys[i] = 1 << (field & 0xf);
  328. }
  329. } else {
  330. #define QUERY_PORT_SUPPORTED_TYPE_OFFSET 0x00
  331. #define QUERY_PORT_MTU_OFFSET 0x01
  332. #define QUERY_PORT_ETH_MTU_OFFSET 0x02
  333. #define QUERY_PORT_WIDTH_OFFSET 0x06
  334. #define QUERY_PORT_MAX_GID_PKEY_OFFSET 0x07
  335. #define QUERY_PORT_MAX_MACVLAN_OFFSET 0x0a
  336. #define QUERY_PORT_MAX_VL_OFFSET 0x0b
  337. #define QUERY_PORT_MAC_OFFSET 0x10
  338. for (i = 1; i <= dev_cap->num_ports; ++i) {
  339. err = mlx4_cmd_box(dev, 0, mailbox->dma, i, 0, MLX4_CMD_QUERY_PORT,
  340. MLX4_CMD_TIME_CLASS_B);
  341. if (err)
  342. goto out;
  343. MLX4_GET(field, outbox, QUERY_PORT_SUPPORTED_TYPE_OFFSET);
  344. dev_cap->supported_port_types[i] = field & 3;
  345. MLX4_GET(field, outbox, QUERY_PORT_MTU_OFFSET);
  346. dev_cap->ib_mtu[i] = field & 0xf;
  347. MLX4_GET(field, outbox, QUERY_PORT_WIDTH_OFFSET);
  348. dev_cap->max_port_width[i] = field & 0xf;
  349. MLX4_GET(field, outbox, QUERY_PORT_MAX_GID_PKEY_OFFSET);
  350. dev_cap->max_gids[i] = 1 << (field >> 4);
  351. dev_cap->max_pkeys[i] = 1 << (field & 0xf);
  352. MLX4_GET(field, outbox, QUERY_PORT_MAX_VL_OFFSET);
  353. dev_cap->max_vl[i] = field & 0xf;
  354. MLX4_GET(field, outbox, QUERY_PORT_MAX_MACVLAN_OFFSET);
  355. dev_cap->log_max_macs[i] = field & 0xf;
  356. dev_cap->log_max_vlans[i] = field >> 4;
  357. MLX4_GET(dev_cap->eth_mtu[i], outbox, QUERY_PORT_ETH_MTU_OFFSET);
  358. MLX4_GET(dev_cap->def_mac[i], outbox, QUERY_PORT_MAC_OFFSET);
  359. }
  360. }
  361. mlx4_dbg(dev, "Base MM extensions: flags %08x, rsvd L_Key %08x\n",
  362. dev_cap->bmme_flags, dev_cap->reserved_lkey);
  363. /*
  364. * Each UAR has 4 EQ doorbells; so if a UAR is reserved, then
  365. * we can't use any EQs whose doorbell falls on that page,
  366. * even if the EQ itself isn't reserved.
  367. */
  368. dev_cap->reserved_eqs = max(dev_cap->reserved_uars * 4,
  369. dev_cap->reserved_eqs);
  370. mlx4_dbg(dev, "Max ICM size %lld MB\n",
  371. (unsigned long long) dev_cap->max_icm_sz >> 20);
  372. mlx4_dbg(dev, "Max QPs: %d, reserved QPs: %d, entry size: %d\n",
  373. dev_cap->max_qps, dev_cap->reserved_qps, dev_cap->qpc_entry_sz);
  374. mlx4_dbg(dev, "Max SRQs: %d, reserved SRQs: %d, entry size: %d\n",
  375. dev_cap->max_srqs, dev_cap->reserved_srqs, dev_cap->srq_entry_sz);
  376. mlx4_dbg(dev, "Max CQs: %d, reserved CQs: %d, entry size: %d\n",
  377. dev_cap->max_cqs, dev_cap->reserved_cqs, dev_cap->cqc_entry_sz);
  378. mlx4_dbg(dev, "Max EQs: %d, reserved EQs: %d, entry size: %d\n",
  379. dev_cap->max_eqs, dev_cap->reserved_eqs, dev_cap->eqc_entry_sz);
  380. mlx4_dbg(dev, "reserved MPTs: %d, reserved MTTs: %d\n",
  381. dev_cap->reserved_mrws, dev_cap->reserved_mtts);
  382. mlx4_dbg(dev, "Max PDs: %d, reserved PDs: %d, reserved UARs: %d\n",
  383. dev_cap->max_pds, dev_cap->reserved_pds, dev_cap->reserved_uars);
  384. mlx4_dbg(dev, "Max QP/MCG: %d, reserved MGMs: %d\n",
  385. dev_cap->max_pds, dev_cap->reserved_mgms);
  386. mlx4_dbg(dev, "Max CQEs: %d, max WQEs: %d, max SRQ WQEs: %d\n",
  387. dev_cap->max_cq_sz, dev_cap->max_qp_sz, dev_cap->max_srq_sz);
  388. mlx4_dbg(dev, "Local CA ACK delay: %d, max MTU: %d, port width cap: %d\n",
  389. dev_cap->local_ca_ack_delay, 128 << dev_cap->ib_mtu[1],
  390. dev_cap->max_port_width[1]);
  391. mlx4_dbg(dev, "Max SQ desc size: %d, max SQ S/G: %d\n",
  392. dev_cap->max_sq_desc_sz, dev_cap->max_sq_sg);
  393. mlx4_dbg(dev, "Max RQ desc size: %d, max RQ S/G: %d\n",
  394. dev_cap->max_rq_desc_sz, dev_cap->max_rq_sg);
  395. mlx4_dbg(dev, "Max GSO size: %d\n", dev_cap->max_gso_sz);
  396. dump_dev_cap_flags(dev, dev_cap->flags);
  397. out:
  398. mlx4_free_cmd_mailbox(dev, mailbox);
  399. return err;
  400. }
  401. int mlx4_map_cmd(struct mlx4_dev *dev, u16 op, struct mlx4_icm *icm, u64 virt)
  402. {
  403. struct mlx4_cmd_mailbox *mailbox;
  404. struct mlx4_icm_iter iter;
  405. __be64 *pages;
  406. int lg;
  407. int nent = 0;
  408. int i;
  409. int err = 0;
  410. int ts = 0, tc = 0;
  411. mailbox = mlx4_alloc_cmd_mailbox(dev);
  412. if (IS_ERR(mailbox))
  413. return PTR_ERR(mailbox);
  414. memset(mailbox->buf, 0, MLX4_MAILBOX_SIZE);
  415. pages = mailbox->buf;
  416. for (mlx4_icm_first(icm, &iter);
  417. !mlx4_icm_last(&iter);
  418. mlx4_icm_next(&iter)) {
  419. /*
  420. * We have to pass pages that are aligned to their
  421. * size, so find the least significant 1 in the
  422. * address or size and use that as our log2 size.
  423. */
  424. lg = ffs(mlx4_icm_addr(&iter) | mlx4_icm_size(&iter)) - 1;
  425. if (lg < MLX4_ICM_PAGE_SHIFT) {
  426. mlx4_warn(dev, "Got FW area not aligned to %d (%llx/%lx).\n",
  427. MLX4_ICM_PAGE_SIZE,
  428. (unsigned long long) mlx4_icm_addr(&iter),
  429. mlx4_icm_size(&iter));
  430. err = -EINVAL;
  431. goto out;
  432. }
  433. for (i = 0; i < mlx4_icm_size(&iter) >> lg; ++i) {
  434. if (virt != -1) {
  435. pages[nent * 2] = cpu_to_be64(virt);
  436. virt += 1 << lg;
  437. }
  438. pages[nent * 2 + 1] =
  439. cpu_to_be64((mlx4_icm_addr(&iter) + (i << lg)) |
  440. (lg - MLX4_ICM_PAGE_SHIFT));
  441. ts += 1 << (lg - 10);
  442. ++tc;
  443. if (++nent == MLX4_MAILBOX_SIZE / 16) {
  444. err = mlx4_cmd(dev, mailbox->dma, nent, 0, op,
  445. MLX4_CMD_TIME_CLASS_B);
  446. if (err)
  447. goto out;
  448. nent = 0;
  449. }
  450. }
  451. }
  452. if (nent)
  453. err = mlx4_cmd(dev, mailbox->dma, nent, 0, op, MLX4_CMD_TIME_CLASS_B);
  454. if (err)
  455. goto out;
  456. switch (op) {
  457. case MLX4_CMD_MAP_FA:
  458. mlx4_dbg(dev, "Mapped %d chunks/%d KB for FW.\n", tc, ts);
  459. break;
  460. case MLX4_CMD_MAP_ICM_AUX:
  461. mlx4_dbg(dev, "Mapped %d chunks/%d KB for ICM aux.\n", tc, ts);
  462. break;
  463. case MLX4_CMD_MAP_ICM:
  464. mlx4_dbg(dev, "Mapped %d chunks/%d KB at %llx for ICM.\n",
  465. tc, ts, (unsigned long long) virt - (ts << 10));
  466. break;
  467. }
  468. out:
  469. mlx4_free_cmd_mailbox(dev, mailbox);
  470. return err;
  471. }
  472. int mlx4_MAP_FA(struct mlx4_dev *dev, struct mlx4_icm *icm)
  473. {
  474. return mlx4_map_cmd(dev, MLX4_CMD_MAP_FA, icm, -1);
  475. }
  476. int mlx4_UNMAP_FA(struct mlx4_dev *dev)
  477. {
  478. return mlx4_cmd(dev, 0, 0, 0, MLX4_CMD_UNMAP_FA, MLX4_CMD_TIME_CLASS_B);
  479. }
  480. int mlx4_RUN_FW(struct mlx4_dev *dev)
  481. {
  482. return mlx4_cmd(dev, 0, 0, 0, MLX4_CMD_RUN_FW, MLX4_CMD_TIME_CLASS_A);
  483. }
  484. int mlx4_QUERY_FW(struct mlx4_dev *dev)
  485. {
  486. struct mlx4_fw *fw = &mlx4_priv(dev)->fw;
  487. struct mlx4_cmd *cmd = &mlx4_priv(dev)->cmd;
  488. struct mlx4_cmd_mailbox *mailbox;
  489. u32 *outbox;
  490. int err = 0;
  491. u64 fw_ver;
  492. u16 cmd_if_rev;
  493. u8 lg;
  494. #define QUERY_FW_OUT_SIZE 0x100
  495. #define QUERY_FW_VER_OFFSET 0x00
  496. #define QUERY_FW_CMD_IF_REV_OFFSET 0x0a
  497. #define QUERY_FW_MAX_CMD_OFFSET 0x0f
  498. #define QUERY_FW_ERR_START_OFFSET 0x30
  499. #define QUERY_FW_ERR_SIZE_OFFSET 0x38
  500. #define QUERY_FW_ERR_BAR_OFFSET 0x3c
  501. #define QUERY_FW_SIZE_OFFSET 0x00
  502. #define QUERY_FW_CLR_INT_BASE_OFFSET 0x20
  503. #define QUERY_FW_CLR_INT_BAR_OFFSET 0x28
  504. mailbox = mlx4_alloc_cmd_mailbox(dev);
  505. if (IS_ERR(mailbox))
  506. return PTR_ERR(mailbox);
  507. outbox = mailbox->buf;
  508. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_FW,
  509. MLX4_CMD_TIME_CLASS_A);
  510. if (err)
  511. goto out;
  512. MLX4_GET(fw_ver, outbox, QUERY_FW_VER_OFFSET);
  513. /*
  514. * FW subminor version is at more significant bits than minor
  515. * version, so swap here.
  516. */
  517. dev->caps.fw_ver = (fw_ver & 0xffff00000000ull) |
  518. ((fw_ver & 0xffff0000ull) >> 16) |
  519. ((fw_ver & 0x0000ffffull) << 16);
  520. MLX4_GET(cmd_if_rev, outbox, QUERY_FW_CMD_IF_REV_OFFSET);
  521. if (cmd_if_rev < MLX4_COMMAND_INTERFACE_MIN_REV ||
  522. cmd_if_rev > MLX4_COMMAND_INTERFACE_MAX_REV) {
  523. mlx4_err(dev, "Installed FW has unsupported "
  524. "command interface revision %d.\n",
  525. cmd_if_rev);
  526. mlx4_err(dev, "(Installed FW version is %d.%d.%03d)\n",
  527. (int) (dev->caps.fw_ver >> 32),
  528. (int) (dev->caps.fw_ver >> 16) & 0xffff,
  529. (int) dev->caps.fw_ver & 0xffff);
  530. mlx4_err(dev, "This driver version supports only revisions %d to %d.\n",
  531. MLX4_COMMAND_INTERFACE_MIN_REV, MLX4_COMMAND_INTERFACE_MAX_REV);
  532. err = -ENODEV;
  533. goto out;
  534. }
  535. if (cmd_if_rev < MLX4_COMMAND_INTERFACE_NEW_PORT_CMDS)
  536. dev->flags |= MLX4_FLAG_OLD_PORT_CMDS;
  537. MLX4_GET(lg, outbox, QUERY_FW_MAX_CMD_OFFSET);
  538. cmd->max_cmds = 1 << lg;
  539. mlx4_dbg(dev, "FW version %d.%d.%03d (cmd intf rev %d), max commands %d\n",
  540. (int) (dev->caps.fw_ver >> 32),
  541. (int) (dev->caps.fw_ver >> 16) & 0xffff,
  542. (int) dev->caps.fw_ver & 0xffff,
  543. cmd_if_rev, cmd->max_cmds);
  544. MLX4_GET(fw->catas_offset, outbox, QUERY_FW_ERR_START_OFFSET);
  545. MLX4_GET(fw->catas_size, outbox, QUERY_FW_ERR_SIZE_OFFSET);
  546. MLX4_GET(fw->catas_bar, outbox, QUERY_FW_ERR_BAR_OFFSET);
  547. fw->catas_bar = (fw->catas_bar >> 6) * 2;
  548. mlx4_dbg(dev, "Catastrophic error buffer at 0x%llx, size 0x%x, BAR %d\n",
  549. (unsigned long long) fw->catas_offset, fw->catas_size, fw->catas_bar);
  550. MLX4_GET(fw->fw_pages, outbox, QUERY_FW_SIZE_OFFSET);
  551. MLX4_GET(fw->clr_int_base, outbox, QUERY_FW_CLR_INT_BASE_OFFSET);
  552. MLX4_GET(fw->clr_int_bar, outbox, QUERY_FW_CLR_INT_BAR_OFFSET);
  553. fw->clr_int_bar = (fw->clr_int_bar >> 6) * 2;
  554. mlx4_dbg(dev, "FW size %d KB\n", fw->fw_pages >> 2);
  555. /*
  556. * Round up number of system pages needed in case
  557. * MLX4_ICM_PAGE_SIZE < PAGE_SIZE.
  558. */
  559. fw->fw_pages =
  560. ALIGN(fw->fw_pages, PAGE_SIZE / MLX4_ICM_PAGE_SIZE) >>
  561. (PAGE_SHIFT - MLX4_ICM_PAGE_SHIFT);
  562. mlx4_dbg(dev, "Clear int @ %llx, BAR %d\n",
  563. (unsigned long long) fw->clr_int_base, fw->clr_int_bar);
  564. out:
  565. mlx4_free_cmd_mailbox(dev, mailbox);
  566. return err;
  567. }
  568. static void get_board_id(void *vsd, char *board_id)
  569. {
  570. int i;
  571. #define VSD_OFFSET_SIG1 0x00
  572. #define VSD_OFFSET_SIG2 0xde
  573. #define VSD_OFFSET_MLX_BOARD_ID 0xd0
  574. #define VSD_OFFSET_TS_BOARD_ID 0x20
  575. #define VSD_SIGNATURE_TOPSPIN 0x5ad
  576. memset(board_id, 0, MLX4_BOARD_ID_LEN);
  577. if (be16_to_cpup(vsd + VSD_OFFSET_SIG1) == VSD_SIGNATURE_TOPSPIN &&
  578. be16_to_cpup(vsd + VSD_OFFSET_SIG2) == VSD_SIGNATURE_TOPSPIN) {
  579. strlcpy(board_id, vsd + VSD_OFFSET_TS_BOARD_ID, MLX4_BOARD_ID_LEN);
  580. } else {
  581. /*
  582. * The board ID is a string but the firmware byte
  583. * swaps each 4-byte word before passing it back to
  584. * us. Therefore we need to swab it before printing.
  585. */
  586. for (i = 0; i < 4; ++i)
  587. ((u32 *) board_id)[i] =
  588. swab32(*(u32 *) (vsd + VSD_OFFSET_MLX_BOARD_ID + i * 4));
  589. }
  590. }
  591. int mlx4_QUERY_ADAPTER(struct mlx4_dev *dev, struct mlx4_adapter *adapter)
  592. {
  593. struct mlx4_cmd_mailbox *mailbox;
  594. u32 *outbox;
  595. int err;
  596. #define QUERY_ADAPTER_OUT_SIZE 0x100
  597. #define QUERY_ADAPTER_INTA_PIN_OFFSET 0x10
  598. #define QUERY_ADAPTER_VSD_OFFSET 0x20
  599. mailbox = mlx4_alloc_cmd_mailbox(dev);
  600. if (IS_ERR(mailbox))
  601. return PTR_ERR(mailbox);
  602. outbox = mailbox->buf;
  603. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_ADAPTER,
  604. MLX4_CMD_TIME_CLASS_A);
  605. if (err)
  606. goto out;
  607. MLX4_GET(adapter->inta_pin, outbox, QUERY_ADAPTER_INTA_PIN_OFFSET);
  608. get_board_id(outbox + QUERY_ADAPTER_VSD_OFFSET / 4,
  609. adapter->board_id);
  610. out:
  611. mlx4_free_cmd_mailbox(dev, mailbox);
  612. return err;
  613. }
  614. int mlx4_INIT_HCA(struct mlx4_dev *dev, struct mlx4_init_hca_param *param)
  615. {
  616. struct mlx4_cmd_mailbox *mailbox;
  617. __be32 *inbox;
  618. int err;
  619. #define INIT_HCA_IN_SIZE 0x200
  620. #define INIT_HCA_VERSION_OFFSET 0x000
  621. #define INIT_HCA_VERSION 2
  622. #define INIT_HCA_CACHELINE_SZ_OFFSET 0x0e
  623. #define INIT_HCA_FLAGS_OFFSET 0x014
  624. #define INIT_HCA_QPC_OFFSET 0x020
  625. #define INIT_HCA_QPC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x10)
  626. #define INIT_HCA_LOG_QP_OFFSET (INIT_HCA_QPC_OFFSET + 0x17)
  627. #define INIT_HCA_SRQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x28)
  628. #define INIT_HCA_LOG_SRQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x2f)
  629. #define INIT_HCA_CQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x30)
  630. #define INIT_HCA_LOG_CQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x37)
  631. #define INIT_HCA_ALTC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x40)
  632. #define INIT_HCA_AUXC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x50)
  633. #define INIT_HCA_EQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x60)
  634. #define INIT_HCA_LOG_EQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x67)
  635. #define INIT_HCA_RDMARC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x70)
  636. #define INIT_HCA_LOG_RD_OFFSET (INIT_HCA_QPC_OFFSET + 0x77)
  637. #define INIT_HCA_MCAST_OFFSET 0x0c0
  638. #define INIT_HCA_MC_BASE_OFFSET (INIT_HCA_MCAST_OFFSET + 0x00)
  639. #define INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x12)
  640. #define INIT_HCA_LOG_MC_HASH_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x16)
  641. #define INIT_HCA_LOG_MC_TABLE_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x1b)
  642. #define INIT_HCA_TPT_OFFSET 0x0f0
  643. #define INIT_HCA_DMPT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x00)
  644. #define INIT_HCA_LOG_MPT_SZ_OFFSET (INIT_HCA_TPT_OFFSET + 0x0b)
  645. #define INIT_HCA_MTT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x10)
  646. #define INIT_HCA_CMPT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x18)
  647. #define INIT_HCA_UAR_OFFSET 0x120
  648. #define INIT_HCA_LOG_UAR_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x0a)
  649. #define INIT_HCA_UAR_PAGE_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x0b)
  650. mailbox = mlx4_alloc_cmd_mailbox(dev);
  651. if (IS_ERR(mailbox))
  652. return PTR_ERR(mailbox);
  653. inbox = mailbox->buf;
  654. memset(inbox, 0, INIT_HCA_IN_SIZE);
  655. *((u8 *) mailbox->buf + INIT_HCA_VERSION_OFFSET) = INIT_HCA_VERSION;
  656. *((u8 *) mailbox->buf + INIT_HCA_CACHELINE_SZ_OFFSET) =
  657. (ilog2(cache_line_size()) - 4) << 5;
  658. #if defined(__LITTLE_ENDIAN)
  659. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) &= ~cpu_to_be32(1 << 1);
  660. #elif defined(__BIG_ENDIAN)
  661. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 1);
  662. #else
  663. #error Host endianness not defined
  664. #endif
  665. /* Check port for UD address vector: */
  666. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1);
  667. /* Enable IPoIB checksumming if we can: */
  668. if (dev->caps.flags & MLX4_DEV_CAP_FLAG_IPOIB_CSUM)
  669. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 3);
  670. /* Enable QoS support if module parameter set */
  671. if (enable_qos)
  672. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 2);
  673. /* QPC/EEC/CQC/EQC/RDMARC attributes */
  674. MLX4_PUT(inbox, param->qpc_base, INIT_HCA_QPC_BASE_OFFSET);
  675. MLX4_PUT(inbox, param->log_num_qps, INIT_HCA_LOG_QP_OFFSET);
  676. MLX4_PUT(inbox, param->srqc_base, INIT_HCA_SRQC_BASE_OFFSET);
  677. MLX4_PUT(inbox, param->log_num_srqs, INIT_HCA_LOG_SRQ_OFFSET);
  678. MLX4_PUT(inbox, param->cqc_base, INIT_HCA_CQC_BASE_OFFSET);
  679. MLX4_PUT(inbox, param->log_num_cqs, INIT_HCA_LOG_CQ_OFFSET);
  680. MLX4_PUT(inbox, param->altc_base, INIT_HCA_ALTC_BASE_OFFSET);
  681. MLX4_PUT(inbox, param->auxc_base, INIT_HCA_AUXC_BASE_OFFSET);
  682. MLX4_PUT(inbox, param->eqc_base, INIT_HCA_EQC_BASE_OFFSET);
  683. MLX4_PUT(inbox, param->log_num_eqs, INIT_HCA_LOG_EQ_OFFSET);
  684. MLX4_PUT(inbox, param->rdmarc_base, INIT_HCA_RDMARC_BASE_OFFSET);
  685. MLX4_PUT(inbox, param->log_rd_per_qp, INIT_HCA_LOG_RD_OFFSET);
  686. /* multicast attributes */
  687. MLX4_PUT(inbox, param->mc_base, INIT_HCA_MC_BASE_OFFSET);
  688. MLX4_PUT(inbox, param->log_mc_entry_sz, INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET);
  689. MLX4_PUT(inbox, param->log_mc_hash_sz, INIT_HCA_LOG_MC_HASH_SZ_OFFSET);
  690. MLX4_PUT(inbox, param->log_mc_table_sz, INIT_HCA_LOG_MC_TABLE_SZ_OFFSET);
  691. /* TPT attributes */
  692. MLX4_PUT(inbox, param->dmpt_base, INIT_HCA_DMPT_BASE_OFFSET);
  693. MLX4_PUT(inbox, param->log_mpt_sz, INIT_HCA_LOG_MPT_SZ_OFFSET);
  694. MLX4_PUT(inbox, param->mtt_base, INIT_HCA_MTT_BASE_OFFSET);
  695. MLX4_PUT(inbox, param->cmpt_base, INIT_HCA_CMPT_BASE_OFFSET);
  696. /* UAR attributes */
  697. MLX4_PUT(inbox, (u8) (PAGE_SHIFT - 12), INIT_HCA_UAR_PAGE_SZ_OFFSET);
  698. MLX4_PUT(inbox, param->log_uar_sz, INIT_HCA_LOG_UAR_SZ_OFFSET);
  699. err = mlx4_cmd(dev, mailbox->dma, 0, 0, MLX4_CMD_INIT_HCA, 10000);
  700. if (err)
  701. mlx4_err(dev, "INIT_HCA returns %d\n", err);
  702. mlx4_free_cmd_mailbox(dev, mailbox);
  703. return err;
  704. }
  705. int mlx4_INIT_PORT(struct mlx4_dev *dev, int port)
  706. {
  707. struct mlx4_cmd_mailbox *mailbox;
  708. u32 *inbox;
  709. int err;
  710. u32 flags;
  711. u16 field;
  712. if (dev->flags & MLX4_FLAG_OLD_PORT_CMDS) {
  713. #define INIT_PORT_IN_SIZE 256
  714. #define INIT_PORT_FLAGS_OFFSET 0x00
  715. #define INIT_PORT_FLAG_SIG (1 << 18)
  716. #define INIT_PORT_FLAG_NG (1 << 17)
  717. #define INIT_PORT_FLAG_G0 (1 << 16)
  718. #define INIT_PORT_VL_SHIFT 4
  719. #define INIT_PORT_PORT_WIDTH_SHIFT 8
  720. #define INIT_PORT_MTU_OFFSET 0x04
  721. #define INIT_PORT_MAX_GID_OFFSET 0x06
  722. #define INIT_PORT_MAX_PKEY_OFFSET 0x0a
  723. #define INIT_PORT_GUID0_OFFSET 0x10
  724. #define INIT_PORT_NODE_GUID_OFFSET 0x18
  725. #define INIT_PORT_SI_GUID_OFFSET 0x20
  726. mailbox = mlx4_alloc_cmd_mailbox(dev);
  727. if (IS_ERR(mailbox))
  728. return PTR_ERR(mailbox);
  729. inbox = mailbox->buf;
  730. memset(inbox, 0, INIT_PORT_IN_SIZE);
  731. flags = 0;
  732. flags |= (dev->caps.vl_cap[port] & 0xf) << INIT_PORT_VL_SHIFT;
  733. flags |= (dev->caps.port_width_cap[port] & 0xf) << INIT_PORT_PORT_WIDTH_SHIFT;
  734. MLX4_PUT(inbox, flags, INIT_PORT_FLAGS_OFFSET);
  735. field = 128 << dev->caps.ib_mtu_cap[port];
  736. MLX4_PUT(inbox, field, INIT_PORT_MTU_OFFSET);
  737. field = dev->caps.gid_table_len[port];
  738. MLX4_PUT(inbox, field, INIT_PORT_MAX_GID_OFFSET);
  739. field = dev->caps.pkey_table_len[port];
  740. MLX4_PUT(inbox, field, INIT_PORT_MAX_PKEY_OFFSET);
  741. err = mlx4_cmd(dev, mailbox->dma, port, 0, MLX4_CMD_INIT_PORT,
  742. MLX4_CMD_TIME_CLASS_A);
  743. mlx4_free_cmd_mailbox(dev, mailbox);
  744. } else
  745. err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_INIT_PORT,
  746. MLX4_CMD_TIME_CLASS_A);
  747. return err;
  748. }
  749. EXPORT_SYMBOL_GPL(mlx4_INIT_PORT);
  750. int mlx4_CLOSE_PORT(struct mlx4_dev *dev, int port)
  751. {
  752. return mlx4_cmd(dev, 0, port, 0, MLX4_CMD_CLOSE_PORT, 1000);
  753. }
  754. EXPORT_SYMBOL_GPL(mlx4_CLOSE_PORT);
  755. int mlx4_CLOSE_HCA(struct mlx4_dev *dev, int panic)
  756. {
  757. return mlx4_cmd(dev, 0, 0, panic, MLX4_CMD_CLOSE_HCA, 1000);
  758. }
  759. int mlx4_SET_ICM_SIZE(struct mlx4_dev *dev, u64 icm_size, u64 *aux_pages)
  760. {
  761. int ret = mlx4_cmd_imm(dev, icm_size, aux_pages, 0, 0,
  762. MLX4_CMD_SET_ICM_SIZE,
  763. MLX4_CMD_TIME_CLASS_A);
  764. if (ret)
  765. return ret;
  766. /*
  767. * Round up number of system pages needed in case
  768. * MLX4_ICM_PAGE_SIZE < PAGE_SIZE.
  769. */
  770. *aux_pages = ALIGN(*aux_pages, PAGE_SIZE / MLX4_ICM_PAGE_SIZE) >>
  771. (PAGE_SHIFT - MLX4_ICM_PAGE_SHIFT);
  772. return 0;
  773. }
  774. int mlx4_NOP(struct mlx4_dev *dev)
  775. {
  776. /* Input modifier of 0x1f means "finish as soon as possible." */
  777. return mlx4_cmd(dev, 0, 0x1f, 0, MLX4_CMD_NOP, 100);
  778. }