mscan.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669
  1. /*
  2. * CAN bus driver for the alone generic (as possible as) MSCAN controller.
  3. *
  4. * Copyright (C) 2005-2006 Andrey Volkov <avolkov@varma-el.com>,
  5. * Varma Electronics Oy
  6. * Copyright (C) 2008-2009 Wolfgang Grandegger <wg@grandegger.com>
  7. * Copytight (C) 2008-2009 Pengutronix <kernel@pengutronix.de>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the version 2 of the GNU General Public License
  11. * as published by the Free Software Foundation
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  21. */
  22. #include <linux/kernel.h>
  23. #include <linux/module.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/delay.h>
  26. #include <linux/netdevice.h>
  27. #include <linux/if_arp.h>
  28. #include <linux/if_ether.h>
  29. #include <linux/list.h>
  30. #include <linux/can.h>
  31. #include <linux/can/dev.h>
  32. #include <linux/can/error.h>
  33. #include <linux/io.h>
  34. #include "mscan.h"
  35. static struct can_bittiming_const mscan_bittiming_const = {
  36. .name = "mscan",
  37. .tseg1_min = 4,
  38. .tseg1_max = 16,
  39. .tseg2_min = 2,
  40. .tseg2_max = 8,
  41. .sjw_max = 4,
  42. .brp_min = 1,
  43. .brp_max = 64,
  44. .brp_inc = 1,
  45. };
  46. struct mscan_state {
  47. u8 mode;
  48. u8 canrier;
  49. u8 cantier;
  50. };
  51. static enum can_state state_map[] = {
  52. CAN_STATE_ERROR_ACTIVE,
  53. CAN_STATE_ERROR_WARNING,
  54. CAN_STATE_ERROR_PASSIVE,
  55. CAN_STATE_BUS_OFF
  56. };
  57. static int mscan_set_mode(struct net_device *dev, u8 mode)
  58. {
  59. struct mscan_priv *priv = netdev_priv(dev);
  60. struct mscan_regs *regs = (struct mscan_regs *)priv->reg_base;
  61. int ret = 0;
  62. int i;
  63. u8 canctl1;
  64. if (mode != MSCAN_NORMAL_MODE) {
  65. if (priv->tx_active) {
  66. /* Abort transfers before going to sleep */#
  67. out_8(&regs->cantarq, priv->tx_active);
  68. /* Suppress TX done interrupts */
  69. out_8(&regs->cantier, 0);
  70. }
  71. canctl1 = in_8(&regs->canctl1);
  72. if ((mode & MSCAN_SLPRQ) && !(canctl1 & MSCAN_SLPAK)) {
  73. setbits8(&regs->canctl0, MSCAN_SLPRQ);
  74. for (i = 0; i < MSCAN_SET_MODE_RETRIES; i++) {
  75. if (in_8(&regs->canctl1) & MSCAN_SLPAK)
  76. break;
  77. udelay(100);
  78. }
  79. /*
  80. * The mscan controller will fail to enter sleep mode,
  81. * while there are irregular activities on bus, like
  82. * somebody keeps retransmitting. This behavior is
  83. * undocumented and seems to differ between mscan built
  84. * in mpc5200b and mpc5200. We proceed in that case,
  85. * since otherwise the slprq will be kept set and the
  86. * controller will get stuck. NOTE: INITRQ or CSWAI
  87. * will abort all active transmit actions, if still
  88. * any, at once.
  89. */
  90. if (i >= MSCAN_SET_MODE_RETRIES)
  91. dev_dbg(dev->dev.parent,
  92. "device failed to enter sleep mode. "
  93. "We proceed anyhow.\n");
  94. else
  95. priv->can.state = CAN_STATE_SLEEPING;
  96. }
  97. if ((mode & MSCAN_INITRQ) && !(canctl1 & MSCAN_INITAK)) {
  98. setbits8(&regs->canctl0, MSCAN_INITRQ);
  99. for (i = 0; i < MSCAN_SET_MODE_RETRIES; i++) {
  100. if (in_8(&regs->canctl1) & MSCAN_INITAK)
  101. break;
  102. }
  103. if (i >= MSCAN_SET_MODE_RETRIES)
  104. ret = -ENODEV;
  105. }
  106. if (!ret)
  107. priv->can.state = CAN_STATE_STOPPED;
  108. if (mode & MSCAN_CSWAI)
  109. setbits8(&regs->canctl0, MSCAN_CSWAI);
  110. } else {
  111. canctl1 = in_8(&regs->canctl1);
  112. if (canctl1 & (MSCAN_SLPAK | MSCAN_INITAK)) {
  113. clrbits8(&regs->canctl0, MSCAN_SLPRQ | MSCAN_INITRQ);
  114. for (i = 0; i < MSCAN_SET_MODE_RETRIES; i++) {
  115. canctl1 = in_8(&regs->canctl1);
  116. if (!(canctl1 & (MSCAN_INITAK | MSCAN_SLPAK)))
  117. break;
  118. }
  119. if (i >= MSCAN_SET_MODE_RETRIES)
  120. ret = -ENODEV;
  121. else
  122. priv->can.state = CAN_STATE_ERROR_ACTIVE;
  123. }
  124. }
  125. return ret;
  126. }
  127. static int mscan_start(struct net_device *dev)
  128. {
  129. struct mscan_priv *priv = netdev_priv(dev);
  130. struct mscan_regs *regs = (struct mscan_regs *)priv->reg_base;
  131. u8 canrflg;
  132. int err;
  133. out_8(&regs->canrier, 0);
  134. INIT_LIST_HEAD(&priv->tx_head);
  135. priv->prev_buf_id = 0;
  136. priv->cur_pri = 0;
  137. priv->tx_active = 0;
  138. priv->shadow_canrier = 0;
  139. priv->flags = 0;
  140. err = mscan_set_mode(dev, MSCAN_NORMAL_MODE);
  141. if (err)
  142. return err;
  143. canrflg = in_8(&regs->canrflg);
  144. priv->shadow_statflg = canrflg & MSCAN_STAT_MSK;
  145. priv->can.state = state_map[max(MSCAN_STATE_RX(canrflg),
  146. MSCAN_STATE_TX(canrflg))];
  147. out_8(&regs->cantier, 0);
  148. /* Enable receive interrupts. */
  149. out_8(&regs->canrier, MSCAN_OVRIE | MSCAN_RXFIE | MSCAN_CSCIE |
  150. MSCAN_RSTATE1 | MSCAN_RSTATE0 | MSCAN_TSTATE1 | MSCAN_TSTATE0);
  151. return 0;
  152. }
  153. static netdev_tx_t mscan_start_xmit(struct sk_buff *skb, struct net_device *dev)
  154. {
  155. struct can_frame *frame = (struct can_frame *)skb->data;
  156. struct mscan_priv *priv = netdev_priv(dev);
  157. struct mscan_regs *regs = (struct mscan_regs *)priv->reg_base;
  158. int i, rtr, buf_id;
  159. u32 can_id;
  160. if (frame->can_dlc > 8)
  161. return -EINVAL;
  162. out_8(&regs->cantier, 0);
  163. i = ~priv->tx_active & MSCAN_TXE;
  164. buf_id = ffs(i) - 1;
  165. switch (hweight8(i)) {
  166. case 0:
  167. netif_stop_queue(dev);
  168. dev_err(dev->dev.parent, "Tx Ring full when queue awake!\n");
  169. return NETDEV_TX_BUSY;
  170. case 1:
  171. /*
  172. * if buf_id < 3, then current frame will be send out of order,
  173. * since buffer with lower id have higher priority (hell..)
  174. */
  175. netif_stop_queue(dev);
  176. case 2:
  177. if (buf_id < priv->prev_buf_id) {
  178. priv->cur_pri++;
  179. if (priv->cur_pri == 0xff) {
  180. set_bit(F_TX_WAIT_ALL, &priv->flags);
  181. netif_stop_queue(dev);
  182. }
  183. }
  184. set_bit(F_TX_PROGRESS, &priv->flags);
  185. break;
  186. }
  187. priv->prev_buf_id = buf_id;
  188. out_8(&regs->cantbsel, i);
  189. rtr = frame->can_id & CAN_RTR_FLAG;
  190. /* RTR is always the lowest bit of interest, then IDs follow */
  191. if (frame->can_id & CAN_EFF_FLAG) {
  192. can_id = (frame->can_id & CAN_EFF_MASK)
  193. << (MSCAN_EFF_RTR_SHIFT + 1);
  194. if (rtr)
  195. can_id |= 1 << MSCAN_EFF_RTR_SHIFT;
  196. out_be16(&regs->tx.idr3_2, can_id);
  197. can_id >>= 16;
  198. /* EFF_FLAGS are inbetween the IDs :( */
  199. can_id = (can_id & 0x7) | ((can_id << 2) & 0xffe0)
  200. | MSCAN_EFF_FLAGS;
  201. } else {
  202. can_id = (frame->can_id & CAN_SFF_MASK)
  203. << (MSCAN_SFF_RTR_SHIFT + 1);
  204. if (rtr)
  205. can_id |= 1 << MSCAN_SFF_RTR_SHIFT;
  206. }
  207. out_be16(&regs->tx.idr1_0, can_id);
  208. if (!rtr) {
  209. void __iomem *data = &regs->tx.dsr1_0;
  210. u16 *payload = (u16 *)frame->data;
  211. /* It is safe to write into dsr[dlc+1] */
  212. for (i = 0; i < (frame->can_dlc + 1) / 2; i++) {
  213. out_be16(data, *payload++);
  214. data += 2 + _MSCAN_RESERVED_DSR_SIZE;
  215. }
  216. }
  217. out_8(&regs->tx.dlr, frame->can_dlc);
  218. out_8(&regs->tx.tbpr, priv->cur_pri);
  219. /* Start transmission. */
  220. out_8(&regs->cantflg, 1 << buf_id);
  221. if (!test_bit(F_TX_PROGRESS, &priv->flags))
  222. dev->trans_start = jiffies;
  223. list_add_tail(&priv->tx_queue[buf_id].list, &priv->tx_head);
  224. can_put_echo_skb(skb, dev, buf_id);
  225. /* Enable interrupt. */
  226. priv->tx_active |= 1 << buf_id;
  227. out_8(&regs->cantier, priv->tx_active);
  228. return NETDEV_TX_OK;
  229. }
  230. /* This function returns the old state to see where we came from */
  231. static enum can_state check_set_state(struct net_device *dev, u8 canrflg)
  232. {
  233. struct mscan_priv *priv = netdev_priv(dev);
  234. enum can_state state, old_state = priv->can.state;
  235. if (canrflg & MSCAN_CSCIF && old_state <= CAN_STATE_BUS_OFF) {
  236. state = state_map[max(MSCAN_STATE_RX(canrflg),
  237. MSCAN_STATE_TX(canrflg))];
  238. priv->can.state = state;
  239. }
  240. return old_state;
  241. }
  242. static void mscan_get_rx_frame(struct net_device *dev, struct can_frame *frame)
  243. {
  244. struct mscan_priv *priv = netdev_priv(dev);
  245. struct mscan_regs *regs = (struct mscan_regs *)priv->reg_base;
  246. u32 can_id;
  247. int i;
  248. can_id = in_be16(&regs->rx.idr1_0);
  249. if (can_id & (1 << 3)) {
  250. frame->can_id = CAN_EFF_FLAG;
  251. can_id = ((can_id << 16) | in_be16(&regs->rx.idr3_2));
  252. can_id = ((can_id & 0xffe00000) |
  253. ((can_id & 0x7ffff) << 2)) >> 2;
  254. } else {
  255. can_id >>= 4;
  256. frame->can_id = 0;
  257. }
  258. frame->can_id |= can_id >> 1;
  259. if (can_id & 1)
  260. frame->can_id |= CAN_RTR_FLAG;
  261. frame->can_dlc = get_can_dlc(in_8(&regs->rx.dlr) & 0xf);
  262. if (!(frame->can_id & CAN_RTR_FLAG)) {
  263. void __iomem *data = &regs->rx.dsr1_0;
  264. u16 *payload = (u16 *)frame->data;
  265. for (i = 0; i < (frame->can_dlc + 1) / 2; i++) {
  266. *payload++ = in_be16(data);
  267. data += 2 + _MSCAN_RESERVED_DSR_SIZE;
  268. }
  269. }
  270. out_8(&regs->canrflg, MSCAN_RXF);
  271. }
  272. static void mscan_get_err_frame(struct net_device *dev, struct can_frame *frame,
  273. u8 canrflg)
  274. {
  275. struct mscan_priv *priv = netdev_priv(dev);
  276. struct mscan_regs *regs = (struct mscan_regs *)priv->reg_base;
  277. struct net_device_stats *stats = &dev->stats;
  278. enum can_state old_state;
  279. dev_dbg(dev->dev.parent, "error interrupt (canrflg=%#x)\n", canrflg);
  280. frame->can_id = CAN_ERR_FLAG;
  281. if (canrflg & MSCAN_OVRIF) {
  282. frame->can_id |= CAN_ERR_CRTL;
  283. frame->data[1] = CAN_ERR_CRTL_RX_OVERFLOW;
  284. stats->rx_over_errors++;
  285. stats->rx_errors++;
  286. } else {
  287. frame->data[1] = 0;
  288. }
  289. old_state = check_set_state(dev, canrflg);
  290. /* State changed */
  291. if (old_state != priv->can.state) {
  292. switch (priv->can.state) {
  293. case CAN_STATE_ERROR_WARNING:
  294. frame->can_id |= CAN_ERR_CRTL;
  295. priv->can.can_stats.error_warning++;
  296. if ((priv->shadow_statflg & MSCAN_RSTAT_MSK) <
  297. (canrflg & MSCAN_RSTAT_MSK))
  298. frame->data[1] |= CAN_ERR_CRTL_RX_WARNING;
  299. if ((priv->shadow_statflg & MSCAN_TSTAT_MSK) <
  300. (canrflg & MSCAN_TSTAT_MSK))
  301. frame->data[1] |= CAN_ERR_CRTL_TX_WARNING;
  302. break;
  303. case CAN_STATE_ERROR_PASSIVE:
  304. frame->can_id |= CAN_ERR_CRTL;
  305. priv->can.can_stats.error_passive++;
  306. frame->data[1] |= CAN_ERR_CRTL_RX_PASSIVE;
  307. break;
  308. case CAN_STATE_BUS_OFF:
  309. frame->can_id |= CAN_ERR_BUSOFF;
  310. /*
  311. * The MSCAN on the MPC5200 does recover from bus-off
  312. * automatically. To avoid that we stop the chip doing
  313. * a light-weight stop (we are in irq-context).
  314. */
  315. out_8(&regs->cantier, 0);
  316. out_8(&regs->canrier, 0);
  317. setbits8(&regs->canctl0, MSCAN_SLPRQ | MSCAN_INITRQ);
  318. can_bus_off(dev);
  319. break;
  320. default:
  321. break;
  322. }
  323. }
  324. priv->shadow_statflg = canrflg & MSCAN_STAT_MSK;
  325. frame->can_dlc = CAN_ERR_DLC;
  326. out_8(&regs->canrflg, MSCAN_ERR_IF);
  327. }
  328. static int mscan_rx_poll(struct napi_struct *napi, int quota)
  329. {
  330. struct mscan_priv *priv = container_of(napi, struct mscan_priv, napi);
  331. struct net_device *dev = napi->dev;
  332. struct mscan_regs *regs = (struct mscan_regs *)priv->reg_base;
  333. struct net_device_stats *stats = &dev->stats;
  334. int npackets = 0;
  335. int ret = 1;
  336. struct sk_buff *skb;
  337. struct can_frame *frame;
  338. u8 canrflg;
  339. while (npackets < quota) {
  340. canrflg = in_8(&regs->canrflg);
  341. if (!(canrflg & (MSCAN_RXF | MSCAN_ERR_IF)))
  342. break;
  343. skb = alloc_can_skb(dev, &frame);
  344. if (!skb) {
  345. if (printk_ratelimit())
  346. dev_notice(dev->dev.parent, "packet dropped\n");
  347. stats->rx_dropped++;
  348. out_8(&regs->canrflg, canrflg);
  349. continue;
  350. }
  351. if (canrflg & MSCAN_RXF)
  352. mscan_get_rx_frame(dev, frame);
  353. else if (canrflg & MSCAN_ERR_IF)
  354. mscan_get_err_frame(dev, frame, canrflg);
  355. stats->rx_packets++;
  356. stats->rx_bytes += frame->can_dlc;
  357. npackets++;
  358. netif_receive_skb(skb);
  359. }
  360. if (!(in_8(&regs->canrflg) & (MSCAN_RXF | MSCAN_ERR_IF))) {
  361. napi_complete(&priv->napi);
  362. clear_bit(F_RX_PROGRESS, &priv->flags);
  363. if (priv->can.state < CAN_STATE_BUS_OFF)
  364. out_8(&regs->canrier, priv->shadow_canrier);
  365. ret = 0;
  366. }
  367. return ret;
  368. }
  369. static irqreturn_t mscan_isr(int irq, void *dev_id)
  370. {
  371. struct net_device *dev = (struct net_device *)dev_id;
  372. struct mscan_priv *priv = netdev_priv(dev);
  373. struct mscan_regs *regs = (struct mscan_regs *)priv->reg_base;
  374. struct net_device_stats *stats = &dev->stats;
  375. u8 cantier, cantflg, canrflg;
  376. irqreturn_t ret = IRQ_NONE;
  377. cantier = in_8(&regs->cantier) & MSCAN_TXE;
  378. cantflg = in_8(&regs->cantflg) & cantier;
  379. if (cantier && cantflg) {
  380. struct list_head *tmp, *pos;
  381. list_for_each_safe(pos, tmp, &priv->tx_head) {
  382. struct tx_queue_entry *entry =
  383. list_entry(pos, struct tx_queue_entry, list);
  384. u8 mask = entry->mask;
  385. if (!(cantflg & mask))
  386. continue;
  387. out_8(&regs->cantbsel, mask);
  388. stats->tx_bytes += in_8(&regs->tx.dlr);
  389. stats->tx_packets++;
  390. can_get_echo_skb(dev, entry->id);
  391. priv->tx_active &= ~mask;
  392. list_del(pos);
  393. }
  394. if (list_empty(&priv->tx_head)) {
  395. clear_bit(F_TX_WAIT_ALL, &priv->flags);
  396. clear_bit(F_TX_PROGRESS, &priv->flags);
  397. priv->cur_pri = 0;
  398. } else {
  399. dev->trans_start = jiffies;
  400. }
  401. if (!test_bit(F_TX_WAIT_ALL, &priv->flags))
  402. netif_wake_queue(dev);
  403. out_8(&regs->cantier, priv->tx_active);
  404. ret = IRQ_HANDLED;
  405. }
  406. canrflg = in_8(&regs->canrflg);
  407. if ((canrflg & ~MSCAN_STAT_MSK) &&
  408. !test_and_set_bit(F_RX_PROGRESS, &priv->flags)) {
  409. if (canrflg & ~MSCAN_STAT_MSK) {
  410. priv->shadow_canrier = in_8(&regs->canrier);
  411. out_8(&regs->canrier, 0);
  412. napi_schedule(&priv->napi);
  413. ret = IRQ_HANDLED;
  414. } else {
  415. clear_bit(F_RX_PROGRESS, &priv->flags);
  416. }
  417. }
  418. return ret;
  419. }
  420. static int mscan_do_set_mode(struct net_device *dev, enum can_mode mode)
  421. {
  422. struct mscan_priv *priv = netdev_priv(dev);
  423. int ret = 0;
  424. if (!priv->open_time)
  425. return -EINVAL;
  426. switch (mode) {
  427. case CAN_MODE_START:
  428. if (priv->can.state <= CAN_STATE_BUS_OFF)
  429. mscan_set_mode(dev, MSCAN_INIT_MODE);
  430. ret = mscan_start(dev);
  431. if (ret)
  432. break;
  433. if (netif_queue_stopped(dev))
  434. netif_wake_queue(dev);
  435. break;
  436. default:
  437. ret = -EOPNOTSUPP;
  438. break;
  439. }
  440. return ret;
  441. }
  442. static int mscan_do_set_bittiming(struct net_device *dev)
  443. {
  444. struct mscan_priv *priv = netdev_priv(dev);
  445. struct mscan_regs *regs = (struct mscan_regs *)priv->reg_base;
  446. struct can_bittiming *bt = &priv->can.bittiming;
  447. u8 btr0, btr1;
  448. btr0 = BTR0_SET_BRP(bt->brp) | BTR0_SET_SJW(bt->sjw);
  449. btr1 = (BTR1_SET_TSEG1(bt->prop_seg + bt->phase_seg1) |
  450. BTR1_SET_TSEG2(bt->phase_seg2) |
  451. BTR1_SET_SAM(priv->can.ctrlmode & CAN_CTRLMODE_3_SAMPLES));
  452. dev_info(dev->dev.parent, "setting BTR0=0x%02x BTR1=0x%02x\n",
  453. btr0, btr1);
  454. out_8(&regs->canbtr0, btr0);
  455. out_8(&regs->canbtr1, btr1);
  456. return 0;
  457. }
  458. static int mscan_open(struct net_device *dev)
  459. {
  460. int ret;
  461. struct mscan_priv *priv = netdev_priv(dev);
  462. struct mscan_regs *regs = (struct mscan_regs *)priv->reg_base;
  463. /* common open */
  464. ret = open_candev(dev);
  465. if (ret)
  466. return ret;
  467. napi_enable(&priv->napi);
  468. ret = request_irq(dev->irq, mscan_isr, 0, dev->name, dev);
  469. if (ret < 0) {
  470. dev_err(dev->dev.parent, "failed to attach interrupt\n");
  471. goto exit_napi_disable;
  472. }
  473. priv->open_time = jiffies;
  474. clrbits8(&regs->canctl1, MSCAN_LISTEN);
  475. ret = mscan_start(dev);
  476. if (ret)
  477. goto exit_free_irq;
  478. netif_start_queue(dev);
  479. return 0;
  480. exit_free_irq:
  481. priv->open_time = 0;
  482. free_irq(dev->irq, dev);
  483. exit_napi_disable:
  484. napi_disable(&priv->napi);
  485. close_candev(dev);
  486. return ret;
  487. }
  488. static int mscan_close(struct net_device *dev)
  489. {
  490. struct mscan_priv *priv = netdev_priv(dev);
  491. struct mscan_regs *regs = (struct mscan_regs *)priv->reg_base;
  492. netif_stop_queue(dev);
  493. napi_disable(&priv->napi);
  494. out_8(&regs->cantier, 0);
  495. out_8(&regs->canrier, 0);
  496. mscan_set_mode(dev, MSCAN_INIT_MODE);
  497. close_candev(dev);
  498. free_irq(dev->irq, dev);
  499. priv->open_time = 0;
  500. return 0;
  501. }
  502. static const struct net_device_ops mscan_netdev_ops = {
  503. .ndo_open = mscan_open,
  504. .ndo_stop = mscan_close,
  505. .ndo_start_xmit = mscan_start_xmit,
  506. };
  507. int register_mscandev(struct net_device *dev, int clock_src)
  508. {
  509. struct mscan_priv *priv = netdev_priv(dev);
  510. struct mscan_regs *regs = (struct mscan_regs *)priv->reg_base;
  511. u8 ctl1;
  512. ctl1 = in_8(&regs->canctl1);
  513. if (clock_src)
  514. ctl1 |= MSCAN_CLKSRC;
  515. else
  516. ctl1 &= ~MSCAN_CLKSRC;
  517. ctl1 |= MSCAN_CANE;
  518. out_8(&regs->canctl1, ctl1);
  519. udelay(100);
  520. /* acceptance mask/acceptance code (accept everything) */
  521. out_be16(&regs->canidar1_0, 0);
  522. out_be16(&regs->canidar3_2, 0);
  523. out_be16(&regs->canidar5_4, 0);
  524. out_be16(&regs->canidar7_6, 0);
  525. out_be16(&regs->canidmr1_0, 0xffff);
  526. out_be16(&regs->canidmr3_2, 0xffff);
  527. out_be16(&regs->canidmr5_4, 0xffff);
  528. out_be16(&regs->canidmr7_6, 0xffff);
  529. /* Two 32 bit Acceptance Filters */
  530. out_8(&regs->canidac, MSCAN_AF_32BIT);
  531. mscan_set_mode(dev, MSCAN_INIT_MODE);
  532. return register_candev(dev);
  533. }
  534. void unregister_mscandev(struct net_device *dev)
  535. {
  536. struct mscan_priv *priv = netdev_priv(dev);
  537. struct mscan_regs *regs = (struct mscan_regs *)priv->reg_base;
  538. mscan_set_mode(dev, MSCAN_INIT_MODE);
  539. clrbits8(&regs->canctl1, MSCAN_CANE);
  540. unregister_candev(dev);
  541. }
  542. struct net_device *alloc_mscandev(void)
  543. {
  544. struct net_device *dev;
  545. struct mscan_priv *priv;
  546. int i;
  547. dev = alloc_candev(sizeof(struct mscan_priv), MSCAN_ECHO_SKB_MAX);
  548. if (!dev)
  549. return NULL;
  550. priv = netdev_priv(dev);
  551. dev->netdev_ops = &mscan_netdev_ops;
  552. dev->flags |= IFF_ECHO; /* we support local echo */
  553. netif_napi_add(dev, &priv->napi, mscan_rx_poll, 8);
  554. priv->can.bittiming_const = &mscan_bittiming_const;
  555. priv->can.do_set_bittiming = mscan_do_set_bittiming;
  556. priv->can.do_set_mode = mscan_do_set_mode;
  557. for (i = 0; i < TX_QUEUE_SIZE; i++) {
  558. priv->tx_queue[i].id = i;
  559. priv->tx_queue[i].mask = 1 << i;
  560. }
  561. return dev;
  562. }
  563. MODULE_AUTHOR("Andrey Volkov <avolkov@varma-el.com>");
  564. MODULE_LICENSE("GPL v2");
  565. MODULE_DESCRIPTION("CAN port driver for a MSCAN based chips");