omap2.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820
  1. /*
  2. * linux/drivers/mtd/onenand/omap2.c
  3. *
  4. * OneNAND driver for OMAP2 / OMAP3
  5. *
  6. * Copyright © 2005-2006 Nokia Corporation
  7. *
  8. * Author: Jarkko Lavinen <jarkko.lavinen@nokia.com> and Juha Yrjölä
  9. * IRQ and DMA support written by Timo Teras
  10. *
  11. * This program is free software; you can redistribute it and/or modify it
  12. * under the terms of the GNU General Public License version 2 as published by
  13. * the Free Software Foundation.
  14. *
  15. * This program is distributed in the hope that it will be useful, but WITHOUT
  16. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  17. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  18. * more details.
  19. *
  20. * You should have received a copy of the GNU General Public License along with
  21. * this program; see the file COPYING. If not, write to the Free Software
  22. * Foundation, 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  23. *
  24. */
  25. #include <linux/device.h>
  26. #include <linux/module.h>
  27. #include <linux/init.h>
  28. #include <linux/mtd/mtd.h>
  29. #include <linux/mtd/onenand.h>
  30. #include <linux/mtd/partitions.h>
  31. #include <linux/platform_device.h>
  32. #include <linux/interrupt.h>
  33. #include <linux/delay.h>
  34. #include <linux/dma-mapping.h>
  35. #include <linux/io.h>
  36. #include <asm/mach/flash.h>
  37. #include <plat/gpmc.h>
  38. #include <plat/onenand.h>
  39. #include <mach/gpio.h>
  40. #include <plat/dma.h>
  41. #include <plat/board.h>
  42. #define DRIVER_NAME "omap2-onenand"
  43. #define ONENAND_IO_SIZE SZ_128K
  44. #define ONENAND_BUFRAM_SIZE (1024 * 5)
  45. struct omap2_onenand {
  46. struct platform_device *pdev;
  47. int gpmc_cs;
  48. unsigned long phys_base;
  49. int gpio_irq;
  50. struct mtd_info mtd;
  51. struct mtd_partition *parts;
  52. struct onenand_chip onenand;
  53. struct completion irq_done;
  54. struct completion dma_done;
  55. int dma_channel;
  56. int freq;
  57. int (*setup)(void __iomem *base, int freq);
  58. };
  59. static void omap2_onenand_dma_cb(int lch, u16 ch_status, void *data)
  60. {
  61. struct omap2_onenand *c = data;
  62. complete(&c->dma_done);
  63. }
  64. static irqreturn_t omap2_onenand_interrupt(int irq, void *dev_id)
  65. {
  66. struct omap2_onenand *c = dev_id;
  67. complete(&c->irq_done);
  68. return IRQ_HANDLED;
  69. }
  70. static inline unsigned short read_reg(struct omap2_onenand *c, int reg)
  71. {
  72. return readw(c->onenand.base + reg);
  73. }
  74. static inline void write_reg(struct omap2_onenand *c, unsigned short value,
  75. int reg)
  76. {
  77. writew(value, c->onenand.base + reg);
  78. }
  79. static void wait_err(char *msg, int state, unsigned int ctrl, unsigned int intr)
  80. {
  81. printk(KERN_ERR "onenand_wait: %s! state %d ctrl 0x%04x intr 0x%04x\n",
  82. msg, state, ctrl, intr);
  83. }
  84. static void wait_warn(char *msg, int state, unsigned int ctrl,
  85. unsigned int intr)
  86. {
  87. printk(KERN_WARNING "onenand_wait: %s! state %d ctrl 0x%04x "
  88. "intr 0x%04x\n", msg, state, ctrl, intr);
  89. }
  90. static int omap2_onenand_wait(struct mtd_info *mtd, int state)
  91. {
  92. struct omap2_onenand *c = container_of(mtd, struct omap2_onenand, mtd);
  93. unsigned int intr = 0;
  94. unsigned int ctrl;
  95. unsigned long timeout;
  96. u32 syscfg;
  97. if (state == FL_RESETING || state == FL_PREPARING_ERASE ||
  98. state == FL_VERIFYING_ERASE) {
  99. int i = 21;
  100. unsigned int intr_flags = ONENAND_INT_MASTER;
  101. switch (state) {
  102. case FL_RESETING:
  103. intr_flags |= ONENAND_INT_RESET;
  104. break;
  105. case FL_PREPARING_ERASE:
  106. intr_flags |= ONENAND_INT_ERASE;
  107. break;
  108. case FL_VERIFYING_ERASE:
  109. i = 101;
  110. break;
  111. }
  112. while (--i) {
  113. udelay(1);
  114. intr = read_reg(c, ONENAND_REG_INTERRUPT);
  115. if (intr & ONENAND_INT_MASTER)
  116. break;
  117. }
  118. ctrl = read_reg(c, ONENAND_REG_CTRL_STATUS);
  119. if (ctrl & ONENAND_CTRL_ERROR) {
  120. wait_err("controller error", state, ctrl, intr);
  121. return -EIO;
  122. }
  123. if ((intr & intr_flags) != intr_flags) {
  124. wait_err("timeout", state, ctrl, intr);
  125. return -EIO;
  126. }
  127. return 0;
  128. }
  129. if (state != FL_READING) {
  130. int result;
  131. /* Turn interrupts on */
  132. syscfg = read_reg(c, ONENAND_REG_SYS_CFG1);
  133. if (!(syscfg & ONENAND_SYS_CFG1_IOBE)) {
  134. syscfg |= ONENAND_SYS_CFG1_IOBE;
  135. write_reg(c, syscfg, ONENAND_REG_SYS_CFG1);
  136. if (cpu_is_omap34xx())
  137. /* Add a delay to let GPIO settle */
  138. syscfg = read_reg(c, ONENAND_REG_SYS_CFG1);
  139. }
  140. INIT_COMPLETION(c->irq_done);
  141. if (c->gpio_irq) {
  142. result = gpio_get_value(c->gpio_irq);
  143. if (result == -1) {
  144. ctrl = read_reg(c, ONENAND_REG_CTRL_STATUS);
  145. intr = read_reg(c, ONENAND_REG_INTERRUPT);
  146. wait_err("gpio error", state, ctrl, intr);
  147. return -EIO;
  148. }
  149. } else
  150. result = 0;
  151. if (result == 0) {
  152. int retry_cnt = 0;
  153. retry:
  154. result = wait_for_completion_timeout(&c->irq_done,
  155. msecs_to_jiffies(20));
  156. if (result == 0) {
  157. /* Timeout after 20ms */
  158. ctrl = read_reg(c, ONENAND_REG_CTRL_STATUS);
  159. if (ctrl & ONENAND_CTRL_ONGO) {
  160. /*
  161. * The operation seems to be still going
  162. * so give it some more time.
  163. */
  164. retry_cnt += 1;
  165. if (retry_cnt < 3)
  166. goto retry;
  167. intr = read_reg(c,
  168. ONENAND_REG_INTERRUPT);
  169. wait_err("timeout", state, ctrl, intr);
  170. return -EIO;
  171. }
  172. intr = read_reg(c, ONENAND_REG_INTERRUPT);
  173. if ((intr & ONENAND_INT_MASTER) == 0)
  174. wait_warn("timeout", state, ctrl, intr);
  175. }
  176. }
  177. } else {
  178. int retry_cnt = 0;
  179. /* Turn interrupts off */
  180. syscfg = read_reg(c, ONENAND_REG_SYS_CFG1);
  181. syscfg &= ~ONENAND_SYS_CFG1_IOBE;
  182. write_reg(c, syscfg, ONENAND_REG_SYS_CFG1);
  183. timeout = jiffies + msecs_to_jiffies(20);
  184. while (1) {
  185. if (time_before(jiffies, timeout)) {
  186. intr = read_reg(c, ONENAND_REG_INTERRUPT);
  187. if (intr & ONENAND_INT_MASTER)
  188. break;
  189. } else {
  190. /* Timeout after 20ms */
  191. ctrl = read_reg(c, ONENAND_REG_CTRL_STATUS);
  192. if (ctrl & ONENAND_CTRL_ONGO) {
  193. /*
  194. * The operation seems to be still going
  195. * so give it some more time.
  196. */
  197. retry_cnt += 1;
  198. if (retry_cnt < 3) {
  199. timeout = jiffies +
  200. msecs_to_jiffies(20);
  201. continue;
  202. }
  203. }
  204. break;
  205. }
  206. }
  207. }
  208. intr = read_reg(c, ONENAND_REG_INTERRUPT);
  209. ctrl = read_reg(c, ONENAND_REG_CTRL_STATUS);
  210. if (intr & ONENAND_INT_READ) {
  211. int ecc = read_reg(c, ONENAND_REG_ECC_STATUS);
  212. if (ecc) {
  213. unsigned int addr1, addr8;
  214. addr1 = read_reg(c, ONENAND_REG_START_ADDRESS1);
  215. addr8 = read_reg(c, ONENAND_REG_START_ADDRESS8);
  216. if (ecc & ONENAND_ECC_2BIT_ALL) {
  217. printk(KERN_ERR "onenand_wait: ECC error = "
  218. "0x%04x, addr1 %#x, addr8 %#x\n",
  219. ecc, addr1, addr8);
  220. mtd->ecc_stats.failed++;
  221. return -EBADMSG;
  222. } else if (ecc & ONENAND_ECC_1BIT_ALL) {
  223. printk(KERN_NOTICE "onenand_wait: correctable "
  224. "ECC error = 0x%04x, addr1 %#x, "
  225. "addr8 %#x\n", ecc, addr1, addr8);
  226. mtd->ecc_stats.corrected++;
  227. }
  228. }
  229. } else if (state == FL_READING) {
  230. wait_err("timeout", state, ctrl, intr);
  231. return -EIO;
  232. }
  233. if (ctrl & ONENAND_CTRL_ERROR) {
  234. wait_err("controller error", state, ctrl, intr);
  235. if (ctrl & ONENAND_CTRL_LOCK)
  236. printk(KERN_ERR "onenand_wait: "
  237. "Device is write protected!!!\n");
  238. return -EIO;
  239. }
  240. if (ctrl & 0xFE9F)
  241. wait_warn("unexpected controller status", state, ctrl, intr);
  242. return 0;
  243. }
  244. static inline int omap2_onenand_bufferram_offset(struct mtd_info *mtd, int area)
  245. {
  246. struct onenand_chip *this = mtd->priv;
  247. if (ONENAND_CURRENT_BUFFERRAM(this)) {
  248. if (area == ONENAND_DATARAM)
  249. return this->writesize;
  250. if (area == ONENAND_SPARERAM)
  251. return mtd->oobsize;
  252. }
  253. return 0;
  254. }
  255. #if defined(CONFIG_ARCH_OMAP3) || defined(MULTI_OMAP2)
  256. static int omap3_onenand_read_bufferram(struct mtd_info *mtd, int area,
  257. unsigned char *buffer, int offset,
  258. size_t count)
  259. {
  260. struct omap2_onenand *c = container_of(mtd, struct omap2_onenand, mtd);
  261. struct onenand_chip *this = mtd->priv;
  262. dma_addr_t dma_src, dma_dst;
  263. int bram_offset;
  264. unsigned long timeout;
  265. void *buf = (void *)buffer;
  266. size_t xtra;
  267. volatile unsigned *done;
  268. bram_offset = omap2_onenand_bufferram_offset(mtd, area) + area + offset;
  269. if (bram_offset & 3 || (size_t)buf & 3 || count < 384)
  270. goto out_copy;
  271. /* panic_write() may be in an interrupt context */
  272. if (in_interrupt())
  273. goto out_copy;
  274. if (buf >= high_memory) {
  275. struct page *p1;
  276. if (((size_t)buf & PAGE_MASK) !=
  277. ((size_t)(buf + count - 1) & PAGE_MASK))
  278. goto out_copy;
  279. p1 = vmalloc_to_page(buf);
  280. if (!p1)
  281. goto out_copy;
  282. buf = page_address(p1) + ((size_t)buf & ~PAGE_MASK);
  283. }
  284. xtra = count & 3;
  285. if (xtra) {
  286. count -= xtra;
  287. memcpy(buf + count, this->base + bram_offset + count, xtra);
  288. }
  289. dma_src = c->phys_base + bram_offset;
  290. dma_dst = dma_map_single(&c->pdev->dev, buf, count, DMA_FROM_DEVICE);
  291. if (dma_mapping_error(&c->pdev->dev, dma_dst)) {
  292. dev_err(&c->pdev->dev,
  293. "Couldn't DMA map a %d byte buffer\n",
  294. count);
  295. goto out_copy;
  296. }
  297. omap_set_dma_transfer_params(c->dma_channel, OMAP_DMA_DATA_TYPE_S32,
  298. count >> 2, 1, 0, 0, 0);
  299. omap_set_dma_src_params(c->dma_channel, 0, OMAP_DMA_AMODE_POST_INC,
  300. dma_src, 0, 0);
  301. omap_set_dma_dest_params(c->dma_channel, 0, OMAP_DMA_AMODE_POST_INC,
  302. dma_dst, 0, 0);
  303. INIT_COMPLETION(c->dma_done);
  304. omap_start_dma(c->dma_channel);
  305. timeout = jiffies + msecs_to_jiffies(20);
  306. done = &c->dma_done.done;
  307. while (time_before(jiffies, timeout))
  308. if (*done)
  309. break;
  310. dma_unmap_single(&c->pdev->dev, dma_dst, count, DMA_FROM_DEVICE);
  311. if (!*done) {
  312. dev_err(&c->pdev->dev, "timeout waiting for DMA\n");
  313. goto out_copy;
  314. }
  315. return 0;
  316. out_copy:
  317. memcpy(buf, this->base + bram_offset, count);
  318. return 0;
  319. }
  320. static int omap3_onenand_write_bufferram(struct mtd_info *mtd, int area,
  321. const unsigned char *buffer,
  322. int offset, size_t count)
  323. {
  324. struct omap2_onenand *c = container_of(mtd, struct omap2_onenand, mtd);
  325. struct onenand_chip *this = mtd->priv;
  326. dma_addr_t dma_src, dma_dst;
  327. int bram_offset;
  328. unsigned long timeout;
  329. void *buf = (void *)buffer;
  330. volatile unsigned *done;
  331. bram_offset = omap2_onenand_bufferram_offset(mtd, area) + area + offset;
  332. if (bram_offset & 3 || (size_t)buf & 3 || count < 384)
  333. goto out_copy;
  334. /* panic_write() may be in an interrupt context */
  335. if (in_interrupt())
  336. goto out_copy;
  337. if (buf >= high_memory) {
  338. struct page *p1;
  339. if (((size_t)buf & PAGE_MASK) !=
  340. ((size_t)(buf + count - 1) & PAGE_MASK))
  341. goto out_copy;
  342. p1 = vmalloc_to_page(buf);
  343. if (!p1)
  344. goto out_copy;
  345. buf = page_address(p1) + ((size_t)buf & ~PAGE_MASK);
  346. }
  347. dma_src = dma_map_single(&c->pdev->dev, buf, count, DMA_TO_DEVICE);
  348. dma_dst = c->phys_base + bram_offset;
  349. if (dma_mapping_error(&c->pdev->dev, dma_dst)) {
  350. dev_err(&c->pdev->dev,
  351. "Couldn't DMA map a %d byte buffer\n",
  352. count);
  353. return -1;
  354. }
  355. omap_set_dma_transfer_params(c->dma_channel, OMAP_DMA_DATA_TYPE_S32,
  356. count >> 2, 1, 0, 0, 0);
  357. omap_set_dma_src_params(c->dma_channel, 0, OMAP_DMA_AMODE_POST_INC,
  358. dma_src, 0, 0);
  359. omap_set_dma_dest_params(c->dma_channel, 0, OMAP_DMA_AMODE_POST_INC,
  360. dma_dst, 0, 0);
  361. INIT_COMPLETION(c->dma_done);
  362. omap_start_dma(c->dma_channel);
  363. timeout = jiffies + msecs_to_jiffies(20);
  364. done = &c->dma_done.done;
  365. while (time_before(jiffies, timeout))
  366. if (*done)
  367. break;
  368. dma_unmap_single(&c->pdev->dev, dma_dst, count, DMA_TO_DEVICE);
  369. if (!*done) {
  370. dev_err(&c->pdev->dev, "timeout waiting for DMA\n");
  371. goto out_copy;
  372. }
  373. return 0;
  374. out_copy:
  375. memcpy(this->base + bram_offset, buf, count);
  376. return 0;
  377. }
  378. #else
  379. int omap3_onenand_read_bufferram(struct mtd_info *mtd, int area,
  380. unsigned char *buffer, int offset,
  381. size_t count);
  382. int omap3_onenand_write_bufferram(struct mtd_info *mtd, int area,
  383. const unsigned char *buffer,
  384. int offset, size_t count);
  385. #endif
  386. #if defined(CONFIG_ARCH_OMAP2) || defined(MULTI_OMAP2)
  387. static int omap2_onenand_read_bufferram(struct mtd_info *mtd, int area,
  388. unsigned char *buffer, int offset,
  389. size_t count)
  390. {
  391. struct omap2_onenand *c = container_of(mtd, struct omap2_onenand, mtd);
  392. struct onenand_chip *this = mtd->priv;
  393. dma_addr_t dma_src, dma_dst;
  394. int bram_offset;
  395. bram_offset = omap2_onenand_bufferram_offset(mtd, area) + area + offset;
  396. /* DMA is not used. Revisit PM requirements before enabling it. */
  397. if (1 || (c->dma_channel < 0) ||
  398. ((void *) buffer >= (void *) high_memory) || (bram_offset & 3) ||
  399. (((unsigned int) buffer) & 3) || (count < 1024) || (count & 3)) {
  400. memcpy(buffer, (__force void *)(this->base + bram_offset),
  401. count);
  402. return 0;
  403. }
  404. dma_src = c->phys_base + bram_offset;
  405. dma_dst = dma_map_single(&c->pdev->dev, buffer, count,
  406. DMA_FROM_DEVICE);
  407. if (dma_mapping_error(&c->pdev->dev, dma_dst)) {
  408. dev_err(&c->pdev->dev,
  409. "Couldn't DMA map a %d byte buffer\n",
  410. count);
  411. return -1;
  412. }
  413. omap_set_dma_transfer_params(c->dma_channel, OMAP_DMA_DATA_TYPE_S32,
  414. count / 4, 1, 0, 0, 0);
  415. omap_set_dma_src_params(c->dma_channel, 0, OMAP_DMA_AMODE_POST_INC,
  416. dma_src, 0, 0);
  417. omap_set_dma_dest_params(c->dma_channel, 0, OMAP_DMA_AMODE_POST_INC,
  418. dma_dst, 0, 0);
  419. INIT_COMPLETION(c->dma_done);
  420. omap_start_dma(c->dma_channel);
  421. wait_for_completion(&c->dma_done);
  422. dma_unmap_single(&c->pdev->dev, dma_dst, count, DMA_FROM_DEVICE);
  423. return 0;
  424. }
  425. static int omap2_onenand_write_bufferram(struct mtd_info *mtd, int area,
  426. const unsigned char *buffer,
  427. int offset, size_t count)
  428. {
  429. struct omap2_onenand *c = container_of(mtd, struct omap2_onenand, mtd);
  430. struct onenand_chip *this = mtd->priv;
  431. dma_addr_t dma_src, dma_dst;
  432. int bram_offset;
  433. bram_offset = omap2_onenand_bufferram_offset(mtd, area) + area + offset;
  434. /* DMA is not used. Revisit PM requirements before enabling it. */
  435. if (1 || (c->dma_channel < 0) ||
  436. ((void *) buffer >= (void *) high_memory) || (bram_offset & 3) ||
  437. (((unsigned int) buffer) & 3) || (count < 1024) || (count & 3)) {
  438. memcpy((__force void *)(this->base + bram_offset), buffer,
  439. count);
  440. return 0;
  441. }
  442. dma_src = dma_map_single(&c->pdev->dev, (void *) buffer, count,
  443. DMA_TO_DEVICE);
  444. dma_dst = c->phys_base + bram_offset;
  445. if (dma_mapping_error(&c->pdev->dev, dma_dst)) {
  446. dev_err(&c->pdev->dev,
  447. "Couldn't DMA map a %d byte buffer\n",
  448. count);
  449. return -1;
  450. }
  451. omap_set_dma_transfer_params(c->dma_channel, OMAP_DMA_DATA_TYPE_S16,
  452. count / 2, 1, 0, 0, 0);
  453. omap_set_dma_src_params(c->dma_channel, 0, OMAP_DMA_AMODE_POST_INC,
  454. dma_src, 0, 0);
  455. omap_set_dma_dest_params(c->dma_channel, 0, OMAP_DMA_AMODE_POST_INC,
  456. dma_dst, 0, 0);
  457. INIT_COMPLETION(c->dma_done);
  458. omap_start_dma(c->dma_channel);
  459. wait_for_completion(&c->dma_done);
  460. dma_unmap_single(&c->pdev->dev, dma_dst, count, DMA_TO_DEVICE);
  461. return 0;
  462. }
  463. #else
  464. int omap2_onenand_read_bufferram(struct mtd_info *mtd, int area,
  465. unsigned char *buffer, int offset,
  466. size_t count);
  467. int omap2_onenand_write_bufferram(struct mtd_info *mtd, int area,
  468. const unsigned char *buffer,
  469. int offset, size_t count);
  470. #endif
  471. static struct platform_driver omap2_onenand_driver;
  472. static int __adjust_timing(struct device *dev, void *data)
  473. {
  474. int ret = 0;
  475. struct omap2_onenand *c;
  476. c = dev_get_drvdata(dev);
  477. BUG_ON(c->setup == NULL);
  478. /* DMA is not in use so this is all that is needed */
  479. /* Revisit for OMAP3! */
  480. ret = c->setup(c->onenand.base, c->freq);
  481. return ret;
  482. }
  483. int omap2_onenand_rephase(void)
  484. {
  485. return driver_for_each_device(&omap2_onenand_driver.driver, NULL,
  486. NULL, __adjust_timing);
  487. }
  488. static void omap2_onenand_shutdown(struct platform_device *pdev)
  489. {
  490. struct omap2_onenand *c = dev_get_drvdata(&pdev->dev);
  491. /* With certain content in the buffer RAM, the OMAP boot ROM code
  492. * can recognize the flash chip incorrectly. Zero it out before
  493. * soft reset.
  494. */
  495. memset((__force void *)c->onenand.base, 0, ONENAND_BUFRAM_SIZE);
  496. }
  497. static int __devinit omap2_onenand_probe(struct platform_device *pdev)
  498. {
  499. struct omap_onenand_platform_data *pdata;
  500. struct omap2_onenand *c;
  501. int r;
  502. pdata = pdev->dev.platform_data;
  503. if (pdata == NULL) {
  504. dev_err(&pdev->dev, "platform data missing\n");
  505. return -ENODEV;
  506. }
  507. c = kzalloc(sizeof(struct omap2_onenand), GFP_KERNEL);
  508. if (!c)
  509. return -ENOMEM;
  510. init_completion(&c->irq_done);
  511. init_completion(&c->dma_done);
  512. c->gpmc_cs = pdata->cs;
  513. c->gpio_irq = pdata->gpio_irq;
  514. c->dma_channel = pdata->dma_channel;
  515. if (c->dma_channel < 0) {
  516. /* if -1, don't use DMA */
  517. c->gpio_irq = 0;
  518. }
  519. r = gpmc_cs_request(c->gpmc_cs, ONENAND_IO_SIZE, &c->phys_base);
  520. if (r < 0) {
  521. dev_err(&pdev->dev, "Cannot request GPMC CS\n");
  522. goto err_kfree;
  523. }
  524. if (request_mem_region(c->phys_base, ONENAND_IO_SIZE,
  525. pdev->dev.driver->name) == NULL) {
  526. dev_err(&pdev->dev, "Cannot reserve memory region at 0x%08lx, "
  527. "size: 0x%x\n", c->phys_base, ONENAND_IO_SIZE);
  528. r = -EBUSY;
  529. goto err_free_cs;
  530. }
  531. c->onenand.base = ioremap(c->phys_base, ONENAND_IO_SIZE);
  532. if (c->onenand.base == NULL) {
  533. r = -ENOMEM;
  534. goto err_release_mem_region;
  535. }
  536. if (pdata->onenand_setup != NULL) {
  537. r = pdata->onenand_setup(c->onenand.base, c->freq);
  538. if (r < 0) {
  539. dev_err(&pdev->dev, "Onenand platform setup failed: "
  540. "%d\n", r);
  541. goto err_iounmap;
  542. }
  543. c->setup = pdata->onenand_setup;
  544. }
  545. if (c->gpio_irq) {
  546. if ((r = gpio_request(c->gpio_irq, "OneNAND irq")) < 0) {
  547. dev_err(&pdev->dev, "Failed to request GPIO%d for "
  548. "OneNAND\n", c->gpio_irq);
  549. goto err_iounmap;
  550. }
  551. gpio_direction_input(c->gpio_irq);
  552. if ((r = request_irq(gpio_to_irq(c->gpio_irq),
  553. omap2_onenand_interrupt, IRQF_TRIGGER_RISING,
  554. pdev->dev.driver->name, c)) < 0)
  555. goto err_release_gpio;
  556. }
  557. if (c->dma_channel >= 0) {
  558. r = omap_request_dma(0, pdev->dev.driver->name,
  559. omap2_onenand_dma_cb, (void *) c,
  560. &c->dma_channel);
  561. if (r == 0) {
  562. omap_set_dma_write_mode(c->dma_channel,
  563. OMAP_DMA_WRITE_NON_POSTED);
  564. omap_set_dma_src_data_pack(c->dma_channel, 1);
  565. omap_set_dma_src_burst_mode(c->dma_channel,
  566. OMAP_DMA_DATA_BURST_8);
  567. omap_set_dma_dest_data_pack(c->dma_channel, 1);
  568. omap_set_dma_dest_burst_mode(c->dma_channel,
  569. OMAP_DMA_DATA_BURST_8);
  570. } else {
  571. dev_info(&pdev->dev,
  572. "failed to allocate DMA for OneNAND, "
  573. "using PIO instead\n");
  574. c->dma_channel = -1;
  575. }
  576. }
  577. dev_info(&pdev->dev, "initializing on CS%d, phys base 0x%08lx, virtual "
  578. "base %p\n", c->gpmc_cs, c->phys_base,
  579. c->onenand.base);
  580. c->pdev = pdev;
  581. c->mtd.name = dev_name(&pdev->dev);
  582. c->mtd.priv = &c->onenand;
  583. c->mtd.owner = THIS_MODULE;
  584. c->mtd.dev.parent = &pdev->dev;
  585. if (c->dma_channel >= 0) {
  586. struct onenand_chip *this = &c->onenand;
  587. this->wait = omap2_onenand_wait;
  588. if (cpu_is_omap34xx()) {
  589. this->read_bufferram = omap3_onenand_read_bufferram;
  590. this->write_bufferram = omap3_onenand_write_bufferram;
  591. } else {
  592. this->read_bufferram = omap2_onenand_read_bufferram;
  593. this->write_bufferram = omap2_onenand_write_bufferram;
  594. }
  595. }
  596. if ((r = onenand_scan(&c->mtd, 1)) < 0)
  597. goto err_release_dma;
  598. switch ((c->onenand.version_id >> 4) & 0xf) {
  599. case 0:
  600. c->freq = 40;
  601. break;
  602. case 1:
  603. c->freq = 54;
  604. break;
  605. case 2:
  606. c->freq = 66;
  607. break;
  608. case 3:
  609. c->freq = 83;
  610. break;
  611. }
  612. #ifdef CONFIG_MTD_PARTITIONS
  613. if (pdata->parts != NULL)
  614. r = add_mtd_partitions(&c->mtd, pdata->parts,
  615. pdata->nr_parts);
  616. else
  617. #endif
  618. r = add_mtd_device(&c->mtd);
  619. if (r < 0)
  620. goto err_release_onenand;
  621. platform_set_drvdata(pdev, c);
  622. return 0;
  623. err_release_onenand:
  624. onenand_release(&c->mtd);
  625. err_release_dma:
  626. if (c->dma_channel != -1)
  627. omap_free_dma(c->dma_channel);
  628. if (c->gpio_irq)
  629. free_irq(gpio_to_irq(c->gpio_irq), c);
  630. err_release_gpio:
  631. if (c->gpio_irq)
  632. gpio_free(c->gpio_irq);
  633. err_iounmap:
  634. iounmap(c->onenand.base);
  635. err_release_mem_region:
  636. release_mem_region(c->phys_base, ONENAND_IO_SIZE);
  637. err_free_cs:
  638. gpmc_cs_free(c->gpmc_cs);
  639. err_kfree:
  640. kfree(c);
  641. return r;
  642. }
  643. static int __devexit omap2_onenand_remove(struct platform_device *pdev)
  644. {
  645. struct omap2_onenand *c = dev_get_drvdata(&pdev->dev);
  646. BUG_ON(c == NULL);
  647. #ifdef CONFIG_MTD_PARTITIONS
  648. if (c->parts)
  649. del_mtd_partitions(&c->mtd);
  650. else
  651. del_mtd_device(&c->mtd);
  652. #else
  653. del_mtd_device(&c->mtd);
  654. #endif
  655. onenand_release(&c->mtd);
  656. if (c->dma_channel != -1)
  657. omap_free_dma(c->dma_channel);
  658. omap2_onenand_shutdown(pdev);
  659. platform_set_drvdata(pdev, NULL);
  660. if (c->gpio_irq) {
  661. free_irq(gpio_to_irq(c->gpio_irq), c);
  662. gpio_free(c->gpio_irq);
  663. }
  664. iounmap(c->onenand.base);
  665. release_mem_region(c->phys_base, ONENAND_IO_SIZE);
  666. gpmc_cs_free(c->gpmc_cs);
  667. kfree(c);
  668. return 0;
  669. }
  670. static struct platform_driver omap2_onenand_driver = {
  671. .probe = omap2_onenand_probe,
  672. .remove = __devexit_p(omap2_onenand_remove),
  673. .shutdown = omap2_onenand_shutdown,
  674. .driver = {
  675. .name = DRIVER_NAME,
  676. .owner = THIS_MODULE,
  677. },
  678. };
  679. static int __init omap2_onenand_init(void)
  680. {
  681. printk(KERN_INFO "OneNAND driver initializing\n");
  682. return platform_driver_register(&omap2_onenand_driver);
  683. }
  684. static void __exit omap2_onenand_exit(void)
  685. {
  686. platform_driver_unregister(&omap2_onenand_driver);
  687. }
  688. module_init(omap2_onenand_init);
  689. module_exit(omap2_onenand_exit);
  690. MODULE_ALIAS(DRIVER_NAME);
  691. MODULE_LICENSE("GPL");
  692. MODULE_AUTHOR("Jarkko Lavinen <jarkko.lavinen@nokia.com>");
  693. MODULE_DESCRIPTION("Glue layer for OneNAND flash on OMAP2 / OMAP3");