jedec_probe.c 57 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275
  1. /*
  2. Common Flash Interface probe code.
  3. (C) 2000 Red Hat. GPL'd.
  4. See JEDEC (http://www.jedec.org/) standard JESD21C (section 3.5)
  5. for the standard this probe goes back to.
  6. Occasionally maintained by Thayne Harbaugh tharbaugh at lnxi dot com
  7. */
  8. #include <linux/module.h>
  9. #include <linux/init.h>
  10. #include <linux/types.h>
  11. #include <linux/kernel.h>
  12. #include <asm/io.h>
  13. #include <asm/byteorder.h>
  14. #include <linux/errno.h>
  15. #include <linux/slab.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/mtd/mtd.h>
  18. #include <linux/mtd/map.h>
  19. #include <linux/mtd/cfi.h>
  20. #include <linux/mtd/gen_probe.h>
  21. /* Manufacturers */
  22. #define MANUFACTURER_AMD 0x0001
  23. #define MANUFACTURER_ATMEL 0x001f
  24. #define MANUFACTURER_EON 0x001c
  25. #define MANUFACTURER_FUJITSU 0x0004
  26. #define MANUFACTURER_HYUNDAI 0x00AD
  27. #define MANUFACTURER_INTEL 0x0089
  28. #define MANUFACTURER_MACRONIX 0x00C2
  29. #define MANUFACTURER_NEC 0x0010
  30. #define MANUFACTURER_PMC 0x009D
  31. #define MANUFACTURER_SHARP 0x00b0
  32. #define MANUFACTURER_SST 0x00BF
  33. #define MANUFACTURER_ST 0x0020
  34. #define MANUFACTURER_TOSHIBA 0x0098
  35. #define MANUFACTURER_WINBOND 0x00da
  36. #define CONTINUATION_CODE 0x007f
  37. /* AMD */
  38. #define AM29DL800BB 0x22CB
  39. #define AM29DL800BT 0x224A
  40. #define AM29F800BB 0x2258
  41. #define AM29F800BT 0x22D6
  42. #define AM29LV400BB 0x22BA
  43. #define AM29LV400BT 0x22B9
  44. #define AM29LV800BB 0x225B
  45. #define AM29LV800BT 0x22DA
  46. #define AM29LV160DT 0x22C4
  47. #define AM29LV160DB 0x2249
  48. #define AM29F017D 0x003D
  49. #define AM29F016D 0x00AD
  50. #define AM29F080 0x00D5
  51. #define AM29F040 0x00A4
  52. #define AM29LV040B 0x004F
  53. #define AM29F032B 0x0041
  54. #define AM29F002T 0x00B0
  55. #define AM29SL800DB 0x226B
  56. #define AM29SL800DT 0x22EA
  57. /* Atmel */
  58. #define AT49BV512 0x0003
  59. #define AT29LV512 0x003d
  60. #define AT49BV16X 0x00C0
  61. #define AT49BV16XT 0x00C2
  62. #define AT49BV32X 0x00C8
  63. #define AT49BV32XT 0x00C9
  64. /* Eon */
  65. #define EN29SL800BB 0x226B
  66. #define EN29SL800BT 0x22EA
  67. /* Fujitsu */
  68. #define MBM29F040C 0x00A4
  69. #define MBM29F800BA 0x2258
  70. #define MBM29LV650UE 0x22D7
  71. #define MBM29LV320TE 0x22F6
  72. #define MBM29LV320BE 0x22F9
  73. #define MBM29LV160TE 0x22C4
  74. #define MBM29LV160BE 0x2249
  75. #define MBM29LV800BA 0x225B
  76. #define MBM29LV800TA 0x22DA
  77. #define MBM29LV400TC 0x22B9
  78. #define MBM29LV400BC 0x22BA
  79. /* Hyundai */
  80. #define HY29F002T 0x00B0
  81. /* Intel */
  82. #define I28F004B3T 0x00d4
  83. #define I28F004B3B 0x00d5
  84. #define I28F400B3T 0x8894
  85. #define I28F400B3B 0x8895
  86. #define I28F008S5 0x00a6
  87. #define I28F016S5 0x00a0
  88. #define I28F008SA 0x00a2
  89. #define I28F008B3T 0x00d2
  90. #define I28F008B3B 0x00d3
  91. #define I28F800B3T 0x8892
  92. #define I28F800B3B 0x8893
  93. #define I28F016S3 0x00aa
  94. #define I28F016B3T 0x00d0
  95. #define I28F016B3B 0x00d1
  96. #define I28F160B3T 0x8890
  97. #define I28F160B3B 0x8891
  98. #define I28F320B3T 0x8896
  99. #define I28F320B3B 0x8897
  100. #define I28F640B3T 0x8898
  101. #define I28F640B3B 0x8899
  102. #define I28F640C3B 0x88CD
  103. #define I28F160F3T 0x88F3
  104. #define I28F160F3B 0x88F4
  105. #define I28F160C3T 0x88C2
  106. #define I28F160C3B 0x88C3
  107. #define I82802AB 0x00ad
  108. #define I82802AC 0x00ac
  109. /* Macronix */
  110. #define MX29LV040C 0x004F
  111. #define MX29LV160T 0x22C4
  112. #define MX29LV160B 0x2249
  113. #define MX29F040 0x00A4
  114. #define MX29F016 0x00AD
  115. #define MX29F002T 0x00B0
  116. #define MX29F004T 0x0045
  117. #define MX29F004B 0x0046
  118. /* NEC */
  119. #define UPD29F064115 0x221C
  120. /* PMC */
  121. #define PM49FL002 0x006D
  122. #define PM49FL004 0x006E
  123. #define PM49FL008 0x006A
  124. /* Sharp */
  125. #define LH28F640BF 0x00b0
  126. /* ST - www.st.com */
  127. #define M29F800AB 0x0058
  128. #define M29W800DT 0x22D7
  129. #define M29W800DB 0x225B
  130. #define M29W400DT 0x00EE
  131. #define M29W400DB 0x00EF
  132. #define M29W160DT 0x22C4
  133. #define M29W160DB 0x2249
  134. #define M29W040B 0x00E3
  135. #define M50FW040 0x002C
  136. #define M50FW080 0x002D
  137. #define M50FW016 0x002E
  138. #define M50LPW080 0x002F
  139. #define M50FLW080A 0x0080
  140. #define M50FLW080B 0x0081
  141. #define PSD4256G6V 0x00e9
  142. /* SST */
  143. #define SST29EE020 0x0010
  144. #define SST29LE020 0x0012
  145. #define SST29EE512 0x005d
  146. #define SST29LE512 0x003d
  147. #define SST39LF800 0x2781
  148. #define SST39LF160 0x2782
  149. #define SST39VF1601 0x234b
  150. #define SST39VF3201 0x235b
  151. #define SST39LF512 0x00D4
  152. #define SST39LF010 0x00D5
  153. #define SST39LF020 0x00D6
  154. #define SST39LF040 0x00D7
  155. #define SST39SF010A 0x00B5
  156. #define SST39SF020A 0x00B6
  157. #define SST39SF040 0x00B7
  158. #define SST49LF004B 0x0060
  159. #define SST49LF040B 0x0050
  160. #define SST49LF008A 0x005a
  161. #define SST49LF030A 0x001C
  162. #define SST49LF040A 0x0051
  163. #define SST49LF080A 0x005B
  164. #define SST36VF3203 0x7354
  165. /* Toshiba */
  166. #define TC58FVT160 0x00C2
  167. #define TC58FVB160 0x0043
  168. #define TC58FVT321 0x009A
  169. #define TC58FVB321 0x009C
  170. #define TC58FVT641 0x0093
  171. #define TC58FVB641 0x0095
  172. /* Winbond */
  173. #define W49V002A 0x00b0
  174. /*
  175. * Unlock address sets for AMD command sets.
  176. * Intel command sets use the MTD_UADDR_UNNECESSARY.
  177. * Each identifier, except MTD_UADDR_UNNECESSARY, and
  178. * MTD_UADDR_NO_SUPPORT must be defined below in unlock_addrs[].
  179. * MTD_UADDR_NOT_SUPPORTED must be 0 so that structure
  180. * initialization need not require initializing all of the
  181. * unlock addresses for all bit widths.
  182. */
  183. enum uaddr {
  184. MTD_UADDR_NOT_SUPPORTED = 0, /* data width not supported */
  185. MTD_UADDR_0x0555_0x02AA,
  186. MTD_UADDR_0x0555_0x0AAA,
  187. MTD_UADDR_0x5555_0x2AAA,
  188. MTD_UADDR_0x0AAA_0x0554,
  189. MTD_UADDR_0x0AAA_0x0555,
  190. MTD_UADDR_0xAAAA_0x5555,
  191. MTD_UADDR_DONT_CARE, /* Requires an arbitrary address */
  192. MTD_UADDR_UNNECESSARY, /* Does not require any address */
  193. };
  194. struct unlock_addr {
  195. uint32_t addr1;
  196. uint32_t addr2;
  197. };
  198. /*
  199. * I don't like the fact that the first entry in unlock_addrs[]
  200. * exists, but is for MTD_UADDR_NOT_SUPPORTED - and, therefore,
  201. * should not be used. The problem is that structures with
  202. * initializers have extra fields initialized to 0. It is _very_
  203. * desireable to have the unlock address entries for unsupported
  204. * data widths automatically initialized - that means that
  205. * MTD_UADDR_NOT_SUPPORTED must be 0 and the first entry here
  206. * must go unused.
  207. */
  208. static const struct unlock_addr unlock_addrs[] = {
  209. [MTD_UADDR_NOT_SUPPORTED] = {
  210. .addr1 = 0xffff,
  211. .addr2 = 0xffff
  212. },
  213. [MTD_UADDR_0x0555_0x02AA] = {
  214. .addr1 = 0x0555,
  215. .addr2 = 0x02aa
  216. },
  217. [MTD_UADDR_0x0555_0x0AAA] = {
  218. .addr1 = 0x0555,
  219. .addr2 = 0x0aaa
  220. },
  221. [MTD_UADDR_0x5555_0x2AAA] = {
  222. .addr1 = 0x5555,
  223. .addr2 = 0x2aaa
  224. },
  225. [MTD_UADDR_0x0AAA_0x0554] = {
  226. .addr1 = 0x0AAA,
  227. .addr2 = 0x0554
  228. },
  229. [MTD_UADDR_0x0AAA_0x0555] = {
  230. .addr1 = 0x0AAA,
  231. .addr2 = 0x0555
  232. },
  233. [MTD_UADDR_0xAAAA_0x5555] = {
  234. .addr1 = 0xaaaa,
  235. .addr2 = 0x5555
  236. },
  237. [MTD_UADDR_DONT_CARE] = {
  238. .addr1 = 0x0000, /* Doesn't matter which address */
  239. .addr2 = 0x0000 /* is used - must be last entry */
  240. },
  241. [MTD_UADDR_UNNECESSARY] = {
  242. .addr1 = 0x0000,
  243. .addr2 = 0x0000
  244. }
  245. };
  246. struct amd_flash_info {
  247. const char *name;
  248. const uint16_t mfr_id;
  249. const uint16_t dev_id;
  250. const uint8_t dev_size;
  251. const uint8_t nr_regions;
  252. const uint16_t cmd_set;
  253. const uint32_t regions[6];
  254. const uint8_t devtypes; /* Bitmask for x8, x16 etc. */
  255. const uint8_t uaddr; /* unlock addrs for 8, 16, 32, 64 */
  256. };
  257. #define ERASEINFO(size,blocks) (size<<8)|(blocks-1)
  258. #define SIZE_64KiB 16
  259. #define SIZE_128KiB 17
  260. #define SIZE_256KiB 18
  261. #define SIZE_512KiB 19
  262. #define SIZE_1MiB 20
  263. #define SIZE_2MiB 21
  264. #define SIZE_4MiB 22
  265. #define SIZE_8MiB 23
  266. /*
  267. * Please keep this list ordered by manufacturer!
  268. * Fortunately, the list isn't searched often and so a
  269. * slow, linear search isn't so bad.
  270. */
  271. static const struct amd_flash_info jedec_table[] = {
  272. {
  273. .mfr_id = MANUFACTURER_AMD,
  274. .dev_id = AM29F032B,
  275. .name = "AMD AM29F032B",
  276. .uaddr = MTD_UADDR_0x0555_0x02AA,
  277. .devtypes = CFI_DEVICETYPE_X8,
  278. .dev_size = SIZE_4MiB,
  279. .cmd_set = P_ID_AMD_STD,
  280. .nr_regions = 1,
  281. .regions = {
  282. ERASEINFO(0x10000,64)
  283. }
  284. }, {
  285. .mfr_id = MANUFACTURER_AMD,
  286. .dev_id = AM29LV160DT,
  287. .name = "AMD AM29LV160DT",
  288. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  289. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  290. .dev_size = SIZE_2MiB,
  291. .cmd_set = P_ID_AMD_STD,
  292. .nr_regions = 4,
  293. .regions = {
  294. ERASEINFO(0x10000,31),
  295. ERASEINFO(0x08000,1),
  296. ERASEINFO(0x02000,2),
  297. ERASEINFO(0x04000,1)
  298. }
  299. }, {
  300. .mfr_id = MANUFACTURER_AMD,
  301. .dev_id = AM29LV160DB,
  302. .name = "AMD AM29LV160DB",
  303. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  304. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  305. .dev_size = SIZE_2MiB,
  306. .cmd_set = P_ID_AMD_STD,
  307. .nr_regions = 4,
  308. .regions = {
  309. ERASEINFO(0x04000,1),
  310. ERASEINFO(0x02000,2),
  311. ERASEINFO(0x08000,1),
  312. ERASEINFO(0x10000,31)
  313. }
  314. }, {
  315. .mfr_id = MANUFACTURER_AMD,
  316. .dev_id = AM29LV400BB,
  317. .name = "AMD AM29LV400BB",
  318. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  319. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  320. .dev_size = SIZE_512KiB,
  321. .cmd_set = P_ID_AMD_STD,
  322. .nr_regions = 4,
  323. .regions = {
  324. ERASEINFO(0x04000,1),
  325. ERASEINFO(0x02000,2),
  326. ERASEINFO(0x08000,1),
  327. ERASEINFO(0x10000,7)
  328. }
  329. }, {
  330. .mfr_id = MANUFACTURER_AMD,
  331. .dev_id = AM29LV400BT,
  332. .name = "AMD AM29LV400BT",
  333. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  334. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  335. .dev_size = SIZE_512KiB,
  336. .cmd_set = P_ID_AMD_STD,
  337. .nr_regions = 4,
  338. .regions = {
  339. ERASEINFO(0x10000,7),
  340. ERASEINFO(0x08000,1),
  341. ERASEINFO(0x02000,2),
  342. ERASEINFO(0x04000,1)
  343. }
  344. }, {
  345. .mfr_id = MANUFACTURER_AMD,
  346. .dev_id = AM29LV800BB,
  347. .name = "AMD AM29LV800BB",
  348. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  349. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  350. .dev_size = SIZE_1MiB,
  351. .cmd_set = P_ID_AMD_STD,
  352. .nr_regions = 4,
  353. .regions = {
  354. ERASEINFO(0x04000,1),
  355. ERASEINFO(0x02000,2),
  356. ERASEINFO(0x08000,1),
  357. ERASEINFO(0x10000,15),
  358. }
  359. }, {
  360. /* add DL */
  361. .mfr_id = MANUFACTURER_AMD,
  362. .dev_id = AM29DL800BB,
  363. .name = "AMD AM29DL800BB",
  364. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  365. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  366. .dev_size = SIZE_1MiB,
  367. .cmd_set = P_ID_AMD_STD,
  368. .nr_regions = 6,
  369. .regions = {
  370. ERASEINFO(0x04000,1),
  371. ERASEINFO(0x08000,1),
  372. ERASEINFO(0x02000,4),
  373. ERASEINFO(0x08000,1),
  374. ERASEINFO(0x04000,1),
  375. ERASEINFO(0x10000,14)
  376. }
  377. }, {
  378. .mfr_id = MANUFACTURER_AMD,
  379. .dev_id = AM29DL800BT,
  380. .name = "AMD AM29DL800BT",
  381. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  382. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  383. .dev_size = SIZE_1MiB,
  384. .cmd_set = P_ID_AMD_STD,
  385. .nr_regions = 6,
  386. .regions = {
  387. ERASEINFO(0x10000,14),
  388. ERASEINFO(0x04000,1),
  389. ERASEINFO(0x08000,1),
  390. ERASEINFO(0x02000,4),
  391. ERASEINFO(0x08000,1),
  392. ERASEINFO(0x04000,1)
  393. }
  394. }, {
  395. .mfr_id = MANUFACTURER_AMD,
  396. .dev_id = AM29F800BB,
  397. .name = "AMD AM29F800BB",
  398. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  399. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  400. .dev_size = SIZE_1MiB,
  401. .cmd_set = P_ID_AMD_STD,
  402. .nr_regions = 4,
  403. .regions = {
  404. ERASEINFO(0x04000,1),
  405. ERASEINFO(0x02000,2),
  406. ERASEINFO(0x08000,1),
  407. ERASEINFO(0x10000,15),
  408. }
  409. }, {
  410. .mfr_id = MANUFACTURER_AMD,
  411. .dev_id = AM29LV800BT,
  412. .name = "AMD AM29LV800BT",
  413. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  414. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  415. .dev_size = SIZE_1MiB,
  416. .cmd_set = P_ID_AMD_STD,
  417. .nr_regions = 4,
  418. .regions = {
  419. ERASEINFO(0x10000,15),
  420. ERASEINFO(0x08000,1),
  421. ERASEINFO(0x02000,2),
  422. ERASEINFO(0x04000,1)
  423. }
  424. }, {
  425. .mfr_id = MANUFACTURER_AMD,
  426. .dev_id = AM29F800BT,
  427. .name = "AMD AM29F800BT",
  428. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  429. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  430. .dev_size = SIZE_1MiB,
  431. .cmd_set = P_ID_AMD_STD,
  432. .nr_regions = 4,
  433. .regions = {
  434. ERASEINFO(0x10000,15),
  435. ERASEINFO(0x08000,1),
  436. ERASEINFO(0x02000,2),
  437. ERASEINFO(0x04000,1)
  438. }
  439. }, {
  440. .mfr_id = MANUFACTURER_AMD,
  441. .dev_id = AM29F017D,
  442. .name = "AMD AM29F017D",
  443. .devtypes = CFI_DEVICETYPE_X8,
  444. .uaddr = MTD_UADDR_DONT_CARE,
  445. .dev_size = SIZE_2MiB,
  446. .cmd_set = P_ID_AMD_STD,
  447. .nr_regions = 1,
  448. .regions = {
  449. ERASEINFO(0x10000,32),
  450. }
  451. }, {
  452. .mfr_id = MANUFACTURER_AMD,
  453. .dev_id = AM29F016D,
  454. .name = "AMD AM29F016D",
  455. .devtypes = CFI_DEVICETYPE_X8,
  456. .uaddr = MTD_UADDR_0x0555_0x02AA,
  457. .dev_size = SIZE_2MiB,
  458. .cmd_set = P_ID_AMD_STD,
  459. .nr_regions = 1,
  460. .regions = {
  461. ERASEINFO(0x10000,32),
  462. }
  463. }, {
  464. .mfr_id = MANUFACTURER_AMD,
  465. .dev_id = AM29F080,
  466. .name = "AMD AM29F080",
  467. .devtypes = CFI_DEVICETYPE_X8,
  468. .uaddr = MTD_UADDR_0x0555_0x02AA,
  469. .dev_size = SIZE_1MiB,
  470. .cmd_set = P_ID_AMD_STD,
  471. .nr_regions = 1,
  472. .regions = {
  473. ERASEINFO(0x10000,16),
  474. }
  475. }, {
  476. .mfr_id = MANUFACTURER_AMD,
  477. .dev_id = AM29F040,
  478. .name = "AMD AM29F040",
  479. .devtypes = CFI_DEVICETYPE_X8,
  480. .uaddr = MTD_UADDR_0x0555_0x02AA,
  481. .dev_size = SIZE_512KiB,
  482. .cmd_set = P_ID_AMD_STD,
  483. .nr_regions = 1,
  484. .regions = {
  485. ERASEINFO(0x10000,8),
  486. }
  487. }, {
  488. .mfr_id = MANUFACTURER_AMD,
  489. .dev_id = AM29LV040B,
  490. .name = "AMD AM29LV040B",
  491. .devtypes = CFI_DEVICETYPE_X8,
  492. .uaddr = MTD_UADDR_0x0555_0x02AA,
  493. .dev_size = SIZE_512KiB,
  494. .cmd_set = P_ID_AMD_STD,
  495. .nr_regions = 1,
  496. .regions = {
  497. ERASEINFO(0x10000,8),
  498. }
  499. }, {
  500. .mfr_id = MANUFACTURER_AMD,
  501. .dev_id = AM29F002T,
  502. .name = "AMD AM29F002T",
  503. .devtypes = CFI_DEVICETYPE_X8,
  504. .uaddr = MTD_UADDR_0x0555_0x02AA,
  505. .dev_size = SIZE_256KiB,
  506. .cmd_set = P_ID_AMD_STD,
  507. .nr_regions = 4,
  508. .regions = {
  509. ERASEINFO(0x10000,3),
  510. ERASEINFO(0x08000,1),
  511. ERASEINFO(0x02000,2),
  512. ERASEINFO(0x04000,1),
  513. }
  514. }, {
  515. .mfr_id = MANUFACTURER_AMD,
  516. .dev_id = AM29SL800DT,
  517. .name = "AMD AM29SL800DT",
  518. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  519. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  520. .dev_size = SIZE_1MiB,
  521. .cmd_set = P_ID_AMD_STD,
  522. .nr_regions = 4,
  523. .regions = {
  524. ERASEINFO(0x10000,15),
  525. ERASEINFO(0x08000,1),
  526. ERASEINFO(0x02000,2),
  527. ERASEINFO(0x04000,1),
  528. }
  529. }, {
  530. .mfr_id = MANUFACTURER_AMD,
  531. .dev_id = AM29SL800DB,
  532. .name = "AMD AM29SL800DB",
  533. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  534. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  535. .dev_size = SIZE_1MiB,
  536. .cmd_set = P_ID_AMD_STD,
  537. .nr_regions = 4,
  538. .regions = {
  539. ERASEINFO(0x04000,1),
  540. ERASEINFO(0x02000,2),
  541. ERASEINFO(0x08000,1),
  542. ERASEINFO(0x10000,15),
  543. }
  544. }, {
  545. .mfr_id = MANUFACTURER_ATMEL,
  546. .dev_id = AT49BV512,
  547. .name = "Atmel AT49BV512",
  548. .devtypes = CFI_DEVICETYPE_X8,
  549. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  550. .dev_size = SIZE_64KiB,
  551. .cmd_set = P_ID_AMD_STD,
  552. .nr_regions = 1,
  553. .regions = {
  554. ERASEINFO(0x10000,1)
  555. }
  556. }, {
  557. .mfr_id = MANUFACTURER_ATMEL,
  558. .dev_id = AT29LV512,
  559. .name = "Atmel AT29LV512",
  560. .devtypes = CFI_DEVICETYPE_X8,
  561. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  562. .dev_size = SIZE_64KiB,
  563. .cmd_set = P_ID_AMD_STD,
  564. .nr_regions = 1,
  565. .regions = {
  566. ERASEINFO(0x80,256),
  567. ERASEINFO(0x80,256)
  568. }
  569. }, {
  570. .mfr_id = MANUFACTURER_ATMEL,
  571. .dev_id = AT49BV16X,
  572. .name = "Atmel AT49BV16X",
  573. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  574. .uaddr = MTD_UADDR_0x0555_0x0AAA, /* ???? */
  575. .dev_size = SIZE_2MiB,
  576. .cmd_set = P_ID_AMD_STD,
  577. .nr_regions = 2,
  578. .regions = {
  579. ERASEINFO(0x02000,8),
  580. ERASEINFO(0x10000,31)
  581. }
  582. }, {
  583. .mfr_id = MANUFACTURER_ATMEL,
  584. .dev_id = AT49BV16XT,
  585. .name = "Atmel AT49BV16XT",
  586. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  587. .uaddr = MTD_UADDR_0x0555_0x0AAA, /* ???? */
  588. .dev_size = SIZE_2MiB,
  589. .cmd_set = P_ID_AMD_STD,
  590. .nr_regions = 2,
  591. .regions = {
  592. ERASEINFO(0x10000,31),
  593. ERASEINFO(0x02000,8)
  594. }
  595. }, {
  596. .mfr_id = MANUFACTURER_ATMEL,
  597. .dev_id = AT49BV32X,
  598. .name = "Atmel AT49BV32X",
  599. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  600. .uaddr = MTD_UADDR_0x0555_0x0AAA, /* ???? */
  601. .dev_size = SIZE_4MiB,
  602. .cmd_set = P_ID_AMD_STD,
  603. .nr_regions = 2,
  604. .regions = {
  605. ERASEINFO(0x02000,8),
  606. ERASEINFO(0x10000,63)
  607. }
  608. }, {
  609. .mfr_id = MANUFACTURER_ATMEL,
  610. .dev_id = AT49BV32XT,
  611. .name = "Atmel AT49BV32XT",
  612. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  613. .uaddr = MTD_UADDR_0x0555_0x0AAA, /* ???? */
  614. .dev_size = SIZE_4MiB,
  615. .cmd_set = P_ID_AMD_STD,
  616. .nr_regions = 2,
  617. .regions = {
  618. ERASEINFO(0x10000,63),
  619. ERASEINFO(0x02000,8)
  620. }
  621. }, {
  622. .mfr_id = MANUFACTURER_EON,
  623. .dev_id = EN29SL800BT,
  624. .name = "Eon EN29SL800BT",
  625. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  626. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  627. .dev_size = SIZE_1MiB,
  628. .cmd_set = P_ID_AMD_STD,
  629. .nr_regions = 4,
  630. .regions = {
  631. ERASEINFO(0x10000,15),
  632. ERASEINFO(0x08000,1),
  633. ERASEINFO(0x02000,2),
  634. ERASEINFO(0x04000,1),
  635. }
  636. }, {
  637. .mfr_id = MANUFACTURER_EON,
  638. .dev_id = EN29SL800BB,
  639. .name = "Eon EN29SL800BB",
  640. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  641. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  642. .dev_size = SIZE_1MiB,
  643. .cmd_set = P_ID_AMD_STD,
  644. .nr_regions = 4,
  645. .regions = {
  646. ERASEINFO(0x04000,1),
  647. ERASEINFO(0x02000,2),
  648. ERASEINFO(0x08000,1),
  649. ERASEINFO(0x10000,15),
  650. }
  651. }, {
  652. .mfr_id = MANUFACTURER_FUJITSU,
  653. .dev_id = MBM29F040C,
  654. .name = "Fujitsu MBM29F040C",
  655. .devtypes = CFI_DEVICETYPE_X8,
  656. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  657. .dev_size = SIZE_512KiB,
  658. .cmd_set = P_ID_AMD_STD,
  659. .nr_regions = 1,
  660. .regions = {
  661. ERASEINFO(0x10000,8)
  662. }
  663. }, {
  664. .mfr_id = MANUFACTURER_FUJITSU,
  665. .dev_id = MBM29F800BA,
  666. .name = "Fujitsu MBM29F800BA",
  667. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  668. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  669. .dev_size = SIZE_1MiB,
  670. .cmd_set = P_ID_AMD_STD,
  671. .nr_regions = 4,
  672. .regions = {
  673. ERASEINFO(0x04000,1),
  674. ERASEINFO(0x02000,2),
  675. ERASEINFO(0x08000,1),
  676. ERASEINFO(0x10000,15),
  677. }
  678. }, {
  679. .mfr_id = MANUFACTURER_FUJITSU,
  680. .dev_id = MBM29LV650UE,
  681. .name = "Fujitsu MBM29LV650UE",
  682. .devtypes = CFI_DEVICETYPE_X8,
  683. .uaddr = MTD_UADDR_DONT_CARE,
  684. .dev_size = SIZE_8MiB,
  685. .cmd_set = P_ID_AMD_STD,
  686. .nr_regions = 1,
  687. .regions = {
  688. ERASEINFO(0x10000,128)
  689. }
  690. }, {
  691. .mfr_id = MANUFACTURER_FUJITSU,
  692. .dev_id = MBM29LV320TE,
  693. .name = "Fujitsu MBM29LV320TE",
  694. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  695. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  696. .dev_size = SIZE_4MiB,
  697. .cmd_set = P_ID_AMD_STD,
  698. .nr_regions = 2,
  699. .regions = {
  700. ERASEINFO(0x10000,63),
  701. ERASEINFO(0x02000,8)
  702. }
  703. }, {
  704. .mfr_id = MANUFACTURER_FUJITSU,
  705. .dev_id = MBM29LV320BE,
  706. .name = "Fujitsu MBM29LV320BE",
  707. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  708. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  709. .dev_size = SIZE_4MiB,
  710. .cmd_set = P_ID_AMD_STD,
  711. .nr_regions = 2,
  712. .regions = {
  713. ERASEINFO(0x02000,8),
  714. ERASEINFO(0x10000,63)
  715. }
  716. }, {
  717. .mfr_id = MANUFACTURER_FUJITSU,
  718. .dev_id = MBM29LV160TE,
  719. .name = "Fujitsu MBM29LV160TE",
  720. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  721. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  722. .dev_size = SIZE_2MiB,
  723. .cmd_set = P_ID_AMD_STD,
  724. .nr_regions = 4,
  725. .regions = {
  726. ERASEINFO(0x10000,31),
  727. ERASEINFO(0x08000,1),
  728. ERASEINFO(0x02000,2),
  729. ERASEINFO(0x04000,1)
  730. }
  731. }, {
  732. .mfr_id = MANUFACTURER_FUJITSU,
  733. .dev_id = MBM29LV160BE,
  734. .name = "Fujitsu MBM29LV160BE",
  735. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  736. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  737. .dev_size = SIZE_2MiB,
  738. .cmd_set = P_ID_AMD_STD,
  739. .nr_regions = 4,
  740. .regions = {
  741. ERASEINFO(0x04000,1),
  742. ERASEINFO(0x02000,2),
  743. ERASEINFO(0x08000,1),
  744. ERASEINFO(0x10000,31)
  745. }
  746. }, {
  747. .mfr_id = MANUFACTURER_FUJITSU,
  748. .dev_id = MBM29LV800BA,
  749. .name = "Fujitsu MBM29LV800BA",
  750. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  751. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  752. .dev_size = SIZE_1MiB,
  753. .cmd_set = P_ID_AMD_STD,
  754. .nr_regions = 4,
  755. .regions = {
  756. ERASEINFO(0x04000,1),
  757. ERASEINFO(0x02000,2),
  758. ERASEINFO(0x08000,1),
  759. ERASEINFO(0x10000,15)
  760. }
  761. }, {
  762. .mfr_id = MANUFACTURER_FUJITSU,
  763. .dev_id = MBM29LV800TA,
  764. .name = "Fujitsu MBM29LV800TA",
  765. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  766. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  767. .dev_size = SIZE_1MiB,
  768. .cmd_set = P_ID_AMD_STD,
  769. .nr_regions = 4,
  770. .regions = {
  771. ERASEINFO(0x10000,15),
  772. ERASEINFO(0x08000,1),
  773. ERASEINFO(0x02000,2),
  774. ERASEINFO(0x04000,1)
  775. }
  776. }, {
  777. .mfr_id = MANUFACTURER_FUJITSU,
  778. .dev_id = MBM29LV400BC,
  779. .name = "Fujitsu MBM29LV400BC",
  780. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  781. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  782. .dev_size = SIZE_512KiB,
  783. .cmd_set = P_ID_AMD_STD,
  784. .nr_regions = 4,
  785. .regions = {
  786. ERASEINFO(0x04000,1),
  787. ERASEINFO(0x02000,2),
  788. ERASEINFO(0x08000,1),
  789. ERASEINFO(0x10000,7)
  790. }
  791. }, {
  792. .mfr_id = MANUFACTURER_FUJITSU,
  793. .dev_id = MBM29LV400TC,
  794. .name = "Fujitsu MBM29LV400TC",
  795. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  796. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  797. .dev_size = SIZE_512KiB,
  798. .cmd_set = P_ID_AMD_STD,
  799. .nr_regions = 4,
  800. .regions = {
  801. ERASEINFO(0x10000,7),
  802. ERASEINFO(0x08000,1),
  803. ERASEINFO(0x02000,2),
  804. ERASEINFO(0x04000,1)
  805. }
  806. }, {
  807. .mfr_id = MANUFACTURER_HYUNDAI,
  808. .dev_id = HY29F002T,
  809. .name = "Hyundai HY29F002T",
  810. .devtypes = CFI_DEVICETYPE_X8,
  811. .uaddr = MTD_UADDR_0x0555_0x02AA,
  812. .dev_size = SIZE_256KiB,
  813. .cmd_set = P_ID_AMD_STD,
  814. .nr_regions = 4,
  815. .regions = {
  816. ERASEINFO(0x10000,3),
  817. ERASEINFO(0x08000,1),
  818. ERASEINFO(0x02000,2),
  819. ERASEINFO(0x04000,1),
  820. }
  821. }, {
  822. .mfr_id = MANUFACTURER_INTEL,
  823. .dev_id = I28F004B3B,
  824. .name = "Intel 28F004B3B",
  825. .devtypes = CFI_DEVICETYPE_X8,
  826. .uaddr = MTD_UADDR_UNNECESSARY,
  827. .dev_size = SIZE_512KiB,
  828. .cmd_set = P_ID_INTEL_STD,
  829. .nr_regions = 2,
  830. .regions = {
  831. ERASEINFO(0x02000, 8),
  832. ERASEINFO(0x10000, 7),
  833. }
  834. }, {
  835. .mfr_id = MANUFACTURER_INTEL,
  836. .dev_id = I28F004B3T,
  837. .name = "Intel 28F004B3T",
  838. .devtypes = CFI_DEVICETYPE_X8,
  839. .uaddr = MTD_UADDR_UNNECESSARY,
  840. .dev_size = SIZE_512KiB,
  841. .cmd_set = P_ID_INTEL_STD,
  842. .nr_regions = 2,
  843. .regions = {
  844. ERASEINFO(0x10000, 7),
  845. ERASEINFO(0x02000, 8),
  846. }
  847. }, {
  848. .mfr_id = MANUFACTURER_INTEL,
  849. .dev_id = I28F400B3B,
  850. .name = "Intel 28F400B3B",
  851. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  852. .uaddr = MTD_UADDR_UNNECESSARY,
  853. .dev_size = SIZE_512KiB,
  854. .cmd_set = P_ID_INTEL_STD,
  855. .nr_regions = 2,
  856. .regions = {
  857. ERASEINFO(0x02000, 8),
  858. ERASEINFO(0x10000, 7),
  859. }
  860. }, {
  861. .mfr_id = MANUFACTURER_INTEL,
  862. .dev_id = I28F400B3T,
  863. .name = "Intel 28F400B3T",
  864. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  865. .uaddr = MTD_UADDR_UNNECESSARY,
  866. .dev_size = SIZE_512KiB,
  867. .cmd_set = P_ID_INTEL_STD,
  868. .nr_regions = 2,
  869. .regions = {
  870. ERASEINFO(0x10000, 7),
  871. ERASEINFO(0x02000, 8),
  872. }
  873. }, {
  874. .mfr_id = MANUFACTURER_INTEL,
  875. .dev_id = I28F008B3B,
  876. .name = "Intel 28F008B3B",
  877. .devtypes = CFI_DEVICETYPE_X8,
  878. .uaddr = MTD_UADDR_UNNECESSARY,
  879. .dev_size = SIZE_1MiB,
  880. .cmd_set = P_ID_INTEL_STD,
  881. .nr_regions = 2,
  882. .regions = {
  883. ERASEINFO(0x02000, 8),
  884. ERASEINFO(0x10000, 15),
  885. }
  886. }, {
  887. .mfr_id = MANUFACTURER_INTEL,
  888. .dev_id = I28F008B3T,
  889. .name = "Intel 28F008B3T",
  890. .devtypes = CFI_DEVICETYPE_X8,
  891. .uaddr = MTD_UADDR_UNNECESSARY,
  892. .dev_size = SIZE_1MiB,
  893. .cmd_set = P_ID_INTEL_STD,
  894. .nr_regions = 2,
  895. .regions = {
  896. ERASEINFO(0x10000, 15),
  897. ERASEINFO(0x02000, 8),
  898. }
  899. }, {
  900. .mfr_id = MANUFACTURER_INTEL,
  901. .dev_id = I28F008S5,
  902. .name = "Intel 28F008S5",
  903. .devtypes = CFI_DEVICETYPE_X8,
  904. .uaddr = MTD_UADDR_UNNECESSARY,
  905. .dev_size = SIZE_1MiB,
  906. .cmd_set = P_ID_INTEL_EXT,
  907. .nr_regions = 1,
  908. .regions = {
  909. ERASEINFO(0x10000,16),
  910. }
  911. }, {
  912. .mfr_id = MANUFACTURER_INTEL,
  913. .dev_id = I28F016S5,
  914. .name = "Intel 28F016S5",
  915. .devtypes = CFI_DEVICETYPE_X8,
  916. .uaddr = MTD_UADDR_UNNECESSARY,
  917. .dev_size = SIZE_2MiB,
  918. .cmd_set = P_ID_INTEL_EXT,
  919. .nr_regions = 1,
  920. .regions = {
  921. ERASEINFO(0x10000,32),
  922. }
  923. }, {
  924. .mfr_id = MANUFACTURER_INTEL,
  925. .dev_id = I28F008SA,
  926. .name = "Intel 28F008SA",
  927. .devtypes = CFI_DEVICETYPE_X8,
  928. .uaddr = MTD_UADDR_UNNECESSARY,
  929. .dev_size = SIZE_1MiB,
  930. .cmd_set = P_ID_INTEL_STD,
  931. .nr_regions = 1,
  932. .regions = {
  933. ERASEINFO(0x10000, 16),
  934. }
  935. }, {
  936. .mfr_id = MANUFACTURER_INTEL,
  937. .dev_id = I28F800B3B,
  938. .name = "Intel 28F800B3B",
  939. .devtypes = CFI_DEVICETYPE_X16,
  940. .uaddr = MTD_UADDR_UNNECESSARY,
  941. .dev_size = SIZE_1MiB,
  942. .cmd_set = P_ID_INTEL_STD,
  943. .nr_regions = 2,
  944. .regions = {
  945. ERASEINFO(0x02000, 8),
  946. ERASEINFO(0x10000, 15),
  947. }
  948. }, {
  949. .mfr_id = MANUFACTURER_INTEL,
  950. .dev_id = I28F800B3T,
  951. .name = "Intel 28F800B3T",
  952. .devtypes = CFI_DEVICETYPE_X16,
  953. .uaddr = MTD_UADDR_UNNECESSARY,
  954. .dev_size = SIZE_1MiB,
  955. .cmd_set = P_ID_INTEL_STD,
  956. .nr_regions = 2,
  957. .regions = {
  958. ERASEINFO(0x10000, 15),
  959. ERASEINFO(0x02000, 8),
  960. }
  961. }, {
  962. .mfr_id = MANUFACTURER_INTEL,
  963. .dev_id = I28F016B3B,
  964. .name = "Intel 28F016B3B",
  965. .devtypes = CFI_DEVICETYPE_X8,
  966. .uaddr = MTD_UADDR_UNNECESSARY,
  967. .dev_size = SIZE_2MiB,
  968. .cmd_set = P_ID_INTEL_STD,
  969. .nr_regions = 2,
  970. .regions = {
  971. ERASEINFO(0x02000, 8),
  972. ERASEINFO(0x10000, 31),
  973. }
  974. }, {
  975. .mfr_id = MANUFACTURER_INTEL,
  976. .dev_id = I28F016S3,
  977. .name = "Intel I28F016S3",
  978. .devtypes = CFI_DEVICETYPE_X8,
  979. .uaddr = MTD_UADDR_UNNECESSARY,
  980. .dev_size = SIZE_2MiB,
  981. .cmd_set = P_ID_INTEL_STD,
  982. .nr_regions = 1,
  983. .regions = {
  984. ERASEINFO(0x10000, 32),
  985. }
  986. }, {
  987. .mfr_id = MANUFACTURER_INTEL,
  988. .dev_id = I28F016B3T,
  989. .name = "Intel 28F016B3T",
  990. .devtypes = CFI_DEVICETYPE_X8,
  991. .uaddr = MTD_UADDR_UNNECESSARY,
  992. .dev_size = SIZE_2MiB,
  993. .cmd_set = P_ID_INTEL_STD,
  994. .nr_regions = 2,
  995. .regions = {
  996. ERASEINFO(0x10000, 31),
  997. ERASEINFO(0x02000, 8),
  998. }
  999. }, {
  1000. .mfr_id = MANUFACTURER_INTEL,
  1001. .dev_id = I28F160B3B,
  1002. .name = "Intel 28F160B3B",
  1003. .devtypes = CFI_DEVICETYPE_X16,
  1004. .uaddr = MTD_UADDR_UNNECESSARY,
  1005. .dev_size = SIZE_2MiB,
  1006. .cmd_set = P_ID_INTEL_STD,
  1007. .nr_regions = 2,
  1008. .regions = {
  1009. ERASEINFO(0x02000, 8),
  1010. ERASEINFO(0x10000, 31),
  1011. }
  1012. }, {
  1013. .mfr_id = MANUFACTURER_INTEL,
  1014. .dev_id = I28F160B3T,
  1015. .name = "Intel 28F160B3T",
  1016. .devtypes = CFI_DEVICETYPE_X16,
  1017. .uaddr = MTD_UADDR_UNNECESSARY,
  1018. .dev_size = SIZE_2MiB,
  1019. .cmd_set = P_ID_INTEL_STD,
  1020. .nr_regions = 2,
  1021. .regions = {
  1022. ERASEINFO(0x10000, 31),
  1023. ERASEINFO(0x02000, 8),
  1024. }
  1025. }, {
  1026. .mfr_id = MANUFACTURER_INTEL,
  1027. .dev_id = I28F320B3B,
  1028. .name = "Intel 28F320B3B",
  1029. .devtypes = CFI_DEVICETYPE_X16,
  1030. .uaddr = MTD_UADDR_UNNECESSARY,
  1031. .dev_size = SIZE_4MiB,
  1032. .cmd_set = P_ID_INTEL_STD,
  1033. .nr_regions = 2,
  1034. .regions = {
  1035. ERASEINFO(0x02000, 8),
  1036. ERASEINFO(0x10000, 63),
  1037. }
  1038. }, {
  1039. .mfr_id = MANUFACTURER_INTEL,
  1040. .dev_id = I28F320B3T,
  1041. .name = "Intel 28F320B3T",
  1042. .devtypes = CFI_DEVICETYPE_X16,
  1043. .uaddr = MTD_UADDR_UNNECESSARY,
  1044. .dev_size = SIZE_4MiB,
  1045. .cmd_set = P_ID_INTEL_STD,
  1046. .nr_regions = 2,
  1047. .regions = {
  1048. ERASEINFO(0x10000, 63),
  1049. ERASEINFO(0x02000, 8),
  1050. }
  1051. }, {
  1052. .mfr_id = MANUFACTURER_INTEL,
  1053. .dev_id = I28F640B3B,
  1054. .name = "Intel 28F640B3B",
  1055. .devtypes = CFI_DEVICETYPE_X16,
  1056. .uaddr = MTD_UADDR_UNNECESSARY,
  1057. .dev_size = SIZE_8MiB,
  1058. .cmd_set = P_ID_INTEL_STD,
  1059. .nr_regions = 2,
  1060. .regions = {
  1061. ERASEINFO(0x02000, 8),
  1062. ERASEINFO(0x10000, 127),
  1063. }
  1064. }, {
  1065. .mfr_id = MANUFACTURER_INTEL,
  1066. .dev_id = I28F640B3T,
  1067. .name = "Intel 28F640B3T",
  1068. .devtypes = CFI_DEVICETYPE_X16,
  1069. .uaddr = MTD_UADDR_UNNECESSARY,
  1070. .dev_size = SIZE_8MiB,
  1071. .cmd_set = P_ID_INTEL_STD,
  1072. .nr_regions = 2,
  1073. .regions = {
  1074. ERASEINFO(0x10000, 127),
  1075. ERASEINFO(0x02000, 8),
  1076. }
  1077. }, {
  1078. .mfr_id = MANUFACTURER_INTEL,
  1079. .dev_id = I28F640C3B,
  1080. .name = "Intel 28F640C3B",
  1081. .devtypes = CFI_DEVICETYPE_X16,
  1082. .uaddr = MTD_UADDR_UNNECESSARY,
  1083. .dev_size = SIZE_8MiB,
  1084. .cmd_set = P_ID_INTEL_STD,
  1085. .nr_regions = 2,
  1086. .regions = {
  1087. ERASEINFO(0x02000, 8),
  1088. ERASEINFO(0x10000, 127),
  1089. }
  1090. }, {
  1091. .mfr_id = MANUFACTURER_INTEL,
  1092. .dev_id = I82802AB,
  1093. .name = "Intel 82802AB",
  1094. .devtypes = CFI_DEVICETYPE_X8,
  1095. .uaddr = MTD_UADDR_UNNECESSARY,
  1096. .dev_size = SIZE_512KiB,
  1097. .cmd_set = P_ID_INTEL_EXT,
  1098. .nr_regions = 1,
  1099. .regions = {
  1100. ERASEINFO(0x10000,8),
  1101. }
  1102. }, {
  1103. .mfr_id = MANUFACTURER_INTEL,
  1104. .dev_id = I82802AC,
  1105. .name = "Intel 82802AC",
  1106. .devtypes = CFI_DEVICETYPE_X8,
  1107. .uaddr = MTD_UADDR_UNNECESSARY,
  1108. .dev_size = SIZE_1MiB,
  1109. .cmd_set = P_ID_INTEL_EXT,
  1110. .nr_regions = 1,
  1111. .regions = {
  1112. ERASEINFO(0x10000,16),
  1113. }
  1114. }, {
  1115. .mfr_id = MANUFACTURER_MACRONIX,
  1116. .dev_id = MX29LV040C,
  1117. .name = "Macronix MX29LV040C",
  1118. .devtypes = CFI_DEVICETYPE_X8,
  1119. .uaddr = MTD_UADDR_0x0555_0x02AA,
  1120. .dev_size = SIZE_512KiB,
  1121. .cmd_set = P_ID_AMD_STD,
  1122. .nr_regions = 1,
  1123. .regions = {
  1124. ERASEINFO(0x10000,8),
  1125. }
  1126. }, {
  1127. .mfr_id = MANUFACTURER_MACRONIX,
  1128. .dev_id = MX29LV160T,
  1129. .name = "MXIC MX29LV160T",
  1130. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1131. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  1132. .dev_size = SIZE_2MiB,
  1133. .cmd_set = P_ID_AMD_STD,
  1134. .nr_regions = 4,
  1135. .regions = {
  1136. ERASEINFO(0x10000,31),
  1137. ERASEINFO(0x08000,1),
  1138. ERASEINFO(0x02000,2),
  1139. ERASEINFO(0x04000,1)
  1140. }
  1141. }, {
  1142. .mfr_id = MANUFACTURER_NEC,
  1143. .dev_id = UPD29F064115,
  1144. .name = "NEC uPD29F064115",
  1145. .devtypes = CFI_DEVICETYPE_X16,
  1146. .uaddr = MTD_UADDR_0xAAAA_0x5555,
  1147. .dev_size = SIZE_8MiB,
  1148. .cmd_set = P_ID_AMD_STD,
  1149. .nr_regions = 3,
  1150. .regions = {
  1151. ERASEINFO(0x2000,8),
  1152. ERASEINFO(0x10000,126),
  1153. ERASEINFO(0x2000,8),
  1154. }
  1155. }, {
  1156. .mfr_id = MANUFACTURER_MACRONIX,
  1157. .dev_id = MX29LV160B,
  1158. .name = "MXIC MX29LV160B",
  1159. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1160. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  1161. .dev_size = SIZE_2MiB,
  1162. .cmd_set = P_ID_AMD_STD,
  1163. .nr_regions = 4,
  1164. .regions = {
  1165. ERASEINFO(0x04000,1),
  1166. ERASEINFO(0x02000,2),
  1167. ERASEINFO(0x08000,1),
  1168. ERASEINFO(0x10000,31)
  1169. }
  1170. }, {
  1171. .mfr_id = MANUFACTURER_MACRONIX,
  1172. .dev_id = MX29F040,
  1173. .name = "Macronix MX29F040",
  1174. .devtypes = CFI_DEVICETYPE_X8,
  1175. .uaddr = MTD_UADDR_0x0555_0x02AA,
  1176. .dev_size = SIZE_512KiB,
  1177. .cmd_set = P_ID_AMD_STD,
  1178. .nr_regions = 1,
  1179. .regions = {
  1180. ERASEINFO(0x10000,8),
  1181. }
  1182. }, {
  1183. .mfr_id = MANUFACTURER_MACRONIX,
  1184. .dev_id = MX29F016,
  1185. .name = "Macronix MX29F016",
  1186. .devtypes = CFI_DEVICETYPE_X8,
  1187. .uaddr = MTD_UADDR_0x0555_0x02AA,
  1188. .dev_size = SIZE_2MiB,
  1189. .cmd_set = P_ID_AMD_STD,
  1190. .nr_regions = 1,
  1191. .regions = {
  1192. ERASEINFO(0x10000,32),
  1193. }
  1194. }, {
  1195. .mfr_id = MANUFACTURER_MACRONIX,
  1196. .dev_id = MX29F004T,
  1197. .name = "Macronix MX29F004T",
  1198. .devtypes = CFI_DEVICETYPE_X8,
  1199. .uaddr = MTD_UADDR_0x0555_0x02AA,
  1200. .dev_size = SIZE_512KiB,
  1201. .cmd_set = P_ID_AMD_STD,
  1202. .nr_regions = 4,
  1203. .regions = {
  1204. ERASEINFO(0x10000,7),
  1205. ERASEINFO(0x08000,1),
  1206. ERASEINFO(0x02000,2),
  1207. ERASEINFO(0x04000,1),
  1208. }
  1209. }, {
  1210. .mfr_id = MANUFACTURER_MACRONIX,
  1211. .dev_id = MX29F004B,
  1212. .name = "Macronix MX29F004B",
  1213. .devtypes = CFI_DEVICETYPE_X8,
  1214. .uaddr = MTD_UADDR_0x0555_0x02AA,
  1215. .dev_size = SIZE_512KiB,
  1216. .cmd_set = P_ID_AMD_STD,
  1217. .nr_regions = 4,
  1218. .regions = {
  1219. ERASEINFO(0x04000,1),
  1220. ERASEINFO(0x02000,2),
  1221. ERASEINFO(0x08000,1),
  1222. ERASEINFO(0x10000,7),
  1223. }
  1224. }, {
  1225. .mfr_id = MANUFACTURER_MACRONIX,
  1226. .dev_id = MX29F002T,
  1227. .name = "Macronix MX29F002T",
  1228. .devtypes = CFI_DEVICETYPE_X8,
  1229. .uaddr = MTD_UADDR_0x0555_0x02AA,
  1230. .dev_size = SIZE_256KiB,
  1231. .cmd_set = P_ID_AMD_STD,
  1232. .nr_regions = 4,
  1233. .regions = {
  1234. ERASEINFO(0x10000,3),
  1235. ERASEINFO(0x08000,1),
  1236. ERASEINFO(0x02000,2),
  1237. ERASEINFO(0x04000,1),
  1238. }
  1239. }, {
  1240. .mfr_id = MANUFACTURER_PMC,
  1241. .dev_id = PM49FL002,
  1242. .name = "PMC Pm49FL002",
  1243. .devtypes = CFI_DEVICETYPE_X8,
  1244. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1245. .dev_size = SIZE_256KiB,
  1246. .cmd_set = P_ID_AMD_STD,
  1247. .nr_regions = 1,
  1248. .regions = {
  1249. ERASEINFO( 0x01000, 64 )
  1250. }
  1251. }, {
  1252. .mfr_id = MANUFACTURER_PMC,
  1253. .dev_id = PM49FL004,
  1254. .name = "PMC Pm49FL004",
  1255. .devtypes = CFI_DEVICETYPE_X8,
  1256. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1257. .dev_size = SIZE_512KiB,
  1258. .cmd_set = P_ID_AMD_STD,
  1259. .nr_regions = 1,
  1260. .regions = {
  1261. ERASEINFO( 0x01000, 128 )
  1262. }
  1263. }, {
  1264. .mfr_id = MANUFACTURER_PMC,
  1265. .dev_id = PM49FL008,
  1266. .name = "PMC Pm49FL008",
  1267. .devtypes = CFI_DEVICETYPE_X8,
  1268. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1269. .dev_size = SIZE_1MiB,
  1270. .cmd_set = P_ID_AMD_STD,
  1271. .nr_regions = 1,
  1272. .regions = {
  1273. ERASEINFO( 0x01000, 256 )
  1274. }
  1275. }, {
  1276. .mfr_id = MANUFACTURER_SHARP,
  1277. .dev_id = LH28F640BF,
  1278. .name = "LH28F640BF",
  1279. .devtypes = CFI_DEVICETYPE_X8,
  1280. .uaddr = MTD_UADDR_UNNECESSARY,
  1281. .dev_size = SIZE_4MiB,
  1282. .cmd_set = P_ID_INTEL_STD,
  1283. .nr_regions = 1,
  1284. .regions = {
  1285. ERASEINFO(0x40000,16),
  1286. }
  1287. }, {
  1288. .mfr_id = MANUFACTURER_SST,
  1289. .dev_id = SST39LF512,
  1290. .name = "SST 39LF512",
  1291. .devtypes = CFI_DEVICETYPE_X8,
  1292. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1293. .dev_size = SIZE_64KiB,
  1294. .cmd_set = P_ID_AMD_STD,
  1295. .nr_regions = 1,
  1296. .regions = {
  1297. ERASEINFO(0x01000,16),
  1298. }
  1299. }, {
  1300. .mfr_id = MANUFACTURER_SST,
  1301. .dev_id = SST39LF010,
  1302. .name = "SST 39LF010",
  1303. .devtypes = CFI_DEVICETYPE_X8,
  1304. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1305. .dev_size = SIZE_128KiB,
  1306. .cmd_set = P_ID_AMD_STD,
  1307. .nr_regions = 1,
  1308. .regions = {
  1309. ERASEINFO(0x01000,32),
  1310. }
  1311. }, {
  1312. .mfr_id = MANUFACTURER_SST,
  1313. .dev_id = SST29EE020,
  1314. .name = "SST 29EE020",
  1315. .devtypes = CFI_DEVICETYPE_X8,
  1316. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1317. .dev_size = SIZE_256KiB,
  1318. .cmd_set = P_ID_SST_PAGE,
  1319. .nr_regions = 1,
  1320. .regions = {ERASEINFO(0x01000,64),
  1321. }
  1322. }, {
  1323. .mfr_id = MANUFACTURER_SST,
  1324. .dev_id = SST29LE020,
  1325. .name = "SST 29LE020",
  1326. .devtypes = CFI_DEVICETYPE_X8,
  1327. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1328. .dev_size = SIZE_256KiB,
  1329. .cmd_set = P_ID_SST_PAGE,
  1330. .nr_regions = 1,
  1331. .regions = {ERASEINFO(0x01000,64),
  1332. }
  1333. }, {
  1334. .mfr_id = MANUFACTURER_SST,
  1335. .dev_id = SST39LF020,
  1336. .name = "SST 39LF020",
  1337. .devtypes = CFI_DEVICETYPE_X8,
  1338. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1339. .dev_size = SIZE_256KiB,
  1340. .cmd_set = P_ID_AMD_STD,
  1341. .nr_regions = 1,
  1342. .regions = {
  1343. ERASEINFO(0x01000,64),
  1344. }
  1345. }, {
  1346. .mfr_id = MANUFACTURER_SST,
  1347. .dev_id = SST39LF040,
  1348. .name = "SST 39LF040",
  1349. .devtypes = CFI_DEVICETYPE_X8,
  1350. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1351. .dev_size = SIZE_512KiB,
  1352. .cmd_set = P_ID_AMD_STD,
  1353. .nr_regions = 1,
  1354. .regions = {
  1355. ERASEINFO(0x01000,128),
  1356. }
  1357. }, {
  1358. .mfr_id = MANUFACTURER_SST,
  1359. .dev_id = SST39SF010A,
  1360. .name = "SST 39SF010A",
  1361. .devtypes = CFI_DEVICETYPE_X8,
  1362. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1363. .dev_size = SIZE_128KiB,
  1364. .cmd_set = P_ID_AMD_STD,
  1365. .nr_regions = 1,
  1366. .regions = {
  1367. ERASEINFO(0x01000,32),
  1368. }
  1369. }, {
  1370. .mfr_id = MANUFACTURER_SST,
  1371. .dev_id = SST39SF020A,
  1372. .name = "SST 39SF020A",
  1373. .devtypes = CFI_DEVICETYPE_X8,
  1374. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1375. .dev_size = SIZE_256KiB,
  1376. .cmd_set = P_ID_AMD_STD,
  1377. .nr_regions = 1,
  1378. .regions = {
  1379. ERASEINFO(0x01000,64),
  1380. }
  1381. }, {
  1382. .mfr_id = MANUFACTURER_SST,
  1383. .dev_id = SST39SF040,
  1384. .name = "SST 39SF040",
  1385. .devtypes = CFI_DEVICETYPE_X8,
  1386. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1387. .dev_size = SIZE_512KiB,
  1388. .cmd_set = P_ID_AMD_STD,
  1389. .nr_regions = 1,
  1390. .regions = {
  1391. ERASEINFO(0x01000,128),
  1392. }
  1393. }, {
  1394. .mfr_id = MANUFACTURER_SST,
  1395. .dev_id = SST49LF040B,
  1396. .name = "SST 49LF040B",
  1397. .devtypes = CFI_DEVICETYPE_X8,
  1398. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1399. .dev_size = SIZE_512KiB,
  1400. .cmd_set = P_ID_AMD_STD,
  1401. .nr_regions = 1,
  1402. .regions = {
  1403. ERASEINFO(0x01000,128),
  1404. }
  1405. }, {
  1406. .mfr_id = MANUFACTURER_SST,
  1407. .dev_id = SST49LF004B,
  1408. .name = "SST 49LF004B",
  1409. .devtypes = CFI_DEVICETYPE_X8,
  1410. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1411. .dev_size = SIZE_512KiB,
  1412. .cmd_set = P_ID_AMD_STD,
  1413. .nr_regions = 1,
  1414. .regions = {
  1415. ERASEINFO(0x01000,128),
  1416. }
  1417. }, {
  1418. .mfr_id = MANUFACTURER_SST,
  1419. .dev_id = SST49LF008A,
  1420. .name = "SST 49LF008A",
  1421. .devtypes = CFI_DEVICETYPE_X8,
  1422. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1423. .dev_size = SIZE_1MiB,
  1424. .cmd_set = P_ID_AMD_STD,
  1425. .nr_regions = 1,
  1426. .regions = {
  1427. ERASEINFO(0x01000,256),
  1428. }
  1429. }, {
  1430. .mfr_id = MANUFACTURER_SST,
  1431. .dev_id = SST49LF030A,
  1432. .name = "SST 49LF030A",
  1433. .devtypes = CFI_DEVICETYPE_X8,
  1434. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1435. .dev_size = SIZE_512KiB,
  1436. .cmd_set = P_ID_AMD_STD,
  1437. .nr_regions = 1,
  1438. .regions = {
  1439. ERASEINFO(0x01000,96),
  1440. }
  1441. }, {
  1442. .mfr_id = MANUFACTURER_SST,
  1443. .dev_id = SST49LF040A,
  1444. .name = "SST 49LF040A",
  1445. .devtypes = CFI_DEVICETYPE_X8,
  1446. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1447. .dev_size = SIZE_512KiB,
  1448. .cmd_set = P_ID_AMD_STD,
  1449. .nr_regions = 1,
  1450. .regions = {
  1451. ERASEINFO(0x01000,128),
  1452. }
  1453. }, {
  1454. .mfr_id = MANUFACTURER_SST,
  1455. .dev_id = SST49LF080A,
  1456. .name = "SST 49LF080A",
  1457. .devtypes = CFI_DEVICETYPE_X8,
  1458. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1459. .dev_size = SIZE_1MiB,
  1460. .cmd_set = P_ID_AMD_STD,
  1461. .nr_regions = 1,
  1462. .regions = {
  1463. ERASEINFO(0x01000,256),
  1464. }
  1465. }, {
  1466. .mfr_id = MANUFACTURER_SST, /* should be CFI */
  1467. .dev_id = SST39LF160,
  1468. .name = "SST 39LF160",
  1469. .devtypes = CFI_DEVICETYPE_X16,
  1470. .uaddr = MTD_UADDR_0xAAAA_0x5555,
  1471. .dev_size = SIZE_2MiB,
  1472. .cmd_set = P_ID_AMD_STD,
  1473. .nr_regions = 2,
  1474. .regions = {
  1475. ERASEINFO(0x1000,256),
  1476. ERASEINFO(0x1000,256)
  1477. }
  1478. }, {
  1479. .mfr_id = MANUFACTURER_SST, /* should be CFI */
  1480. .dev_id = SST39VF1601,
  1481. .name = "SST 39VF1601",
  1482. .devtypes = CFI_DEVICETYPE_X16,
  1483. .uaddr = MTD_UADDR_0xAAAA_0x5555,
  1484. .dev_size = SIZE_2MiB,
  1485. .cmd_set = P_ID_AMD_STD,
  1486. .nr_regions = 2,
  1487. .regions = {
  1488. ERASEINFO(0x1000,256),
  1489. ERASEINFO(0x1000,256)
  1490. }
  1491. }, {
  1492. .mfr_id = MANUFACTURER_SST, /* should be CFI */
  1493. .dev_id = SST39VF3201,
  1494. .name = "SST 39VF3201",
  1495. .devtypes = CFI_DEVICETYPE_X16,
  1496. .uaddr = MTD_UADDR_0xAAAA_0x5555,
  1497. .dev_size = SIZE_4MiB,
  1498. .cmd_set = P_ID_AMD_STD,
  1499. .nr_regions = 4,
  1500. .regions = {
  1501. ERASEINFO(0x1000,256),
  1502. ERASEINFO(0x1000,256),
  1503. ERASEINFO(0x1000,256),
  1504. ERASEINFO(0x1000,256)
  1505. }
  1506. }, {
  1507. .mfr_id = MANUFACTURER_SST,
  1508. .dev_id = SST36VF3203,
  1509. .name = "SST 36VF3203",
  1510. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1511. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  1512. .dev_size = SIZE_4MiB,
  1513. .cmd_set = P_ID_AMD_STD,
  1514. .nr_regions = 1,
  1515. .regions = {
  1516. ERASEINFO(0x10000,64),
  1517. }
  1518. }, {
  1519. .mfr_id = MANUFACTURER_ST,
  1520. .dev_id = M29F800AB,
  1521. .name = "ST M29F800AB",
  1522. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1523. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  1524. .dev_size = SIZE_1MiB,
  1525. .cmd_set = P_ID_AMD_STD,
  1526. .nr_regions = 4,
  1527. .regions = {
  1528. ERASEINFO(0x04000,1),
  1529. ERASEINFO(0x02000,2),
  1530. ERASEINFO(0x08000,1),
  1531. ERASEINFO(0x10000,15),
  1532. }
  1533. }, {
  1534. .mfr_id = MANUFACTURER_ST, /* FIXME - CFI device? */
  1535. .dev_id = M29W800DT,
  1536. .name = "ST M29W800DT",
  1537. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1538. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  1539. .dev_size = SIZE_1MiB,
  1540. .cmd_set = P_ID_AMD_STD,
  1541. .nr_regions = 4,
  1542. .regions = {
  1543. ERASEINFO(0x10000,15),
  1544. ERASEINFO(0x08000,1),
  1545. ERASEINFO(0x02000,2),
  1546. ERASEINFO(0x04000,1)
  1547. }
  1548. }, {
  1549. .mfr_id = MANUFACTURER_ST, /* FIXME - CFI device? */
  1550. .dev_id = M29W800DB,
  1551. .name = "ST M29W800DB",
  1552. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1553. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  1554. .dev_size = SIZE_1MiB,
  1555. .cmd_set = P_ID_AMD_STD,
  1556. .nr_regions = 4,
  1557. .regions = {
  1558. ERASEINFO(0x04000,1),
  1559. ERASEINFO(0x02000,2),
  1560. ERASEINFO(0x08000,1),
  1561. ERASEINFO(0x10000,15)
  1562. }
  1563. }, {
  1564. .mfr_id = MANUFACTURER_ST,
  1565. .dev_id = M29W400DT,
  1566. .name = "ST M29W400DT",
  1567. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1568. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  1569. .dev_size = SIZE_512KiB,
  1570. .cmd_set = P_ID_AMD_STD,
  1571. .nr_regions = 4,
  1572. .regions = {
  1573. ERASEINFO(0x04000,7),
  1574. ERASEINFO(0x02000,1),
  1575. ERASEINFO(0x08000,2),
  1576. ERASEINFO(0x10000,1)
  1577. }
  1578. }, {
  1579. .mfr_id = MANUFACTURER_ST,
  1580. .dev_id = M29W400DB,
  1581. .name = "ST M29W400DB",
  1582. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1583. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  1584. .dev_size = SIZE_512KiB,
  1585. .cmd_set = P_ID_AMD_STD,
  1586. .nr_regions = 4,
  1587. .regions = {
  1588. ERASEINFO(0x04000,1),
  1589. ERASEINFO(0x02000,2),
  1590. ERASEINFO(0x08000,1),
  1591. ERASEINFO(0x10000,7)
  1592. }
  1593. }, {
  1594. .mfr_id = MANUFACTURER_ST, /* FIXME - CFI device? */
  1595. .dev_id = M29W160DT,
  1596. .name = "ST M29W160DT",
  1597. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1598. .uaddr = MTD_UADDR_0x0555_0x02AA, /* ???? */
  1599. .dev_size = SIZE_2MiB,
  1600. .cmd_set = P_ID_AMD_STD,
  1601. .nr_regions = 4,
  1602. .regions = {
  1603. ERASEINFO(0x10000,31),
  1604. ERASEINFO(0x08000,1),
  1605. ERASEINFO(0x02000,2),
  1606. ERASEINFO(0x04000,1)
  1607. }
  1608. }, {
  1609. .mfr_id = MANUFACTURER_ST, /* FIXME - CFI device? */
  1610. .dev_id = M29W160DB,
  1611. .name = "ST M29W160DB",
  1612. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1613. .uaddr = MTD_UADDR_0x0555_0x02AA, /* ???? */
  1614. .dev_size = SIZE_2MiB,
  1615. .cmd_set = P_ID_AMD_STD,
  1616. .nr_regions = 4,
  1617. .regions = {
  1618. ERASEINFO(0x04000,1),
  1619. ERASEINFO(0x02000,2),
  1620. ERASEINFO(0x08000,1),
  1621. ERASEINFO(0x10000,31)
  1622. }
  1623. }, {
  1624. .mfr_id = MANUFACTURER_ST,
  1625. .dev_id = M29W040B,
  1626. .name = "ST M29W040B",
  1627. .devtypes = CFI_DEVICETYPE_X8,
  1628. .uaddr = MTD_UADDR_0x0555_0x02AA,
  1629. .dev_size = SIZE_512KiB,
  1630. .cmd_set = P_ID_AMD_STD,
  1631. .nr_regions = 1,
  1632. .regions = {
  1633. ERASEINFO(0x10000,8),
  1634. }
  1635. }, {
  1636. .mfr_id = MANUFACTURER_ST,
  1637. .dev_id = M50FW040,
  1638. .name = "ST M50FW040",
  1639. .devtypes = CFI_DEVICETYPE_X8,
  1640. .uaddr = MTD_UADDR_UNNECESSARY,
  1641. .dev_size = SIZE_512KiB,
  1642. .cmd_set = P_ID_INTEL_EXT,
  1643. .nr_regions = 1,
  1644. .regions = {
  1645. ERASEINFO(0x10000,8),
  1646. }
  1647. }, {
  1648. .mfr_id = MANUFACTURER_ST,
  1649. .dev_id = M50FW080,
  1650. .name = "ST M50FW080",
  1651. .devtypes = CFI_DEVICETYPE_X8,
  1652. .uaddr = MTD_UADDR_UNNECESSARY,
  1653. .dev_size = SIZE_1MiB,
  1654. .cmd_set = P_ID_INTEL_EXT,
  1655. .nr_regions = 1,
  1656. .regions = {
  1657. ERASEINFO(0x10000,16),
  1658. }
  1659. }, {
  1660. .mfr_id = MANUFACTURER_ST,
  1661. .dev_id = M50FW016,
  1662. .name = "ST M50FW016",
  1663. .devtypes = CFI_DEVICETYPE_X8,
  1664. .uaddr = MTD_UADDR_UNNECESSARY,
  1665. .dev_size = SIZE_2MiB,
  1666. .cmd_set = P_ID_INTEL_EXT,
  1667. .nr_regions = 1,
  1668. .regions = {
  1669. ERASEINFO(0x10000,32),
  1670. }
  1671. }, {
  1672. .mfr_id = MANUFACTURER_ST,
  1673. .dev_id = M50LPW080,
  1674. .name = "ST M50LPW080",
  1675. .devtypes = CFI_DEVICETYPE_X8,
  1676. .uaddr = MTD_UADDR_UNNECESSARY,
  1677. .dev_size = SIZE_1MiB,
  1678. .cmd_set = P_ID_INTEL_EXT,
  1679. .nr_regions = 1,
  1680. .regions = {
  1681. ERASEINFO(0x10000,16),
  1682. },
  1683. }, {
  1684. .mfr_id = MANUFACTURER_ST,
  1685. .dev_id = M50FLW080A,
  1686. .name = "ST M50FLW080A",
  1687. .devtypes = CFI_DEVICETYPE_X8,
  1688. .uaddr = MTD_UADDR_UNNECESSARY,
  1689. .dev_size = SIZE_1MiB,
  1690. .cmd_set = P_ID_INTEL_EXT,
  1691. .nr_regions = 4,
  1692. .regions = {
  1693. ERASEINFO(0x1000,16),
  1694. ERASEINFO(0x10000,13),
  1695. ERASEINFO(0x1000,16),
  1696. ERASEINFO(0x1000,16),
  1697. }
  1698. }, {
  1699. .mfr_id = MANUFACTURER_ST,
  1700. .dev_id = M50FLW080B,
  1701. .name = "ST M50FLW080B",
  1702. .devtypes = CFI_DEVICETYPE_X8,
  1703. .uaddr = MTD_UADDR_UNNECESSARY,
  1704. .dev_size = SIZE_1MiB,
  1705. .cmd_set = P_ID_INTEL_EXT,
  1706. .nr_regions = 4,
  1707. .regions = {
  1708. ERASEINFO(0x1000,16),
  1709. ERASEINFO(0x1000,16),
  1710. ERASEINFO(0x10000,13),
  1711. ERASEINFO(0x1000,16),
  1712. }
  1713. }, {
  1714. .mfr_id = 0xff00 | MANUFACTURER_ST,
  1715. .dev_id = 0xff00 | PSD4256G6V,
  1716. .name = "ST PSD4256G6V",
  1717. .devtypes = CFI_DEVICETYPE_X16,
  1718. .uaddr = MTD_UADDR_0x0AAA_0x0554,
  1719. .dev_size = SIZE_1MiB,
  1720. .cmd_set = P_ID_AMD_STD,
  1721. .nr_regions = 1,
  1722. .regions = {
  1723. ERASEINFO(0x10000,16),
  1724. }
  1725. }, {
  1726. .mfr_id = MANUFACTURER_TOSHIBA,
  1727. .dev_id = TC58FVT160,
  1728. .name = "Toshiba TC58FVT160",
  1729. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1730. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  1731. .dev_size = SIZE_2MiB,
  1732. .cmd_set = P_ID_AMD_STD,
  1733. .nr_regions = 4,
  1734. .regions = {
  1735. ERASEINFO(0x10000,31),
  1736. ERASEINFO(0x08000,1),
  1737. ERASEINFO(0x02000,2),
  1738. ERASEINFO(0x04000,1)
  1739. }
  1740. }, {
  1741. .mfr_id = MANUFACTURER_TOSHIBA,
  1742. .dev_id = TC58FVB160,
  1743. .name = "Toshiba TC58FVB160",
  1744. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1745. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  1746. .dev_size = SIZE_2MiB,
  1747. .cmd_set = P_ID_AMD_STD,
  1748. .nr_regions = 4,
  1749. .regions = {
  1750. ERASEINFO(0x04000,1),
  1751. ERASEINFO(0x02000,2),
  1752. ERASEINFO(0x08000,1),
  1753. ERASEINFO(0x10000,31)
  1754. }
  1755. }, {
  1756. .mfr_id = MANUFACTURER_TOSHIBA,
  1757. .dev_id = TC58FVB321,
  1758. .name = "Toshiba TC58FVB321",
  1759. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1760. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  1761. .dev_size = SIZE_4MiB,
  1762. .cmd_set = P_ID_AMD_STD,
  1763. .nr_regions = 2,
  1764. .regions = {
  1765. ERASEINFO(0x02000,8),
  1766. ERASEINFO(0x10000,63)
  1767. }
  1768. }, {
  1769. .mfr_id = MANUFACTURER_TOSHIBA,
  1770. .dev_id = TC58FVT321,
  1771. .name = "Toshiba TC58FVT321",
  1772. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1773. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  1774. .dev_size = SIZE_4MiB,
  1775. .cmd_set = P_ID_AMD_STD,
  1776. .nr_regions = 2,
  1777. .regions = {
  1778. ERASEINFO(0x10000,63),
  1779. ERASEINFO(0x02000,8)
  1780. }
  1781. }, {
  1782. .mfr_id = MANUFACTURER_TOSHIBA,
  1783. .dev_id = TC58FVB641,
  1784. .name = "Toshiba TC58FVB641",
  1785. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1786. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  1787. .dev_size = SIZE_8MiB,
  1788. .cmd_set = P_ID_AMD_STD,
  1789. .nr_regions = 2,
  1790. .regions = {
  1791. ERASEINFO(0x02000,8),
  1792. ERASEINFO(0x10000,127)
  1793. }
  1794. }, {
  1795. .mfr_id = MANUFACTURER_TOSHIBA,
  1796. .dev_id = TC58FVT641,
  1797. .name = "Toshiba TC58FVT641",
  1798. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1799. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  1800. .dev_size = SIZE_8MiB,
  1801. .cmd_set = P_ID_AMD_STD,
  1802. .nr_regions = 2,
  1803. .regions = {
  1804. ERASEINFO(0x10000,127),
  1805. ERASEINFO(0x02000,8)
  1806. }
  1807. }, {
  1808. .mfr_id = MANUFACTURER_WINBOND,
  1809. .dev_id = W49V002A,
  1810. .name = "Winbond W49V002A",
  1811. .devtypes = CFI_DEVICETYPE_X8,
  1812. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1813. .dev_size = SIZE_256KiB,
  1814. .cmd_set = P_ID_AMD_STD,
  1815. .nr_regions = 4,
  1816. .regions = {
  1817. ERASEINFO(0x10000, 3),
  1818. ERASEINFO(0x08000, 1),
  1819. ERASEINFO(0x02000, 2),
  1820. ERASEINFO(0x04000, 1),
  1821. }
  1822. }
  1823. };
  1824. static inline u32 jedec_read_mfr(struct map_info *map, uint32_t base,
  1825. struct cfi_private *cfi)
  1826. {
  1827. map_word result;
  1828. unsigned long mask;
  1829. int bank = 0;
  1830. /* According to JEDEC "Standard Manufacturer's Identification Code"
  1831. * (http://www.jedec.org/download/search/jep106W.pdf)
  1832. * several first banks can contain 0x7f instead of actual ID
  1833. */
  1834. do {
  1835. uint32_t ofs = cfi_build_cmd_addr(0 + (bank << 8), map, cfi);
  1836. mask = (1 << (cfi->device_type * 8)) - 1;
  1837. result = map_read(map, base + ofs);
  1838. bank++;
  1839. } while ((result.x[0] & mask) == CONTINUATION_CODE);
  1840. return result.x[0] & mask;
  1841. }
  1842. static inline u32 jedec_read_id(struct map_info *map, uint32_t base,
  1843. struct cfi_private *cfi)
  1844. {
  1845. map_word result;
  1846. unsigned long mask;
  1847. u32 ofs = cfi_build_cmd_addr(1, map, cfi);
  1848. mask = (1 << (cfi->device_type * 8)) -1;
  1849. result = map_read(map, base + ofs);
  1850. return result.x[0] & mask;
  1851. }
  1852. static void jedec_reset(u32 base, struct map_info *map, struct cfi_private *cfi)
  1853. {
  1854. /* Reset */
  1855. /* after checking the datasheets for SST, MACRONIX and ATMEL
  1856. * (oh and incidentaly the jedec spec - 3.5.3.3) the reset
  1857. * sequence is *supposed* to be 0xaa at 0x5555, 0x55 at
  1858. * 0x2aaa, 0xF0 at 0x5555 this will not affect the AMD chips
  1859. * as they will ignore the writes and dont care what address
  1860. * the F0 is written to */
  1861. if (cfi->addr_unlock1) {
  1862. DEBUG( MTD_DEBUG_LEVEL3,
  1863. "reset unlock called %x %x \n",
  1864. cfi->addr_unlock1,cfi->addr_unlock2);
  1865. cfi_send_gen_cmd(0xaa, cfi->addr_unlock1, base, map, cfi, cfi->device_type, NULL);
  1866. cfi_send_gen_cmd(0x55, cfi->addr_unlock2, base, map, cfi, cfi->device_type, NULL);
  1867. }
  1868. cfi_send_gen_cmd(0xF0, cfi->addr_unlock1, base, map, cfi, cfi->device_type, NULL);
  1869. /* Some misdesigned Intel chips do not respond for 0xF0 for a reset,
  1870. * so ensure we're in read mode. Send both the Intel and the AMD command
  1871. * for this. Intel uses 0xff for this, AMD uses 0xff for NOP, so
  1872. * this should be safe.
  1873. */
  1874. cfi_send_gen_cmd(0xFF, 0, base, map, cfi, cfi->device_type, NULL);
  1875. /* FIXME - should have reset delay before continuing */
  1876. }
  1877. static int cfi_jedec_setup(struct cfi_private *p_cfi, int index)
  1878. {
  1879. int i,num_erase_regions;
  1880. uint8_t uaddr;
  1881. if (! (jedec_table[index].devtypes & p_cfi->device_type)) {
  1882. DEBUG(MTD_DEBUG_LEVEL1, "Rejecting potential %s with incompatible %d-bit device type\n",
  1883. jedec_table[index].name, 4 * (1<<p_cfi->device_type));
  1884. return 0;
  1885. }
  1886. printk(KERN_INFO "Found: %s\n",jedec_table[index].name);
  1887. num_erase_regions = jedec_table[index].nr_regions;
  1888. p_cfi->cfiq = kmalloc(sizeof(struct cfi_ident) + num_erase_regions * 4, GFP_KERNEL);
  1889. if (!p_cfi->cfiq) {
  1890. //xx printk(KERN_WARNING "%s: kmalloc failed for CFI ident structure\n", map->name);
  1891. return 0;
  1892. }
  1893. memset(p_cfi->cfiq,0,sizeof(struct cfi_ident));
  1894. p_cfi->cfiq->P_ID = jedec_table[index].cmd_set;
  1895. p_cfi->cfiq->NumEraseRegions = jedec_table[index].nr_regions;
  1896. p_cfi->cfiq->DevSize = jedec_table[index].dev_size;
  1897. p_cfi->cfi_mode = CFI_MODE_JEDEC;
  1898. for (i=0; i<num_erase_regions; i++){
  1899. p_cfi->cfiq->EraseRegionInfo[i] = jedec_table[index].regions[i];
  1900. }
  1901. p_cfi->cmdset_priv = NULL;
  1902. /* This may be redundant for some cases, but it doesn't hurt */
  1903. p_cfi->mfr = jedec_table[index].mfr_id;
  1904. p_cfi->id = jedec_table[index].dev_id;
  1905. uaddr = jedec_table[index].uaddr;
  1906. /* The table has unlock addresses in _bytes_, and we try not to let
  1907. our brains explode when we see the datasheets talking about address
  1908. lines numbered from A-1 to A18. The CFI table has unlock addresses
  1909. in device-words according to the mode the device is connected in */
  1910. p_cfi->addr_unlock1 = unlock_addrs[uaddr].addr1 / p_cfi->device_type;
  1911. p_cfi->addr_unlock2 = unlock_addrs[uaddr].addr2 / p_cfi->device_type;
  1912. return 1; /* ok */
  1913. }
  1914. /*
  1915. * There is a BIG problem properly ID'ing the JEDEC device and guaranteeing
  1916. * the mapped address, unlock addresses, and proper chip ID. This function
  1917. * attempts to minimize errors. It is doubtfull that this probe will ever
  1918. * be perfect - consequently there should be some module parameters that
  1919. * could be manually specified to force the chip info.
  1920. */
  1921. static inline int jedec_match( uint32_t base,
  1922. struct map_info *map,
  1923. struct cfi_private *cfi,
  1924. const struct amd_flash_info *finfo )
  1925. {
  1926. int rc = 0; /* failure until all tests pass */
  1927. u32 mfr, id;
  1928. uint8_t uaddr;
  1929. /*
  1930. * The IDs must match. For X16 and X32 devices operating in
  1931. * a lower width ( X8 or X16 ), the device ID's are usually just
  1932. * the lower byte(s) of the larger device ID for wider mode. If
  1933. * a part is found that doesn't fit this assumption (device id for
  1934. * smaller width mode is completely unrealated to full-width mode)
  1935. * then the jedec_table[] will have to be augmented with the IDs
  1936. * for different widths.
  1937. */
  1938. switch (cfi->device_type) {
  1939. case CFI_DEVICETYPE_X8:
  1940. mfr = (uint8_t)finfo->mfr_id;
  1941. id = (uint8_t)finfo->dev_id;
  1942. /* bjd: it seems that if we do this, we can end up
  1943. * detecting 16bit flashes as an 8bit device, even though
  1944. * there aren't.
  1945. */
  1946. if (finfo->dev_id > 0xff) {
  1947. DEBUG( MTD_DEBUG_LEVEL3, "%s(): ID is not 8bit\n",
  1948. __func__);
  1949. goto match_done;
  1950. }
  1951. break;
  1952. case CFI_DEVICETYPE_X16:
  1953. mfr = (uint16_t)finfo->mfr_id;
  1954. id = (uint16_t)finfo->dev_id;
  1955. break;
  1956. case CFI_DEVICETYPE_X32:
  1957. mfr = (uint16_t)finfo->mfr_id;
  1958. id = (uint32_t)finfo->dev_id;
  1959. break;
  1960. default:
  1961. printk(KERN_WARNING
  1962. "MTD %s(): Unsupported device type %d\n",
  1963. __func__, cfi->device_type);
  1964. goto match_done;
  1965. }
  1966. if ( cfi->mfr != mfr || cfi->id != id ) {
  1967. goto match_done;
  1968. }
  1969. /* the part size must fit in the memory window */
  1970. DEBUG( MTD_DEBUG_LEVEL3,
  1971. "MTD %s(): Check fit 0x%.8x + 0x%.8x = 0x%.8x\n",
  1972. __func__, base, 1 << finfo->dev_size, base + (1 << finfo->dev_size) );
  1973. if ( base + cfi_interleave(cfi) * ( 1 << finfo->dev_size ) > map->size ) {
  1974. DEBUG( MTD_DEBUG_LEVEL3,
  1975. "MTD %s(): 0x%.4x 0x%.4x %dKiB doesn't fit\n",
  1976. __func__, finfo->mfr_id, finfo->dev_id,
  1977. 1 << finfo->dev_size );
  1978. goto match_done;
  1979. }
  1980. if (! (finfo->devtypes & cfi->device_type))
  1981. goto match_done;
  1982. uaddr = finfo->uaddr;
  1983. DEBUG( MTD_DEBUG_LEVEL3, "MTD %s(): check unlock addrs 0x%.4x 0x%.4x\n",
  1984. __func__, cfi->addr_unlock1, cfi->addr_unlock2 );
  1985. if ( MTD_UADDR_UNNECESSARY != uaddr && MTD_UADDR_DONT_CARE != uaddr
  1986. && ( unlock_addrs[uaddr].addr1 / cfi->device_type != cfi->addr_unlock1 ||
  1987. unlock_addrs[uaddr].addr2 / cfi->device_type != cfi->addr_unlock2 ) ) {
  1988. DEBUG( MTD_DEBUG_LEVEL3,
  1989. "MTD %s(): 0x%.4x 0x%.4x did not match\n",
  1990. __func__,
  1991. unlock_addrs[uaddr].addr1,
  1992. unlock_addrs[uaddr].addr2);
  1993. goto match_done;
  1994. }
  1995. /*
  1996. * Make sure the ID's dissappear when the device is taken out of
  1997. * ID mode. The only time this should fail when it should succeed
  1998. * is when the ID's are written as data to the same
  1999. * addresses. For this rare and unfortunate case the chip
  2000. * cannot be probed correctly.
  2001. * FIXME - write a driver that takes all of the chip info as
  2002. * module parameters, doesn't probe but forces a load.
  2003. */
  2004. DEBUG( MTD_DEBUG_LEVEL3,
  2005. "MTD %s(): check ID's disappear when not in ID mode\n",
  2006. __func__ );
  2007. jedec_reset( base, map, cfi );
  2008. mfr = jedec_read_mfr( map, base, cfi );
  2009. id = jedec_read_id( map, base, cfi );
  2010. if ( mfr == cfi->mfr && id == cfi->id ) {
  2011. DEBUG( MTD_DEBUG_LEVEL3,
  2012. "MTD %s(): ID 0x%.2x:0x%.2x did not change after reset:\n"
  2013. "You might need to manually specify JEDEC parameters.\n",
  2014. __func__, cfi->mfr, cfi->id );
  2015. goto match_done;
  2016. }
  2017. /* all tests passed - mark as success */
  2018. rc = 1;
  2019. /*
  2020. * Put the device back in ID mode - only need to do this if we
  2021. * were truly frobbing a real device.
  2022. */
  2023. DEBUG( MTD_DEBUG_LEVEL3, "MTD %s(): return to ID mode\n", __func__ );
  2024. if (cfi->addr_unlock1) {
  2025. cfi_send_gen_cmd(0xaa, cfi->addr_unlock1, base, map, cfi, cfi->device_type, NULL);
  2026. cfi_send_gen_cmd(0x55, cfi->addr_unlock2, base, map, cfi, cfi->device_type, NULL);
  2027. }
  2028. cfi_send_gen_cmd(0x90, cfi->addr_unlock1, base, map, cfi, cfi->device_type, NULL);
  2029. /* FIXME - should have a delay before continuing */
  2030. match_done:
  2031. return rc;
  2032. }
  2033. static int jedec_probe_chip(struct map_info *map, __u32 base,
  2034. unsigned long *chip_map, struct cfi_private *cfi)
  2035. {
  2036. int i;
  2037. enum uaddr uaddr_idx = MTD_UADDR_NOT_SUPPORTED;
  2038. u32 probe_offset1, probe_offset2;
  2039. retry:
  2040. if (!cfi->numchips) {
  2041. uaddr_idx++;
  2042. if (MTD_UADDR_UNNECESSARY == uaddr_idx)
  2043. return 0;
  2044. cfi->addr_unlock1 = unlock_addrs[uaddr_idx].addr1 / cfi->device_type;
  2045. cfi->addr_unlock2 = unlock_addrs[uaddr_idx].addr2 / cfi->device_type;
  2046. }
  2047. /* Make certain we aren't probing past the end of map */
  2048. if (base >= map->size) {
  2049. printk(KERN_NOTICE
  2050. "Probe at base(0x%08x) past the end of the map(0x%08lx)\n",
  2051. base, map->size -1);
  2052. return 0;
  2053. }
  2054. /* Ensure the unlock addresses we try stay inside the map */
  2055. probe_offset1 = cfi_build_cmd_addr(cfi->addr_unlock1, map, cfi);
  2056. probe_offset2 = cfi_build_cmd_addr(cfi->addr_unlock2, map, cfi);
  2057. if ( ((base + probe_offset1 + map_bankwidth(map)) >= map->size) ||
  2058. ((base + probe_offset2 + map_bankwidth(map)) >= map->size))
  2059. goto retry;
  2060. /* Reset */
  2061. jedec_reset(base, map, cfi);
  2062. /* Autoselect Mode */
  2063. if(cfi->addr_unlock1) {
  2064. cfi_send_gen_cmd(0xaa, cfi->addr_unlock1, base, map, cfi, cfi->device_type, NULL);
  2065. cfi_send_gen_cmd(0x55, cfi->addr_unlock2, base, map, cfi, cfi->device_type, NULL);
  2066. }
  2067. cfi_send_gen_cmd(0x90, cfi->addr_unlock1, base, map, cfi, cfi->device_type, NULL);
  2068. /* FIXME - should have a delay before continuing */
  2069. if (!cfi->numchips) {
  2070. /* This is the first time we're called. Set up the CFI
  2071. stuff accordingly and return */
  2072. cfi->mfr = jedec_read_mfr(map, base, cfi);
  2073. cfi->id = jedec_read_id(map, base, cfi);
  2074. DEBUG(MTD_DEBUG_LEVEL3,
  2075. "Search for id:(%02x %02x) interleave(%d) type(%d)\n",
  2076. cfi->mfr, cfi->id, cfi_interleave(cfi), cfi->device_type);
  2077. for (i = 0; i < ARRAY_SIZE(jedec_table); i++) {
  2078. if ( jedec_match( base, map, cfi, &jedec_table[i] ) ) {
  2079. DEBUG( MTD_DEBUG_LEVEL3,
  2080. "MTD %s(): matched device 0x%x,0x%x unlock_addrs: 0x%.4x 0x%.4x\n",
  2081. __func__, cfi->mfr, cfi->id,
  2082. cfi->addr_unlock1, cfi->addr_unlock2 );
  2083. if (!cfi_jedec_setup(cfi, i))
  2084. return 0;
  2085. goto ok_out;
  2086. }
  2087. }
  2088. goto retry;
  2089. } else {
  2090. uint16_t mfr;
  2091. uint16_t id;
  2092. /* Make sure it is a chip of the same manufacturer and id */
  2093. mfr = jedec_read_mfr(map, base, cfi);
  2094. id = jedec_read_id(map, base, cfi);
  2095. if ((mfr != cfi->mfr) || (id != cfi->id)) {
  2096. printk(KERN_DEBUG "%s: Found different chip or no chip at all (mfr 0x%x, id 0x%x) at 0x%x\n",
  2097. map->name, mfr, id, base);
  2098. jedec_reset(base, map, cfi);
  2099. return 0;
  2100. }
  2101. }
  2102. /* Check each previous chip locations to see if it's an alias */
  2103. for (i=0; i < (base >> cfi->chipshift); i++) {
  2104. unsigned long start;
  2105. if(!test_bit(i, chip_map)) {
  2106. continue; /* Skip location; no valid chip at this address */
  2107. }
  2108. start = i << cfi->chipshift;
  2109. if (jedec_read_mfr(map, start, cfi) == cfi->mfr &&
  2110. jedec_read_id(map, start, cfi) == cfi->id) {
  2111. /* Eep. This chip also looks like it's in autoselect mode.
  2112. Is it an alias for the new one? */
  2113. jedec_reset(start, map, cfi);
  2114. /* If the device IDs go away, it's an alias */
  2115. if (jedec_read_mfr(map, base, cfi) != cfi->mfr ||
  2116. jedec_read_id(map, base, cfi) != cfi->id) {
  2117. printk(KERN_DEBUG "%s: Found an alias at 0x%x for the chip at 0x%lx\n",
  2118. map->name, base, start);
  2119. return 0;
  2120. }
  2121. /* Yes, it's actually got the device IDs as data. Most
  2122. * unfortunate. Stick the new chip in read mode
  2123. * too and if it's the same, assume it's an alias. */
  2124. /* FIXME: Use other modes to do a proper check */
  2125. jedec_reset(base, map, cfi);
  2126. if (jedec_read_mfr(map, base, cfi) == cfi->mfr &&
  2127. jedec_read_id(map, base, cfi) == cfi->id) {
  2128. printk(KERN_DEBUG "%s: Found an alias at 0x%x for the chip at 0x%lx\n",
  2129. map->name, base, start);
  2130. return 0;
  2131. }
  2132. }
  2133. }
  2134. /* OK, if we got to here, then none of the previous chips appear to
  2135. be aliases for the current one. */
  2136. set_bit((base >> cfi->chipshift), chip_map); /* Update chip map */
  2137. cfi->numchips++;
  2138. ok_out:
  2139. /* Put it back into Read Mode */
  2140. jedec_reset(base, map, cfi);
  2141. printk(KERN_INFO "%s: Found %d x%d devices at 0x%x in %d-bit bank\n",
  2142. map->name, cfi_interleave(cfi), cfi->device_type*8, base,
  2143. map->bankwidth*8);
  2144. return 1;
  2145. }
  2146. static struct chip_probe jedec_chip_probe = {
  2147. .name = "JEDEC",
  2148. .probe_chip = jedec_probe_chip
  2149. };
  2150. static struct mtd_info *jedec_probe(struct map_info *map)
  2151. {
  2152. /*
  2153. * Just use the generic probe stuff to call our CFI-specific
  2154. * chip_probe routine in all the possible permutations, etc.
  2155. */
  2156. return mtd_do_chip_probe(map, &jedec_chip_probe);
  2157. }
  2158. static struct mtd_chip_driver jedec_chipdrv = {
  2159. .probe = jedec_probe,
  2160. .name = "jedec_probe",
  2161. .module = THIS_MODULE
  2162. };
  2163. static int __init jedec_probe_init(void)
  2164. {
  2165. register_mtd_chip_driver(&jedec_chipdrv);
  2166. return 0;
  2167. }
  2168. static void __exit jedec_probe_exit(void)
  2169. {
  2170. unregister_mtd_chip_driver(&jedec_chipdrv);
  2171. }
  2172. module_init(jedec_probe_init);
  2173. module_exit(jedec_probe_exit);
  2174. MODULE_LICENSE("GPL");
  2175. MODULE_AUTHOR("Erwin Authried <eauth@softsys.co.at> et al.");
  2176. MODULE_DESCRIPTION("Probe code for JEDEC-compliant flash chips");