ics932s401.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505
  1. /*
  2. * A driver for the Integrated Circuits ICS932S401
  3. * Copyright (C) 2008 IBM
  4. *
  5. * Author: Darrick J. Wong <djwong@us.ibm.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  20. */
  21. #include <linux/module.h>
  22. #include <linux/jiffies.h>
  23. #include <linux/i2c.h>
  24. #include <linux/err.h>
  25. #include <linux/mutex.h>
  26. #include <linux/delay.h>
  27. #include <linux/log2.h>
  28. /* Addresses to scan */
  29. static const unsigned short normal_i2c[] = { 0x69, I2C_CLIENT_END };
  30. /* ICS932S401 registers */
  31. #define ICS932S401_REG_CFG2 0x01
  32. #define ICS932S401_CFG1_SPREAD 0x01
  33. #define ICS932S401_REG_CFG7 0x06
  34. #define ICS932S401_FS_MASK 0x07
  35. #define ICS932S401_REG_VENDOR_REV 0x07
  36. #define ICS932S401_VENDOR 1
  37. #define ICS932S401_VENDOR_MASK 0x0F
  38. #define ICS932S401_REV 4
  39. #define ICS932S401_REV_SHIFT 4
  40. #define ICS932S401_REG_DEVICE 0x09
  41. #define ICS932S401_DEVICE 11
  42. #define ICS932S401_REG_CTRL 0x0A
  43. #define ICS932S401_MN_ENABLED 0x80
  44. #define ICS932S401_CPU_ALT 0x04
  45. #define ICS932S401_SRC_ALT 0x08
  46. #define ICS932S401_REG_CPU_M_CTRL 0x0B
  47. #define ICS932S401_M_MASK 0x3F
  48. #define ICS932S401_REG_CPU_N_CTRL 0x0C
  49. #define ICS932S401_REG_CPU_SPREAD1 0x0D
  50. #define ICS932S401_REG_CPU_SPREAD2 0x0E
  51. #define ICS932S401_SPREAD_MASK 0x7FFF
  52. #define ICS932S401_REG_SRC_M_CTRL 0x0F
  53. #define ICS932S401_REG_SRC_N_CTRL 0x10
  54. #define ICS932S401_REG_SRC_SPREAD1 0x11
  55. #define ICS932S401_REG_SRC_SPREAD2 0x12
  56. #define ICS932S401_REG_CPU_DIVISOR 0x13
  57. #define ICS932S401_CPU_DIVISOR_SHIFT 4
  58. #define ICS932S401_REG_PCISRC_DIVISOR 0x14
  59. #define ICS932S401_SRC_DIVISOR_MASK 0x0F
  60. #define ICS932S401_PCI_DIVISOR_SHIFT 4
  61. /* Base clock is 14.318MHz */
  62. #define BASE_CLOCK 14318
  63. #define NUM_REGS 21
  64. #define NUM_MIRRORED_REGS 15
  65. static int regs_to_copy[NUM_MIRRORED_REGS] = {
  66. ICS932S401_REG_CFG2,
  67. ICS932S401_REG_CFG7,
  68. ICS932S401_REG_VENDOR_REV,
  69. ICS932S401_REG_DEVICE,
  70. ICS932S401_REG_CTRL,
  71. ICS932S401_REG_CPU_M_CTRL,
  72. ICS932S401_REG_CPU_N_CTRL,
  73. ICS932S401_REG_CPU_SPREAD1,
  74. ICS932S401_REG_CPU_SPREAD2,
  75. ICS932S401_REG_SRC_M_CTRL,
  76. ICS932S401_REG_SRC_N_CTRL,
  77. ICS932S401_REG_SRC_SPREAD1,
  78. ICS932S401_REG_SRC_SPREAD2,
  79. ICS932S401_REG_CPU_DIVISOR,
  80. ICS932S401_REG_PCISRC_DIVISOR,
  81. };
  82. /* How often do we reread sensors values? (In jiffies) */
  83. #define SENSOR_REFRESH_INTERVAL (2 * HZ)
  84. /* How often do we reread sensor limit values? (In jiffies) */
  85. #define LIMIT_REFRESH_INTERVAL (60 * HZ)
  86. struct ics932s401_data {
  87. struct attribute_group attrs;
  88. struct mutex lock;
  89. char sensors_valid;
  90. unsigned long sensors_last_updated; /* In jiffies */
  91. u8 regs[NUM_REGS];
  92. };
  93. static int ics932s401_probe(struct i2c_client *client,
  94. const struct i2c_device_id *id);
  95. static int ics932s401_detect(struct i2c_client *client,
  96. struct i2c_board_info *info);
  97. static int ics932s401_remove(struct i2c_client *client);
  98. static const struct i2c_device_id ics932s401_id[] = {
  99. { "ics932s401", 0 },
  100. { }
  101. };
  102. MODULE_DEVICE_TABLE(i2c, ics932s401_id);
  103. static struct i2c_driver ics932s401_driver = {
  104. .class = I2C_CLASS_HWMON,
  105. .driver = {
  106. .name = "ics932s401",
  107. },
  108. .probe = ics932s401_probe,
  109. .remove = ics932s401_remove,
  110. .id_table = ics932s401_id,
  111. .detect = ics932s401_detect,
  112. .address_list = normal_i2c,
  113. };
  114. static struct ics932s401_data *ics932s401_update_device(struct device *dev)
  115. {
  116. struct i2c_client *client = to_i2c_client(dev);
  117. struct ics932s401_data *data = i2c_get_clientdata(client);
  118. unsigned long local_jiffies = jiffies;
  119. int i, temp;
  120. mutex_lock(&data->lock);
  121. if (time_before(local_jiffies, data->sensors_last_updated +
  122. SENSOR_REFRESH_INTERVAL)
  123. && data->sensors_valid)
  124. goto out;
  125. /*
  126. * Each register must be read as a word and then right shifted 8 bits.
  127. * Not really sure why this is; setting the "byte count programming"
  128. * register to 1 does not fix this problem.
  129. */
  130. for (i = 0; i < NUM_MIRRORED_REGS; i++) {
  131. temp = i2c_smbus_read_word_data(client, regs_to_copy[i]);
  132. data->regs[regs_to_copy[i]] = temp >> 8;
  133. }
  134. data->sensors_last_updated = local_jiffies;
  135. data->sensors_valid = 1;
  136. out:
  137. mutex_unlock(&data->lock);
  138. return data;
  139. }
  140. static ssize_t show_spread_enabled(struct device *dev,
  141. struct device_attribute *devattr,
  142. char *buf)
  143. {
  144. struct ics932s401_data *data = ics932s401_update_device(dev);
  145. if (data->regs[ICS932S401_REG_CFG2] & ICS932S401_CFG1_SPREAD)
  146. return sprintf(buf, "1\n");
  147. return sprintf(buf, "0\n");
  148. }
  149. /* bit to cpu khz map */
  150. static const int fs_speeds[] = {
  151. 266666,
  152. 133333,
  153. 200000,
  154. 166666,
  155. 333333,
  156. 100000,
  157. 400000,
  158. 0,
  159. };
  160. /* clock divisor map */
  161. static const int divisors[] = {2, 3, 5, 15, 4, 6, 10, 30, 8, 12, 20, 60, 16,
  162. 24, 40, 120};
  163. /* Calculate CPU frequency from the M/N registers. */
  164. static int calculate_cpu_freq(struct ics932s401_data *data)
  165. {
  166. int m, n, freq;
  167. m = data->regs[ICS932S401_REG_CPU_M_CTRL] & ICS932S401_M_MASK;
  168. n = data->regs[ICS932S401_REG_CPU_N_CTRL];
  169. /* Pull in bits 8 & 9 from the M register */
  170. n |= ((int)data->regs[ICS932S401_REG_CPU_M_CTRL] & 0x80) << 1;
  171. n |= ((int)data->regs[ICS932S401_REG_CPU_M_CTRL] & 0x40) << 3;
  172. freq = BASE_CLOCK * (n + 8) / (m + 2);
  173. freq /= divisors[data->regs[ICS932S401_REG_CPU_DIVISOR] >>
  174. ICS932S401_CPU_DIVISOR_SHIFT];
  175. return freq;
  176. }
  177. static ssize_t show_cpu_clock(struct device *dev,
  178. struct device_attribute *devattr,
  179. char *buf)
  180. {
  181. struct ics932s401_data *data = ics932s401_update_device(dev);
  182. return sprintf(buf, "%d\n", calculate_cpu_freq(data));
  183. }
  184. static ssize_t show_cpu_clock_sel(struct device *dev,
  185. struct device_attribute *devattr,
  186. char *buf)
  187. {
  188. struct ics932s401_data *data = ics932s401_update_device(dev);
  189. int freq;
  190. if (data->regs[ICS932S401_REG_CTRL] & ICS932S401_MN_ENABLED)
  191. freq = calculate_cpu_freq(data);
  192. else {
  193. /* Freq is neatly wrapped up for us */
  194. int fid = data->regs[ICS932S401_REG_CFG7] & ICS932S401_FS_MASK;
  195. freq = fs_speeds[fid];
  196. if (data->regs[ICS932S401_REG_CTRL] & ICS932S401_CPU_ALT) {
  197. switch (freq) {
  198. case 166666:
  199. freq = 160000;
  200. break;
  201. case 333333:
  202. freq = 320000;
  203. break;
  204. }
  205. }
  206. }
  207. return sprintf(buf, "%d\n", freq);
  208. }
  209. /* Calculate SRC frequency from the M/N registers. */
  210. static int calculate_src_freq(struct ics932s401_data *data)
  211. {
  212. int m, n, freq;
  213. m = data->regs[ICS932S401_REG_SRC_M_CTRL] & ICS932S401_M_MASK;
  214. n = data->regs[ICS932S401_REG_SRC_N_CTRL];
  215. /* Pull in bits 8 & 9 from the M register */
  216. n |= ((int)data->regs[ICS932S401_REG_SRC_M_CTRL] & 0x80) << 1;
  217. n |= ((int)data->regs[ICS932S401_REG_SRC_M_CTRL] & 0x40) << 3;
  218. freq = BASE_CLOCK * (n + 8) / (m + 2);
  219. freq /= divisors[data->regs[ICS932S401_REG_PCISRC_DIVISOR] &
  220. ICS932S401_SRC_DIVISOR_MASK];
  221. return freq;
  222. }
  223. static ssize_t show_src_clock(struct device *dev,
  224. struct device_attribute *devattr,
  225. char *buf)
  226. {
  227. struct ics932s401_data *data = ics932s401_update_device(dev);
  228. return sprintf(buf, "%d\n", calculate_src_freq(data));
  229. }
  230. static ssize_t show_src_clock_sel(struct device *dev,
  231. struct device_attribute *devattr,
  232. char *buf)
  233. {
  234. struct ics932s401_data *data = ics932s401_update_device(dev);
  235. int freq;
  236. if (data->regs[ICS932S401_REG_CTRL] & ICS932S401_MN_ENABLED)
  237. freq = calculate_src_freq(data);
  238. else
  239. /* Freq is neatly wrapped up for us */
  240. if (data->regs[ICS932S401_REG_CTRL] & ICS932S401_CPU_ALT &&
  241. data->regs[ICS932S401_REG_CTRL] & ICS932S401_SRC_ALT)
  242. freq = 96000;
  243. else
  244. freq = 100000;
  245. return sprintf(buf, "%d\n", freq);
  246. }
  247. /* Calculate PCI frequency from the SRC M/N registers. */
  248. static int calculate_pci_freq(struct ics932s401_data *data)
  249. {
  250. int m, n, freq;
  251. m = data->regs[ICS932S401_REG_SRC_M_CTRL] & ICS932S401_M_MASK;
  252. n = data->regs[ICS932S401_REG_SRC_N_CTRL];
  253. /* Pull in bits 8 & 9 from the M register */
  254. n |= ((int)data->regs[ICS932S401_REG_SRC_M_CTRL] & 0x80) << 1;
  255. n |= ((int)data->regs[ICS932S401_REG_SRC_M_CTRL] & 0x40) << 3;
  256. freq = BASE_CLOCK * (n + 8) / (m + 2);
  257. freq /= divisors[data->regs[ICS932S401_REG_PCISRC_DIVISOR] >>
  258. ICS932S401_PCI_DIVISOR_SHIFT];
  259. return freq;
  260. }
  261. static ssize_t show_pci_clock(struct device *dev,
  262. struct device_attribute *devattr,
  263. char *buf)
  264. {
  265. struct ics932s401_data *data = ics932s401_update_device(dev);
  266. return sprintf(buf, "%d\n", calculate_pci_freq(data));
  267. }
  268. static ssize_t show_pci_clock_sel(struct device *dev,
  269. struct device_attribute *devattr,
  270. char *buf)
  271. {
  272. struct ics932s401_data *data = ics932s401_update_device(dev);
  273. int freq;
  274. if (data->regs[ICS932S401_REG_CTRL] & ICS932S401_MN_ENABLED)
  275. freq = calculate_pci_freq(data);
  276. else
  277. freq = 33333;
  278. return sprintf(buf, "%d\n", freq);
  279. }
  280. static ssize_t show_value(struct device *dev,
  281. struct device_attribute *devattr,
  282. char *buf);
  283. static ssize_t show_spread(struct device *dev,
  284. struct device_attribute *devattr,
  285. char *buf);
  286. static DEVICE_ATTR(spread_enabled, S_IRUGO, show_spread_enabled, NULL);
  287. static DEVICE_ATTR(cpu_clock_selection, S_IRUGO, show_cpu_clock_sel, NULL);
  288. static DEVICE_ATTR(cpu_clock, S_IRUGO, show_cpu_clock, NULL);
  289. static DEVICE_ATTR(src_clock_selection, S_IRUGO, show_src_clock_sel, NULL);
  290. static DEVICE_ATTR(src_clock, S_IRUGO, show_src_clock, NULL);
  291. static DEVICE_ATTR(pci_clock_selection, S_IRUGO, show_pci_clock_sel, NULL);
  292. static DEVICE_ATTR(pci_clock, S_IRUGO, show_pci_clock, NULL);
  293. static DEVICE_ATTR(usb_clock, S_IRUGO, show_value, NULL);
  294. static DEVICE_ATTR(ref_clock, S_IRUGO, show_value, NULL);
  295. static DEVICE_ATTR(cpu_spread, S_IRUGO, show_spread, NULL);
  296. static DEVICE_ATTR(src_spread, S_IRUGO, show_spread, NULL);
  297. static struct attribute *ics932s401_attr[] =
  298. {
  299. &dev_attr_spread_enabled.attr,
  300. &dev_attr_cpu_clock_selection.attr,
  301. &dev_attr_cpu_clock.attr,
  302. &dev_attr_src_clock_selection.attr,
  303. &dev_attr_src_clock.attr,
  304. &dev_attr_pci_clock_selection.attr,
  305. &dev_attr_pci_clock.attr,
  306. &dev_attr_usb_clock.attr,
  307. &dev_attr_ref_clock.attr,
  308. &dev_attr_cpu_spread.attr,
  309. &dev_attr_src_spread.attr,
  310. NULL
  311. };
  312. static ssize_t show_value(struct device *dev,
  313. struct device_attribute *devattr,
  314. char *buf)
  315. {
  316. int x;
  317. if (devattr == &dev_attr_usb_clock)
  318. x = 48000;
  319. else if (devattr == &dev_attr_ref_clock)
  320. x = BASE_CLOCK;
  321. else
  322. BUG();
  323. return sprintf(buf, "%d\n", x);
  324. }
  325. static ssize_t show_spread(struct device *dev,
  326. struct device_attribute *devattr,
  327. char *buf)
  328. {
  329. struct ics932s401_data *data = ics932s401_update_device(dev);
  330. int reg;
  331. unsigned long val;
  332. if (!(data->regs[ICS932S401_REG_CFG2] & ICS932S401_CFG1_SPREAD))
  333. return sprintf(buf, "0%%\n");
  334. if (devattr == &dev_attr_src_spread)
  335. reg = ICS932S401_REG_SRC_SPREAD1;
  336. else if (devattr == &dev_attr_cpu_spread)
  337. reg = ICS932S401_REG_CPU_SPREAD1;
  338. else
  339. BUG();
  340. val = data->regs[reg] | (data->regs[reg + 1] << 8);
  341. val &= ICS932S401_SPREAD_MASK;
  342. /* Scale 0..2^14 to -0.5. */
  343. val = 500000 * val / 16384;
  344. return sprintf(buf, "-0.%lu%%\n", val);
  345. }
  346. /* Return 0 if detection is successful, -ENODEV otherwise */
  347. static int ics932s401_detect(struct i2c_client *client,
  348. struct i2c_board_info *info)
  349. {
  350. struct i2c_adapter *adapter = client->adapter;
  351. int vendor, device, revision;
  352. if (!i2c_check_functionality(adapter, I2C_FUNC_SMBUS_BYTE_DATA))
  353. return -ENODEV;
  354. vendor = i2c_smbus_read_word_data(client, ICS932S401_REG_VENDOR_REV);
  355. vendor >>= 8;
  356. revision = vendor >> ICS932S401_REV_SHIFT;
  357. vendor &= ICS932S401_VENDOR_MASK;
  358. if (vendor != ICS932S401_VENDOR)
  359. return -ENODEV;
  360. device = i2c_smbus_read_word_data(client, ICS932S401_REG_DEVICE);
  361. device >>= 8;
  362. if (device != ICS932S401_DEVICE)
  363. return -ENODEV;
  364. if (revision != ICS932S401_REV)
  365. dev_info(&adapter->dev, "Unknown revision %d\n", revision);
  366. strlcpy(info->type, "ics932s401", I2C_NAME_SIZE);
  367. return 0;
  368. }
  369. static int ics932s401_probe(struct i2c_client *client,
  370. const struct i2c_device_id *id)
  371. {
  372. struct ics932s401_data *data;
  373. int err;
  374. data = kzalloc(sizeof(struct ics932s401_data), GFP_KERNEL);
  375. if (!data) {
  376. err = -ENOMEM;
  377. goto exit;
  378. }
  379. i2c_set_clientdata(client, data);
  380. mutex_init(&data->lock);
  381. dev_info(&client->dev, "%s chip found\n", client->name);
  382. /* Register sysfs hooks */
  383. data->attrs.attrs = ics932s401_attr;
  384. err = sysfs_create_group(&client->dev.kobj, &data->attrs);
  385. if (err)
  386. goto exit_free;
  387. return 0;
  388. exit_free:
  389. kfree(data);
  390. exit:
  391. return err;
  392. }
  393. static int ics932s401_remove(struct i2c_client *client)
  394. {
  395. struct ics932s401_data *data = i2c_get_clientdata(client);
  396. sysfs_remove_group(&client->dev.kobj, &data->attrs);
  397. kfree(data);
  398. return 0;
  399. }
  400. static int __init ics932s401_init(void)
  401. {
  402. return i2c_add_driver(&ics932s401_driver);
  403. }
  404. static void __exit ics932s401_exit(void)
  405. {
  406. i2c_del_driver(&ics932s401_driver);
  407. }
  408. MODULE_AUTHOR("Darrick J. Wong <djwong@us.ibm.com>");
  409. MODULE_DESCRIPTION("ICS932S401 driver");
  410. MODULE_LICENSE("GPL");
  411. module_init(ics932s401_init);
  412. module_exit(ics932s401_exit);
  413. /* IBM IntelliStation Z30 */
  414. MODULE_ALIAS("dmi:bvnIBM:*:rn9228:*");
  415. MODULE_ALIAS("dmi:bvnIBM:*:rn9232:*");
  416. /* IBM x3650/x3550 */
  417. MODULE_ALIAS("dmi:bvnIBM:*:pnIBMSystemx3650*");
  418. MODULE_ALIAS("dmi:bvnIBM:*:pnIBMSystemx3550*");