cx18-av-core.c 40 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421
  1. /*
  2. * cx18 ADEC audio functions
  3. *
  4. * Derived from cx25840-core.c
  5. *
  6. * Copyright (C) 2007 Hans Verkuil <hverkuil@xs4all.nl>
  7. * Copyright (C) 2008 Andy Walls <awalls@radix.net>
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License
  11. * as published by the Free Software Foundation; either version 2
  12. * of the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA
  22. * 02110-1301, USA.
  23. */
  24. #include <media/v4l2-chip-ident.h>
  25. #include "cx18-driver.h"
  26. #include "cx18-io.h"
  27. #include "cx18-cards.h"
  28. int cx18_av_write(struct cx18 *cx, u16 addr, u8 value)
  29. {
  30. u32 reg = 0xc40000 + (addr & ~3);
  31. u32 mask = 0xff;
  32. int shift = (addr & 3) * 8;
  33. u32 x = cx18_read_reg(cx, reg);
  34. x = (x & ~(mask << shift)) | ((u32)value << shift);
  35. cx18_write_reg(cx, x, reg);
  36. return 0;
  37. }
  38. int cx18_av_write_expect(struct cx18 *cx, u16 addr, u8 value, u8 eval, u8 mask)
  39. {
  40. u32 reg = 0xc40000 + (addr & ~3);
  41. int shift = (addr & 3) * 8;
  42. u32 x = cx18_read_reg(cx, reg);
  43. x = (x & ~((u32)0xff << shift)) | ((u32)value << shift);
  44. cx18_write_reg_expect(cx, x, reg,
  45. ((u32)eval << shift), ((u32)mask << shift));
  46. return 0;
  47. }
  48. int cx18_av_write4(struct cx18 *cx, u16 addr, u32 value)
  49. {
  50. cx18_write_reg(cx, value, 0xc40000 + addr);
  51. return 0;
  52. }
  53. int
  54. cx18_av_write4_expect(struct cx18 *cx, u16 addr, u32 value, u32 eval, u32 mask)
  55. {
  56. cx18_write_reg_expect(cx, value, 0xc40000 + addr, eval, mask);
  57. return 0;
  58. }
  59. int cx18_av_write4_noretry(struct cx18 *cx, u16 addr, u32 value)
  60. {
  61. cx18_write_reg_noretry(cx, value, 0xc40000 + addr);
  62. return 0;
  63. }
  64. u8 cx18_av_read(struct cx18 *cx, u16 addr)
  65. {
  66. u32 x = cx18_read_reg(cx, 0xc40000 + (addr & ~3));
  67. int shift = (addr & 3) * 8;
  68. return (x >> shift) & 0xff;
  69. }
  70. u32 cx18_av_read4(struct cx18 *cx, u16 addr)
  71. {
  72. return cx18_read_reg(cx, 0xc40000 + addr);
  73. }
  74. int cx18_av_and_or(struct cx18 *cx, u16 addr, unsigned and_mask,
  75. u8 or_value)
  76. {
  77. return cx18_av_write(cx, addr,
  78. (cx18_av_read(cx, addr) & and_mask) |
  79. or_value);
  80. }
  81. int cx18_av_and_or4(struct cx18 *cx, u16 addr, u32 and_mask,
  82. u32 or_value)
  83. {
  84. return cx18_av_write4(cx, addr,
  85. (cx18_av_read4(cx, addr) & and_mask) |
  86. or_value);
  87. }
  88. static void cx18_av_init(struct cx18 *cx)
  89. {
  90. /*
  91. * The crystal freq used in calculations in this driver will be
  92. * 28.636360 MHz.
  93. * Aim to run the PLLs' VCOs near 400 MHz to minimze errors.
  94. */
  95. /*
  96. * VDCLK Integer = 0x0f, Post Divider = 0x04
  97. * AIMCLK Integer = 0x0e, Post Divider = 0x16
  98. */
  99. cx18_av_write4(cx, CXADEC_PLL_CTRL1, 0x160e040f);
  100. /* VDCLK Fraction = 0x2be2fe */
  101. /* xtal * 0xf.15f17f0/4 = 108 MHz: 432 MHz before post divide */
  102. cx18_av_write4(cx, CXADEC_VID_PLL_FRAC, 0x002be2fe);
  103. /* AIMCLK Fraction = 0x05227ad */
  104. /* xtal * 0xe.2913d68/0x16 = 48000 * 384: 406 MHz pre post-div*/
  105. cx18_av_write4(cx, CXADEC_AUX_PLL_FRAC, 0x005227ad);
  106. /* SA_MCLK_SEL=1, SA_MCLK_DIV=0x16 */
  107. cx18_av_write(cx, CXADEC_I2S_MCLK, 0x56);
  108. }
  109. static void cx18_av_initialize(struct v4l2_subdev *sd)
  110. {
  111. struct cx18_av_state *state = to_cx18_av_state(sd);
  112. struct cx18 *cx = v4l2_get_subdevdata(sd);
  113. u32 v;
  114. cx18_av_loadfw(cx);
  115. /* Stop 8051 code execution */
  116. cx18_av_write4_expect(cx, CXADEC_DL_CTL, 0x03000000,
  117. 0x03000000, 0x13000000);
  118. /* initallize the PLL by toggling sleep bit */
  119. v = cx18_av_read4(cx, CXADEC_HOST_REG1);
  120. /* enable sleep mode - register appears to be read only... */
  121. cx18_av_write4_expect(cx, CXADEC_HOST_REG1, v | 1, v, 0xfffe);
  122. /* disable sleep mode */
  123. cx18_av_write4_expect(cx, CXADEC_HOST_REG1, v & 0xfffe,
  124. v & 0xfffe, 0xffff);
  125. /* initialize DLLs */
  126. v = cx18_av_read4(cx, CXADEC_DLL1_DIAG_CTRL) & 0xE1FFFEFF;
  127. /* disable FLD */
  128. cx18_av_write4(cx, CXADEC_DLL1_DIAG_CTRL, v);
  129. /* enable FLD */
  130. cx18_av_write4(cx, CXADEC_DLL1_DIAG_CTRL, v | 0x10000100);
  131. v = cx18_av_read4(cx, CXADEC_DLL2_DIAG_CTRL) & 0xE1FFFEFF;
  132. /* disable FLD */
  133. cx18_av_write4(cx, CXADEC_DLL2_DIAG_CTRL, v);
  134. /* enable FLD */
  135. cx18_av_write4(cx, CXADEC_DLL2_DIAG_CTRL, v | 0x06000100);
  136. /* set analog bias currents. Set Vreg to 1.20V. */
  137. cx18_av_write4(cx, CXADEC_AFE_DIAG_CTRL1, 0x000A1802);
  138. v = cx18_av_read4(cx, CXADEC_AFE_DIAG_CTRL3) | 1;
  139. /* enable TUNE_FIL_RST */
  140. cx18_av_write4_expect(cx, CXADEC_AFE_DIAG_CTRL3, v, v, 0x03009F0F);
  141. /* disable TUNE_FIL_RST */
  142. cx18_av_write4_expect(cx, CXADEC_AFE_DIAG_CTRL3,
  143. v & 0xFFFFFFFE, v & 0xFFFFFFFE, 0x03009F0F);
  144. /* enable 656 output */
  145. cx18_av_and_or4(cx, CXADEC_PIN_CTRL1, ~0, 0x040C00);
  146. /* video output drive strength */
  147. cx18_av_and_or4(cx, CXADEC_PIN_CTRL2, ~0, 0x2);
  148. /* reset video */
  149. cx18_av_write4(cx, CXADEC_SOFT_RST_CTRL, 0x8000);
  150. cx18_av_write4(cx, CXADEC_SOFT_RST_CTRL, 0);
  151. /*
  152. * Disable Video Auto-config of the Analog Front End and Video PLL.
  153. *
  154. * Since we only use BT.656 pixel mode, which works for both 525 and 625
  155. * line systems, it's just easier for us to set registers
  156. * 0x102 (CXADEC_CHIP_CTRL), 0x104-0x106 (CXADEC_AFE_CTRL),
  157. * 0x108-0x109 (CXADEC_PLL_CTRL1), and 0x10c-0x10f (CXADEC_VID_PLL_FRAC)
  158. * ourselves, than to run around cleaning up after the auto-config.
  159. *
  160. * (Note: my CX23418 chip doesn't seem to let the ACFG_DIS bit
  161. * get set to 1, but OTOH, it doesn't seem to do AFE and VID PLL
  162. * autoconfig either.)
  163. *
  164. * As a default, also turn off Dual mode for ADC2 and set ADC2 to CH3.
  165. */
  166. cx18_av_and_or4(cx, CXADEC_CHIP_CTRL, 0xFFFBFFFF, 0x00120000);
  167. /* Setup the Video and and Aux/Audio PLLs */
  168. cx18_av_init(cx);
  169. /* set video to auto-detect */
  170. /* Clear bits 11-12 to enable slow locking mode. Set autodetect mode */
  171. /* set the comb notch = 1 */
  172. cx18_av_and_or4(cx, CXADEC_MODE_CTRL, 0xFFF7E7F0, 0x02040800);
  173. /* Enable wtw_en in CRUSH_CTRL (Set bit 22) */
  174. /* Enable maj_sel in CRUSH_CTRL (Set bit 20) */
  175. cx18_av_and_or4(cx, CXADEC_CRUSH_CTRL, ~0, 0x00500000);
  176. /* Set VGA_TRACK_RANGE to 0x20 */
  177. cx18_av_and_or4(cx, CXADEC_DFE_CTRL2, 0xFFFF00FF, 0x00002000);
  178. /*
  179. * Initial VBI setup
  180. * VIP-1.1, 10 bit mode, enable Raw, disable sliced,
  181. * don't clamp raw samples when codes are in use, 1 byte user D-words,
  182. * IDID0 has line #, RP code V bit transition on VBLANK, data during
  183. * blanking intervals
  184. */
  185. cx18_av_write4(cx, CXADEC_OUT_CTRL1, 0x4013252e);
  186. /* Set the video input.
  187. The setting in MODE_CTRL gets lost when we do the above setup */
  188. /* EncSetSignalStd(dwDevNum, pEnc->dwSigStd); */
  189. /* EncSetVideoInput(dwDevNum, pEnc->VidIndSelection); */
  190. /*
  191. * Analog Front End (AFE)
  192. * Default to luma on ch1/ADC1, chroma on ch2/ADC2, SIF on ch3/ADC2
  193. * bypass_ch[1-3] use filter
  194. * droop_comp_ch[1-3] disable
  195. * clamp_en_ch[1-3] disable
  196. * aud_in_sel ADC2
  197. * luma_in_sel ADC1
  198. * chroma_in_sel ADC2
  199. * clamp_sel_ch[2-3] midcode
  200. * clamp_sel_ch1 video decoder
  201. * vga_sel_ch3 audio decoder
  202. * vga_sel_ch[1-2] video decoder
  203. * half_bw_ch[1-3] disable
  204. * +12db_ch[1-3] disable
  205. */
  206. cx18_av_and_or4(cx, CXADEC_AFE_CTRL, 0xFF000000, 0x00005D00);
  207. /* if(dwEnable && dw3DCombAvailable) { */
  208. /* CxDevWrReg(CXADEC_SRC_COMB_CFG, 0x7728021F); */
  209. /* } else { */
  210. /* CxDevWrReg(CXADEC_SRC_COMB_CFG, 0x6628021F); */
  211. /* } */
  212. cx18_av_write4(cx, CXADEC_SRC_COMB_CFG, 0x6628021F);
  213. state->default_volume = 228 - cx18_av_read(cx, 0x8d4);
  214. state->default_volume = ((state->default_volume / 2) + 23) << 9;
  215. }
  216. static int cx18_av_reset(struct v4l2_subdev *sd, u32 val)
  217. {
  218. cx18_av_initialize(sd);
  219. return 0;
  220. }
  221. static int cx18_av_load_fw(struct v4l2_subdev *sd)
  222. {
  223. struct cx18_av_state *state = to_cx18_av_state(sd);
  224. if (!state->is_initialized) {
  225. /* initialize on first use */
  226. state->is_initialized = 1;
  227. cx18_av_initialize(sd);
  228. }
  229. return 0;
  230. }
  231. void cx18_av_std_setup(struct cx18 *cx)
  232. {
  233. struct cx18_av_state *state = &cx->av_state;
  234. struct v4l2_subdev *sd = &state->sd;
  235. v4l2_std_id std = state->std;
  236. /*
  237. * Video ADC crystal clock to pixel clock SRC decimation ratio
  238. * 28.636360 MHz/13.5 Mpps * 256 = 0x21f.07b
  239. */
  240. const int src_decimation = 0x21f;
  241. int hblank, hactive, burst, vblank, vactive, sc;
  242. int vblank656;
  243. int luma_lpf, uv_lpf, comb;
  244. u32 pll_int, pll_frac, pll_post;
  245. /* datasheet startup, step 8d */
  246. if (std & ~V4L2_STD_NTSC)
  247. cx18_av_write(cx, 0x49f, 0x11);
  248. else
  249. cx18_av_write(cx, 0x49f, 0x14);
  250. /*
  251. * Note: At the end of a field, there are 3 sets of half line duration
  252. * (double horizontal rate) pulses:
  253. *
  254. * 5 (625) or 6 (525) half-lines to blank for the vertical retrace
  255. * 5 (625) or 6 (525) vertical sync pulses of half line duration
  256. * 5 (625) or 6 (525) half-lines of equalization pulses
  257. */
  258. if (std & V4L2_STD_625_50) {
  259. /*
  260. * The following relationships of half line counts should hold:
  261. * 625 = vblank656 + vactive
  262. * 10 = vblank656 - vblank = vsync pulses + equalization pulses
  263. *
  264. * vblank656: half lines after line 625/mid-313 of blanked video
  265. * vblank: half lines, after line 5/317, of blanked video
  266. * vactive: half lines of active video +
  267. * 5 half lines after the end of active video
  268. *
  269. * As far as I can tell:
  270. * vblank656 starts counting from the falling edge of the first
  271. * vsync pulse (start of line 1 or mid-313)
  272. * vblank starts counting from the after the 5 vsync pulses and
  273. * 5 or 4 equalization pulses (start of line 6 or 318)
  274. *
  275. * For 625 line systems the driver will extract VBI information
  276. * from lines 6-23 and lines 318-335 (but the slicer can only
  277. * handle 17 lines, not the 18 in the vblank region).
  278. * In addition, we need vblank656 and vblank to be one whole
  279. * line longer, to cover line 24 and 336, so the SAV/EAV RP
  280. * codes get generated such that the encoder can actually
  281. * extract line 23 & 335 (WSS). We'll lose 1 line in each field
  282. * at the top of the screen.
  283. *
  284. * It appears the 5 half lines that happen after active
  285. * video must be included in vactive (579 instead of 574),
  286. * otherwise the colors get badly displayed in various regions
  287. * of the screen. I guess the chroma comb filter gets confused
  288. * without them (at least when a PVR-350 is the PAL source).
  289. */
  290. vblank656 = 48; /* lines 1 - 24 & 313 - 336 */
  291. vblank = 38; /* lines 6 - 24 & 318 - 336 */
  292. vactive = 579; /* lines 24 - 313 & 337 - 626 */
  293. /*
  294. * For a 13.5 Mpps clock and 15,625 Hz line rate, a line is
  295. * is 864 pixels = 720 active + 144 blanking. ITU-R BT.601
  296. * specifies 12 luma clock periods or ~ 0.9 * 13.5 Mpps after
  297. * the end of active video to start a horizontal line, so that
  298. * leaves 132 pixels of hblank to ignore.
  299. */
  300. hblank = 132;
  301. hactive = 720;
  302. /*
  303. * Burst gate delay (for 625 line systems)
  304. * Hsync leading edge to color burst rise = 5.6 us
  305. * Color burst width = 2.25 us
  306. * Gate width = 4 pixel clocks
  307. * (5.6 us + 2.25/2 us) * 13.5 Mpps + 4/2 clocks = 92.79 clocks
  308. */
  309. burst = 93;
  310. luma_lpf = 2;
  311. if (std & V4L2_STD_PAL) {
  312. uv_lpf = 1;
  313. comb = 0x20;
  314. /* sc = 4433618.75 * src_decimation/28636360 * 2^13 */
  315. sc = 688700;
  316. } else if (std == V4L2_STD_PAL_Nc) {
  317. uv_lpf = 1;
  318. comb = 0x20;
  319. /* sc = 3582056.25 * src_decimation/28636360 * 2^13 */
  320. sc = 556422;
  321. } else { /* SECAM */
  322. uv_lpf = 0;
  323. comb = 0;
  324. /* (fr + fb)/2 = (4406260 + 4250000)/2 = 4328130 */
  325. /* sc = 4328130 * src_decimation/28636360 * 2^13 */
  326. sc = 672314;
  327. }
  328. } else {
  329. /*
  330. * The following relationships of half line counts should hold:
  331. * 525 = prevsync + vblank656 + vactive
  332. * 12 = vblank656 - vblank = vsync pulses + equalization pulses
  333. *
  334. * prevsync: 6 half-lines before the vsync pulses
  335. * vblank656: half lines, after line 3/mid-266, of blanked video
  336. * vblank: half lines, after line 9/272, of blanked video
  337. * vactive: half lines of active video
  338. *
  339. * As far as I can tell:
  340. * vblank656 starts counting from the falling edge of the first
  341. * vsync pulse (start of line 4 or mid-266)
  342. * vblank starts counting from the after the 6 vsync pulses and
  343. * 6 or 5 equalization pulses (start of line 10 or 272)
  344. *
  345. * For 525 line systems the driver will extract VBI information
  346. * from lines 10-21 and lines 273-284.
  347. */
  348. vblank656 = 38; /* lines 4 - 22 & 266 - 284 */
  349. vblank = 26; /* lines 10 - 22 & 272 - 284 */
  350. vactive = 481; /* lines 23 - 263 & 285 - 525 */
  351. /*
  352. * For a 13.5 Mpps clock and 15,734.26 Hz line rate, a line is
  353. * is 858 pixels = 720 active + 138 blanking. The Hsync leading
  354. * edge should happen 1.2 us * 13.5 Mpps ~= 16 pixels after the
  355. * end of active video, leaving 122 pixels of hblank to ignore
  356. * before active video starts.
  357. */
  358. hactive = 720;
  359. hblank = 122;
  360. luma_lpf = 1;
  361. uv_lpf = 1;
  362. /*
  363. * Burst gate delay (for 525 line systems)
  364. * Hsync leading edge to color burst rise = 5.3 us
  365. * Color burst width = 2.5 us
  366. * Gate width = 4 pixel clocks
  367. * (5.3 us + 2.5/2 us) * 13.5 Mpps + 4/2 clocks = 90.425 clocks
  368. */
  369. if (std == V4L2_STD_PAL_60) {
  370. burst = 90;
  371. luma_lpf = 2;
  372. comb = 0x20;
  373. /* sc = 4433618.75 * src_decimation/28636360 * 2^13 */
  374. sc = 688700;
  375. } else if (std == V4L2_STD_PAL_M) {
  376. /* The 97 needs to be verified against PAL-M timings */
  377. burst = 97;
  378. comb = 0x20;
  379. /* sc = 3575611.49 * src_decimation/28636360 * 2^13 */
  380. sc = 555421;
  381. } else {
  382. burst = 90;
  383. comb = 0x66;
  384. /* sc = 3579545.45.. * src_decimation/28636360 * 2^13 */
  385. sc = 556032;
  386. }
  387. }
  388. /* DEBUG: Displays configured PLL frequency */
  389. pll_int = cx18_av_read(cx, 0x108);
  390. pll_frac = cx18_av_read4(cx, 0x10c) & 0x1ffffff;
  391. pll_post = cx18_av_read(cx, 0x109);
  392. CX18_DEBUG_INFO_DEV(sd, "PLL regs = int: %u, frac: %u, post: %u\n",
  393. pll_int, pll_frac, pll_post);
  394. if (pll_post) {
  395. int fsc, pll;
  396. u64 tmp;
  397. pll = (28636360L * ((((u64)pll_int) << 25) + pll_frac)) >> 25;
  398. pll /= pll_post;
  399. CX18_DEBUG_INFO_DEV(sd, "Video PLL = %d.%06d MHz\n",
  400. pll / 1000000, pll % 1000000);
  401. CX18_DEBUG_INFO_DEV(sd, "Pixel rate = %d.%06d Mpixel/sec\n",
  402. pll / 8000000, (pll / 8) % 1000000);
  403. CX18_DEBUG_INFO_DEV(sd, "ADC XTAL/pixel clock decimation ratio "
  404. "= %d.%03d\n", src_decimation / 256,
  405. ((src_decimation % 256) * 1000) / 256);
  406. tmp = 28636360 * (u64) sc;
  407. do_div(tmp, src_decimation);
  408. fsc = tmp >> 13;
  409. CX18_DEBUG_INFO_DEV(sd,
  410. "Chroma sub-carrier initial freq = %d.%06d "
  411. "MHz\n", fsc / 1000000, fsc % 1000000);
  412. CX18_DEBUG_INFO_DEV(sd, "hblank %i, hactive %i, vblank %i, "
  413. "vactive %i, vblank656 %i, src_dec %i, "
  414. "burst 0x%02x, luma_lpf %i, uv_lpf %i, "
  415. "comb 0x%02x, sc 0x%06x\n",
  416. hblank, hactive, vblank, vactive, vblank656,
  417. src_decimation, burst, luma_lpf, uv_lpf,
  418. comb, sc);
  419. }
  420. /* Sets horizontal blanking delay and active lines */
  421. cx18_av_write(cx, 0x470, hblank);
  422. cx18_av_write(cx, 0x471, 0xff & (((hblank >> 8) & 0x3) |
  423. (hactive << 4)));
  424. cx18_av_write(cx, 0x472, hactive >> 4);
  425. /* Sets burst gate delay */
  426. cx18_av_write(cx, 0x473, burst);
  427. /* Sets vertical blanking delay and active duration */
  428. cx18_av_write(cx, 0x474, vblank);
  429. cx18_av_write(cx, 0x475, 0xff & (((vblank >> 8) & 0x3) |
  430. (vactive << 4)));
  431. cx18_av_write(cx, 0x476, vactive >> 4);
  432. cx18_av_write(cx, 0x477, vblank656);
  433. /* Sets src decimation rate */
  434. cx18_av_write(cx, 0x478, 0xff & src_decimation);
  435. cx18_av_write(cx, 0x479, 0xff & (src_decimation >> 8));
  436. /* Sets Luma and UV Low pass filters */
  437. cx18_av_write(cx, 0x47a, luma_lpf << 6 | ((uv_lpf << 4) & 0x30));
  438. /* Enables comb filters */
  439. cx18_av_write(cx, 0x47b, comb);
  440. /* Sets SC Step*/
  441. cx18_av_write(cx, 0x47c, sc);
  442. cx18_av_write(cx, 0x47d, 0xff & sc >> 8);
  443. cx18_av_write(cx, 0x47e, 0xff & sc >> 16);
  444. if (std & V4L2_STD_625_50) {
  445. state->slicer_line_delay = 1;
  446. state->slicer_line_offset = (6 + state->slicer_line_delay - 2);
  447. } else {
  448. state->slicer_line_delay = 0;
  449. state->slicer_line_offset = (10 + state->slicer_line_delay - 2);
  450. }
  451. cx18_av_write(cx, 0x47f, state->slicer_line_delay);
  452. }
  453. static void input_change(struct cx18 *cx)
  454. {
  455. struct cx18_av_state *state = &cx->av_state;
  456. v4l2_std_id std = state->std;
  457. u8 v;
  458. /* Follow step 8c and 8d of section 3.16 in the cx18_av datasheet */
  459. cx18_av_write(cx, 0x49f, (std & V4L2_STD_NTSC) ? 0x14 : 0x11);
  460. cx18_av_and_or(cx, 0x401, ~0x60, 0);
  461. cx18_av_and_or(cx, 0x401, ~0x60, 0x60);
  462. if (std & V4L2_STD_525_60) {
  463. if (std == V4L2_STD_NTSC_M_JP) {
  464. /* Japan uses EIAJ audio standard */
  465. cx18_av_write_expect(cx, 0x808, 0xf7, 0xf7, 0xff);
  466. cx18_av_write_expect(cx, 0x80b, 0x02, 0x02, 0x3f);
  467. } else if (std == V4L2_STD_NTSC_M_KR) {
  468. /* South Korea uses A2 audio standard */
  469. cx18_av_write_expect(cx, 0x808, 0xf8, 0xf8, 0xff);
  470. cx18_av_write_expect(cx, 0x80b, 0x03, 0x03, 0x3f);
  471. } else {
  472. /* Others use the BTSC audio standard */
  473. cx18_av_write_expect(cx, 0x808, 0xf6, 0xf6, 0xff);
  474. cx18_av_write_expect(cx, 0x80b, 0x01, 0x01, 0x3f);
  475. }
  476. } else if (std & V4L2_STD_PAL) {
  477. /* Follow tuner change procedure for PAL */
  478. cx18_av_write_expect(cx, 0x808, 0xff, 0xff, 0xff);
  479. cx18_av_write_expect(cx, 0x80b, 0x03, 0x03, 0x3f);
  480. } else if (std & V4L2_STD_SECAM) {
  481. /* Select autodetect for SECAM */
  482. cx18_av_write_expect(cx, 0x808, 0xff, 0xff, 0xff);
  483. cx18_av_write_expect(cx, 0x80b, 0x03, 0x03, 0x3f);
  484. }
  485. v = cx18_av_read(cx, 0x803);
  486. if (v & 0x10) {
  487. /* restart audio decoder microcontroller */
  488. v &= ~0x10;
  489. cx18_av_write_expect(cx, 0x803, v, v, 0x1f);
  490. v |= 0x10;
  491. cx18_av_write_expect(cx, 0x803, v, v, 0x1f);
  492. }
  493. }
  494. static int cx18_av_s_frequency(struct v4l2_subdev *sd,
  495. struct v4l2_frequency *freq)
  496. {
  497. struct cx18 *cx = v4l2_get_subdevdata(sd);
  498. input_change(cx);
  499. return 0;
  500. }
  501. static int set_input(struct cx18 *cx, enum cx18_av_video_input vid_input,
  502. enum cx18_av_audio_input aud_input)
  503. {
  504. struct cx18_av_state *state = &cx->av_state;
  505. struct v4l2_subdev *sd = &state->sd;
  506. enum analog_signal_type {
  507. NONE, CVBS, Y, C, SIF, Pb, Pr
  508. } ch[3] = {NONE, NONE, NONE};
  509. u8 afe_mux_cfg;
  510. u8 adc2_cfg;
  511. u32 afe_cfg;
  512. int i;
  513. CX18_DEBUG_INFO_DEV(sd, "decoder set video input %d, audio input %d\n",
  514. vid_input, aud_input);
  515. if (vid_input >= CX18_AV_COMPOSITE1 &&
  516. vid_input <= CX18_AV_COMPOSITE8) {
  517. afe_mux_cfg = 0xf0 + (vid_input - CX18_AV_COMPOSITE1);
  518. ch[0] = CVBS;
  519. } else {
  520. int luma = vid_input & 0xf0;
  521. int chroma = vid_input & 0xf00;
  522. if ((vid_input & ~0xff0) ||
  523. luma < CX18_AV_SVIDEO_LUMA1 ||
  524. luma > CX18_AV_SVIDEO_LUMA8 ||
  525. chroma < CX18_AV_SVIDEO_CHROMA4 ||
  526. chroma > CX18_AV_SVIDEO_CHROMA8) {
  527. CX18_ERR_DEV(sd, "0x%04x is not a valid video input!\n",
  528. vid_input);
  529. return -EINVAL;
  530. }
  531. afe_mux_cfg = 0xf0 + ((luma - CX18_AV_SVIDEO_LUMA1) >> 4);
  532. ch[0] = Y;
  533. if (chroma >= CX18_AV_SVIDEO_CHROMA7) {
  534. afe_mux_cfg &= 0x3f;
  535. afe_mux_cfg |= (chroma - CX18_AV_SVIDEO_CHROMA7) >> 2;
  536. ch[2] = C;
  537. } else {
  538. afe_mux_cfg &= 0xcf;
  539. afe_mux_cfg |= (chroma - CX18_AV_SVIDEO_CHROMA4) >> 4;
  540. ch[1] = C;
  541. }
  542. }
  543. /* TODO: LeadTek WinFast DVR3100 H & WinFast PVR2100 can do Y/Pb/Pr */
  544. switch (aud_input) {
  545. case CX18_AV_AUDIO_SERIAL1:
  546. case CX18_AV_AUDIO_SERIAL2:
  547. /* do nothing, use serial audio input */
  548. break;
  549. case CX18_AV_AUDIO4:
  550. afe_mux_cfg &= ~0x30;
  551. ch[1] = SIF;
  552. break;
  553. case CX18_AV_AUDIO5:
  554. afe_mux_cfg = (afe_mux_cfg & ~0x30) | 0x10;
  555. ch[1] = SIF;
  556. break;
  557. case CX18_AV_AUDIO6:
  558. afe_mux_cfg = (afe_mux_cfg & ~0x30) | 0x20;
  559. ch[1] = SIF;
  560. break;
  561. case CX18_AV_AUDIO7:
  562. afe_mux_cfg &= ~0xc0;
  563. ch[2] = SIF;
  564. break;
  565. case CX18_AV_AUDIO8:
  566. afe_mux_cfg = (afe_mux_cfg & ~0xc0) | 0x40;
  567. ch[2] = SIF;
  568. break;
  569. default:
  570. CX18_ERR_DEV(sd, "0x%04x is not a valid audio input!\n",
  571. aud_input);
  572. return -EINVAL;
  573. }
  574. /* Set up analog front end multiplexers */
  575. cx18_av_write_expect(cx, 0x103, afe_mux_cfg, afe_mux_cfg, 0xf7);
  576. /* Set INPUT_MODE to Composite (0) or S-Video (1) */
  577. cx18_av_and_or(cx, 0x401, ~0x6, ch[0] == CVBS ? 0 : 0x02);
  578. /* Set CH_SEL_ADC2 to 1 if input comes from CH3 */
  579. adc2_cfg = cx18_av_read(cx, 0x102);
  580. if (ch[2] == NONE)
  581. adc2_cfg &= ~0x2; /* No sig on CH3, set ADC2 to CH2 for input */
  582. else
  583. adc2_cfg |= 0x2; /* Signal on CH3, set ADC2 to CH3 for input */
  584. /* Set DUAL_MODE_ADC2 to 1 if input comes from both CH2 and CH3 */
  585. if (ch[1] != NONE && ch[2] != NONE)
  586. adc2_cfg |= 0x4; /* Set dual mode */
  587. else
  588. adc2_cfg &= ~0x4; /* Clear dual mode */
  589. cx18_av_write_expect(cx, 0x102, adc2_cfg, adc2_cfg, 0x17);
  590. /* Configure the analog front end */
  591. afe_cfg = cx18_av_read4(cx, CXADEC_AFE_CTRL);
  592. afe_cfg &= 0xff000000;
  593. afe_cfg |= 0x00005000; /* CHROMA_IN, AUD_IN: ADC2; LUMA_IN: ADC1 */
  594. if (ch[1] != NONE && ch[2] != NONE)
  595. afe_cfg |= 0x00000030; /* half_bw_ch[2-3] since in dual mode */
  596. for (i = 0; i < 3; i++) {
  597. switch (ch[i]) {
  598. default:
  599. case NONE:
  600. /* CLAMP_SEL = Fixed to midcode clamp level */
  601. afe_cfg |= (0x00000200 << i);
  602. break;
  603. case CVBS:
  604. case Y:
  605. if (i > 0)
  606. afe_cfg |= 0x00002000; /* LUMA_IN_SEL: ADC2 */
  607. break;
  608. case C:
  609. case Pb:
  610. case Pr:
  611. /* CLAMP_SEL = Fixed to midcode clamp level */
  612. afe_cfg |= (0x00000200 << i);
  613. if (i == 0 && ch[i] == C)
  614. afe_cfg &= ~0x00001000; /* CHROMA_IN_SEL ADC1 */
  615. break;
  616. case SIF:
  617. /*
  618. * VGA_GAIN_SEL = Audio Decoder
  619. * CLAMP_SEL = Fixed to midcode clamp level
  620. */
  621. afe_cfg |= (0x00000240 << i);
  622. if (i == 0)
  623. afe_cfg &= ~0x00004000; /* AUD_IN_SEL ADC1 */
  624. break;
  625. }
  626. }
  627. cx18_av_write4(cx, CXADEC_AFE_CTRL, afe_cfg);
  628. state->vid_input = vid_input;
  629. state->aud_input = aud_input;
  630. cx18_av_audio_set_path(cx);
  631. input_change(cx);
  632. return 0;
  633. }
  634. static int cx18_av_s_video_routing(struct v4l2_subdev *sd,
  635. u32 input, u32 output, u32 config)
  636. {
  637. struct cx18_av_state *state = to_cx18_av_state(sd);
  638. struct cx18 *cx = v4l2_get_subdevdata(sd);
  639. return set_input(cx, input, state->aud_input);
  640. }
  641. static int cx18_av_s_audio_routing(struct v4l2_subdev *sd,
  642. u32 input, u32 output, u32 config)
  643. {
  644. struct cx18_av_state *state = to_cx18_av_state(sd);
  645. struct cx18 *cx = v4l2_get_subdevdata(sd);
  646. return set_input(cx, state->vid_input, input);
  647. }
  648. static int cx18_av_g_tuner(struct v4l2_subdev *sd, struct v4l2_tuner *vt)
  649. {
  650. struct cx18_av_state *state = to_cx18_av_state(sd);
  651. struct cx18 *cx = v4l2_get_subdevdata(sd);
  652. u8 vpres;
  653. u8 mode;
  654. int val = 0;
  655. if (state->radio)
  656. return 0;
  657. vpres = cx18_av_read(cx, 0x40e) & 0x20;
  658. vt->signal = vpres ? 0xffff : 0x0;
  659. vt->capability |=
  660. V4L2_TUNER_CAP_STEREO | V4L2_TUNER_CAP_LANG1 |
  661. V4L2_TUNER_CAP_LANG2 | V4L2_TUNER_CAP_SAP;
  662. mode = cx18_av_read(cx, 0x804);
  663. /* get rxsubchans and audmode */
  664. if ((mode & 0xf) == 1)
  665. val |= V4L2_TUNER_SUB_STEREO;
  666. else
  667. val |= V4L2_TUNER_SUB_MONO;
  668. if (mode == 2 || mode == 4)
  669. val = V4L2_TUNER_SUB_LANG1 | V4L2_TUNER_SUB_LANG2;
  670. if (mode & 0x10)
  671. val |= V4L2_TUNER_SUB_SAP;
  672. vt->rxsubchans = val;
  673. vt->audmode = state->audmode;
  674. return 0;
  675. }
  676. static int cx18_av_s_tuner(struct v4l2_subdev *sd, struct v4l2_tuner *vt)
  677. {
  678. struct cx18_av_state *state = to_cx18_av_state(sd);
  679. struct cx18 *cx = v4l2_get_subdevdata(sd);
  680. u8 v;
  681. if (state->radio)
  682. return 0;
  683. v = cx18_av_read(cx, 0x809);
  684. v &= ~0xf;
  685. switch (vt->audmode) {
  686. case V4L2_TUNER_MODE_MONO:
  687. /* mono -> mono
  688. stereo -> mono
  689. bilingual -> lang1 */
  690. break;
  691. case V4L2_TUNER_MODE_STEREO:
  692. case V4L2_TUNER_MODE_LANG1:
  693. /* mono -> mono
  694. stereo -> stereo
  695. bilingual -> lang1 */
  696. v |= 0x4;
  697. break;
  698. case V4L2_TUNER_MODE_LANG1_LANG2:
  699. /* mono -> mono
  700. stereo -> stereo
  701. bilingual -> lang1/lang2 */
  702. v |= 0x7;
  703. break;
  704. case V4L2_TUNER_MODE_LANG2:
  705. /* mono -> mono
  706. stereo -> stereo
  707. bilingual -> lang2 */
  708. v |= 0x1;
  709. break;
  710. default:
  711. return -EINVAL;
  712. }
  713. cx18_av_write_expect(cx, 0x809, v, v, 0xff);
  714. state->audmode = vt->audmode;
  715. return 0;
  716. }
  717. static int cx18_av_s_std(struct v4l2_subdev *sd, v4l2_std_id norm)
  718. {
  719. struct cx18_av_state *state = to_cx18_av_state(sd);
  720. struct cx18 *cx = v4l2_get_subdevdata(sd);
  721. u8 fmt = 0; /* zero is autodetect */
  722. u8 pal_m = 0;
  723. if (state->radio == 0 && state->std == norm)
  724. return 0;
  725. state->radio = 0;
  726. state->std = norm;
  727. /* First tests should be against specific std */
  728. if (state->std == V4L2_STD_NTSC_M_JP) {
  729. fmt = 0x2;
  730. } else if (state->std == V4L2_STD_NTSC_443) {
  731. fmt = 0x3;
  732. } else if (state->std == V4L2_STD_PAL_M) {
  733. pal_m = 1;
  734. fmt = 0x5;
  735. } else if (state->std == V4L2_STD_PAL_N) {
  736. fmt = 0x6;
  737. } else if (state->std == V4L2_STD_PAL_Nc) {
  738. fmt = 0x7;
  739. } else if (state->std == V4L2_STD_PAL_60) {
  740. fmt = 0x8;
  741. } else {
  742. /* Then, test against generic ones */
  743. if (state->std & V4L2_STD_NTSC)
  744. fmt = 0x1;
  745. else if (state->std & V4L2_STD_PAL)
  746. fmt = 0x4;
  747. else if (state->std & V4L2_STD_SECAM)
  748. fmt = 0xc;
  749. }
  750. CX18_DEBUG_INFO_DEV(sd, "changing video std to fmt %i\n", fmt);
  751. /* Follow step 9 of section 3.16 in the cx18_av datasheet.
  752. Without this PAL may display a vertical ghosting effect.
  753. This happens for example with the Yuan MPC622. */
  754. if (fmt >= 4 && fmt < 8) {
  755. /* Set format to NTSC-M */
  756. cx18_av_and_or(cx, 0x400, ~0xf, 1);
  757. /* Turn off LCOMB */
  758. cx18_av_and_or(cx, 0x47b, ~6, 0);
  759. }
  760. cx18_av_and_or(cx, 0x400, ~0x2f, fmt | 0x20);
  761. cx18_av_and_or(cx, 0x403, ~0x3, pal_m);
  762. cx18_av_std_setup(cx);
  763. input_change(cx);
  764. return 0;
  765. }
  766. static int cx18_av_s_radio(struct v4l2_subdev *sd)
  767. {
  768. struct cx18_av_state *state = to_cx18_av_state(sd);
  769. state->radio = 1;
  770. return 0;
  771. }
  772. static int cx18_av_s_ctrl(struct v4l2_subdev *sd, struct v4l2_control *ctrl)
  773. {
  774. struct cx18 *cx = v4l2_get_subdevdata(sd);
  775. switch (ctrl->id) {
  776. case V4L2_CID_BRIGHTNESS:
  777. if (ctrl->value < 0 || ctrl->value > 255) {
  778. CX18_ERR_DEV(sd, "invalid brightness setting %d\n",
  779. ctrl->value);
  780. return -ERANGE;
  781. }
  782. cx18_av_write(cx, 0x414, ctrl->value - 128);
  783. break;
  784. case V4L2_CID_CONTRAST:
  785. if (ctrl->value < 0 || ctrl->value > 127) {
  786. CX18_ERR_DEV(sd, "invalid contrast setting %d\n",
  787. ctrl->value);
  788. return -ERANGE;
  789. }
  790. cx18_av_write(cx, 0x415, ctrl->value << 1);
  791. break;
  792. case V4L2_CID_SATURATION:
  793. if (ctrl->value < 0 || ctrl->value > 127) {
  794. CX18_ERR_DEV(sd, "invalid saturation setting %d\n",
  795. ctrl->value);
  796. return -ERANGE;
  797. }
  798. cx18_av_write(cx, 0x420, ctrl->value << 1);
  799. cx18_av_write(cx, 0x421, ctrl->value << 1);
  800. break;
  801. case V4L2_CID_HUE:
  802. if (ctrl->value < -128 || ctrl->value > 127) {
  803. CX18_ERR_DEV(sd, "invalid hue setting %d\n",
  804. ctrl->value);
  805. return -ERANGE;
  806. }
  807. cx18_av_write(cx, 0x422, ctrl->value);
  808. break;
  809. case V4L2_CID_AUDIO_VOLUME:
  810. case V4L2_CID_AUDIO_BASS:
  811. case V4L2_CID_AUDIO_TREBLE:
  812. case V4L2_CID_AUDIO_BALANCE:
  813. case V4L2_CID_AUDIO_MUTE:
  814. return cx18_av_audio_s_ctrl(cx, ctrl);
  815. default:
  816. return -EINVAL;
  817. }
  818. return 0;
  819. }
  820. static int cx18_av_g_ctrl(struct v4l2_subdev *sd, struct v4l2_control *ctrl)
  821. {
  822. struct cx18 *cx = v4l2_get_subdevdata(sd);
  823. switch (ctrl->id) {
  824. case V4L2_CID_BRIGHTNESS:
  825. ctrl->value = (s8)cx18_av_read(cx, 0x414) + 128;
  826. break;
  827. case V4L2_CID_CONTRAST:
  828. ctrl->value = cx18_av_read(cx, 0x415) >> 1;
  829. break;
  830. case V4L2_CID_SATURATION:
  831. ctrl->value = cx18_av_read(cx, 0x420) >> 1;
  832. break;
  833. case V4L2_CID_HUE:
  834. ctrl->value = (s8)cx18_av_read(cx, 0x422);
  835. break;
  836. case V4L2_CID_AUDIO_VOLUME:
  837. case V4L2_CID_AUDIO_BASS:
  838. case V4L2_CID_AUDIO_TREBLE:
  839. case V4L2_CID_AUDIO_BALANCE:
  840. case V4L2_CID_AUDIO_MUTE:
  841. return cx18_av_audio_g_ctrl(cx, ctrl);
  842. default:
  843. return -EINVAL;
  844. }
  845. return 0;
  846. }
  847. static int cx18_av_queryctrl(struct v4l2_subdev *sd, struct v4l2_queryctrl *qc)
  848. {
  849. struct cx18_av_state *state = to_cx18_av_state(sd);
  850. switch (qc->id) {
  851. case V4L2_CID_BRIGHTNESS:
  852. return v4l2_ctrl_query_fill(qc, 0, 255, 1, 128);
  853. case V4L2_CID_CONTRAST:
  854. case V4L2_CID_SATURATION:
  855. return v4l2_ctrl_query_fill(qc, 0, 127, 1, 64);
  856. case V4L2_CID_HUE:
  857. return v4l2_ctrl_query_fill(qc, -128, 127, 1, 0);
  858. default:
  859. break;
  860. }
  861. switch (qc->id) {
  862. case V4L2_CID_AUDIO_VOLUME:
  863. return v4l2_ctrl_query_fill(qc, 0, 65535,
  864. 65535 / 100, state->default_volume);
  865. case V4L2_CID_AUDIO_MUTE:
  866. return v4l2_ctrl_query_fill(qc, 0, 1, 1, 0);
  867. case V4L2_CID_AUDIO_BALANCE:
  868. case V4L2_CID_AUDIO_BASS:
  869. case V4L2_CID_AUDIO_TREBLE:
  870. return v4l2_ctrl_query_fill(qc, 0, 65535, 65535 / 100, 32768);
  871. default:
  872. return -EINVAL;
  873. }
  874. return -EINVAL;
  875. }
  876. static int cx18_av_g_fmt(struct v4l2_subdev *sd, struct v4l2_format *fmt)
  877. {
  878. struct cx18 *cx = v4l2_get_subdevdata(sd);
  879. return cx18_av_vbi_g_fmt(cx, fmt);
  880. }
  881. static int cx18_av_s_fmt(struct v4l2_subdev *sd, struct v4l2_format *fmt)
  882. {
  883. struct cx18_av_state *state = to_cx18_av_state(sd);
  884. struct cx18 *cx = v4l2_get_subdevdata(sd);
  885. struct v4l2_pix_format *pix;
  886. int HSC, VSC, Vsrc, Hsrc, filter, Vlines;
  887. int is_50Hz = !(state->std & V4L2_STD_525_60);
  888. switch (fmt->type) {
  889. case V4L2_BUF_TYPE_VIDEO_CAPTURE:
  890. pix = &(fmt->fmt.pix);
  891. Vsrc = (cx18_av_read(cx, 0x476) & 0x3f) << 4;
  892. Vsrc |= (cx18_av_read(cx, 0x475) & 0xf0) >> 4;
  893. Hsrc = (cx18_av_read(cx, 0x472) & 0x3f) << 4;
  894. Hsrc |= (cx18_av_read(cx, 0x471) & 0xf0) >> 4;
  895. /*
  896. * This adjustment reflects the excess of vactive, set in
  897. * cx18_av_std_setup(), above standard values:
  898. *
  899. * 480 + 1 for 60 Hz systems
  900. * 576 + 3 for 50 Hz systems
  901. */
  902. Vlines = pix->height + (is_50Hz ? 3 : 1);
  903. /*
  904. * Invalid height and width scaling requests are:
  905. * 1. width less than 1/16 of the source width
  906. * 2. width greater than the source width
  907. * 3. height less than 1/8 of the source height
  908. * 4. height greater than the source height
  909. */
  910. if ((pix->width * 16 < Hsrc) || (Hsrc < pix->width) ||
  911. (Vlines * 8 < Vsrc) || (Vsrc < Vlines)) {
  912. CX18_ERR_DEV(sd, "%dx%d is not a valid size!\n",
  913. pix->width, pix->height);
  914. return -ERANGE;
  915. }
  916. HSC = (Hsrc * (1 << 20)) / pix->width - (1 << 20);
  917. VSC = (1 << 16) - (Vsrc * (1 << 9) / Vlines - (1 << 9));
  918. VSC &= 0x1fff;
  919. if (pix->width >= 385)
  920. filter = 0;
  921. else if (pix->width > 192)
  922. filter = 1;
  923. else if (pix->width > 96)
  924. filter = 2;
  925. else
  926. filter = 3;
  927. CX18_DEBUG_INFO_DEV(sd,
  928. "decoder set size %dx%d -> scale %ux%u\n",
  929. pix->width, pix->height, HSC, VSC);
  930. /* HSCALE=HSC */
  931. cx18_av_write(cx, 0x418, HSC & 0xff);
  932. cx18_av_write(cx, 0x419, (HSC >> 8) & 0xff);
  933. cx18_av_write(cx, 0x41a, HSC >> 16);
  934. /* VSCALE=VSC */
  935. cx18_av_write(cx, 0x41c, VSC & 0xff);
  936. cx18_av_write(cx, 0x41d, VSC >> 8);
  937. /* VS_INTRLACE=1 VFILT=filter */
  938. cx18_av_write(cx, 0x41e, 0x8 | filter);
  939. break;
  940. case V4L2_BUF_TYPE_SLICED_VBI_CAPTURE:
  941. return cx18_av_vbi_s_fmt(cx, fmt);
  942. case V4L2_BUF_TYPE_VBI_CAPTURE:
  943. return cx18_av_vbi_s_fmt(cx, fmt);
  944. default:
  945. return -EINVAL;
  946. }
  947. return 0;
  948. }
  949. static int cx18_av_s_stream(struct v4l2_subdev *sd, int enable)
  950. {
  951. struct cx18 *cx = v4l2_get_subdevdata(sd);
  952. CX18_DEBUG_INFO_DEV(sd, "%s output\n", enable ? "enable" : "disable");
  953. if (enable) {
  954. cx18_av_write(cx, 0x115, 0x8c);
  955. cx18_av_write(cx, 0x116, 0x07);
  956. } else {
  957. cx18_av_write(cx, 0x115, 0x00);
  958. cx18_av_write(cx, 0x116, 0x00);
  959. }
  960. return 0;
  961. }
  962. static void log_video_status(struct cx18 *cx)
  963. {
  964. static const char *const fmt_strs[] = {
  965. "0x0",
  966. "NTSC-M", "NTSC-J", "NTSC-4.43",
  967. "PAL-BDGHI", "PAL-M", "PAL-N", "PAL-Nc", "PAL-60",
  968. "0x9", "0xA", "0xB",
  969. "SECAM",
  970. "0xD", "0xE", "0xF"
  971. };
  972. struct cx18_av_state *state = &cx->av_state;
  973. struct v4l2_subdev *sd = &state->sd;
  974. u8 vidfmt_sel = cx18_av_read(cx, 0x400) & 0xf;
  975. u8 gen_stat1 = cx18_av_read(cx, 0x40d);
  976. u8 gen_stat2 = cx18_av_read(cx, 0x40e);
  977. int vid_input = state->vid_input;
  978. CX18_INFO_DEV(sd, "Video signal: %spresent\n",
  979. (gen_stat2 & 0x20) ? "" : "not ");
  980. CX18_INFO_DEV(sd, "Detected format: %s\n",
  981. fmt_strs[gen_stat1 & 0xf]);
  982. CX18_INFO_DEV(sd, "Specified standard: %s\n",
  983. vidfmt_sel ? fmt_strs[vidfmt_sel]
  984. : "automatic detection");
  985. if (vid_input >= CX18_AV_COMPOSITE1 &&
  986. vid_input <= CX18_AV_COMPOSITE8) {
  987. CX18_INFO_DEV(sd, "Specified video input: Composite %d\n",
  988. vid_input - CX18_AV_COMPOSITE1 + 1);
  989. } else {
  990. CX18_INFO_DEV(sd, "Specified video input: "
  991. "S-Video (Luma In%d, Chroma In%d)\n",
  992. (vid_input & 0xf0) >> 4,
  993. (vid_input & 0xf00) >> 8);
  994. }
  995. CX18_INFO_DEV(sd, "Specified audioclock freq: %d Hz\n",
  996. state->audclk_freq);
  997. }
  998. static void log_audio_status(struct cx18 *cx)
  999. {
  1000. struct cx18_av_state *state = &cx->av_state;
  1001. struct v4l2_subdev *sd = &state->sd;
  1002. u8 download_ctl = cx18_av_read(cx, 0x803);
  1003. u8 mod_det_stat0 = cx18_av_read(cx, 0x804);
  1004. u8 mod_det_stat1 = cx18_av_read(cx, 0x805);
  1005. u8 audio_config = cx18_av_read(cx, 0x808);
  1006. u8 pref_mode = cx18_av_read(cx, 0x809);
  1007. u8 afc0 = cx18_av_read(cx, 0x80b);
  1008. u8 mute_ctl = cx18_av_read(cx, 0x8d3);
  1009. int aud_input = state->aud_input;
  1010. char *p;
  1011. switch (mod_det_stat0) {
  1012. case 0x00: p = "mono"; break;
  1013. case 0x01: p = "stereo"; break;
  1014. case 0x02: p = "dual"; break;
  1015. case 0x04: p = "tri"; break;
  1016. case 0x10: p = "mono with SAP"; break;
  1017. case 0x11: p = "stereo with SAP"; break;
  1018. case 0x12: p = "dual with SAP"; break;
  1019. case 0x14: p = "tri with SAP"; break;
  1020. case 0xfe: p = "forced mode"; break;
  1021. default: p = "not defined"; break;
  1022. }
  1023. CX18_INFO_DEV(sd, "Detected audio mode: %s\n", p);
  1024. switch (mod_det_stat1) {
  1025. case 0x00: p = "not defined"; break;
  1026. case 0x01: p = "EIAJ"; break;
  1027. case 0x02: p = "A2-M"; break;
  1028. case 0x03: p = "A2-BG"; break;
  1029. case 0x04: p = "A2-DK1"; break;
  1030. case 0x05: p = "A2-DK2"; break;
  1031. case 0x06: p = "A2-DK3"; break;
  1032. case 0x07: p = "A1 (6.0 MHz FM Mono)"; break;
  1033. case 0x08: p = "AM-L"; break;
  1034. case 0x09: p = "NICAM-BG"; break;
  1035. case 0x0a: p = "NICAM-DK"; break;
  1036. case 0x0b: p = "NICAM-I"; break;
  1037. case 0x0c: p = "NICAM-L"; break;
  1038. case 0x0d: p = "BTSC/EIAJ/A2-M Mono (4.5 MHz FMMono)"; break;
  1039. case 0x0e: p = "IF FM Radio"; break;
  1040. case 0x0f: p = "BTSC"; break;
  1041. case 0x10: p = "detected chrominance"; break;
  1042. case 0xfd: p = "unknown audio standard"; break;
  1043. case 0xfe: p = "forced audio standard"; break;
  1044. case 0xff: p = "no detected audio standard"; break;
  1045. default: p = "not defined"; break;
  1046. }
  1047. CX18_INFO_DEV(sd, "Detected audio standard: %s\n", p);
  1048. CX18_INFO_DEV(sd, "Audio muted: %s\n",
  1049. (mute_ctl & 0x2) ? "yes" : "no");
  1050. CX18_INFO_DEV(sd, "Audio microcontroller: %s\n",
  1051. (download_ctl & 0x10) ? "running" : "stopped");
  1052. switch (audio_config >> 4) {
  1053. case 0x00: p = "undefined"; break;
  1054. case 0x01: p = "BTSC"; break;
  1055. case 0x02: p = "EIAJ"; break;
  1056. case 0x03: p = "A2-M"; break;
  1057. case 0x04: p = "A2-BG"; break;
  1058. case 0x05: p = "A2-DK1"; break;
  1059. case 0x06: p = "A2-DK2"; break;
  1060. case 0x07: p = "A2-DK3"; break;
  1061. case 0x08: p = "A1 (6.0 MHz FM Mono)"; break;
  1062. case 0x09: p = "AM-L"; break;
  1063. case 0x0a: p = "NICAM-BG"; break;
  1064. case 0x0b: p = "NICAM-DK"; break;
  1065. case 0x0c: p = "NICAM-I"; break;
  1066. case 0x0d: p = "NICAM-L"; break;
  1067. case 0x0e: p = "FM radio"; break;
  1068. case 0x0f: p = "automatic detection"; break;
  1069. default: p = "undefined"; break;
  1070. }
  1071. CX18_INFO_DEV(sd, "Configured audio standard: %s\n", p);
  1072. if ((audio_config >> 4) < 0xF) {
  1073. switch (audio_config & 0xF) {
  1074. case 0x00: p = "MONO1 (LANGUAGE A/Mono L+R channel for BTSC, EIAJ, A2)"; break;
  1075. case 0x01: p = "MONO2 (LANGUAGE B)"; break;
  1076. case 0x02: p = "MONO3 (STEREO forced MONO)"; break;
  1077. case 0x03: p = "MONO4 (NICAM ANALOG-Language C/Analog Fallback)"; break;
  1078. case 0x04: p = "STEREO"; break;
  1079. case 0x05: p = "DUAL1 (AC)"; break;
  1080. case 0x06: p = "DUAL2 (BC)"; break;
  1081. case 0x07: p = "DUAL3 (AB)"; break;
  1082. default: p = "undefined";
  1083. }
  1084. CX18_INFO_DEV(sd, "Configured audio mode: %s\n", p);
  1085. } else {
  1086. switch (audio_config & 0xF) {
  1087. case 0x00: p = "BG"; break;
  1088. case 0x01: p = "DK1"; break;
  1089. case 0x02: p = "DK2"; break;
  1090. case 0x03: p = "DK3"; break;
  1091. case 0x04: p = "I"; break;
  1092. case 0x05: p = "L"; break;
  1093. case 0x06: p = "BTSC"; break;
  1094. case 0x07: p = "EIAJ"; break;
  1095. case 0x08: p = "A2-M"; break;
  1096. case 0x09: p = "FM Radio (4.5 MHz)"; break;
  1097. case 0x0a: p = "FM Radio (5.5 MHz)"; break;
  1098. case 0x0b: p = "S-Video"; break;
  1099. case 0x0f: p = "automatic standard and mode detection"; break;
  1100. default: p = "undefined"; break;
  1101. }
  1102. CX18_INFO_DEV(sd, "Configured audio system: %s\n", p);
  1103. }
  1104. if (aud_input)
  1105. CX18_INFO_DEV(sd, "Specified audio input: Tuner (In%d)\n",
  1106. aud_input);
  1107. else
  1108. CX18_INFO_DEV(sd, "Specified audio input: External\n");
  1109. switch (pref_mode & 0xf) {
  1110. case 0: p = "mono/language A"; break;
  1111. case 1: p = "language B"; break;
  1112. case 2: p = "language C"; break;
  1113. case 3: p = "analog fallback"; break;
  1114. case 4: p = "stereo"; break;
  1115. case 5: p = "language AC"; break;
  1116. case 6: p = "language BC"; break;
  1117. case 7: p = "language AB"; break;
  1118. default: p = "undefined"; break;
  1119. }
  1120. CX18_INFO_DEV(sd, "Preferred audio mode: %s\n", p);
  1121. if ((audio_config & 0xf) == 0xf) {
  1122. switch ((afc0 >> 3) & 0x1) {
  1123. case 0: p = "system DK"; break;
  1124. case 1: p = "system L"; break;
  1125. }
  1126. CX18_INFO_DEV(sd, "Selected 65 MHz format: %s\n", p);
  1127. switch (afc0 & 0x7) {
  1128. case 0: p = "Chroma"; break;
  1129. case 1: p = "BTSC"; break;
  1130. case 2: p = "EIAJ"; break;
  1131. case 3: p = "A2-M"; break;
  1132. case 4: p = "autodetect"; break;
  1133. default: p = "undefined"; break;
  1134. }
  1135. CX18_INFO_DEV(sd, "Selected 45 MHz format: %s\n", p);
  1136. }
  1137. }
  1138. static int cx18_av_log_status(struct v4l2_subdev *sd)
  1139. {
  1140. struct cx18 *cx = v4l2_get_subdevdata(sd);
  1141. log_video_status(cx);
  1142. log_audio_status(cx);
  1143. return 0;
  1144. }
  1145. static inline int cx18_av_dbg_match(const struct v4l2_dbg_match *match)
  1146. {
  1147. return match->type == V4L2_CHIP_MATCH_HOST && match->addr == 1;
  1148. }
  1149. static int cx18_av_g_chip_ident(struct v4l2_subdev *sd,
  1150. struct v4l2_dbg_chip_ident *chip)
  1151. {
  1152. struct cx18_av_state *state = to_cx18_av_state(sd);
  1153. if (cx18_av_dbg_match(&chip->match)) {
  1154. chip->ident = state->id;
  1155. chip->revision = state->rev;
  1156. }
  1157. return 0;
  1158. }
  1159. #ifdef CONFIG_VIDEO_ADV_DEBUG
  1160. static int cx18_av_g_register(struct v4l2_subdev *sd,
  1161. struct v4l2_dbg_register *reg)
  1162. {
  1163. struct cx18 *cx = v4l2_get_subdevdata(sd);
  1164. if (!cx18_av_dbg_match(&reg->match))
  1165. return -EINVAL;
  1166. if ((reg->reg & 0x3) != 0)
  1167. return -EINVAL;
  1168. if (!capable(CAP_SYS_ADMIN))
  1169. return -EPERM;
  1170. reg->size = 4;
  1171. reg->val = cx18_av_read4(cx, reg->reg & 0x00000ffc);
  1172. return 0;
  1173. }
  1174. static int cx18_av_s_register(struct v4l2_subdev *sd,
  1175. struct v4l2_dbg_register *reg)
  1176. {
  1177. struct cx18 *cx = v4l2_get_subdevdata(sd);
  1178. if (!cx18_av_dbg_match(&reg->match))
  1179. return -EINVAL;
  1180. if ((reg->reg & 0x3) != 0)
  1181. return -EINVAL;
  1182. if (!capable(CAP_SYS_ADMIN))
  1183. return -EPERM;
  1184. cx18_av_write4(cx, reg->reg & 0x00000ffc, reg->val);
  1185. return 0;
  1186. }
  1187. #endif
  1188. static const struct v4l2_subdev_core_ops cx18_av_general_ops = {
  1189. .g_chip_ident = cx18_av_g_chip_ident,
  1190. .log_status = cx18_av_log_status,
  1191. .load_fw = cx18_av_load_fw,
  1192. .reset = cx18_av_reset,
  1193. .queryctrl = cx18_av_queryctrl,
  1194. .g_ctrl = cx18_av_g_ctrl,
  1195. .s_ctrl = cx18_av_s_ctrl,
  1196. .s_std = cx18_av_s_std,
  1197. #ifdef CONFIG_VIDEO_ADV_DEBUG
  1198. .g_register = cx18_av_g_register,
  1199. .s_register = cx18_av_s_register,
  1200. #endif
  1201. };
  1202. static const struct v4l2_subdev_tuner_ops cx18_av_tuner_ops = {
  1203. .s_radio = cx18_av_s_radio,
  1204. .s_frequency = cx18_av_s_frequency,
  1205. .g_tuner = cx18_av_g_tuner,
  1206. .s_tuner = cx18_av_s_tuner,
  1207. };
  1208. static const struct v4l2_subdev_audio_ops cx18_av_audio_ops = {
  1209. .s_clock_freq = cx18_av_s_clock_freq,
  1210. .s_routing = cx18_av_s_audio_routing,
  1211. };
  1212. static const struct v4l2_subdev_video_ops cx18_av_video_ops = {
  1213. .s_routing = cx18_av_s_video_routing,
  1214. .decode_vbi_line = cx18_av_decode_vbi_line,
  1215. .s_stream = cx18_av_s_stream,
  1216. .g_fmt = cx18_av_g_fmt,
  1217. .s_fmt = cx18_av_s_fmt,
  1218. };
  1219. static const struct v4l2_subdev_ops cx18_av_ops = {
  1220. .core = &cx18_av_general_ops,
  1221. .tuner = &cx18_av_tuner_ops,
  1222. .audio = &cx18_av_audio_ops,
  1223. .video = &cx18_av_video_ops,
  1224. };
  1225. int cx18_av_probe(struct cx18 *cx)
  1226. {
  1227. struct cx18_av_state *state = &cx->av_state;
  1228. struct v4l2_subdev *sd;
  1229. int err;
  1230. state->rev = cx18_av_read4(cx, CXADEC_CHIP_CTRL) & 0xffff;
  1231. state->id = ((state->rev >> 4) == CXADEC_CHIP_TYPE_MAKO)
  1232. ? V4L2_IDENT_CX23418_843 : V4L2_IDENT_UNKNOWN;
  1233. state->vid_input = CX18_AV_COMPOSITE7;
  1234. state->aud_input = CX18_AV_AUDIO8;
  1235. state->audclk_freq = 48000;
  1236. state->audmode = V4L2_TUNER_MODE_LANG1;
  1237. state->slicer_line_delay = 0;
  1238. state->slicer_line_offset = (10 + state->slicer_line_delay - 2);
  1239. sd = &state->sd;
  1240. v4l2_subdev_init(sd, &cx18_av_ops);
  1241. v4l2_set_subdevdata(sd, cx);
  1242. snprintf(sd->name, sizeof(sd->name),
  1243. "%s %03x", cx->v4l2_dev.name, (state->rev >> 4));
  1244. sd->grp_id = CX18_HW_418_AV;
  1245. err = v4l2_device_register_subdev(&cx->v4l2_dev, sd);
  1246. if (!err)
  1247. cx18_av_init(cx);
  1248. return err;
  1249. }