ds3000.c 32 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367
  1. /*
  2. Montage Technology DS3000/TS2020 - DVBS/S2 Demodulator/Tuner driver
  3. Copyright (C) 2009 Konstantin Dimitrov <kosio.dimitrov@gmail.com>
  4. Copyright (C) 2009 TurboSight.com
  5. This program is free software; you can redistribute it and/or modify
  6. it under the terms of the GNU General Public License as published by
  7. the Free Software Foundation; either version 2 of the License, or
  8. (at your option) any later version.
  9. This program is distributed in the hope that it will be useful,
  10. but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. GNU General Public License for more details.
  13. You should have received a copy of the GNU General Public License
  14. along with this program; if not, write to the Free Software
  15. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  16. */
  17. #include <linux/slab.h>
  18. #include <linux/kernel.h>
  19. #include <linux/module.h>
  20. #include <linux/moduleparam.h>
  21. #include <linux/init.h>
  22. #include <linux/firmware.h>
  23. #include "dvb_frontend.h"
  24. #include "ds3000.h"
  25. static int debug;
  26. #define dprintk(args...) \
  27. do { \
  28. if (debug) \
  29. printk(args); \
  30. } while (0)
  31. /* as of March 2009 current DS3000 firmware version is 1.78 */
  32. /* DS3000 FW v1.78 MD5: a32d17910c4f370073f9346e71d34b80 */
  33. #define DS3000_DEFAULT_FIRMWARE "dvb-fe-ds3000.fw"
  34. #define DS3000_SAMPLE_RATE 96000 /* in kHz */
  35. #define DS3000_XTAL_FREQ 27000 /* in kHz */
  36. /* Register values to initialise the demod in DVB-S mode */
  37. static u8 ds3000_dvbs_init_tab[] = {
  38. 0x23, 0x05,
  39. 0x08, 0x03,
  40. 0x0c, 0x00,
  41. 0x21, 0x54,
  42. 0x25, 0x82,
  43. 0x27, 0x31,
  44. 0x30, 0x08,
  45. 0x31, 0x40,
  46. 0x32, 0x32,
  47. 0x33, 0x35,
  48. 0x35, 0xff,
  49. 0x3a, 0x00,
  50. 0x37, 0x10,
  51. 0x38, 0x10,
  52. 0x39, 0x02,
  53. 0x42, 0x60,
  54. 0x4a, 0x40,
  55. 0x4b, 0x04,
  56. 0x4d, 0x91,
  57. 0x5d, 0xc8,
  58. 0x50, 0x77,
  59. 0x51, 0x77,
  60. 0x52, 0x36,
  61. 0x53, 0x36,
  62. 0x56, 0x01,
  63. 0x63, 0x43,
  64. 0x64, 0x30,
  65. 0x65, 0x40,
  66. 0x68, 0x26,
  67. 0x69, 0x4c,
  68. 0x70, 0x20,
  69. 0x71, 0x70,
  70. 0x72, 0x04,
  71. 0x73, 0x00,
  72. 0x70, 0x40,
  73. 0x71, 0x70,
  74. 0x72, 0x04,
  75. 0x73, 0x00,
  76. 0x70, 0x60,
  77. 0x71, 0x70,
  78. 0x72, 0x04,
  79. 0x73, 0x00,
  80. 0x70, 0x80,
  81. 0x71, 0x70,
  82. 0x72, 0x04,
  83. 0x73, 0x00,
  84. 0x70, 0xa0,
  85. 0x71, 0x70,
  86. 0x72, 0x04,
  87. 0x73, 0x00,
  88. 0x70, 0x1f,
  89. 0x76, 0x00,
  90. 0x77, 0xd1,
  91. 0x78, 0x0c,
  92. 0x79, 0x80,
  93. 0x7f, 0x04,
  94. 0x7c, 0x00,
  95. 0x80, 0x86,
  96. 0x81, 0xa6,
  97. 0x85, 0x04,
  98. 0xcd, 0xf4,
  99. 0x90, 0x33,
  100. 0xa0, 0x44,
  101. 0xc0, 0x18,
  102. 0xc3, 0x10,
  103. 0xc4, 0x08,
  104. 0xc5, 0x80,
  105. 0xc6, 0x80,
  106. 0xc7, 0x0a,
  107. 0xc8, 0x1a,
  108. 0xc9, 0x80,
  109. 0xfe, 0x92,
  110. 0xe0, 0xf8,
  111. 0xe6, 0x8b,
  112. 0xd0, 0x40,
  113. 0xf8, 0x20,
  114. 0xfa, 0x0f,
  115. 0xfd, 0x20,
  116. 0xad, 0x20,
  117. 0xae, 0x07,
  118. 0xb8, 0x00,
  119. };
  120. /* Register values to initialise the demod in DVB-S2 mode */
  121. static u8 ds3000_dvbs2_init_tab[] = {
  122. 0x23, 0x0f,
  123. 0x08, 0x07,
  124. 0x0c, 0x00,
  125. 0x21, 0x54,
  126. 0x25, 0x82,
  127. 0x27, 0x31,
  128. 0x30, 0x08,
  129. 0x31, 0x32,
  130. 0x32, 0x32,
  131. 0x33, 0x35,
  132. 0x35, 0xff,
  133. 0x3a, 0x00,
  134. 0x37, 0x10,
  135. 0x38, 0x10,
  136. 0x39, 0x02,
  137. 0x42, 0x60,
  138. 0x4a, 0x80,
  139. 0x4b, 0x04,
  140. 0x4d, 0x81,
  141. 0x5d, 0x88,
  142. 0x50, 0x36,
  143. 0x51, 0x36,
  144. 0x52, 0x36,
  145. 0x53, 0x36,
  146. 0x63, 0x60,
  147. 0x64, 0x10,
  148. 0x65, 0x10,
  149. 0x68, 0x04,
  150. 0x69, 0x29,
  151. 0x70, 0x20,
  152. 0x71, 0x70,
  153. 0x72, 0x04,
  154. 0x73, 0x00,
  155. 0x70, 0x40,
  156. 0x71, 0x70,
  157. 0x72, 0x04,
  158. 0x73, 0x00,
  159. 0x70, 0x60,
  160. 0x71, 0x70,
  161. 0x72, 0x04,
  162. 0x73, 0x00,
  163. 0x70, 0x80,
  164. 0x71, 0x70,
  165. 0x72, 0x04,
  166. 0x73, 0x00,
  167. 0x70, 0xa0,
  168. 0x71, 0x70,
  169. 0x72, 0x04,
  170. 0x73, 0x00,
  171. 0x70, 0x1f,
  172. 0xa0, 0x44,
  173. 0xc0, 0x08,
  174. 0xc1, 0x10,
  175. 0xc2, 0x08,
  176. 0xc3, 0x10,
  177. 0xc4, 0x08,
  178. 0xc5, 0xf0,
  179. 0xc6, 0xf0,
  180. 0xc7, 0x0a,
  181. 0xc8, 0x1a,
  182. 0xc9, 0x80,
  183. 0xca, 0x23,
  184. 0xcb, 0x24,
  185. 0xce, 0x74,
  186. 0x90, 0x03,
  187. 0x76, 0x80,
  188. 0x77, 0x42,
  189. 0x78, 0x0a,
  190. 0x79, 0x80,
  191. 0xad, 0x40,
  192. 0xae, 0x07,
  193. 0x7f, 0xd4,
  194. 0x7c, 0x00,
  195. 0x80, 0xa8,
  196. 0x81, 0xda,
  197. 0x7c, 0x01,
  198. 0x80, 0xda,
  199. 0x81, 0xec,
  200. 0x7c, 0x02,
  201. 0x80, 0xca,
  202. 0x81, 0xeb,
  203. 0x7c, 0x03,
  204. 0x80, 0xba,
  205. 0x81, 0xdb,
  206. 0x85, 0x08,
  207. 0x86, 0x00,
  208. 0x87, 0x02,
  209. 0x89, 0x80,
  210. 0x8b, 0x44,
  211. 0x8c, 0xaa,
  212. 0x8a, 0x10,
  213. 0xba, 0x00,
  214. 0xf5, 0x04,
  215. 0xfe, 0x44,
  216. 0xd2, 0x32,
  217. 0xb8, 0x00,
  218. };
  219. /* DS3000 doesn't need some parameters as input and auto-detects them */
  220. /* save input from the application of those parameters */
  221. struct ds3000_tuning {
  222. u32 frequency;
  223. u32 symbol_rate;
  224. fe_spectral_inversion_t inversion;
  225. enum fe_code_rate fec;
  226. /* input values */
  227. u8 inversion_val;
  228. fe_modulation_t delivery;
  229. u8 rolloff;
  230. };
  231. struct ds3000_state {
  232. struct i2c_adapter *i2c;
  233. const struct ds3000_config *config;
  234. struct dvb_frontend frontend;
  235. struct ds3000_tuning dcur;
  236. struct ds3000_tuning dnxt;
  237. u8 skip_fw_load;
  238. /* previous uncorrected block counter for DVB-S2 */
  239. u16 prevUCBS2;
  240. };
  241. static int ds3000_writereg(struct ds3000_state *state, int reg, int data)
  242. {
  243. u8 buf[] = { reg, data };
  244. struct i2c_msg msg = { .addr = state->config->demod_address,
  245. .flags = 0, .buf = buf, .len = 2 };
  246. int err;
  247. dprintk("%s: write reg 0x%02x, value 0x%02x\n", __func__, reg, data);
  248. err = i2c_transfer(state->i2c, &msg, 1);
  249. if (err != 1) {
  250. printk(KERN_ERR "%s: writereg error(err == %i, reg == 0x%02x,"
  251. " value == 0x%02x)\n", __func__, err, reg, data);
  252. return -EREMOTEIO;
  253. }
  254. return 0;
  255. }
  256. static int ds3000_tuner_writereg(struct ds3000_state *state, int reg, int data)
  257. {
  258. u8 buf[] = { reg, data };
  259. struct i2c_msg msg = { .addr = 0x60,
  260. .flags = 0, .buf = buf, .len = 2 };
  261. int err;
  262. dprintk("%s: write reg 0x%02x, value 0x%02x\n", __func__, reg, data);
  263. ds3000_writereg(state, 0x03, 0x11);
  264. err = i2c_transfer(state->i2c, &msg, 1);
  265. if (err != 1) {
  266. printk("%s: writereg error(err == %i, reg == 0x%02x,"
  267. " value == 0x%02x)\n", __func__, err, reg, data);
  268. return -EREMOTEIO;
  269. }
  270. return 0;
  271. }
  272. /* I2C write for 8k firmware load */
  273. static int ds3000_writeFW(struct ds3000_state *state, int reg,
  274. const u8 *data, u16 len)
  275. {
  276. int i, ret = -EREMOTEIO;
  277. struct i2c_msg msg;
  278. u8 *buf;
  279. buf = kmalloc(3, GFP_KERNEL);
  280. if (buf == NULL) {
  281. printk(KERN_ERR "Unable to kmalloc\n");
  282. ret = -ENOMEM;
  283. goto error;
  284. }
  285. *(buf) = reg;
  286. msg.addr = state->config->demod_address;
  287. msg.flags = 0;
  288. msg.buf = buf;
  289. msg.len = 3;
  290. for (i = 0; i < len; i += 2) {
  291. memcpy(buf + 1, data + i, 2);
  292. dprintk("%s: write reg 0x%02x, len = %d\n", __func__, reg, len);
  293. ret = i2c_transfer(state->i2c, &msg, 1);
  294. if (ret != 1) {
  295. printk(KERN_ERR "%s: write error(err == %i, "
  296. "reg == 0x%02x\n", __func__, ret, reg);
  297. ret = -EREMOTEIO;
  298. }
  299. }
  300. error:
  301. kfree(buf);
  302. return ret;
  303. }
  304. static int ds3000_readreg(struct ds3000_state *state, u8 reg)
  305. {
  306. int ret;
  307. u8 b0[] = { reg };
  308. u8 b1[] = { 0 };
  309. struct i2c_msg msg[] = {
  310. {
  311. .addr = state->config->demod_address,
  312. .flags = 0,
  313. .buf = b0,
  314. .len = 1
  315. }, {
  316. .addr = state->config->demod_address,
  317. .flags = I2C_M_RD,
  318. .buf = b1,
  319. .len = 1
  320. }
  321. };
  322. ret = i2c_transfer(state->i2c, msg, 2);
  323. if (ret != 2) {
  324. printk(KERN_ERR "%s: reg=0x%x(error=%d)\n", __func__, reg, ret);
  325. return ret;
  326. }
  327. dprintk("%s: read reg 0x%02x, value 0x%02x\n", __func__, reg, b1[0]);
  328. return b1[0];
  329. }
  330. static int ds3000_tuner_readreg(struct ds3000_state *state, u8 reg)
  331. {
  332. int ret;
  333. u8 b0[] = { reg };
  334. u8 b1[] = { 0 };
  335. struct i2c_msg msg[] = {
  336. {
  337. .addr = 0x60,
  338. .flags = 0,
  339. .buf = b0,
  340. .len = 1
  341. }, {
  342. .addr = 0x60,
  343. .flags = I2C_M_RD,
  344. .buf = b1,
  345. .len = 1
  346. }
  347. };
  348. ds3000_writereg(state, 0x03, 0x12);
  349. ret = i2c_transfer(state->i2c, msg, 2);
  350. if (ret != 2) {
  351. printk(KERN_ERR "%s: reg=0x%x(error=%d)\n", __func__, reg, ret);
  352. return ret;
  353. }
  354. dprintk("%s: read reg 0x%02x, value 0x%02x\n", __func__, reg, b1[0]);
  355. return b1[0];
  356. }
  357. static int ds3000_set_inversion(struct ds3000_state *state,
  358. fe_spectral_inversion_t inversion)
  359. {
  360. dprintk("%s(%d)\n", __func__, inversion);
  361. switch (inversion) {
  362. case INVERSION_OFF:
  363. case INVERSION_ON:
  364. case INVERSION_AUTO:
  365. break;
  366. default:
  367. return -EINVAL;
  368. }
  369. state->dnxt.inversion = inversion;
  370. return 0;
  371. }
  372. static int ds3000_set_symbolrate(struct ds3000_state *state, u32 rate)
  373. {
  374. int ret = 0;
  375. dprintk("%s()\n", __func__);
  376. dprintk("%s() symbol_rate = %d\n", __func__, state->dnxt.symbol_rate);
  377. /* check if symbol rate is within limits */
  378. if ((state->dnxt.symbol_rate >
  379. state->frontend.ops.info.symbol_rate_max) ||
  380. (state->dnxt.symbol_rate <
  381. state->frontend.ops.info.symbol_rate_min))
  382. ret = -EOPNOTSUPP;
  383. state->dnxt.symbol_rate = rate;
  384. return ret;
  385. }
  386. static int ds3000_load_firmware(struct dvb_frontend *fe,
  387. const struct firmware *fw);
  388. static int ds3000_firmware_ondemand(struct dvb_frontend *fe)
  389. {
  390. struct ds3000_state *state = fe->demodulator_priv;
  391. const struct firmware *fw;
  392. int ret = 0;
  393. dprintk("%s()\n", __func__);
  394. if (ds3000_readreg(state, 0xb2) <= 0)
  395. return ret;
  396. if (state->skip_fw_load)
  397. return 0;
  398. /* Load firmware */
  399. /* request the firmware, this will block until someone uploads it */
  400. printk(KERN_INFO "%s: Waiting for firmware upload (%s)...\n", __func__,
  401. DS3000_DEFAULT_FIRMWARE);
  402. ret = request_firmware(&fw, DS3000_DEFAULT_FIRMWARE,
  403. state->i2c->dev.parent);
  404. printk(KERN_INFO "%s: Waiting for firmware upload(2)...\n", __func__);
  405. if (ret) {
  406. printk(KERN_ERR "%s: No firmware uploaded (timeout or file not "
  407. "found?)\n", __func__);
  408. return ret;
  409. }
  410. /* Make sure we don't recurse back through here during loading */
  411. state->skip_fw_load = 1;
  412. ret = ds3000_load_firmware(fe, fw);
  413. if (ret)
  414. printk("%s: Writing firmware to device failed\n", __func__);
  415. release_firmware(fw);
  416. dprintk("%s: Firmware upload %s\n", __func__,
  417. ret == 0 ? "complete" : "failed");
  418. /* Ensure firmware is always loaded if required */
  419. state->skip_fw_load = 0;
  420. return ret;
  421. }
  422. static int ds3000_load_firmware(struct dvb_frontend *fe,
  423. const struct firmware *fw)
  424. {
  425. struct ds3000_state *state = fe->demodulator_priv;
  426. dprintk("%s\n", __func__);
  427. dprintk("Firmware is %zu bytes (%02x %02x .. %02x %02x)\n",
  428. fw->size,
  429. fw->data[0],
  430. fw->data[1],
  431. fw->data[fw->size - 2],
  432. fw->data[fw->size - 1]);
  433. /* Begin the firmware load process */
  434. ds3000_writereg(state, 0xb2, 0x01);
  435. /* write the entire firmware */
  436. ds3000_writeFW(state, 0xb0, fw->data, fw->size);
  437. ds3000_writereg(state, 0xb2, 0x00);
  438. return 0;
  439. }
  440. static void ds3000_dump_registers(struct dvb_frontend *fe)
  441. {
  442. struct ds3000_state *state = fe->demodulator_priv;
  443. int x, y, reg = 0, val;
  444. for (y = 0; y < 16; y++) {
  445. dprintk("%s: %02x: ", __func__, y);
  446. for (x = 0; x < 16; x++) {
  447. reg = (y << 4) + x;
  448. val = ds3000_readreg(state, reg);
  449. if (x != 15)
  450. dprintk("%02x ", val);
  451. else
  452. dprintk("%02x\n", val);
  453. }
  454. }
  455. dprintk("%s: -- DS3000 DUMP DONE --\n", __func__);
  456. }
  457. static int ds3000_read_status(struct dvb_frontend *fe, fe_status_t* status)
  458. {
  459. struct ds3000_state *state = fe->demodulator_priv;
  460. struct dtv_frontend_properties *c = &fe->dtv_property_cache;
  461. int lock;
  462. *status = 0;
  463. switch (c->delivery_system) {
  464. case SYS_DVBS:
  465. lock = ds3000_readreg(state, 0xd1);
  466. if ((lock & 0x07) == 0x07)
  467. *status = FE_HAS_SIGNAL | FE_HAS_CARRIER |
  468. FE_HAS_VITERBI | FE_HAS_SYNC |
  469. FE_HAS_LOCK;
  470. break;
  471. case SYS_DVBS2:
  472. lock = ds3000_readreg(state, 0x0d);
  473. if ((lock & 0x8f) == 0x8f)
  474. *status = FE_HAS_SIGNAL | FE_HAS_CARRIER |
  475. FE_HAS_VITERBI | FE_HAS_SYNC |
  476. FE_HAS_LOCK;
  477. break;
  478. default:
  479. return 1;
  480. }
  481. dprintk("%s: status = 0x%02x\n", __func__, lock);
  482. return 0;
  483. }
  484. #define FE_IS_TUNED (FE_HAS_SIGNAL + FE_HAS_LOCK)
  485. static int ds3000_is_tuned(struct dvb_frontend *fe)
  486. {
  487. fe_status_t tunerstat;
  488. ds3000_read_status(fe, &tunerstat);
  489. return ((tunerstat & FE_IS_TUNED) == FE_IS_TUNED);
  490. }
  491. /* read DS3000 BER value */
  492. static int ds3000_read_ber(struct dvb_frontend *fe, u32* ber)
  493. {
  494. struct ds3000_state *state = fe->demodulator_priv;
  495. struct dtv_frontend_properties *c = &fe->dtv_property_cache;
  496. u8 data;
  497. u32 ber_reading, lpdc_frames;
  498. dprintk("%s()\n", __func__);
  499. switch (c->delivery_system) {
  500. case SYS_DVBS:
  501. /* set the number of bytes checked during
  502. BER estimation */
  503. ds3000_writereg(state, 0xf9, 0x04);
  504. /* read BER estimation status */
  505. data = ds3000_readreg(state, 0xf8);
  506. /* check if BER estimation is ready */
  507. if ((data & 0x10) == 0) {
  508. /* this is the number of error bits,
  509. to calculate the bit error rate
  510. divide to 8388608 */
  511. *ber = (ds3000_readreg(state, 0xf7) << 8) |
  512. ds3000_readreg(state, 0xf6);
  513. /* start counting error bits */
  514. /* need to be set twice
  515. otherwise it fails sometimes */
  516. data |= 0x10;
  517. ds3000_writereg(state, 0xf8, data);
  518. ds3000_writereg(state, 0xf8, data);
  519. } else
  520. /* used to indicate that BER estimation
  521. is not ready, i.e. BER is unknown */
  522. *ber = 0xffffffff;
  523. break;
  524. case SYS_DVBS2:
  525. /* read the number of LPDC decoded frames */
  526. lpdc_frames = (ds3000_readreg(state, 0xd7) << 16) |
  527. (ds3000_readreg(state, 0xd6) << 8) |
  528. ds3000_readreg(state, 0xd5);
  529. /* read the number of packets with bad CRC */
  530. ber_reading = (ds3000_readreg(state, 0xf8) << 8) |
  531. ds3000_readreg(state, 0xf7);
  532. if (lpdc_frames > 750) {
  533. /* clear LPDC frame counters */
  534. ds3000_writereg(state, 0xd1, 0x01);
  535. /* clear bad packets counter */
  536. ds3000_writereg(state, 0xf9, 0x01);
  537. /* enable bad packets counter */
  538. ds3000_writereg(state, 0xf9, 0x00);
  539. /* enable LPDC frame counters */
  540. ds3000_writereg(state, 0xd1, 0x00);
  541. *ber = ber_reading;
  542. } else
  543. /* used to indicate that BER estimation is not ready,
  544. i.e. BER is unknown */
  545. *ber = 0xffffffff;
  546. break;
  547. default:
  548. return 1;
  549. }
  550. return 0;
  551. }
  552. /* read TS2020 signal strength */
  553. static int ds3000_read_signal_strength(struct dvb_frontend *fe,
  554. u16 *signal_strength)
  555. {
  556. struct ds3000_state *state = fe->demodulator_priv;
  557. u16 sig_reading, sig_strength;
  558. u8 rfgain, bbgain;
  559. dprintk("%s()\n", __func__);
  560. rfgain = ds3000_tuner_readreg(state, 0x3d) & 0x1f;
  561. bbgain = ds3000_tuner_readreg(state, 0x21) & 0x1f;
  562. if (rfgain > 15)
  563. rfgain = 15;
  564. if (bbgain > 13)
  565. bbgain = 13;
  566. sig_reading = rfgain * 2 + bbgain * 3;
  567. sig_strength = 40 + (64 - sig_reading) * 50 / 64 ;
  568. /* cook the value to be suitable for szap-s2 human readable output */
  569. *signal_strength = sig_strength * 1000;
  570. dprintk("%s: raw / cooked = 0x%04x / 0x%04x\n", __func__,
  571. sig_reading, *signal_strength);
  572. return 0;
  573. }
  574. /* calculate DS3000 snr value in dB */
  575. static int ds3000_read_snr(struct dvb_frontend *fe, u16 *snr)
  576. {
  577. struct ds3000_state *state = fe->demodulator_priv;
  578. struct dtv_frontend_properties *c = &fe->dtv_property_cache;
  579. u8 snr_reading, snr_value;
  580. u32 dvbs2_signal_reading, dvbs2_noise_reading, tmp;
  581. static const u16 dvbs_snr_tab[] = { /* 20 x Table (rounded up) */
  582. 0x0000, 0x1b13, 0x2aea, 0x3627, 0x3ede, 0x45fe, 0x4c03,
  583. 0x513a, 0x55d4, 0x59f2, 0x5dab, 0x6111, 0x6431, 0x6717,
  584. 0x69c9, 0x6c4e, 0x6eac, 0x70e8, 0x7304, 0x7505
  585. };
  586. static const u16 dvbs2_snr_tab[] = { /* 80 x Table (rounded up) */
  587. 0x0000, 0x0bc2, 0x12a3, 0x1785, 0x1b4e, 0x1e65, 0x2103,
  588. 0x2347, 0x2546, 0x2710, 0x28ae, 0x2a28, 0x2b83, 0x2cc5,
  589. 0x2df1, 0x2f09, 0x3010, 0x3109, 0x31f4, 0x32d2, 0x33a6,
  590. 0x3470, 0x3531, 0x35ea, 0x369b, 0x3746, 0x37ea, 0x3888,
  591. 0x3920, 0x39b3, 0x3a42, 0x3acc, 0x3b51, 0x3bd3, 0x3c51,
  592. 0x3ccb, 0x3d42, 0x3db6, 0x3e27, 0x3e95, 0x3f00, 0x3f68,
  593. 0x3fcf, 0x4033, 0x4094, 0x40f4, 0x4151, 0x41ac, 0x4206,
  594. 0x425e, 0x42b4, 0x4308, 0x435b, 0x43ac, 0x43fc, 0x444a,
  595. 0x4497, 0x44e2, 0x452d, 0x4576, 0x45bd, 0x4604, 0x4649,
  596. 0x468e, 0x46d1, 0x4713, 0x4755, 0x4795, 0x47d4, 0x4813,
  597. 0x4851, 0x488d, 0x48c9, 0x4904, 0x493f, 0x4978, 0x49b1,
  598. 0x49e9, 0x4a20, 0x4a57
  599. };
  600. dprintk("%s()\n", __func__);
  601. switch (c->delivery_system) {
  602. case SYS_DVBS:
  603. snr_reading = ds3000_readreg(state, 0xff);
  604. snr_reading /= 8;
  605. if (snr_reading == 0)
  606. *snr = 0x0000;
  607. else {
  608. if (snr_reading > 20)
  609. snr_reading = 20;
  610. snr_value = dvbs_snr_tab[snr_reading - 1] * 10 / 23026;
  611. /* cook the value to be suitable for szap-s2
  612. human readable output */
  613. *snr = snr_value * 8 * 655;
  614. }
  615. dprintk("%s: raw / cooked = 0x%02x / 0x%04x\n", __func__,
  616. snr_reading, *snr);
  617. break;
  618. case SYS_DVBS2:
  619. dvbs2_noise_reading = (ds3000_readreg(state, 0x8c) & 0x3f) +
  620. (ds3000_readreg(state, 0x8d) << 4);
  621. dvbs2_signal_reading = ds3000_readreg(state, 0x8e);
  622. tmp = dvbs2_signal_reading * dvbs2_signal_reading >> 1;
  623. if (dvbs2_signal_reading == 0) {
  624. *snr = 0x0000;
  625. return 0;
  626. }
  627. if (dvbs2_noise_reading == 0) {
  628. snr_value = 0x0013;
  629. /* cook the value to be suitable for szap-s2
  630. human readable output */
  631. *snr = 0xffff;
  632. return 0;
  633. }
  634. if (tmp > dvbs2_noise_reading) {
  635. snr_reading = tmp / dvbs2_noise_reading;
  636. if (snr_reading > 80)
  637. snr_reading = 80;
  638. snr_value = dvbs2_snr_tab[snr_reading - 1] / 1000;
  639. /* cook the value to be suitable for szap-s2
  640. human readable output */
  641. *snr = snr_value * 5 * 655;
  642. } else {
  643. snr_reading = dvbs2_noise_reading / tmp;
  644. if (snr_reading > 80)
  645. snr_reading = 80;
  646. *snr = -(dvbs2_snr_tab[snr_reading] / 1000);
  647. }
  648. dprintk("%s: raw / cooked = 0x%02x / 0x%04x\n", __func__,
  649. snr_reading, *snr);
  650. break;
  651. default:
  652. return 1;
  653. }
  654. return 0;
  655. }
  656. /* read DS3000 uncorrected blocks */
  657. static int ds3000_read_ucblocks(struct dvb_frontend *fe, u32 *ucblocks)
  658. {
  659. struct ds3000_state *state = fe->demodulator_priv;
  660. struct dtv_frontend_properties *c = &fe->dtv_property_cache;
  661. u8 data;
  662. u16 _ucblocks;
  663. dprintk("%s()\n", __func__);
  664. switch (c->delivery_system) {
  665. case SYS_DVBS:
  666. *ucblocks = (ds3000_readreg(state, 0xf5) << 8) |
  667. ds3000_readreg(state, 0xf4);
  668. data = ds3000_readreg(state, 0xf8);
  669. /* clear packet counters */
  670. data &= ~0x20;
  671. ds3000_writereg(state, 0xf8, data);
  672. /* enable packet counters */
  673. data |= 0x20;
  674. ds3000_writereg(state, 0xf8, data);
  675. break;
  676. case SYS_DVBS2:
  677. _ucblocks = (ds3000_readreg(state, 0xe2) << 8) |
  678. ds3000_readreg(state, 0xe1);
  679. if (_ucblocks > state->prevUCBS2)
  680. *ucblocks = _ucblocks - state->prevUCBS2;
  681. else
  682. *ucblocks = state->prevUCBS2 - _ucblocks;
  683. state->prevUCBS2 = _ucblocks;
  684. break;
  685. default:
  686. return 1;
  687. }
  688. return 0;
  689. }
  690. /* Overwrite the current tuning params, we are about to tune */
  691. static void ds3000_clone_params(struct dvb_frontend *fe)
  692. {
  693. struct ds3000_state *state = fe->demodulator_priv;
  694. memcpy(&state->dcur, &state->dnxt, sizeof(state->dcur));
  695. }
  696. static int ds3000_set_tone(struct dvb_frontend *fe, fe_sec_tone_mode_t tone)
  697. {
  698. struct ds3000_state *state = fe->demodulator_priv;
  699. u8 data;
  700. dprintk("%s(%d)\n", __func__, tone);
  701. if ((tone != SEC_TONE_ON) && (tone != SEC_TONE_OFF)) {
  702. printk(KERN_ERR "%s: Invalid, tone=%d\n", __func__, tone);
  703. return -EINVAL;
  704. }
  705. data = ds3000_readreg(state, 0xa2);
  706. data &= ~0xc0;
  707. ds3000_writereg(state, 0xa2, data);
  708. switch (tone) {
  709. case SEC_TONE_ON:
  710. dprintk("%s: setting tone on\n", __func__);
  711. data = ds3000_readreg(state, 0xa1);
  712. data &= ~0x43;
  713. data |= 0x04;
  714. ds3000_writereg(state, 0xa1, data);
  715. break;
  716. case SEC_TONE_OFF:
  717. dprintk("%s: setting tone off\n", __func__);
  718. data = ds3000_readreg(state, 0xa2);
  719. data |= 0x80;
  720. ds3000_writereg(state, 0xa2, data);
  721. break;
  722. }
  723. return 0;
  724. }
  725. static int ds3000_send_diseqc_msg(struct dvb_frontend *fe,
  726. struct dvb_diseqc_master_cmd *d)
  727. {
  728. struct ds3000_state *state = fe->demodulator_priv;
  729. int i;
  730. u8 data;
  731. /* Dump DiSEqC message */
  732. dprintk("%s(", __func__);
  733. for (i = 0 ; i < d->msg_len;) {
  734. dprintk("0x%02x", d->msg[i]);
  735. if (++i < d->msg_len)
  736. dprintk(", ");
  737. }
  738. /* enable DiSEqC message send pin */
  739. data = ds3000_readreg(state, 0xa2);
  740. data &= ~0xc0;
  741. ds3000_writereg(state, 0xa2, data);
  742. /* DiSEqC message */
  743. for (i = 0; i < d->msg_len; i++)
  744. ds3000_writereg(state, 0xa3 + i, d->msg[i]);
  745. data = ds3000_readreg(state, 0xa1);
  746. /* clear DiSEqC message length and status,
  747. enable DiSEqC message send */
  748. data &= ~0xf8;
  749. /* set DiSEqC mode, modulation active during 33 pulses,
  750. set DiSEqC message length */
  751. data |= ((d->msg_len - 1) << 3) | 0x07;
  752. ds3000_writereg(state, 0xa1, data);
  753. /* wait up to 150ms for DiSEqC transmission to complete */
  754. for (i = 0; i < 15; i++) {
  755. data = ds3000_readreg(state, 0xa1);
  756. if ((data & 0x40) == 0)
  757. break;
  758. msleep(10);
  759. }
  760. /* DiSEqC timeout after 150ms */
  761. if (i == 15) {
  762. data = ds3000_readreg(state, 0xa1);
  763. data &= ~0x80;
  764. data |= 0x40;
  765. ds3000_writereg(state, 0xa1, data);
  766. data = ds3000_readreg(state, 0xa2);
  767. data &= ~0xc0;
  768. data |= 0x80;
  769. ds3000_writereg(state, 0xa2, data);
  770. return 1;
  771. }
  772. data = ds3000_readreg(state, 0xa2);
  773. data &= ~0xc0;
  774. data |= 0x80;
  775. ds3000_writereg(state, 0xa2, data);
  776. return 0;
  777. }
  778. /* Send DiSEqC burst */
  779. static int ds3000_diseqc_send_burst(struct dvb_frontend *fe,
  780. fe_sec_mini_cmd_t burst)
  781. {
  782. struct ds3000_state *state = fe->demodulator_priv;
  783. int i;
  784. u8 data;
  785. dprintk("%s()\n", __func__);
  786. data = ds3000_readreg(state, 0xa2);
  787. data &= ~0xc0;
  788. ds3000_writereg(state, 0xa2, data);
  789. /* DiSEqC burst */
  790. if (burst == SEC_MINI_A)
  791. /* Unmodulated tone burst */
  792. ds3000_writereg(state, 0xa1, 0x02);
  793. else if (burst == SEC_MINI_B)
  794. /* Modulated tone burst */
  795. ds3000_writereg(state, 0xa1, 0x01);
  796. else
  797. return -EINVAL;
  798. msleep(13);
  799. for (i = 0; i < 5; i++) {
  800. data = ds3000_readreg(state, 0xa1);
  801. if ((data & 0x40) == 0)
  802. break;
  803. msleep(1);
  804. }
  805. if (i == 5) {
  806. data = ds3000_readreg(state, 0xa1);
  807. data &= ~0x80;
  808. data |= 0x40;
  809. ds3000_writereg(state, 0xa1, data);
  810. data = ds3000_readreg(state, 0xa2);
  811. data &= ~0xc0;
  812. data |= 0x80;
  813. ds3000_writereg(state, 0xa2, data);
  814. return 1;
  815. }
  816. data = ds3000_readreg(state, 0xa2);
  817. data &= ~0xc0;
  818. data |= 0x80;
  819. ds3000_writereg(state, 0xa2, data);
  820. return 0;
  821. }
  822. static void ds3000_release(struct dvb_frontend *fe)
  823. {
  824. struct ds3000_state *state = fe->demodulator_priv;
  825. dprintk("%s\n", __func__);
  826. kfree(state);
  827. }
  828. static struct dvb_frontend_ops ds3000_ops;
  829. struct dvb_frontend *ds3000_attach(const struct ds3000_config *config,
  830. struct i2c_adapter *i2c)
  831. {
  832. struct ds3000_state *state = NULL;
  833. int ret;
  834. dprintk("%s\n", __func__);
  835. /* allocate memory for the internal state */
  836. state = kmalloc(sizeof(struct ds3000_state), GFP_KERNEL);
  837. if (state == NULL) {
  838. printk(KERN_ERR "Unable to kmalloc\n");
  839. goto error2;
  840. }
  841. /* setup the state */
  842. memset(state, 0, sizeof(struct ds3000_state));
  843. state->config = config;
  844. state->i2c = i2c;
  845. state->prevUCBS2 = 0;
  846. /* check if the demod is present */
  847. ret = ds3000_readreg(state, 0x00) & 0xfe;
  848. if (ret != 0xe0) {
  849. printk(KERN_ERR "Invalid probe, probably not a DS3000\n");
  850. goto error3;
  851. }
  852. printk(KERN_INFO "DS3000 chip version: %d.%d attached.\n",
  853. ds3000_readreg(state, 0x02),
  854. ds3000_readreg(state, 0x01));
  855. memcpy(&state->frontend.ops, &ds3000_ops,
  856. sizeof(struct dvb_frontend_ops));
  857. state->frontend.demodulator_priv = state;
  858. return &state->frontend;
  859. error3:
  860. kfree(state);
  861. error2:
  862. return NULL;
  863. }
  864. EXPORT_SYMBOL(ds3000_attach);
  865. static int ds3000_set_property(struct dvb_frontend *fe,
  866. struct dtv_property *tvp)
  867. {
  868. dprintk("%s(..)\n", __func__);
  869. return 0;
  870. }
  871. static int ds3000_get_property(struct dvb_frontend *fe,
  872. struct dtv_property *tvp)
  873. {
  874. dprintk("%s(..)\n", __func__);
  875. return 0;
  876. }
  877. static int ds3000_tune(struct dvb_frontend *fe,
  878. struct dvb_frontend_parameters *p)
  879. {
  880. struct ds3000_state *state = fe->demodulator_priv;
  881. struct dtv_frontend_properties *c = &fe->dtv_property_cache;
  882. int ret = 0, retune, i;
  883. u8 status, mlpf, mlpf_new, mlpf_max, mlpf_min, nlpf;
  884. u16 value, ndiv;
  885. u32 f3db;
  886. dprintk("%s() ", __func__);
  887. /* Load the firmware if required */
  888. ret = ds3000_firmware_ondemand(fe);
  889. if (ret != 0) {
  890. printk(KERN_ERR "%s: Unable initialise the firmware\n",
  891. __func__);
  892. return ret;
  893. }
  894. state->dnxt.delivery = c->modulation;
  895. state->dnxt.frequency = c->frequency;
  896. state->dnxt.rolloff = 2; /* fixme */
  897. state->dnxt.fec = c->fec_inner;
  898. ret = ds3000_set_inversion(state, p->inversion);
  899. if (ret != 0)
  900. return ret;
  901. ret = ds3000_set_symbolrate(state, c->symbol_rate);
  902. if (ret != 0)
  903. return ret;
  904. /* discard the 'current' tuning parameters and prepare to tune */
  905. ds3000_clone_params(fe);
  906. retune = 1; /* try 1 times */
  907. dprintk("%s: retune = %d\n", __func__, retune);
  908. dprintk("%s: frequency = %d\n", __func__, state->dcur.frequency);
  909. dprintk("%s: symbol_rate = %d\n", __func__, state->dcur.symbol_rate);
  910. dprintk("%s: FEC = %d \n", __func__,
  911. state->dcur.fec);
  912. dprintk("%s: Inversion = %d\n", __func__, state->dcur.inversion);
  913. do {
  914. /* Reset status register */
  915. status = 0;
  916. /* Tune */
  917. /* TS2020 init */
  918. ds3000_tuner_writereg(state, 0x42, 0x73);
  919. ds3000_tuner_writereg(state, 0x05, 0x01);
  920. ds3000_tuner_writereg(state, 0x62, 0xf5);
  921. /* unknown */
  922. ds3000_tuner_writereg(state, 0x07, 0x02);
  923. ds3000_tuner_writereg(state, 0x10, 0x00);
  924. ds3000_tuner_writereg(state, 0x60, 0x79);
  925. ds3000_tuner_writereg(state, 0x08, 0x01);
  926. ds3000_tuner_writereg(state, 0x00, 0x01);
  927. /* calculate and set freq divider */
  928. if (state->dcur.frequency < 1146000) {
  929. ds3000_tuner_writereg(state, 0x10, 0x11);
  930. ndiv = ((state->dcur.frequency * (6 + 8) * 4) +
  931. (DS3000_XTAL_FREQ / 2)) /
  932. DS3000_XTAL_FREQ - 1024;
  933. } else {
  934. ds3000_tuner_writereg(state, 0x10, 0x01);
  935. ndiv = ((state->dcur.frequency * (6 + 8) * 2) +
  936. (DS3000_XTAL_FREQ / 2)) /
  937. DS3000_XTAL_FREQ - 1024;
  938. }
  939. ds3000_tuner_writereg(state, 0x01, (ndiv & 0x0f00) >> 8);
  940. ds3000_tuner_writereg(state, 0x02, ndiv & 0x00ff);
  941. /* set pll */
  942. ds3000_tuner_writereg(state, 0x03, 0x06);
  943. ds3000_tuner_writereg(state, 0x51, 0x0f);
  944. ds3000_tuner_writereg(state, 0x51, 0x1f);
  945. ds3000_tuner_writereg(state, 0x50, 0x10);
  946. ds3000_tuner_writereg(state, 0x50, 0x00);
  947. msleep(5);
  948. /* unknown */
  949. ds3000_tuner_writereg(state, 0x51, 0x17);
  950. ds3000_tuner_writereg(state, 0x51, 0x1f);
  951. ds3000_tuner_writereg(state, 0x50, 0x08);
  952. ds3000_tuner_writereg(state, 0x50, 0x00);
  953. msleep(5);
  954. value = ds3000_tuner_readreg(state, 0x3d);
  955. value &= 0x0f;
  956. if ((value > 4) && (value < 15)) {
  957. value -= 3;
  958. if (value < 4)
  959. value = 4;
  960. value = ((value << 3) | 0x01) & 0x79;
  961. }
  962. ds3000_tuner_writereg(state, 0x60, value);
  963. ds3000_tuner_writereg(state, 0x51, 0x17);
  964. ds3000_tuner_writereg(state, 0x51, 0x1f);
  965. ds3000_tuner_writereg(state, 0x50, 0x08);
  966. ds3000_tuner_writereg(state, 0x50, 0x00);
  967. /* set low-pass filter period */
  968. ds3000_tuner_writereg(state, 0x04, 0x2e);
  969. ds3000_tuner_writereg(state, 0x51, 0x1b);
  970. ds3000_tuner_writereg(state, 0x51, 0x1f);
  971. ds3000_tuner_writereg(state, 0x50, 0x04);
  972. ds3000_tuner_writereg(state, 0x50, 0x00);
  973. msleep(5);
  974. f3db = ((state->dcur.symbol_rate / 1000) << 2) / 5 + 2000;
  975. if ((state->dcur.symbol_rate / 1000) < 5000)
  976. f3db += 3000;
  977. if (f3db < 7000)
  978. f3db = 7000;
  979. if (f3db > 40000)
  980. f3db = 40000;
  981. /* set low-pass filter baseband */
  982. value = ds3000_tuner_readreg(state, 0x26);
  983. mlpf = 0x2e * 207 / ((value << 1) + 151);
  984. mlpf_max = mlpf * 135 / 100;
  985. mlpf_min = mlpf * 78 / 100;
  986. if (mlpf_max > 63)
  987. mlpf_max = 63;
  988. /* rounded to the closest integer */
  989. nlpf = ((mlpf * f3db * 1000) + (2766 * DS3000_XTAL_FREQ / 2))
  990. / (2766 * DS3000_XTAL_FREQ);
  991. if (nlpf > 23)
  992. nlpf = 23;
  993. if (nlpf < 1)
  994. nlpf = 1;
  995. /* rounded to the closest integer */
  996. mlpf_new = ((DS3000_XTAL_FREQ * nlpf * 2766) +
  997. (1000 * f3db / 2)) / (1000 * f3db);
  998. if (mlpf_new < mlpf_min) {
  999. nlpf++;
  1000. mlpf_new = ((DS3000_XTAL_FREQ * nlpf * 2766) +
  1001. (1000 * f3db / 2)) / (1000 * f3db);
  1002. }
  1003. if (mlpf_new > mlpf_max)
  1004. mlpf_new = mlpf_max;
  1005. ds3000_tuner_writereg(state, 0x04, mlpf_new);
  1006. ds3000_tuner_writereg(state, 0x06, nlpf);
  1007. ds3000_tuner_writereg(state, 0x51, 0x1b);
  1008. ds3000_tuner_writereg(state, 0x51, 0x1f);
  1009. ds3000_tuner_writereg(state, 0x50, 0x04);
  1010. ds3000_tuner_writereg(state, 0x50, 0x00);
  1011. msleep(5);
  1012. /* unknown */
  1013. ds3000_tuner_writereg(state, 0x51, 0x1e);
  1014. ds3000_tuner_writereg(state, 0x51, 0x1f);
  1015. ds3000_tuner_writereg(state, 0x50, 0x01);
  1016. ds3000_tuner_writereg(state, 0x50, 0x00);
  1017. msleep(60);
  1018. /* ds3000 global reset */
  1019. ds3000_writereg(state, 0x07, 0x80);
  1020. ds3000_writereg(state, 0x07, 0x00);
  1021. /* ds3000 build-in uC reset */
  1022. ds3000_writereg(state, 0xb2, 0x01);
  1023. /* ds3000 software reset */
  1024. ds3000_writereg(state, 0x00, 0x01);
  1025. switch (c->delivery_system) {
  1026. case SYS_DVBS:
  1027. /* initialise the demod in DVB-S mode */
  1028. for (i = 0; i < sizeof(ds3000_dvbs_init_tab); i += 2)
  1029. ds3000_writereg(state,
  1030. ds3000_dvbs_init_tab[i],
  1031. ds3000_dvbs_init_tab[i + 1]);
  1032. value = ds3000_readreg(state, 0xfe);
  1033. value &= 0xc0;
  1034. value |= 0x1b;
  1035. ds3000_writereg(state, 0xfe, value);
  1036. break;
  1037. case SYS_DVBS2:
  1038. /* initialise the demod in DVB-S2 mode */
  1039. for (i = 0; i < sizeof(ds3000_dvbs2_init_tab); i += 2)
  1040. ds3000_writereg(state,
  1041. ds3000_dvbs2_init_tab[i],
  1042. ds3000_dvbs2_init_tab[i + 1]);
  1043. ds3000_writereg(state, 0xfe, 0x54);
  1044. break;
  1045. default:
  1046. return 1;
  1047. }
  1048. /* enable 27MHz clock output */
  1049. ds3000_writereg(state, 0x29, 0x80);
  1050. /* enable ac coupling */
  1051. ds3000_writereg(state, 0x25, 0x8a);
  1052. /* enhance symbol rate performance */
  1053. if ((state->dcur.symbol_rate / 1000) <= 5000) {
  1054. value = 29777 / (state->dcur.symbol_rate / 1000) + 1;
  1055. if (value % 2 != 0)
  1056. value++;
  1057. ds3000_writereg(state, 0xc3, 0x0d);
  1058. ds3000_writereg(state, 0xc8, value);
  1059. ds3000_writereg(state, 0xc4, 0x10);
  1060. ds3000_writereg(state, 0xc7, 0x0e);
  1061. } else if ((state->dcur.symbol_rate / 1000) <= 10000) {
  1062. value = 92166 / (state->dcur.symbol_rate / 1000) + 1;
  1063. if (value % 2 != 0)
  1064. value++;
  1065. ds3000_writereg(state, 0xc3, 0x07);
  1066. ds3000_writereg(state, 0xc8, value);
  1067. ds3000_writereg(state, 0xc4, 0x09);
  1068. ds3000_writereg(state, 0xc7, 0x12);
  1069. } else if ((state->dcur.symbol_rate / 1000) <= 20000) {
  1070. value = 64516 / (state->dcur.symbol_rate / 1000) + 1;
  1071. ds3000_writereg(state, 0xc3, value);
  1072. ds3000_writereg(state, 0xc8, 0x0e);
  1073. ds3000_writereg(state, 0xc4, 0x07);
  1074. ds3000_writereg(state, 0xc7, 0x18);
  1075. } else {
  1076. value = 129032 / (state->dcur.symbol_rate / 1000) + 1;
  1077. ds3000_writereg(state, 0xc3, value);
  1078. ds3000_writereg(state, 0xc8, 0x0a);
  1079. ds3000_writereg(state, 0xc4, 0x05);
  1080. ds3000_writereg(state, 0xc7, 0x24);
  1081. }
  1082. /* normalized symbol rate rounded to the closest integer */
  1083. value = (((state->dcur.symbol_rate / 1000) << 16) +
  1084. (DS3000_SAMPLE_RATE / 2)) / DS3000_SAMPLE_RATE;
  1085. ds3000_writereg(state, 0x61, value & 0x00ff);
  1086. ds3000_writereg(state, 0x62, (value & 0xff00) >> 8);
  1087. /* co-channel interference cancellation disabled */
  1088. ds3000_writereg(state, 0x56, 0x00);
  1089. /* equalizer disabled */
  1090. ds3000_writereg(state, 0x76, 0x00);
  1091. /*ds3000_writereg(state, 0x08, 0x03);
  1092. ds3000_writereg(state, 0xfd, 0x22);
  1093. ds3000_writereg(state, 0x08, 0x07);
  1094. ds3000_writereg(state, 0xfd, 0x42);
  1095. ds3000_writereg(state, 0x08, 0x07);*/
  1096. /* ds3000 out of software reset */
  1097. ds3000_writereg(state, 0x00, 0x00);
  1098. /* start ds3000 build-in uC */
  1099. ds3000_writereg(state, 0xb2, 0x00);
  1100. /* TODO: calculate and set carrier offset */
  1101. /* wait before retrying */
  1102. for (i = 0; i < 30 ; i++) {
  1103. if (ds3000_is_tuned(fe)) {
  1104. dprintk("%s: Tuned\n", __func__);
  1105. ds3000_dump_registers(fe);
  1106. goto tuned;
  1107. }
  1108. msleep(1);
  1109. }
  1110. dprintk("%s: Not tuned\n", __func__);
  1111. ds3000_dump_registers(fe);
  1112. } while (--retune);
  1113. tuned:
  1114. return ret;
  1115. }
  1116. static enum dvbfe_algo ds3000_get_algo(struct dvb_frontend *fe)
  1117. {
  1118. dprintk("%s()\n", __func__);
  1119. return DVBFE_ALGO_SW;
  1120. }
  1121. /*
  1122. * Initialise or wake up device
  1123. *
  1124. * Power config will reset and load initial firmware if required
  1125. */
  1126. static int ds3000_initfe(struct dvb_frontend *fe)
  1127. {
  1128. dprintk("%s()\n", __func__);
  1129. return 0;
  1130. }
  1131. /* Put device to sleep */
  1132. static int ds3000_sleep(struct dvb_frontend *fe)
  1133. {
  1134. dprintk("%s()\n", __func__);
  1135. return 0;
  1136. }
  1137. static struct dvb_frontend_ops ds3000_ops = {
  1138. .info = {
  1139. .name = "Montage Technology DS3000/TS2020",
  1140. .type = FE_QPSK,
  1141. .frequency_min = 950000,
  1142. .frequency_max = 2150000,
  1143. .frequency_stepsize = 1011, /* kHz for QPSK frontends */
  1144. .frequency_tolerance = 5000,
  1145. .symbol_rate_min = 1000000,
  1146. .symbol_rate_max = 45000000,
  1147. .caps = FE_CAN_INVERSION_AUTO |
  1148. FE_CAN_FEC_1_2 | FE_CAN_FEC_2_3 | FE_CAN_FEC_3_4 |
  1149. FE_CAN_FEC_4_5 | FE_CAN_FEC_5_6 | FE_CAN_FEC_6_7 |
  1150. FE_CAN_FEC_7_8 | FE_CAN_FEC_AUTO |
  1151. FE_CAN_2G_MODULATION |
  1152. FE_CAN_QPSK | FE_CAN_RECOVER
  1153. },
  1154. .release = ds3000_release,
  1155. .init = ds3000_initfe,
  1156. .sleep = ds3000_sleep,
  1157. .read_status = ds3000_read_status,
  1158. .read_ber = ds3000_read_ber,
  1159. .read_signal_strength = ds3000_read_signal_strength,
  1160. .read_snr = ds3000_read_snr,
  1161. .read_ucblocks = ds3000_read_ucblocks,
  1162. .set_tone = ds3000_set_tone,
  1163. .diseqc_send_master_cmd = ds3000_send_diseqc_msg,
  1164. .diseqc_send_burst = ds3000_diseqc_send_burst,
  1165. .get_frontend_algo = ds3000_get_algo,
  1166. .set_property = ds3000_set_property,
  1167. .get_property = ds3000_get_property,
  1168. .set_frontend = ds3000_tune,
  1169. };
  1170. module_param(debug, int, 0644);
  1171. MODULE_PARM_DESC(debug, "Activates frontend debugging (default:0)");
  1172. MODULE_DESCRIPTION("DVB Frontend module for Montage Technology "
  1173. "DS3000/TS2020 hardware");
  1174. MODULE_AUTHOR("Konstantin Dimitrov");
  1175. MODULE_LICENSE("GPL");