isac.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678
  1. /* $Id: isac.c,v 1.31.2.3 2004/01/13 14:31:25 keil Exp $
  2. *
  3. * ISAC specific routines
  4. *
  5. * Author Karsten Keil
  6. * Copyright by Karsten Keil <keil@isdn4linux.de>
  7. *
  8. * This software may be used and distributed according to the terms
  9. * of the GNU General Public License, incorporated herein by reference.
  10. *
  11. * For changes and modifications please read
  12. * Documentation/isdn/HiSax.cert
  13. *
  14. */
  15. #include "hisax.h"
  16. #include "isac.h"
  17. #include "arcofi.h"
  18. #include "isdnl1.h"
  19. #include <linux/interrupt.h>
  20. #include <linux/init.h>
  21. #define DBUSY_TIMER_VALUE 80
  22. #define ARCOFI_USE 1
  23. static char *ISACVer[] __devinitdata =
  24. {"2086/2186 V1.1", "2085 B1", "2085 B2",
  25. "2085 V2.3"};
  26. void __devinit ISACVersion(struct IsdnCardState *cs, char *s)
  27. {
  28. int val;
  29. val = cs->readisac(cs, ISAC_RBCH);
  30. printk(KERN_INFO "%s ISAC version (%x): %s\n", s, val, ISACVer[(val >> 5) & 3]);
  31. }
  32. static void
  33. ph_command(struct IsdnCardState *cs, unsigned int command)
  34. {
  35. if (cs->debug & L1_DEB_ISAC)
  36. debugl1(cs, "ph_command %x", command);
  37. cs->writeisac(cs, ISAC_CIX0, (command << 2) | 3);
  38. }
  39. static void
  40. isac_new_ph(struct IsdnCardState *cs)
  41. {
  42. switch (cs->dc.isac.ph_state) {
  43. case (ISAC_IND_RS):
  44. case (ISAC_IND_EI):
  45. ph_command(cs, ISAC_CMD_DUI);
  46. l1_msg(cs, HW_RESET | INDICATION, NULL);
  47. break;
  48. case (ISAC_IND_DID):
  49. l1_msg(cs, HW_DEACTIVATE | CONFIRM, NULL);
  50. break;
  51. case (ISAC_IND_DR):
  52. l1_msg(cs, HW_DEACTIVATE | INDICATION, NULL);
  53. break;
  54. case (ISAC_IND_PU):
  55. l1_msg(cs, HW_POWERUP | CONFIRM, NULL);
  56. break;
  57. case (ISAC_IND_RSY):
  58. l1_msg(cs, HW_RSYNC | INDICATION, NULL);
  59. break;
  60. case (ISAC_IND_ARD):
  61. l1_msg(cs, HW_INFO2 | INDICATION, NULL);
  62. break;
  63. case (ISAC_IND_AI8):
  64. l1_msg(cs, HW_INFO4_P8 | INDICATION, NULL);
  65. break;
  66. case (ISAC_IND_AI10):
  67. l1_msg(cs, HW_INFO4_P10 | INDICATION, NULL);
  68. break;
  69. default:
  70. break;
  71. }
  72. }
  73. static void
  74. isac_bh(struct work_struct *work)
  75. {
  76. struct IsdnCardState *cs =
  77. container_of(work, struct IsdnCardState, tqueue);
  78. struct PStack *stptr;
  79. if (test_and_clear_bit(D_CLEARBUSY, &cs->event)) {
  80. if (cs->debug)
  81. debugl1(cs, "D-Channel Busy cleared");
  82. stptr = cs->stlist;
  83. while (stptr != NULL) {
  84. stptr->l1.l1l2(stptr, PH_PAUSE | CONFIRM, NULL);
  85. stptr = stptr->next;
  86. }
  87. }
  88. if (test_and_clear_bit(D_L1STATECHANGE, &cs->event))
  89. isac_new_ph(cs);
  90. if (test_and_clear_bit(D_RCVBUFREADY, &cs->event))
  91. DChannel_proc_rcv(cs);
  92. if (test_and_clear_bit(D_XMTBUFREADY, &cs->event))
  93. DChannel_proc_xmt(cs);
  94. #if ARCOFI_USE
  95. if (!test_bit(HW_ARCOFI, &cs->HW_Flags))
  96. return;
  97. if (test_and_clear_bit(D_RX_MON1, &cs->event))
  98. arcofi_fsm(cs, ARCOFI_RX_END, NULL);
  99. if (test_and_clear_bit(D_TX_MON1, &cs->event))
  100. arcofi_fsm(cs, ARCOFI_TX_END, NULL);
  101. #endif
  102. }
  103. static void
  104. isac_empty_fifo(struct IsdnCardState *cs, int count)
  105. {
  106. u_char *ptr;
  107. if ((cs->debug & L1_DEB_ISAC) && !(cs->debug & L1_DEB_ISAC_FIFO))
  108. debugl1(cs, "isac_empty_fifo");
  109. if ((cs->rcvidx + count) >= MAX_DFRAME_LEN_L1) {
  110. if (cs->debug & L1_DEB_WARN)
  111. debugl1(cs, "isac_empty_fifo overrun %d",
  112. cs->rcvidx + count);
  113. cs->writeisac(cs, ISAC_CMDR, 0x80);
  114. cs->rcvidx = 0;
  115. return;
  116. }
  117. ptr = cs->rcvbuf + cs->rcvidx;
  118. cs->rcvidx += count;
  119. cs->readisacfifo(cs, ptr, count);
  120. cs->writeisac(cs, ISAC_CMDR, 0x80);
  121. if (cs->debug & L1_DEB_ISAC_FIFO) {
  122. char *t = cs->dlog;
  123. t += sprintf(t, "isac_empty_fifo cnt %d", count);
  124. QuickHex(t, ptr, count);
  125. debugl1(cs, cs->dlog);
  126. }
  127. }
  128. static void
  129. isac_fill_fifo(struct IsdnCardState *cs)
  130. {
  131. int count, more;
  132. u_char *ptr;
  133. if ((cs->debug & L1_DEB_ISAC) && !(cs->debug & L1_DEB_ISAC_FIFO))
  134. debugl1(cs, "isac_fill_fifo");
  135. if (!cs->tx_skb)
  136. return;
  137. count = cs->tx_skb->len;
  138. if (count <= 0)
  139. return;
  140. more = 0;
  141. if (count > 32) {
  142. more = !0;
  143. count = 32;
  144. }
  145. ptr = cs->tx_skb->data;
  146. skb_pull(cs->tx_skb, count);
  147. cs->tx_cnt += count;
  148. cs->writeisacfifo(cs, ptr, count);
  149. cs->writeisac(cs, ISAC_CMDR, more ? 0x8 : 0xa);
  150. if (test_and_set_bit(FLG_DBUSY_TIMER, &cs->HW_Flags)) {
  151. debugl1(cs, "isac_fill_fifo dbusytimer running");
  152. del_timer(&cs->dbusytimer);
  153. }
  154. init_timer(&cs->dbusytimer);
  155. cs->dbusytimer.expires = jiffies + ((DBUSY_TIMER_VALUE * HZ)/1000);
  156. add_timer(&cs->dbusytimer);
  157. if (cs->debug & L1_DEB_ISAC_FIFO) {
  158. char *t = cs->dlog;
  159. t += sprintf(t, "isac_fill_fifo cnt %d", count);
  160. QuickHex(t, ptr, count);
  161. debugl1(cs, cs->dlog);
  162. }
  163. }
  164. void
  165. isac_interrupt(struct IsdnCardState *cs, u_char val)
  166. {
  167. u_char exval, v1;
  168. struct sk_buff *skb;
  169. unsigned int count;
  170. if (cs->debug & L1_DEB_ISAC)
  171. debugl1(cs, "ISAC interrupt %x", val);
  172. if (val & 0x80) { /* RME */
  173. exval = cs->readisac(cs, ISAC_RSTA);
  174. if ((exval & 0x70) != 0x20) {
  175. if (exval & 0x40) {
  176. if (cs->debug & L1_DEB_WARN)
  177. debugl1(cs, "ISAC RDO");
  178. #ifdef ERROR_STATISTIC
  179. cs->err_rx++;
  180. #endif
  181. }
  182. if (!(exval & 0x20)) {
  183. if (cs->debug & L1_DEB_WARN)
  184. debugl1(cs, "ISAC CRC error");
  185. #ifdef ERROR_STATISTIC
  186. cs->err_crc++;
  187. #endif
  188. }
  189. cs->writeisac(cs, ISAC_CMDR, 0x80);
  190. } else {
  191. count = cs->readisac(cs, ISAC_RBCL) & 0x1f;
  192. if (count == 0)
  193. count = 32;
  194. isac_empty_fifo(cs, count);
  195. if ((count = cs->rcvidx) > 0) {
  196. cs->rcvidx = 0;
  197. if (!(skb = alloc_skb(count, GFP_ATOMIC)))
  198. printk(KERN_WARNING "HiSax: D receive out of memory\n");
  199. else {
  200. memcpy(skb_put(skb, count), cs->rcvbuf, count);
  201. skb_queue_tail(&cs->rq, skb);
  202. }
  203. }
  204. }
  205. cs->rcvidx = 0;
  206. schedule_event(cs, D_RCVBUFREADY);
  207. }
  208. if (val & 0x40) { /* RPF */
  209. isac_empty_fifo(cs, 32);
  210. }
  211. if (val & 0x20) { /* RSC */
  212. /* never */
  213. if (cs->debug & L1_DEB_WARN)
  214. debugl1(cs, "ISAC RSC interrupt");
  215. }
  216. if (val & 0x10) { /* XPR */
  217. if (test_and_clear_bit(FLG_DBUSY_TIMER, &cs->HW_Flags))
  218. del_timer(&cs->dbusytimer);
  219. if (test_and_clear_bit(FLG_L1_DBUSY, &cs->HW_Flags))
  220. schedule_event(cs, D_CLEARBUSY);
  221. if (cs->tx_skb) {
  222. if (cs->tx_skb->len) {
  223. isac_fill_fifo(cs);
  224. goto afterXPR;
  225. } else {
  226. dev_kfree_skb_irq(cs->tx_skb);
  227. cs->tx_cnt = 0;
  228. cs->tx_skb = NULL;
  229. }
  230. }
  231. if ((cs->tx_skb = skb_dequeue(&cs->sq))) {
  232. cs->tx_cnt = 0;
  233. isac_fill_fifo(cs);
  234. } else
  235. schedule_event(cs, D_XMTBUFREADY);
  236. }
  237. afterXPR:
  238. if (val & 0x04) { /* CISQ */
  239. exval = cs->readisac(cs, ISAC_CIR0);
  240. if (cs->debug & L1_DEB_ISAC)
  241. debugl1(cs, "ISAC CIR0 %02X", exval );
  242. if (exval & 2) {
  243. cs->dc.isac.ph_state = (exval >> 2) & 0xf;
  244. if (cs->debug & L1_DEB_ISAC)
  245. debugl1(cs, "ph_state change %x", cs->dc.isac.ph_state);
  246. schedule_event(cs, D_L1STATECHANGE);
  247. }
  248. if (exval & 1) {
  249. exval = cs->readisac(cs, ISAC_CIR1);
  250. if (cs->debug & L1_DEB_ISAC)
  251. debugl1(cs, "ISAC CIR1 %02X", exval );
  252. }
  253. }
  254. if (val & 0x02) { /* SIN */
  255. /* never */
  256. if (cs->debug & L1_DEB_WARN)
  257. debugl1(cs, "ISAC SIN interrupt");
  258. }
  259. if (val & 0x01) { /* EXI */
  260. exval = cs->readisac(cs, ISAC_EXIR);
  261. if (cs->debug & L1_DEB_WARN)
  262. debugl1(cs, "ISAC EXIR %02x", exval);
  263. if (exval & 0x80) { /* XMR */
  264. debugl1(cs, "ISAC XMR");
  265. printk(KERN_WARNING "HiSax: ISAC XMR\n");
  266. }
  267. if (exval & 0x40) { /* XDU */
  268. debugl1(cs, "ISAC XDU");
  269. printk(KERN_WARNING "HiSax: ISAC XDU\n");
  270. #ifdef ERROR_STATISTIC
  271. cs->err_tx++;
  272. #endif
  273. if (test_and_clear_bit(FLG_DBUSY_TIMER, &cs->HW_Flags))
  274. del_timer(&cs->dbusytimer);
  275. if (test_and_clear_bit(FLG_L1_DBUSY, &cs->HW_Flags))
  276. schedule_event(cs, D_CLEARBUSY);
  277. if (cs->tx_skb) { /* Restart frame */
  278. skb_push(cs->tx_skb, cs->tx_cnt);
  279. cs->tx_cnt = 0;
  280. isac_fill_fifo(cs);
  281. } else {
  282. printk(KERN_WARNING "HiSax: ISAC XDU no skb\n");
  283. debugl1(cs, "ISAC XDU no skb");
  284. }
  285. }
  286. if (exval & 0x04) { /* MOS */
  287. v1 = cs->readisac(cs, ISAC_MOSR);
  288. if (cs->debug & L1_DEB_MONITOR)
  289. debugl1(cs, "ISAC MOSR %02x", v1);
  290. #if ARCOFI_USE
  291. if (v1 & 0x08) {
  292. if (!cs->dc.isac.mon_rx) {
  293. if (!(cs->dc.isac.mon_rx = kmalloc(MAX_MON_FRAME, GFP_ATOMIC))) {
  294. if (cs->debug & L1_DEB_WARN)
  295. debugl1(cs, "ISAC MON RX out of memory!");
  296. cs->dc.isac.mocr &= 0xf0;
  297. cs->dc.isac.mocr |= 0x0a;
  298. cs->writeisac(cs, ISAC_MOCR, cs->dc.isac.mocr);
  299. goto afterMONR0;
  300. } else
  301. cs->dc.isac.mon_rxp = 0;
  302. }
  303. if (cs->dc.isac.mon_rxp >= MAX_MON_FRAME) {
  304. cs->dc.isac.mocr &= 0xf0;
  305. cs->dc.isac.mocr |= 0x0a;
  306. cs->writeisac(cs, ISAC_MOCR, cs->dc.isac.mocr);
  307. cs->dc.isac.mon_rxp = 0;
  308. if (cs->debug & L1_DEB_WARN)
  309. debugl1(cs, "ISAC MON RX overflow!");
  310. goto afterMONR0;
  311. }
  312. cs->dc.isac.mon_rx[cs->dc.isac.mon_rxp++] = cs->readisac(cs, ISAC_MOR0);
  313. if (cs->debug & L1_DEB_MONITOR)
  314. debugl1(cs, "ISAC MOR0 %02x", cs->dc.isac.mon_rx[cs->dc.isac.mon_rxp -1]);
  315. if (cs->dc.isac.mon_rxp == 1) {
  316. cs->dc.isac.mocr |= 0x04;
  317. cs->writeisac(cs, ISAC_MOCR, cs->dc.isac.mocr);
  318. }
  319. }
  320. afterMONR0:
  321. if (v1 & 0x80) {
  322. if (!cs->dc.isac.mon_rx) {
  323. if (!(cs->dc.isac.mon_rx = kmalloc(MAX_MON_FRAME, GFP_ATOMIC))) {
  324. if (cs->debug & L1_DEB_WARN)
  325. debugl1(cs, "ISAC MON RX out of memory!");
  326. cs->dc.isac.mocr &= 0x0f;
  327. cs->dc.isac.mocr |= 0xa0;
  328. cs->writeisac(cs, ISAC_MOCR, cs->dc.isac.mocr);
  329. goto afterMONR1;
  330. } else
  331. cs->dc.isac.mon_rxp = 0;
  332. }
  333. if (cs->dc.isac.mon_rxp >= MAX_MON_FRAME) {
  334. cs->dc.isac.mocr &= 0x0f;
  335. cs->dc.isac.mocr |= 0xa0;
  336. cs->writeisac(cs, ISAC_MOCR, cs->dc.isac.mocr);
  337. cs->dc.isac.mon_rxp = 0;
  338. if (cs->debug & L1_DEB_WARN)
  339. debugl1(cs, "ISAC MON RX overflow!");
  340. goto afterMONR1;
  341. }
  342. cs->dc.isac.mon_rx[cs->dc.isac.mon_rxp++] = cs->readisac(cs, ISAC_MOR1);
  343. if (cs->debug & L1_DEB_MONITOR)
  344. debugl1(cs, "ISAC MOR1 %02x", cs->dc.isac.mon_rx[cs->dc.isac.mon_rxp -1]);
  345. cs->dc.isac.mocr |= 0x40;
  346. cs->writeisac(cs, ISAC_MOCR, cs->dc.isac.mocr);
  347. }
  348. afterMONR1:
  349. if (v1 & 0x04) {
  350. cs->dc.isac.mocr &= 0xf0;
  351. cs->writeisac(cs, ISAC_MOCR, cs->dc.isac.mocr);
  352. cs->dc.isac.mocr |= 0x0a;
  353. cs->writeisac(cs, ISAC_MOCR, cs->dc.isac.mocr);
  354. schedule_event(cs, D_RX_MON0);
  355. }
  356. if (v1 & 0x40) {
  357. cs->dc.isac.mocr &= 0x0f;
  358. cs->writeisac(cs, ISAC_MOCR, cs->dc.isac.mocr);
  359. cs->dc.isac.mocr |= 0xa0;
  360. cs->writeisac(cs, ISAC_MOCR, cs->dc.isac.mocr);
  361. schedule_event(cs, D_RX_MON1);
  362. }
  363. if (v1 & 0x02) {
  364. if ((!cs->dc.isac.mon_tx) || (cs->dc.isac.mon_txc &&
  365. (cs->dc.isac.mon_txp >= cs->dc.isac.mon_txc) &&
  366. !(v1 & 0x08))) {
  367. cs->dc.isac.mocr &= 0xf0;
  368. cs->writeisac(cs, ISAC_MOCR, cs->dc.isac.mocr);
  369. cs->dc.isac.mocr |= 0x0a;
  370. cs->writeisac(cs, ISAC_MOCR, cs->dc.isac.mocr);
  371. if (cs->dc.isac.mon_txc &&
  372. (cs->dc.isac.mon_txp >= cs->dc.isac.mon_txc))
  373. schedule_event(cs, D_TX_MON0);
  374. goto AfterMOX0;
  375. }
  376. if (cs->dc.isac.mon_txc && (cs->dc.isac.mon_txp >= cs->dc.isac.mon_txc)) {
  377. schedule_event(cs, D_TX_MON0);
  378. goto AfterMOX0;
  379. }
  380. cs->writeisac(cs, ISAC_MOX0,
  381. cs->dc.isac.mon_tx[cs->dc.isac.mon_txp++]);
  382. if (cs->debug & L1_DEB_MONITOR)
  383. debugl1(cs, "ISAC %02x -> MOX0", cs->dc.isac.mon_tx[cs->dc.isac.mon_txp -1]);
  384. }
  385. AfterMOX0:
  386. if (v1 & 0x20) {
  387. if ((!cs->dc.isac.mon_tx) || (cs->dc.isac.mon_txc &&
  388. (cs->dc.isac.mon_txp >= cs->dc.isac.mon_txc) &&
  389. !(v1 & 0x80))) {
  390. cs->dc.isac.mocr &= 0x0f;
  391. cs->writeisac(cs, ISAC_MOCR, cs->dc.isac.mocr);
  392. cs->dc.isac.mocr |= 0xa0;
  393. cs->writeisac(cs, ISAC_MOCR, cs->dc.isac.mocr);
  394. if (cs->dc.isac.mon_txc &&
  395. (cs->dc.isac.mon_txp >= cs->dc.isac.mon_txc))
  396. schedule_event(cs, D_TX_MON1);
  397. goto AfterMOX1;
  398. }
  399. if (cs->dc.isac.mon_txc && (cs->dc.isac.mon_txp >= cs->dc.isac.mon_txc)) {
  400. schedule_event(cs, D_TX_MON1);
  401. goto AfterMOX1;
  402. }
  403. cs->writeisac(cs, ISAC_MOX1,
  404. cs->dc.isac.mon_tx[cs->dc.isac.mon_txp++]);
  405. if (cs->debug & L1_DEB_MONITOR)
  406. debugl1(cs, "ISAC %02x -> MOX1", cs->dc.isac.mon_tx[cs->dc.isac.mon_txp -1]);
  407. }
  408. AfterMOX1:;
  409. #endif
  410. }
  411. }
  412. }
  413. static void
  414. ISAC_l1hw(struct PStack *st, int pr, void *arg)
  415. {
  416. struct IsdnCardState *cs = (struct IsdnCardState *) st->l1.hardware;
  417. struct sk_buff *skb = arg;
  418. u_long flags;
  419. int val;
  420. switch (pr) {
  421. case (PH_DATA |REQUEST):
  422. if (cs->debug & DEB_DLOG_HEX)
  423. LogFrame(cs, skb->data, skb->len);
  424. if (cs->debug & DEB_DLOG_VERBOSE)
  425. dlogframe(cs, skb, 0);
  426. spin_lock_irqsave(&cs->lock, flags);
  427. if (cs->tx_skb) {
  428. skb_queue_tail(&cs->sq, skb);
  429. #ifdef L2FRAME_DEBUG /* psa */
  430. if (cs->debug & L1_DEB_LAPD)
  431. Logl2Frame(cs, skb, "PH_DATA Queued", 0);
  432. #endif
  433. } else {
  434. cs->tx_skb = skb;
  435. cs->tx_cnt = 0;
  436. #ifdef L2FRAME_DEBUG /* psa */
  437. if (cs->debug & L1_DEB_LAPD)
  438. Logl2Frame(cs, skb, "PH_DATA", 0);
  439. #endif
  440. isac_fill_fifo(cs);
  441. }
  442. spin_unlock_irqrestore(&cs->lock, flags);
  443. break;
  444. case (PH_PULL |INDICATION):
  445. spin_lock_irqsave(&cs->lock, flags);
  446. if (cs->tx_skb) {
  447. if (cs->debug & L1_DEB_WARN)
  448. debugl1(cs, " l2l1 tx_skb exist this shouldn't happen");
  449. skb_queue_tail(&cs->sq, skb);
  450. } else {
  451. if (cs->debug & DEB_DLOG_HEX)
  452. LogFrame(cs, skb->data, skb->len);
  453. if (cs->debug & DEB_DLOG_VERBOSE)
  454. dlogframe(cs, skb, 0);
  455. cs->tx_skb = skb;
  456. cs->tx_cnt = 0;
  457. #ifdef L2FRAME_DEBUG /* psa */
  458. if (cs->debug & L1_DEB_LAPD)
  459. Logl2Frame(cs, skb, "PH_DATA_PULLED", 0);
  460. #endif
  461. isac_fill_fifo(cs);
  462. }
  463. spin_unlock_irqrestore(&cs->lock, flags);
  464. break;
  465. case (PH_PULL | REQUEST):
  466. #ifdef L2FRAME_DEBUG /* psa */
  467. if (cs->debug & L1_DEB_LAPD)
  468. debugl1(cs, "-> PH_REQUEST_PULL");
  469. #endif
  470. if (!cs->tx_skb) {
  471. test_and_clear_bit(FLG_L1_PULL_REQ, &st->l1.Flags);
  472. st->l1.l1l2(st, PH_PULL | CONFIRM, NULL);
  473. } else
  474. test_and_set_bit(FLG_L1_PULL_REQ, &st->l1.Flags);
  475. break;
  476. case (HW_RESET | REQUEST):
  477. spin_lock_irqsave(&cs->lock, flags);
  478. if ((cs->dc.isac.ph_state == ISAC_IND_EI) ||
  479. (cs->dc.isac.ph_state == ISAC_IND_DR) ||
  480. (cs->dc.isac.ph_state == ISAC_IND_RS))
  481. ph_command(cs, ISAC_CMD_TIM);
  482. else
  483. ph_command(cs, ISAC_CMD_RS);
  484. spin_unlock_irqrestore(&cs->lock, flags);
  485. break;
  486. case (HW_ENABLE | REQUEST):
  487. spin_lock_irqsave(&cs->lock, flags);
  488. ph_command(cs, ISAC_CMD_TIM);
  489. spin_unlock_irqrestore(&cs->lock, flags);
  490. break;
  491. case (HW_INFO3 | REQUEST):
  492. spin_lock_irqsave(&cs->lock, flags);
  493. ph_command(cs, ISAC_CMD_AR8);
  494. spin_unlock_irqrestore(&cs->lock, flags);
  495. break;
  496. case (HW_TESTLOOP | REQUEST):
  497. spin_lock_irqsave(&cs->lock, flags);
  498. val = 0;
  499. if (1 & (long) arg)
  500. val |= 0x0c;
  501. if (2 & (long) arg)
  502. val |= 0x3;
  503. if (test_bit(HW_IOM1, &cs->HW_Flags)) {
  504. /* IOM 1 Mode */
  505. if (!val) {
  506. cs->writeisac(cs, ISAC_SPCR, 0xa);
  507. cs->writeisac(cs, ISAC_ADF1, 0x2);
  508. } else {
  509. cs->writeisac(cs, ISAC_SPCR, val);
  510. cs->writeisac(cs, ISAC_ADF1, 0xa);
  511. }
  512. } else {
  513. /* IOM 2 Mode */
  514. cs->writeisac(cs, ISAC_SPCR, val);
  515. if (val)
  516. cs->writeisac(cs, ISAC_ADF1, 0x8);
  517. else
  518. cs->writeisac(cs, ISAC_ADF1, 0x0);
  519. }
  520. spin_unlock_irqrestore(&cs->lock, flags);
  521. break;
  522. case (HW_DEACTIVATE | RESPONSE):
  523. skb_queue_purge(&cs->rq);
  524. skb_queue_purge(&cs->sq);
  525. if (cs->tx_skb) {
  526. dev_kfree_skb_any(cs->tx_skb);
  527. cs->tx_skb = NULL;
  528. }
  529. if (test_and_clear_bit(FLG_DBUSY_TIMER, &cs->HW_Flags))
  530. del_timer(&cs->dbusytimer);
  531. if (test_and_clear_bit(FLG_L1_DBUSY, &cs->HW_Flags))
  532. schedule_event(cs, D_CLEARBUSY);
  533. break;
  534. default:
  535. if (cs->debug & L1_DEB_WARN)
  536. debugl1(cs, "isac_l1hw unknown %04x", pr);
  537. break;
  538. }
  539. }
  540. static void
  541. setstack_isac(struct PStack *st, struct IsdnCardState *cs)
  542. {
  543. st->l1.l1hw = ISAC_l1hw;
  544. }
  545. static void
  546. DC_Close_isac(struct IsdnCardState *cs)
  547. {
  548. kfree(cs->dc.isac.mon_rx);
  549. cs->dc.isac.mon_rx = NULL;
  550. kfree(cs->dc.isac.mon_tx);
  551. cs->dc.isac.mon_tx = NULL;
  552. }
  553. static void
  554. dbusy_timer_handler(struct IsdnCardState *cs)
  555. {
  556. struct PStack *stptr;
  557. int rbch, star;
  558. if (test_bit(FLG_DBUSY_TIMER, &cs->HW_Flags)) {
  559. rbch = cs->readisac(cs, ISAC_RBCH);
  560. star = cs->readisac(cs, ISAC_STAR);
  561. if (cs->debug)
  562. debugl1(cs, "D-Channel Busy RBCH %02x STAR %02x",
  563. rbch, star);
  564. if (rbch & ISAC_RBCH_XAC) { /* D-Channel Busy */
  565. test_and_set_bit(FLG_L1_DBUSY, &cs->HW_Flags);
  566. stptr = cs->stlist;
  567. while (stptr != NULL) {
  568. stptr->l1.l1l2(stptr, PH_PAUSE | INDICATION, NULL);
  569. stptr = stptr->next;
  570. }
  571. } else {
  572. /* discard frame; reset transceiver */
  573. test_and_clear_bit(FLG_DBUSY_TIMER, &cs->HW_Flags);
  574. if (cs->tx_skb) {
  575. dev_kfree_skb_any(cs->tx_skb);
  576. cs->tx_cnt = 0;
  577. cs->tx_skb = NULL;
  578. } else {
  579. printk(KERN_WARNING "HiSax: ISAC D-Channel Busy no skb\n");
  580. debugl1(cs, "D-Channel Busy no skb");
  581. }
  582. cs->writeisac(cs, ISAC_CMDR, 0x01); /* Transmitter reset */
  583. cs->irq_func(cs->irq, cs);
  584. }
  585. }
  586. }
  587. void initisac(struct IsdnCardState *cs)
  588. {
  589. cs->setstack_d = setstack_isac;
  590. cs->DC_Close = DC_Close_isac;
  591. cs->dc.isac.mon_tx = NULL;
  592. cs->dc.isac.mon_rx = NULL;
  593. cs->writeisac(cs, ISAC_MASK, 0xff);
  594. cs->dc.isac.mocr = 0xaa;
  595. if (test_bit(HW_IOM1, &cs->HW_Flags)) {
  596. /* IOM 1 Mode */
  597. cs->writeisac(cs, ISAC_ADF2, 0x0);
  598. cs->writeisac(cs, ISAC_SPCR, 0xa);
  599. cs->writeisac(cs, ISAC_ADF1, 0x2);
  600. cs->writeisac(cs, ISAC_STCR, 0x70);
  601. cs->writeisac(cs, ISAC_MODE, 0xc9);
  602. } else {
  603. /* IOM 2 Mode */
  604. if (!cs->dc.isac.adf2)
  605. cs->dc.isac.adf2 = 0x80;
  606. cs->writeisac(cs, ISAC_ADF2, cs->dc.isac.adf2);
  607. cs->writeisac(cs, ISAC_SQXR, 0x2f);
  608. cs->writeisac(cs, ISAC_SPCR, 0x00);
  609. cs->writeisac(cs, ISAC_STCR, 0x70);
  610. cs->writeisac(cs, ISAC_MODE, 0xc9);
  611. cs->writeisac(cs, ISAC_TIMR, 0x00);
  612. cs->writeisac(cs, ISAC_ADF1, 0x00);
  613. }
  614. ph_command(cs, ISAC_CMD_RS);
  615. cs->writeisac(cs, ISAC_MASK, 0x0);
  616. }
  617. void clear_pending_isac_ints(struct IsdnCardState *cs)
  618. {
  619. int val, eval;
  620. val = cs->readisac(cs, ISAC_STAR);
  621. debugl1(cs, "ISAC STAR %x", val);
  622. val = cs->readisac(cs, ISAC_MODE);
  623. debugl1(cs, "ISAC MODE %x", val);
  624. val = cs->readisac(cs, ISAC_ADF2);
  625. debugl1(cs, "ISAC ADF2 %x", val);
  626. val = cs->readisac(cs, ISAC_ISTA);
  627. debugl1(cs, "ISAC ISTA %x", val);
  628. if (val & 0x01) {
  629. eval = cs->readisac(cs, ISAC_EXIR);
  630. debugl1(cs, "ISAC EXIR %x", eval);
  631. }
  632. val = cs->readisac(cs, ISAC_CIR0);
  633. debugl1(cs, "ISAC CIR0 %x", val);
  634. cs->dc.isac.ph_state = (val >> 2) & 0xf;
  635. schedule_event(cs, D_L1STATECHANGE);
  636. /* Disable all IRQ */
  637. cs->writeisac(cs, ISAC_MASK, 0xFF);
  638. }
  639. void __devinit
  640. setup_isac(struct IsdnCardState *cs)
  641. {
  642. INIT_WORK(&cs->tqueue, isac_bh);
  643. cs->dbusytimer.function = (void *) dbusy_timer_handler;
  644. cs->dbusytimer.data = (long) cs;
  645. init_timer(&cs->dbusytimer);
  646. }