mISDNipac.c 43 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655
  1. /*
  2. * isac.c ISAC specific routines
  3. *
  4. * Author Karsten Keil <keil@isdn4linux.de>
  5. *
  6. * Copyright 2009 by Karsten Keil <keil@isdn4linux.de>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  20. *
  21. */
  22. #include <linux/module.h>
  23. #include <linux/mISDNhw.h>
  24. #include "ipac.h"
  25. #define DBUSY_TIMER_VALUE 80
  26. #define ARCOFI_USE 1
  27. #define ISAC_REV "2.0"
  28. MODULE_AUTHOR("Karsten Keil");
  29. MODULE_VERSION(ISAC_REV);
  30. MODULE_LICENSE("GPL v2");
  31. #define ReadISAC(is, o) (is->read_reg(is->dch.hw, o + is->off))
  32. #define WriteISAC(is, o, v) (is->write_reg(is->dch.hw, o + is->off, v))
  33. #define ReadHSCX(h, o) (h->ip->read_reg(h->ip->hw, h->off + o))
  34. #define WriteHSCX(h, o, v) (h->ip->write_reg(h->ip->hw, h->off + o, v))
  35. #define ReadIPAC(ip, o) (ip->read_reg(ip->hw, o))
  36. #define WriteIPAC(ip, o, v) (ip->write_reg(ip->hw, o, v))
  37. static inline void
  38. ph_command(struct isac_hw *isac, u8 command)
  39. {
  40. pr_debug("%s: ph_command %x\n", isac->name, command);
  41. if (isac->type & IPAC_TYPE_ISACX)
  42. WriteISAC(isac, ISACX_CIX0, (command << 4) | 0xE);
  43. else
  44. WriteISAC(isac, ISAC_CIX0, (command << 2) | 3);
  45. }
  46. static void
  47. isac_ph_state_change(struct isac_hw *isac)
  48. {
  49. switch (isac->state) {
  50. case (ISAC_IND_RS):
  51. case (ISAC_IND_EI):
  52. ph_command(isac, ISAC_CMD_DUI);
  53. }
  54. schedule_event(&isac->dch, FLG_PHCHANGE);
  55. }
  56. static void
  57. isac_ph_state_bh(struct dchannel *dch)
  58. {
  59. struct isac_hw *isac = container_of(dch, struct isac_hw, dch);
  60. switch (isac->state) {
  61. case ISAC_IND_RS:
  62. case ISAC_IND_EI:
  63. dch->state = 0;
  64. l1_event(dch->l1, HW_RESET_IND);
  65. break;
  66. case ISAC_IND_DID:
  67. dch->state = 3;
  68. l1_event(dch->l1, HW_DEACT_CNF);
  69. break;
  70. case ISAC_IND_DR:
  71. dch->state = 3;
  72. l1_event(dch->l1, HW_DEACT_IND);
  73. break;
  74. case ISAC_IND_PU:
  75. dch->state = 4;
  76. l1_event(dch->l1, HW_POWERUP_IND);
  77. break;
  78. case ISAC_IND_RSY:
  79. if (dch->state <= 5) {
  80. dch->state = 5;
  81. l1_event(dch->l1, ANYSIGNAL);
  82. } else {
  83. dch->state = 8;
  84. l1_event(dch->l1, LOSTFRAMING);
  85. }
  86. break;
  87. case ISAC_IND_ARD:
  88. dch->state = 6;
  89. l1_event(dch->l1, INFO2);
  90. break;
  91. case ISAC_IND_AI8:
  92. dch->state = 7;
  93. l1_event(dch->l1, INFO4_P8);
  94. break;
  95. case ISAC_IND_AI10:
  96. dch->state = 7;
  97. l1_event(dch->l1, INFO4_P10);
  98. break;
  99. }
  100. pr_debug("%s: TE newstate %x\n", isac->name, dch->state);
  101. }
  102. void
  103. isac_empty_fifo(struct isac_hw *isac, int count)
  104. {
  105. u8 *ptr;
  106. pr_debug("%s: %s %d\n", isac->name, __func__, count);
  107. if (!isac->dch.rx_skb) {
  108. isac->dch.rx_skb = mI_alloc_skb(isac->dch.maxlen, GFP_ATOMIC);
  109. if (!isac->dch.rx_skb) {
  110. pr_info("%s: D receive out of memory\n", isac->name);
  111. WriteISAC(isac, ISAC_CMDR, 0x80);
  112. return;
  113. }
  114. }
  115. if ((isac->dch.rx_skb->len + count) >= isac->dch.maxlen) {
  116. pr_debug("%s: %s overrun %d\n", isac->name, __func__,
  117. isac->dch.rx_skb->len + count);
  118. WriteISAC(isac, ISAC_CMDR, 0x80);
  119. return;
  120. }
  121. ptr = skb_put(isac->dch.rx_skb, count);
  122. isac->read_fifo(isac->dch.hw, isac->off, ptr, count);
  123. WriteISAC(isac, ISAC_CMDR, 0x80);
  124. if (isac->dch.debug & DEBUG_HW_DFIFO) {
  125. char pfx[MISDN_MAX_IDLEN + 16];
  126. snprintf(pfx, MISDN_MAX_IDLEN + 15, "D-recv %s %d ",
  127. isac->name, count);
  128. print_hex_dump_bytes(pfx, DUMP_PREFIX_OFFSET, ptr, count);
  129. }
  130. }
  131. static void
  132. isac_fill_fifo(struct isac_hw *isac)
  133. {
  134. int count, more;
  135. u8 *ptr;
  136. if (!isac->dch.tx_skb)
  137. return;
  138. count = isac->dch.tx_skb->len - isac->dch.tx_idx;
  139. if (count <= 0)
  140. return;
  141. more = 0;
  142. if (count > 32) {
  143. more = !0;
  144. count = 32;
  145. }
  146. pr_debug("%s: %s %d\n", isac->name, __func__, count);
  147. ptr = isac->dch.tx_skb->data + isac->dch.tx_idx;
  148. isac->dch.tx_idx += count;
  149. isac->write_fifo(isac->dch.hw, isac->off, ptr, count);
  150. WriteISAC(isac, ISAC_CMDR, more ? 0x8 : 0xa);
  151. if (test_and_set_bit(FLG_BUSY_TIMER, &isac->dch.Flags)) {
  152. pr_debug("%s: %s dbusytimer running\n", isac->name, __func__);
  153. del_timer(&isac->dch.timer);
  154. }
  155. init_timer(&isac->dch.timer);
  156. isac->dch.timer.expires = jiffies + ((DBUSY_TIMER_VALUE * HZ)/1000);
  157. add_timer(&isac->dch.timer);
  158. if (isac->dch.debug & DEBUG_HW_DFIFO) {
  159. char pfx[MISDN_MAX_IDLEN + 16];
  160. snprintf(pfx, MISDN_MAX_IDLEN + 15, "D-send %s %d ",
  161. isac->name, count);
  162. print_hex_dump_bytes(pfx, DUMP_PREFIX_OFFSET, ptr, count);
  163. }
  164. }
  165. static void
  166. isac_rme_irq(struct isac_hw *isac)
  167. {
  168. u8 val, count;
  169. val = ReadISAC(isac, ISAC_RSTA);
  170. if ((val & 0x70) != 0x20) {
  171. if (val & 0x40) {
  172. pr_debug("%s: ISAC RDO\n", isac->name);
  173. #ifdef ERROR_STATISTIC
  174. isac->dch.err_rx++;
  175. #endif
  176. }
  177. if (!(val & 0x20)) {
  178. pr_debug("%s: ISAC CRC error\n", isac->name);
  179. #ifdef ERROR_STATISTIC
  180. isac->dch.err_crc++;
  181. #endif
  182. }
  183. WriteISAC(isac, ISAC_CMDR, 0x80);
  184. if (isac->dch.rx_skb)
  185. dev_kfree_skb(isac->dch.rx_skb);
  186. isac->dch.rx_skb = NULL;
  187. } else {
  188. count = ReadISAC(isac, ISAC_RBCL) & 0x1f;
  189. if (count == 0)
  190. count = 32;
  191. isac_empty_fifo(isac, count);
  192. recv_Dchannel(&isac->dch);
  193. }
  194. }
  195. static void
  196. isac_xpr_irq(struct isac_hw *isac)
  197. {
  198. if (test_and_clear_bit(FLG_BUSY_TIMER, &isac->dch.Flags))
  199. del_timer(&isac->dch.timer);
  200. if (isac->dch.tx_skb && isac->dch.tx_idx < isac->dch.tx_skb->len) {
  201. isac_fill_fifo(isac);
  202. } else {
  203. if (isac->dch.tx_skb)
  204. dev_kfree_skb(isac->dch.tx_skb);
  205. if (get_next_dframe(&isac->dch))
  206. isac_fill_fifo(isac);
  207. }
  208. }
  209. static void
  210. isac_retransmit(struct isac_hw *isac)
  211. {
  212. if (test_and_clear_bit(FLG_BUSY_TIMER, &isac->dch.Flags))
  213. del_timer(&isac->dch.timer);
  214. if (test_bit(FLG_TX_BUSY, &isac->dch.Flags)) {
  215. /* Restart frame */
  216. isac->dch.tx_idx = 0;
  217. isac_fill_fifo(isac);
  218. } else if (isac->dch.tx_skb) { /* should not happen */
  219. pr_info("%s: tx_skb exist but not busy\n", isac->name);
  220. test_and_set_bit(FLG_TX_BUSY, &isac->dch.Flags);
  221. isac->dch.tx_idx = 0;
  222. isac_fill_fifo(isac);
  223. } else {
  224. pr_info("%s: ISAC XDU no TX_BUSY\n", isac->name);
  225. if (get_next_dframe(&isac->dch))
  226. isac_fill_fifo(isac);
  227. }
  228. }
  229. static void
  230. isac_mos_irq(struct isac_hw *isac)
  231. {
  232. u8 val;
  233. int ret;
  234. val = ReadISAC(isac, ISAC_MOSR);
  235. pr_debug("%s: ISAC MOSR %02x\n", isac->name, val);
  236. #if ARCOFI_USE
  237. if (val & 0x08) {
  238. if (!isac->mon_rx) {
  239. isac->mon_rx = kmalloc(MAX_MON_FRAME, GFP_ATOMIC);
  240. if (!isac->mon_rx) {
  241. pr_info("%s: ISAC MON RX out of memory!\n",
  242. isac->name);
  243. isac->mocr &= 0xf0;
  244. isac->mocr |= 0x0a;
  245. WriteISAC(isac, ISAC_MOCR, isac->mocr);
  246. goto afterMONR0;
  247. } else
  248. isac->mon_rxp = 0;
  249. }
  250. if (isac->mon_rxp >= MAX_MON_FRAME) {
  251. isac->mocr &= 0xf0;
  252. isac->mocr |= 0x0a;
  253. WriteISAC(isac, ISAC_MOCR, isac->mocr);
  254. isac->mon_rxp = 0;
  255. pr_debug("%s: ISAC MON RX overflow!\n", isac->name);
  256. goto afterMONR0;
  257. }
  258. isac->mon_rx[isac->mon_rxp++] = ReadISAC(isac, ISAC_MOR0);
  259. pr_debug("%s: ISAC MOR0 %02x\n", isac->name,
  260. isac->mon_rx[isac->mon_rxp - 1]);
  261. if (isac->mon_rxp == 1) {
  262. isac->mocr |= 0x04;
  263. WriteISAC(isac, ISAC_MOCR, isac->mocr);
  264. }
  265. }
  266. afterMONR0:
  267. if (val & 0x80) {
  268. if (!isac->mon_rx) {
  269. isac->mon_rx = kmalloc(MAX_MON_FRAME, GFP_ATOMIC);
  270. if (!isac->mon_rx) {
  271. pr_info("%s: ISAC MON RX out of memory!\n",
  272. isac->name);
  273. isac->mocr &= 0x0f;
  274. isac->mocr |= 0xa0;
  275. WriteISAC(isac, ISAC_MOCR, isac->mocr);
  276. goto afterMONR1;
  277. } else
  278. isac->mon_rxp = 0;
  279. }
  280. if (isac->mon_rxp >= MAX_MON_FRAME) {
  281. isac->mocr &= 0x0f;
  282. isac->mocr |= 0xa0;
  283. WriteISAC(isac, ISAC_MOCR, isac->mocr);
  284. isac->mon_rxp = 0;
  285. pr_debug("%s: ISAC MON RX overflow!\n", isac->name);
  286. goto afterMONR1;
  287. }
  288. isac->mon_rx[isac->mon_rxp++] = ReadISAC(isac, ISAC_MOR1);
  289. pr_debug("%s: ISAC MOR1 %02x\n", isac->name,
  290. isac->mon_rx[isac->mon_rxp - 1]);
  291. isac->mocr |= 0x40;
  292. WriteISAC(isac, ISAC_MOCR, isac->mocr);
  293. }
  294. afterMONR1:
  295. if (val & 0x04) {
  296. isac->mocr &= 0xf0;
  297. WriteISAC(isac, ISAC_MOCR, isac->mocr);
  298. isac->mocr |= 0x0a;
  299. WriteISAC(isac, ISAC_MOCR, isac->mocr);
  300. if (isac->monitor) {
  301. ret = isac->monitor(isac->dch.hw, MONITOR_RX_0,
  302. isac->mon_rx, isac->mon_rxp);
  303. if (ret)
  304. kfree(isac->mon_rx);
  305. } else {
  306. pr_info("%s: MONITOR 0 received %d but no user\n",
  307. isac->name, isac->mon_rxp);
  308. kfree(isac->mon_rx);
  309. }
  310. isac->mon_rx = NULL;
  311. isac->mon_rxp = 0;
  312. }
  313. if (val & 0x40) {
  314. isac->mocr &= 0x0f;
  315. WriteISAC(isac, ISAC_MOCR, isac->mocr);
  316. isac->mocr |= 0xa0;
  317. WriteISAC(isac, ISAC_MOCR, isac->mocr);
  318. if (isac->monitor) {
  319. ret = isac->monitor(isac->dch.hw, MONITOR_RX_1,
  320. isac->mon_rx, isac->mon_rxp);
  321. if (ret)
  322. kfree(isac->mon_rx);
  323. } else {
  324. pr_info("%s: MONITOR 1 received %d but no user\n",
  325. isac->name, isac->mon_rxp);
  326. kfree(isac->mon_rx);
  327. }
  328. isac->mon_rx = NULL;
  329. isac->mon_rxp = 0;
  330. }
  331. if (val & 0x02) {
  332. if ((!isac->mon_tx) || (isac->mon_txc &&
  333. (isac->mon_txp >= isac->mon_txc) && !(val & 0x08))) {
  334. isac->mocr &= 0xf0;
  335. WriteISAC(isac, ISAC_MOCR, isac->mocr);
  336. isac->mocr |= 0x0a;
  337. WriteISAC(isac, ISAC_MOCR, isac->mocr);
  338. if (isac->mon_txc && (isac->mon_txp >= isac->mon_txc)) {
  339. if (isac->monitor)
  340. ret = isac->monitor(isac->dch.hw,
  341. MONITOR_TX_0, NULL, 0);
  342. }
  343. kfree(isac->mon_tx);
  344. isac->mon_tx = NULL;
  345. isac->mon_txc = 0;
  346. isac->mon_txp = 0;
  347. goto AfterMOX0;
  348. }
  349. if (isac->mon_txc && (isac->mon_txp >= isac->mon_txc)) {
  350. if (isac->monitor)
  351. ret = isac->monitor(isac->dch.hw,
  352. MONITOR_TX_0, NULL, 0);
  353. kfree(isac->mon_tx);
  354. isac->mon_tx = NULL;
  355. isac->mon_txc = 0;
  356. isac->mon_txp = 0;
  357. goto AfterMOX0;
  358. }
  359. WriteISAC(isac, ISAC_MOX0, isac->mon_tx[isac->mon_txp++]);
  360. pr_debug("%s: ISAC %02x -> MOX0\n", isac->name,
  361. isac->mon_tx[isac->mon_txp - 1]);
  362. }
  363. AfterMOX0:
  364. if (val & 0x20) {
  365. if ((!isac->mon_tx) || (isac->mon_txc &&
  366. (isac->mon_txp >= isac->mon_txc) && !(val & 0x80))) {
  367. isac->mocr &= 0x0f;
  368. WriteISAC(isac, ISAC_MOCR, isac->mocr);
  369. isac->mocr |= 0xa0;
  370. WriteISAC(isac, ISAC_MOCR, isac->mocr);
  371. if (isac->mon_txc && (isac->mon_txp >= isac->mon_txc)) {
  372. if (isac->monitor)
  373. ret = isac->monitor(isac->dch.hw,
  374. MONITOR_TX_1, NULL, 0);
  375. }
  376. kfree(isac->mon_tx);
  377. isac->mon_tx = NULL;
  378. isac->mon_txc = 0;
  379. isac->mon_txp = 0;
  380. goto AfterMOX1;
  381. }
  382. if (isac->mon_txc && (isac->mon_txp >= isac->mon_txc)) {
  383. if (isac->monitor)
  384. ret = isac->monitor(isac->dch.hw,
  385. MONITOR_TX_1, NULL, 0);
  386. kfree(isac->mon_tx);
  387. isac->mon_tx = NULL;
  388. isac->mon_txc = 0;
  389. isac->mon_txp = 0;
  390. goto AfterMOX1;
  391. }
  392. WriteISAC(isac, ISAC_MOX1, isac->mon_tx[isac->mon_txp++]);
  393. pr_debug("%s: ISAC %02x -> MOX1\n", isac->name,
  394. isac->mon_tx[isac->mon_txp - 1]);
  395. }
  396. AfterMOX1:
  397. val = 0; /* dummy to avoid warning */
  398. #endif
  399. }
  400. static void
  401. isac_cisq_irq(struct isac_hw *isac) {
  402. u8 val;
  403. val = ReadISAC(isac, ISAC_CIR0);
  404. pr_debug("%s: ISAC CIR0 %02X\n", isac->name, val);
  405. if (val & 2) {
  406. pr_debug("%s: ph_state change %x->%x\n", isac->name,
  407. isac->state, (val >> 2) & 0xf);
  408. isac->state = (val >> 2) & 0xf;
  409. isac_ph_state_change(isac);
  410. }
  411. if (val & 1) {
  412. val = ReadISAC(isac, ISAC_CIR1);
  413. pr_debug("%s: ISAC CIR1 %02X\n", isac->name, val);
  414. }
  415. }
  416. static void
  417. isacsx_cic_irq(struct isac_hw *isac)
  418. {
  419. u8 val;
  420. val = ReadISAC(isac, ISACX_CIR0);
  421. pr_debug("%s: ISACX CIR0 %02X\n", isac->name, val);
  422. if (val & ISACX_CIR0_CIC0) {
  423. pr_debug("%s: ph_state change %x->%x\n", isac->name,
  424. isac->state, val >> 4);
  425. isac->state = val >> 4;
  426. isac_ph_state_change(isac);
  427. }
  428. }
  429. static void
  430. isacsx_rme_irq(struct isac_hw *isac)
  431. {
  432. int count;
  433. u8 val;
  434. val = ReadISAC(isac, ISACX_RSTAD);
  435. if ((val & (ISACX_RSTAD_VFR |
  436. ISACX_RSTAD_RDO |
  437. ISACX_RSTAD_CRC |
  438. ISACX_RSTAD_RAB))
  439. != (ISACX_RSTAD_VFR | ISACX_RSTAD_CRC)) {
  440. pr_debug("%s: RSTAD %#x, dropped\n", isac->name, val);
  441. #ifdef ERROR_STATISTIC
  442. if (val & ISACX_RSTAD_CRC)
  443. isac->dch.err_rx++;
  444. else
  445. isac->dch.err_crc++;
  446. #endif
  447. WriteISAC(isac, ISACX_CMDRD, ISACX_CMDRD_RMC);
  448. if (isac->dch.rx_skb)
  449. dev_kfree_skb(isac->dch.rx_skb);
  450. isac->dch.rx_skb = NULL;
  451. } else {
  452. count = ReadISAC(isac, ISACX_RBCLD) & 0x1f;
  453. if (count == 0)
  454. count = 32;
  455. isac_empty_fifo(isac, count);
  456. if (isac->dch.rx_skb) {
  457. skb_trim(isac->dch.rx_skb, isac->dch.rx_skb->len - 1);
  458. pr_debug("%s: dchannel received %d\n", isac->name,
  459. isac->dch.rx_skb->len);
  460. recv_Dchannel(&isac->dch);
  461. }
  462. }
  463. }
  464. irqreturn_t
  465. mISDNisac_irq(struct isac_hw *isac, u8 val)
  466. {
  467. if (unlikely(!val))
  468. return IRQ_NONE;
  469. pr_debug("%s: ISAC interrupt %02x\n", isac->name, val);
  470. if (isac->type & IPAC_TYPE_ISACX) {
  471. if (val & ISACX__CIC)
  472. isacsx_cic_irq(isac);
  473. if (val & ISACX__ICD) {
  474. val = ReadISAC(isac, ISACX_ISTAD);
  475. pr_debug("%s: ISTAD %02x\n", isac->name, val);
  476. if (val & ISACX_D_XDU) {
  477. pr_debug("%s: ISAC XDU\n", isac->name);
  478. #ifdef ERROR_STATISTIC
  479. isac->dch.err_tx++;
  480. #endif
  481. isac_retransmit(isac);
  482. }
  483. if (val & ISACX_D_XMR) {
  484. pr_debug("%s: ISAC XMR\n", isac->name);
  485. #ifdef ERROR_STATISTIC
  486. isac->dch.err_tx++;
  487. #endif
  488. isac_retransmit(isac);
  489. }
  490. if (val & ISACX_D_XPR)
  491. isac_xpr_irq(isac);
  492. if (val & ISACX_D_RFO) {
  493. pr_debug("%s: ISAC RFO\n", isac->name);
  494. WriteISAC(isac, ISACX_CMDRD, ISACX_CMDRD_RMC);
  495. }
  496. if (val & ISACX_D_RME)
  497. isacsx_rme_irq(isac);
  498. if (val & ISACX_D_RPF)
  499. isac_empty_fifo(isac, 0x20);
  500. }
  501. } else {
  502. if (val & 0x80) /* RME */
  503. isac_rme_irq(isac);
  504. if (val & 0x40) /* RPF */
  505. isac_empty_fifo(isac, 32);
  506. if (val & 0x10) /* XPR */
  507. isac_xpr_irq(isac);
  508. if (val & 0x04) /* CISQ */
  509. isac_cisq_irq(isac);
  510. if (val & 0x20) /* RSC - never */
  511. pr_debug("%s: ISAC RSC interrupt\n", isac->name);
  512. if (val & 0x02) /* SIN - never */
  513. pr_debug("%s: ISAC SIN interrupt\n", isac->name);
  514. if (val & 0x01) { /* EXI */
  515. val = ReadISAC(isac, ISAC_EXIR);
  516. pr_debug("%s: ISAC EXIR %02x\n", isac->name, val);
  517. if (val & 0x80) /* XMR */
  518. pr_debug("%s: ISAC XMR\n", isac->name);
  519. if (val & 0x40) { /* XDU */
  520. pr_debug("%s: ISAC XDU\n", isac->name);
  521. #ifdef ERROR_STATISTIC
  522. isac->dch.err_tx++;
  523. #endif
  524. isac_retransmit(isac);
  525. }
  526. if (val & 0x04) /* MOS */
  527. isac_mos_irq(isac);
  528. }
  529. }
  530. return IRQ_HANDLED;
  531. }
  532. EXPORT_SYMBOL(mISDNisac_irq);
  533. static int
  534. isac_l1hw(struct mISDNchannel *ch, struct sk_buff *skb)
  535. {
  536. struct mISDNdevice *dev = container_of(ch, struct mISDNdevice, D);
  537. struct dchannel *dch = container_of(dev, struct dchannel, dev);
  538. struct isac_hw *isac = container_of(dch, struct isac_hw, dch);
  539. int ret = -EINVAL;
  540. struct mISDNhead *hh = mISDN_HEAD_P(skb);
  541. u32 id;
  542. u_long flags;
  543. switch (hh->prim) {
  544. case PH_DATA_REQ:
  545. spin_lock_irqsave(isac->hwlock, flags);
  546. ret = dchannel_senddata(dch, skb);
  547. if (ret > 0) { /* direct TX */
  548. id = hh->id; /* skb can be freed */
  549. isac_fill_fifo(isac);
  550. ret = 0;
  551. spin_unlock_irqrestore(isac->hwlock, flags);
  552. queue_ch_frame(ch, PH_DATA_CNF, id, NULL);
  553. } else
  554. spin_unlock_irqrestore(isac->hwlock, flags);
  555. return ret;
  556. case PH_ACTIVATE_REQ:
  557. ret = l1_event(dch->l1, hh->prim);
  558. break;
  559. case PH_DEACTIVATE_REQ:
  560. test_and_clear_bit(FLG_L2_ACTIVATED, &dch->Flags);
  561. ret = l1_event(dch->l1, hh->prim);
  562. break;
  563. }
  564. if (!ret)
  565. dev_kfree_skb(skb);
  566. return ret;
  567. }
  568. static int
  569. isac_ctrl(struct isac_hw *isac, u32 cmd, u_long para)
  570. {
  571. u8 tl = 0;
  572. u_long flags;
  573. switch (cmd) {
  574. case HW_TESTLOOP:
  575. spin_lock_irqsave(isac->hwlock, flags);
  576. if (!(isac->type & IPAC_TYPE_ISACX)) {
  577. /* TODO: implement for IPAC_TYPE_ISACX */
  578. if (para & 1) /* B1 */
  579. tl |= 0x0c;
  580. else if (para & 2) /* B2 */
  581. tl |= 0x3;
  582. /* we only support IOM2 mode */
  583. WriteISAC(isac, ISAC_SPCR, tl);
  584. if (tl)
  585. WriteISAC(isac, ISAC_ADF1, 0x8);
  586. else
  587. WriteISAC(isac, ISAC_ADF1, 0x0);
  588. }
  589. spin_unlock_irqrestore(isac->hwlock, flags);
  590. break;
  591. default:
  592. pr_debug("%s: %s unknown command %x %lx\n", isac->name,
  593. __func__, cmd, para);
  594. return -1;
  595. }
  596. return 0;
  597. }
  598. static int
  599. isac_l1cmd(struct dchannel *dch, u32 cmd)
  600. {
  601. struct isac_hw *isac = container_of(dch, struct isac_hw, dch);
  602. u_long flags;
  603. pr_debug("%s: cmd(%x) state(%02x)\n", isac->name, cmd, isac->state);
  604. switch (cmd) {
  605. case INFO3_P8:
  606. spin_lock_irqsave(isac->hwlock, flags);
  607. ph_command(isac, ISAC_CMD_AR8);
  608. spin_unlock_irqrestore(isac->hwlock, flags);
  609. break;
  610. case INFO3_P10:
  611. spin_lock_irqsave(isac->hwlock, flags);
  612. ph_command(isac, ISAC_CMD_AR10);
  613. spin_unlock_irqrestore(isac->hwlock, flags);
  614. break;
  615. case HW_RESET_REQ:
  616. spin_lock_irqsave(isac->hwlock, flags);
  617. if ((isac->state == ISAC_IND_EI) ||
  618. (isac->state == ISAC_IND_DR) ||
  619. (isac->state == ISAC_IND_RS))
  620. ph_command(isac, ISAC_CMD_TIM);
  621. else
  622. ph_command(isac, ISAC_CMD_RS);
  623. spin_unlock_irqrestore(isac->hwlock, flags);
  624. break;
  625. case HW_DEACT_REQ:
  626. skb_queue_purge(&dch->squeue);
  627. if (dch->tx_skb) {
  628. dev_kfree_skb(dch->tx_skb);
  629. dch->tx_skb = NULL;
  630. }
  631. dch->tx_idx = 0;
  632. if (dch->rx_skb) {
  633. dev_kfree_skb(dch->rx_skb);
  634. dch->rx_skb = NULL;
  635. }
  636. test_and_clear_bit(FLG_TX_BUSY, &dch->Flags);
  637. if (test_and_clear_bit(FLG_BUSY_TIMER, &dch->Flags))
  638. del_timer(&dch->timer);
  639. break;
  640. case HW_POWERUP_REQ:
  641. spin_lock_irqsave(isac->hwlock, flags);
  642. ph_command(isac, ISAC_CMD_TIM);
  643. spin_unlock_irqrestore(isac->hwlock, flags);
  644. break;
  645. case PH_ACTIVATE_IND:
  646. test_and_set_bit(FLG_ACTIVE, &dch->Flags);
  647. _queue_data(&dch->dev.D, cmd, MISDN_ID_ANY, 0, NULL,
  648. GFP_ATOMIC);
  649. break;
  650. case PH_DEACTIVATE_IND:
  651. test_and_clear_bit(FLG_ACTIVE, &dch->Flags);
  652. _queue_data(&dch->dev.D, cmd, MISDN_ID_ANY, 0, NULL,
  653. GFP_ATOMIC);
  654. break;
  655. default:
  656. pr_debug("%s: %s unknown command %x\n", isac->name,
  657. __func__, cmd);
  658. return -1;
  659. }
  660. return 0;
  661. }
  662. static void
  663. isac_release(struct isac_hw *isac)
  664. {
  665. if (isac->type & IPAC_TYPE_ISACX)
  666. WriteISAC(isac, ISACX_MASK, 0xff);
  667. else
  668. WriteISAC(isac, ISAC_MASK, 0xff);
  669. if (isac->dch.timer.function != NULL) {
  670. del_timer(&isac->dch.timer);
  671. isac->dch.timer.function = NULL;
  672. }
  673. kfree(isac->mon_rx);
  674. isac->mon_rx = NULL;
  675. kfree(isac->mon_tx);
  676. isac->mon_tx = NULL;
  677. if (isac->dch.l1)
  678. l1_event(isac->dch.l1, CLOSE_CHANNEL);
  679. mISDN_freedchannel(&isac->dch);
  680. }
  681. static void
  682. dbusy_timer_handler(struct isac_hw *isac)
  683. {
  684. int rbch, star;
  685. u_long flags;
  686. if (test_bit(FLG_BUSY_TIMER, &isac->dch.Flags)) {
  687. spin_lock_irqsave(isac->hwlock, flags);
  688. rbch = ReadISAC(isac, ISAC_RBCH);
  689. star = ReadISAC(isac, ISAC_STAR);
  690. pr_debug("%s: D-Channel Busy RBCH %02x STAR %02x\n",
  691. isac->name, rbch, star);
  692. if (rbch & ISAC_RBCH_XAC) /* D-Channel Busy */
  693. test_and_set_bit(FLG_L1_BUSY, &isac->dch.Flags);
  694. else {
  695. /* discard frame; reset transceiver */
  696. test_and_clear_bit(FLG_BUSY_TIMER, &isac->dch.Flags);
  697. if (isac->dch.tx_idx)
  698. isac->dch.tx_idx = 0;
  699. else
  700. pr_info("%s: ISAC D-Channel Busy no tx_idx\n",
  701. isac->name);
  702. /* Transmitter reset */
  703. WriteISAC(isac, ISAC_CMDR, 0x01);
  704. }
  705. spin_unlock_irqrestore(isac->hwlock, flags);
  706. }
  707. }
  708. static int
  709. open_dchannel(struct isac_hw *isac, struct channel_req *rq)
  710. {
  711. pr_debug("%s: %s dev(%d) open from %p\n", isac->name, __func__,
  712. isac->dch.dev.id, __builtin_return_address(1));
  713. if (rq->protocol != ISDN_P_TE_S0)
  714. return -EINVAL;
  715. if (rq->adr.channel == 1)
  716. /* E-Channel not supported */
  717. return -EINVAL;
  718. rq->ch = &isac->dch.dev.D;
  719. rq->ch->protocol = rq->protocol;
  720. if (isac->dch.state == 7)
  721. _queue_data(rq->ch, PH_ACTIVATE_IND, MISDN_ID_ANY,
  722. 0, NULL, GFP_KERNEL);
  723. return 0;
  724. }
  725. static const char *ISACVer[] =
  726. {"2086/2186 V1.1", "2085 B1", "2085 B2",
  727. "2085 V2.3"};
  728. static int
  729. isac_init(struct isac_hw *isac)
  730. {
  731. u8 val;
  732. int err = 0;
  733. if (!isac->dch.l1) {
  734. err = create_l1(&isac->dch, isac_l1cmd);
  735. if (err)
  736. return err;
  737. }
  738. isac->mon_tx = NULL;
  739. isac->mon_rx = NULL;
  740. isac->dch.timer.function = (void *) dbusy_timer_handler;
  741. isac->dch.timer.data = (long)isac;
  742. init_timer(&isac->dch.timer);
  743. isac->mocr = 0xaa;
  744. if (isac->type & IPAC_TYPE_ISACX) {
  745. /* Disable all IRQ */
  746. WriteISAC(isac, ISACX_MASK, 0xff);
  747. val = ReadISAC(isac, ISACX_STARD);
  748. pr_debug("%s: ISACX STARD %x\n", isac->name, val);
  749. val = ReadISAC(isac, ISACX_ISTAD);
  750. pr_debug("%s: ISACX ISTAD %x\n", isac->name, val);
  751. val = ReadISAC(isac, ISACX_ISTA);
  752. pr_debug("%s: ISACX ISTA %x\n", isac->name, val);
  753. /* clear LDD */
  754. WriteISAC(isac, ISACX_TR_CONF0, 0x00);
  755. /* enable transmitter */
  756. WriteISAC(isac, ISACX_TR_CONF2, 0x00);
  757. /* transparent mode 0, RAC, stop/go */
  758. WriteISAC(isac, ISACX_MODED, 0xc9);
  759. /* all HDLC IRQ unmasked */
  760. val = ReadISAC(isac, ISACX_ID);
  761. if (isac->dch.debug & DEBUG_HW)
  762. pr_notice("%s: ISACX Design ID %x\n",
  763. isac->name, val & 0x3f);
  764. val = ReadISAC(isac, ISACX_CIR0);
  765. pr_debug("%s: ISACX CIR0 %02X\n", isac->name, val);
  766. isac->state = val >> 4;
  767. isac_ph_state_change(isac);
  768. ph_command(isac, ISAC_CMD_RS);
  769. WriteISAC(isac, ISACX_MASK, IPACX__ON);
  770. WriteISAC(isac, ISACX_MASKD, 0x00);
  771. } else { /* old isac */
  772. WriteISAC(isac, ISAC_MASK, 0xff);
  773. val = ReadISAC(isac, ISAC_STAR);
  774. pr_debug("%s: ISAC STAR %x\n", isac->name, val);
  775. val = ReadISAC(isac, ISAC_MODE);
  776. pr_debug("%s: ISAC MODE %x\n", isac->name, val);
  777. val = ReadISAC(isac, ISAC_ADF2);
  778. pr_debug("%s: ISAC ADF2 %x\n", isac->name, val);
  779. val = ReadISAC(isac, ISAC_ISTA);
  780. pr_debug("%s: ISAC ISTA %x\n", isac->name, val);
  781. if (val & 0x01) {
  782. val = ReadISAC(isac, ISAC_EXIR);
  783. pr_debug("%s: ISAC EXIR %x\n", isac->name, val);
  784. }
  785. val = ReadISAC(isac, ISAC_RBCH);
  786. if (isac->dch.debug & DEBUG_HW)
  787. pr_notice("%s: ISAC version (%x): %s\n", isac->name,
  788. val, ISACVer[(val >> 5) & 3]);
  789. isac->type |= ((val >> 5) & 3);
  790. if (!isac->adf2)
  791. isac->adf2 = 0x80;
  792. if (!(isac->adf2 & 0x80)) { /* only IOM 2 Mode */
  793. pr_info("%s: only support IOM2 mode but adf2=%02x\n",
  794. isac->name, isac->adf2);
  795. isac_release(isac);
  796. return -EINVAL;
  797. }
  798. WriteISAC(isac, ISAC_ADF2, isac->adf2);
  799. WriteISAC(isac, ISAC_SQXR, 0x2f);
  800. WriteISAC(isac, ISAC_SPCR, 0x00);
  801. WriteISAC(isac, ISAC_STCR, 0x70);
  802. WriteISAC(isac, ISAC_MODE, 0xc9);
  803. WriteISAC(isac, ISAC_TIMR, 0x00);
  804. WriteISAC(isac, ISAC_ADF1, 0x00);
  805. val = ReadISAC(isac, ISAC_CIR0);
  806. pr_debug("%s: ISAC CIR0 %x\n", isac->name, val);
  807. isac->state = (val >> 2) & 0xf;
  808. isac_ph_state_change(isac);
  809. ph_command(isac, ISAC_CMD_RS);
  810. WriteISAC(isac, ISAC_MASK, 0);
  811. }
  812. return err;
  813. }
  814. int
  815. mISDNisac_init(struct isac_hw *isac, void *hw)
  816. {
  817. mISDN_initdchannel(&isac->dch, MAX_DFRAME_LEN_L1, isac_ph_state_bh);
  818. isac->dch.hw = hw;
  819. isac->dch.dev.D.send = isac_l1hw;
  820. isac->init = isac_init;
  821. isac->release = isac_release;
  822. isac->ctrl = isac_ctrl;
  823. isac->open = open_dchannel;
  824. isac->dch.dev.Dprotocols = (1 << ISDN_P_TE_S0);
  825. isac->dch.dev.nrbchan = 2;
  826. return 0;
  827. }
  828. EXPORT_SYMBOL(mISDNisac_init);
  829. static void
  830. waitforCEC(struct hscx_hw *hx)
  831. {
  832. u8 starb, to = 50;
  833. while (to) {
  834. starb = ReadHSCX(hx, IPAC_STARB);
  835. if (!(starb & 0x04))
  836. break;
  837. udelay(1);
  838. to--;
  839. }
  840. if (to < 50)
  841. pr_debug("%s: B%1d CEC %d us\n", hx->ip->name, hx->bch.nr,
  842. 50 - to);
  843. if (!to)
  844. pr_info("%s: B%1d CEC timeout\n", hx->ip->name, hx->bch.nr);
  845. }
  846. static void
  847. waitforXFW(struct hscx_hw *hx)
  848. {
  849. u8 starb, to = 50;
  850. while (to) {
  851. starb = ReadHSCX(hx, IPAC_STARB);
  852. if ((starb & 0x44) == 0x40)
  853. break;
  854. udelay(1);
  855. to--;
  856. }
  857. if (to < 50)
  858. pr_debug("%s: B%1d XFW %d us\n", hx->ip->name, hx->bch.nr,
  859. 50 - to);
  860. if (!to)
  861. pr_info("%s: B%1d XFW timeout\n", hx->ip->name, hx->bch.nr);
  862. }
  863. static void
  864. hscx_cmdr(struct hscx_hw *hx, u8 cmd)
  865. {
  866. if (hx->ip->type & IPAC_TYPE_IPACX)
  867. WriteHSCX(hx, IPACX_CMDRB, cmd);
  868. else {
  869. waitforCEC(hx);
  870. WriteHSCX(hx, IPAC_CMDRB, cmd);
  871. }
  872. }
  873. static void
  874. hscx_empty_fifo(struct hscx_hw *hscx, u8 count)
  875. {
  876. u8 *p;
  877. pr_debug("%s: B%1d %d\n", hscx->ip->name, hscx->bch.nr, count);
  878. if (!hscx->bch.rx_skb) {
  879. hscx->bch.rx_skb = mI_alloc_skb(hscx->bch.maxlen, GFP_ATOMIC);
  880. if (!hscx->bch.rx_skb) {
  881. pr_info("%s: B receive out of memory\n",
  882. hscx->ip->name);
  883. hscx_cmdr(hscx, 0x80); /* RMC */
  884. return;
  885. }
  886. }
  887. if ((hscx->bch.rx_skb->len + count) > hscx->bch.maxlen) {
  888. pr_debug("%s: overrun %d\n", hscx->ip->name,
  889. hscx->bch.rx_skb->len + count);
  890. skb_trim(hscx->bch.rx_skb, 0);
  891. hscx_cmdr(hscx, 0x80); /* RMC */
  892. return;
  893. }
  894. p = skb_put(hscx->bch.rx_skb, count);
  895. if (hscx->ip->type & IPAC_TYPE_IPACX)
  896. hscx->ip->read_fifo(hscx->ip->hw,
  897. hscx->off + IPACX_RFIFOB, p, count);
  898. else
  899. hscx->ip->read_fifo(hscx->ip->hw,
  900. hscx->off, p, count);
  901. hscx_cmdr(hscx, 0x80); /* RMC */
  902. if (hscx->bch.debug & DEBUG_HW_BFIFO) {
  903. snprintf(hscx->log, 64, "B%1d-recv %s %d ",
  904. hscx->bch.nr, hscx->ip->name, count);
  905. print_hex_dump_bytes(hscx->log, DUMP_PREFIX_OFFSET, p, count);
  906. }
  907. }
  908. static void
  909. hscx_fill_fifo(struct hscx_hw *hscx)
  910. {
  911. int count, more;
  912. u8 *p;
  913. if (!hscx->bch.tx_skb)
  914. return;
  915. count = hscx->bch.tx_skb->len - hscx->bch.tx_idx;
  916. if (count <= 0)
  917. return;
  918. p = hscx->bch.tx_skb->data + hscx->bch.tx_idx;
  919. more = test_bit(FLG_TRANSPARENT, &hscx->bch.Flags) ? 1 : 0;
  920. if (count > hscx->fifo_size) {
  921. count = hscx->fifo_size;
  922. more = 1;
  923. }
  924. pr_debug("%s: B%1d %d/%d/%d\n", hscx->ip->name, hscx->bch.nr, count,
  925. hscx->bch.tx_idx, hscx->bch.tx_skb->len);
  926. hscx->bch.tx_idx += count;
  927. if (hscx->ip->type & IPAC_TYPE_IPACX)
  928. hscx->ip->write_fifo(hscx->ip->hw,
  929. hscx->off + IPACX_XFIFOB, p, count);
  930. else {
  931. waitforXFW(hscx);
  932. hscx->ip->write_fifo(hscx->ip->hw,
  933. hscx->off, p, count);
  934. }
  935. hscx_cmdr(hscx, more ? 0x08 : 0x0a);
  936. if (hscx->bch.debug & DEBUG_HW_BFIFO) {
  937. snprintf(hscx->log, 64, "B%1d-send %s %d ",
  938. hscx->bch.nr, hscx->ip->name, count);
  939. print_hex_dump_bytes(hscx->log, DUMP_PREFIX_OFFSET, p, count);
  940. }
  941. }
  942. static void
  943. hscx_xpr(struct hscx_hw *hx)
  944. {
  945. if (hx->bch.tx_skb && hx->bch.tx_idx < hx->bch.tx_skb->len)
  946. hscx_fill_fifo(hx);
  947. else {
  948. if (hx->bch.tx_skb) {
  949. /* send confirm, on trans, free on hdlc. */
  950. if (test_bit(FLG_TRANSPARENT, &hx->bch.Flags))
  951. confirm_Bsend(&hx->bch);
  952. dev_kfree_skb(hx->bch.tx_skb);
  953. }
  954. if (get_next_bframe(&hx->bch))
  955. hscx_fill_fifo(hx);
  956. }
  957. }
  958. static void
  959. ipac_rme(struct hscx_hw *hx)
  960. {
  961. int count;
  962. u8 rstab;
  963. if (hx->ip->type & IPAC_TYPE_IPACX)
  964. rstab = ReadHSCX(hx, IPACX_RSTAB);
  965. else
  966. rstab = ReadHSCX(hx, IPAC_RSTAB);
  967. pr_debug("%s: B%1d RSTAB %02x\n", hx->ip->name, hx->bch.nr, rstab);
  968. if ((rstab & 0xf0) != 0xa0) {
  969. /* !(VFR && !RDO && CRC && !RAB) */
  970. if (!(rstab & 0x80)) {
  971. if (hx->bch.debug & DEBUG_HW_BCHANNEL)
  972. pr_notice("%s: B%1d invalid frame\n",
  973. hx->ip->name, hx->bch.nr);
  974. }
  975. if (rstab & 0x40) {
  976. if (hx->bch.debug & DEBUG_HW_BCHANNEL)
  977. pr_notice("%s: B%1d RDO proto=%x\n",
  978. hx->ip->name, hx->bch.nr,
  979. hx->bch.state);
  980. }
  981. if (!(rstab & 0x20)) {
  982. if (hx->bch.debug & DEBUG_HW_BCHANNEL)
  983. pr_notice("%s: B%1d CRC error\n",
  984. hx->ip->name, hx->bch.nr);
  985. }
  986. hscx_cmdr(hx, 0x80); /* Do RMC */
  987. return;
  988. }
  989. if (hx->ip->type & IPAC_TYPE_IPACX)
  990. count = ReadHSCX(hx, IPACX_RBCLB);
  991. else
  992. count = ReadHSCX(hx, IPAC_RBCLB);
  993. count &= (hx->fifo_size - 1);
  994. if (count == 0)
  995. count = hx->fifo_size;
  996. hscx_empty_fifo(hx, count);
  997. if (!hx->bch.rx_skb)
  998. return;
  999. if (hx->bch.rx_skb->len < 2) {
  1000. pr_debug("%s: B%1d frame to short %d\n",
  1001. hx->ip->name, hx->bch.nr, hx->bch.rx_skb->len);
  1002. skb_trim(hx->bch.rx_skb, 0);
  1003. } else {
  1004. skb_trim(hx->bch.rx_skb, hx->bch.rx_skb->len - 1);
  1005. recv_Bchannel(&hx->bch, 0);
  1006. }
  1007. }
  1008. static void
  1009. ipac_irq(struct hscx_hw *hx, u8 ista)
  1010. {
  1011. u8 istab, m, exirb = 0;
  1012. if (hx->ip->type & IPAC_TYPE_IPACX)
  1013. istab = ReadHSCX(hx, IPACX_ISTAB);
  1014. else if (hx->ip->type & IPAC_TYPE_IPAC) {
  1015. istab = ReadHSCX(hx, IPAC_ISTAB);
  1016. m = (hx->bch.nr & 1) ? IPAC__EXA : IPAC__EXB;
  1017. if (m & ista) {
  1018. exirb = ReadHSCX(hx, IPAC_EXIRB);
  1019. pr_debug("%s: B%1d EXIRB %02x\n", hx->ip->name,
  1020. hx->bch.nr, exirb);
  1021. }
  1022. } else if (hx->bch.nr & 2) { /* HSCX B */
  1023. if (ista & (HSCX__EXA | HSCX__ICA))
  1024. ipac_irq(&hx->ip->hscx[0], ista);
  1025. if (ista & HSCX__EXB) {
  1026. exirb = ReadHSCX(hx, IPAC_EXIRB);
  1027. pr_debug("%s: B%1d EXIRB %02x\n", hx->ip->name,
  1028. hx->bch.nr, exirb);
  1029. }
  1030. istab = ista & 0xF8;
  1031. } else { /* HSCX A */
  1032. istab = ReadHSCX(hx, IPAC_ISTAB);
  1033. if (ista & HSCX__EXA) {
  1034. exirb = ReadHSCX(hx, IPAC_EXIRB);
  1035. pr_debug("%s: B%1d EXIRB %02x\n", hx->ip->name,
  1036. hx->bch.nr, exirb);
  1037. }
  1038. istab = istab & 0xF8;
  1039. }
  1040. if (exirb & IPAC_B_XDU)
  1041. istab |= IPACX_B_XDU;
  1042. if (exirb & IPAC_B_RFO)
  1043. istab |= IPACX_B_RFO;
  1044. pr_debug("%s: B%1d ISTAB %02x\n", hx->ip->name, hx->bch.nr, istab);
  1045. if (!test_bit(FLG_ACTIVE, &hx->bch.Flags))
  1046. return;
  1047. if (istab & IPACX_B_RME)
  1048. ipac_rme(hx);
  1049. if (istab & IPACX_B_RPF) {
  1050. hscx_empty_fifo(hx, hx->fifo_size);
  1051. if (test_bit(FLG_TRANSPARENT, &hx->bch.Flags)) {
  1052. /* receive transparent audio data */
  1053. if (hx->bch.rx_skb)
  1054. recv_Bchannel(&hx->bch, 0);
  1055. }
  1056. }
  1057. if (istab & IPACX_B_RFO) {
  1058. pr_debug("%s: B%1d RFO error\n", hx->ip->name, hx->bch.nr);
  1059. hscx_cmdr(hx, 0x40); /* RRES */
  1060. }
  1061. if (istab & IPACX_B_XPR)
  1062. hscx_xpr(hx);
  1063. if (istab & IPACX_B_XDU) {
  1064. if (test_bit(FLG_TRANSPARENT, &hx->bch.Flags)) {
  1065. hscx_fill_fifo(hx);
  1066. return;
  1067. }
  1068. pr_debug("%s: B%1d XDU error at len %d\n", hx->ip->name,
  1069. hx->bch.nr, hx->bch.tx_idx);
  1070. hx->bch.tx_idx = 0;
  1071. hscx_cmdr(hx, 0x01); /* XRES */
  1072. }
  1073. }
  1074. irqreturn_t
  1075. mISDNipac_irq(struct ipac_hw *ipac, int maxloop)
  1076. {
  1077. int cnt = maxloop + 1;
  1078. u8 ista, istad;
  1079. struct isac_hw *isac = &ipac->isac;
  1080. if (ipac->type & IPAC_TYPE_IPACX) {
  1081. ista = ReadIPAC(ipac, ISACX_ISTA);
  1082. while (ista && cnt--) {
  1083. pr_debug("%s: ISTA %02x\n", ipac->name, ista);
  1084. if (ista & IPACX__ICA)
  1085. ipac_irq(&ipac->hscx[0], ista);
  1086. if (ista & IPACX__ICB)
  1087. ipac_irq(&ipac->hscx[1], ista);
  1088. if (ista & (ISACX__ICD | ISACX__CIC))
  1089. mISDNisac_irq(&ipac->isac, ista);
  1090. ista = ReadIPAC(ipac, ISACX_ISTA);
  1091. }
  1092. } else if (ipac->type & IPAC_TYPE_IPAC) {
  1093. ista = ReadIPAC(ipac, IPAC_ISTA);
  1094. while (ista && cnt--) {
  1095. pr_debug("%s: ISTA %02x\n", ipac->name, ista);
  1096. if (ista & (IPAC__ICD | IPAC__EXD)) {
  1097. istad = ReadISAC(isac, ISAC_ISTA);
  1098. pr_debug("%s: ISTAD %02x\n", ipac->name, istad);
  1099. if (istad & IPAC_D_TIN2)
  1100. pr_debug("%s TIN2 irq\n", ipac->name);
  1101. if (ista & IPAC__EXD)
  1102. istad |= 1; /* ISAC EXI */
  1103. mISDNisac_irq(isac, istad);
  1104. }
  1105. if (ista & (IPAC__ICA | IPAC__EXA))
  1106. ipac_irq(&ipac->hscx[0], ista);
  1107. if (ista & (IPAC__ICB | IPAC__EXB))
  1108. ipac_irq(&ipac->hscx[1], ista);
  1109. ista = ReadIPAC(ipac, IPAC_ISTA);
  1110. }
  1111. } else if (ipac->type & IPAC_TYPE_HSCX) {
  1112. while (cnt) {
  1113. ista = ReadIPAC(ipac, IPAC_ISTAB + ipac->hscx[1].off);
  1114. pr_debug("%s: B2 ISTA %02x\n", ipac->name, ista);
  1115. if (ista)
  1116. ipac_irq(&ipac->hscx[1], ista);
  1117. istad = ReadISAC(isac, ISAC_ISTA);
  1118. pr_debug("%s: ISTAD %02x\n", ipac->name, istad);
  1119. if (istad)
  1120. mISDNisac_irq(isac, istad);
  1121. if (0 == (ista | istad))
  1122. break;
  1123. cnt--;
  1124. }
  1125. }
  1126. if (cnt > maxloop) /* only for ISAC/HSCX without PCI IRQ test */
  1127. return IRQ_NONE;
  1128. if (cnt < maxloop)
  1129. pr_debug("%s: %d irqloops cpu%d\n", ipac->name,
  1130. maxloop - cnt, smp_processor_id());
  1131. if (maxloop && !cnt)
  1132. pr_notice("%s: %d IRQ LOOP cpu%d\n", ipac->name,
  1133. maxloop, smp_processor_id());
  1134. return IRQ_HANDLED;
  1135. }
  1136. EXPORT_SYMBOL(mISDNipac_irq);
  1137. static int
  1138. hscx_mode(struct hscx_hw *hscx, u32 bprotocol)
  1139. {
  1140. pr_debug("%s: HSCX %c protocol %x-->%x ch %d\n", hscx->ip->name,
  1141. '@' + hscx->bch.nr, hscx->bch.state, bprotocol, hscx->bch.nr);
  1142. if (hscx->ip->type & IPAC_TYPE_IPACX) {
  1143. if (hscx->bch.nr & 1) { /* B1 and ICA */
  1144. WriteIPAC(hscx->ip, ISACX_BCHA_TSDP_BC1, 0x80);
  1145. WriteIPAC(hscx->ip, ISACX_BCHA_CR, 0x88);
  1146. } else { /* B2 and ICB */
  1147. WriteIPAC(hscx->ip, ISACX_BCHB_TSDP_BC1, 0x81);
  1148. WriteIPAC(hscx->ip, ISACX_BCHB_CR, 0x88);
  1149. }
  1150. switch (bprotocol) {
  1151. case ISDN_P_NONE: /* init */
  1152. WriteHSCX(hscx, IPACX_MODEB, 0xC0); /* rec off */
  1153. WriteHSCX(hscx, IPACX_EXMB, 0x30); /* std adj. */
  1154. WriteHSCX(hscx, IPACX_MASKB, 0xFF); /* ints off */
  1155. hscx_cmdr(hscx, 0x41);
  1156. test_and_clear_bit(FLG_HDLC, &hscx->bch.Flags);
  1157. test_and_clear_bit(FLG_TRANSPARENT, &hscx->bch.Flags);
  1158. break;
  1159. case ISDN_P_B_RAW:
  1160. WriteHSCX(hscx, IPACX_MODEB, 0x88); /* ex trans */
  1161. WriteHSCX(hscx, IPACX_EXMB, 0x00); /* trans */
  1162. hscx_cmdr(hscx, 0x41);
  1163. WriteHSCX(hscx, IPACX_MASKB, IPACX_B_ON);
  1164. test_and_set_bit(FLG_TRANSPARENT, &hscx->bch.Flags);
  1165. break;
  1166. case ISDN_P_B_HDLC:
  1167. WriteHSCX(hscx, IPACX_MODEB, 0xC0); /* trans */
  1168. WriteHSCX(hscx, IPACX_EXMB, 0x00); /* hdlc,crc */
  1169. hscx_cmdr(hscx, 0x41);
  1170. WriteHSCX(hscx, IPACX_MASKB, IPACX_B_ON);
  1171. test_and_set_bit(FLG_HDLC, &hscx->bch.Flags);
  1172. break;
  1173. default:
  1174. pr_info("%s: protocol not known %x\n", hscx->ip->name,
  1175. bprotocol);
  1176. return -ENOPROTOOPT;
  1177. }
  1178. } else if (hscx->ip->type & IPAC_TYPE_IPAC) { /* IPAC */
  1179. WriteHSCX(hscx, IPAC_CCR1, 0x82);
  1180. WriteHSCX(hscx, IPAC_CCR2, 0x30);
  1181. WriteHSCX(hscx, IPAC_XCCR, 0x07);
  1182. WriteHSCX(hscx, IPAC_RCCR, 0x07);
  1183. WriteHSCX(hscx, IPAC_TSAX, hscx->slot);
  1184. WriteHSCX(hscx, IPAC_TSAR, hscx->slot);
  1185. switch (bprotocol) {
  1186. case ISDN_P_NONE:
  1187. WriteHSCX(hscx, IPAC_TSAX, 0x1F);
  1188. WriteHSCX(hscx, IPAC_TSAR, 0x1F);
  1189. WriteHSCX(hscx, IPAC_MODEB, 0x84);
  1190. WriteHSCX(hscx, IPAC_CCR1, 0x82);
  1191. WriteHSCX(hscx, IPAC_MASKB, 0xFF); /* ints off */
  1192. test_and_clear_bit(FLG_HDLC, &hscx->bch.Flags);
  1193. test_and_clear_bit(FLG_TRANSPARENT, &hscx->bch.Flags);
  1194. break;
  1195. case ISDN_P_B_RAW:
  1196. WriteHSCX(hscx, IPAC_MODEB, 0xe4); /* ex trans */
  1197. WriteHSCX(hscx, IPAC_CCR1, 0x82);
  1198. hscx_cmdr(hscx, 0x41);
  1199. WriteHSCX(hscx, IPAC_MASKB, 0);
  1200. test_and_set_bit(FLG_TRANSPARENT, &hscx->bch.Flags);
  1201. break;
  1202. case ISDN_P_B_HDLC:
  1203. WriteHSCX(hscx, IPAC_MODEB, 0x8c);
  1204. WriteHSCX(hscx, IPAC_CCR1, 0x8a);
  1205. hscx_cmdr(hscx, 0x41);
  1206. WriteHSCX(hscx, IPAC_MASKB, 0);
  1207. test_and_set_bit(FLG_HDLC, &hscx->bch.Flags);
  1208. break;
  1209. default:
  1210. pr_info("%s: protocol not known %x\n", hscx->ip->name,
  1211. bprotocol);
  1212. return -ENOPROTOOPT;
  1213. }
  1214. } else if (hscx->ip->type & IPAC_TYPE_HSCX) { /* HSCX */
  1215. WriteHSCX(hscx, IPAC_CCR1, 0x85);
  1216. WriteHSCX(hscx, IPAC_CCR2, 0x30);
  1217. WriteHSCX(hscx, IPAC_XCCR, 0x07);
  1218. WriteHSCX(hscx, IPAC_RCCR, 0x07);
  1219. WriteHSCX(hscx, IPAC_TSAX, hscx->slot);
  1220. WriteHSCX(hscx, IPAC_TSAR, hscx->slot);
  1221. switch (bprotocol) {
  1222. case ISDN_P_NONE:
  1223. WriteHSCX(hscx, IPAC_TSAX, 0x1F);
  1224. WriteHSCX(hscx, IPAC_TSAR, 0x1F);
  1225. WriteHSCX(hscx, IPAC_MODEB, 0x84);
  1226. WriteHSCX(hscx, IPAC_CCR1, 0x85);
  1227. WriteHSCX(hscx, IPAC_MASKB, 0xFF); /* ints off */
  1228. test_and_clear_bit(FLG_HDLC, &hscx->bch.Flags);
  1229. test_and_clear_bit(FLG_TRANSPARENT, &hscx->bch.Flags);
  1230. break;
  1231. case ISDN_P_B_RAW:
  1232. WriteHSCX(hscx, IPAC_MODEB, 0xe4); /* ex trans */
  1233. WriteHSCX(hscx, IPAC_CCR1, 0x85);
  1234. hscx_cmdr(hscx, 0x41);
  1235. WriteHSCX(hscx, IPAC_MASKB, 0);
  1236. test_and_set_bit(FLG_TRANSPARENT, &hscx->bch.Flags);
  1237. break;
  1238. case ISDN_P_B_HDLC:
  1239. WriteHSCX(hscx, IPAC_MODEB, 0x8c);
  1240. WriteHSCX(hscx, IPAC_CCR1, 0x8d);
  1241. hscx_cmdr(hscx, 0x41);
  1242. WriteHSCX(hscx, IPAC_MASKB, 0);
  1243. test_and_set_bit(FLG_HDLC, &hscx->bch.Flags);
  1244. break;
  1245. default:
  1246. pr_info("%s: protocol not known %x\n", hscx->ip->name,
  1247. bprotocol);
  1248. return -ENOPROTOOPT;
  1249. }
  1250. } else
  1251. return -EINVAL;
  1252. hscx->bch.state = bprotocol;
  1253. return 0;
  1254. }
  1255. static int
  1256. hscx_l2l1(struct mISDNchannel *ch, struct sk_buff *skb)
  1257. {
  1258. struct bchannel *bch = container_of(ch, struct bchannel, ch);
  1259. struct hscx_hw *hx = container_of(bch, struct hscx_hw, bch);
  1260. int ret = -EINVAL;
  1261. struct mISDNhead *hh = mISDN_HEAD_P(skb);
  1262. u32 id;
  1263. u_long flags;
  1264. switch (hh->prim) {
  1265. case PH_DATA_REQ:
  1266. spin_lock_irqsave(hx->ip->hwlock, flags);
  1267. ret = bchannel_senddata(bch, skb);
  1268. if (ret > 0) { /* direct TX */
  1269. id = hh->id; /* skb can be freed */
  1270. ret = 0;
  1271. hscx_fill_fifo(hx);
  1272. spin_unlock_irqrestore(hx->ip->hwlock, flags);
  1273. if (!test_bit(FLG_TRANSPARENT, &bch->Flags))
  1274. queue_ch_frame(ch, PH_DATA_CNF, id, NULL);
  1275. } else
  1276. spin_unlock_irqrestore(hx->ip->hwlock, flags);
  1277. return ret;
  1278. case PH_ACTIVATE_REQ:
  1279. spin_lock_irqsave(hx->ip->hwlock, flags);
  1280. if (!test_and_set_bit(FLG_ACTIVE, &bch->Flags))
  1281. ret = hscx_mode(hx, ch->protocol);
  1282. else
  1283. ret = 0;
  1284. spin_unlock_irqrestore(hx->ip->hwlock, flags);
  1285. if (!ret)
  1286. _queue_data(ch, PH_ACTIVATE_IND, MISDN_ID_ANY, 0,
  1287. NULL, GFP_KERNEL);
  1288. break;
  1289. case PH_DEACTIVATE_REQ:
  1290. spin_lock_irqsave(hx->ip->hwlock, flags);
  1291. mISDN_clear_bchannel(bch);
  1292. hscx_mode(hx, ISDN_P_NONE);
  1293. spin_unlock_irqrestore(hx->ip->hwlock, flags);
  1294. _queue_data(ch, PH_DEACTIVATE_IND, MISDN_ID_ANY, 0,
  1295. NULL, GFP_KERNEL);
  1296. ret = 0;
  1297. break;
  1298. default:
  1299. pr_info("%s: %s unknown prim(%x,%x)\n",
  1300. hx->ip->name, __func__, hh->prim, hh->id);
  1301. ret = -EINVAL;
  1302. }
  1303. if (!ret)
  1304. dev_kfree_skb(skb);
  1305. return ret;
  1306. }
  1307. static int
  1308. channel_bctrl(struct bchannel *bch, struct mISDN_ctrl_req *cq)
  1309. {
  1310. int ret = 0;
  1311. switch (cq->op) {
  1312. case MISDN_CTRL_GETOP:
  1313. cq->op = 0;
  1314. break;
  1315. /* Nothing implemented yet */
  1316. case MISDN_CTRL_FILL_EMPTY:
  1317. default:
  1318. pr_info("%s: unknown Op %x\n", __func__, cq->op);
  1319. ret = -EINVAL;
  1320. break;
  1321. }
  1322. return ret;
  1323. }
  1324. static int
  1325. hscx_bctrl(struct mISDNchannel *ch, u32 cmd, void *arg)
  1326. {
  1327. struct bchannel *bch = container_of(ch, struct bchannel, ch);
  1328. struct hscx_hw *hx = container_of(bch, struct hscx_hw, bch);
  1329. int ret = -EINVAL;
  1330. u_long flags;
  1331. pr_debug("%s: %s cmd:%x %p\n", hx->ip->name, __func__, cmd, arg);
  1332. switch (cmd) {
  1333. case CLOSE_CHANNEL:
  1334. test_and_clear_bit(FLG_OPEN, &bch->Flags);
  1335. if (test_bit(FLG_ACTIVE, &bch->Flags)) {
  1336. spin_lock_irqsave(hx->ip->hwlock, flags);
  1337. mISDN_freebchannel(bch);
  1338. hscx_mode(hx, ISDN_P_NONE);
  1339. spin_unlock_irqrestore(hx->ip->hwlock, flags);
  1340. } else {
  1341. skb_queue_purge(&bch->rqueue);
  1342. bch->rcount = 0;
  1343. }
  1344. ch->protocol = ISDN_P_NONE;
  1345. ch->peer = NULL;
  1346. module_put(hx->ip->owner);
  1347. ret = 0;
  1348. break;
  1349. case CONTROL_CHANNEL:
  1350. ret = channel_bctrl(bch, arg);
  1351. break;
  1352. default:
  1353. pr_info("%s: %s unknown prim(%x)\n",
  1354. hx->ip->name, __func__, cmd);
  1355. }
  1356. return ret;
  1357. }
  1358. static void
  1359. free_ipac(struct ipac_hw *ipac)
  1360. {
  1361. isac_release(&ipac->isac);
  1362. }
  1363. static const char *HSCXVer[] =
  1364. {"A1", "?1", "A2", "?3", "A3", "V2.1", "?6", "?7",
  1365. "?8", "?9", "?10", "?11", "?12", "?13", "?14", "???"};
  1366. static void
  1367. hscx_init(struct hscx_hw *hx)
  1368. {
  1369. u8 val;
  1370. WriteHSCX(hx, IPAC_RAH2, 0xFF);
  1371. WriteHSCX(hx, IPAC_XBCH, 0x00);
  1372. WriteHSCX(hx, IPAC_RLCR, 0x00);
  1373. if (hx->ip->type & IPAC_TYPE_HSCX) {
  1374. WriteHSCX(hx, IPAC_CCR1, 0x85);
  1375. val = ReadHSCX(hx, HSCX_VSTR);
  1376. pr_debug("%s: HSCX VSTR %02x\n", hx->ip->name, val);
  1377. if (hx->bch.debug & DEBUG_HW)
  1378. pr_notice("%s: HSCX version %s\n", hx->ip->name,
  1379. HSCXVer[val & 0x0f]);
  1380. } else
  1381. WriteHSCX(hx, IPAC_CCR1, 0x82);
  1382. WriteHSCX(hx, IPAC_CCR2, 0x30);
  1383. WriteHSCX(hx, IPAC_XCCR, 0x07);
  1384. WriteHSCX(hx, IPAC_RCCR, 0x07);
  1385. }
  1386. static int
  1387. ipac_init(struct ipac_hw *ipac)
  1388. {
  1389. u8 val;
  1390. if (ipac->type & IPAC_TYPE_HSCX) {
  1391. hscx_init(&ipac->hscx[0]);
  1392. hscx_init(&ipac->hscx[1]);
  1393. val = ReadIPAC(ipac, IPAC_ID);
  1394. } else if (ipac->type & IPAC_TYPE_IPAC) {
  1395. hscx_init(&ipac->hscx[0]);
  1396. hscx_init(&ipac->hscx[1]);
  1397. WriteIPAC(ipac, IPAC_MASK, IPAC__ON);
  1398. val = ReadIPAC(ipac, IPAC_CONF);
  1399. /* conf is default 0, but can be overwritten by card setup */
  1400. pr_debug("%s: IPAC CONF %02x/%02x\n", ipac->name,
  1401. val, ipac->conf);
  1402. WriteIPAC(ipac, IPAC_CONF, ipac->conf);
  1403. val = ReadIPAC(ipac, IPAC_ID);
  1404. if (ipac->hscx[0].bch.debug & DEBUG_HW)
  1405. pr_notice("%s: IPAC Design ID %02x\n", ipac->name, val);
  1406. }
  1407. /* nothing special for IPACX to do here */
  1408. return isac_init(&ipac->isac);
  1409. }
  1410. static int
  1411. open_bchannel(struct ipac_hw *ipac, struct channel_req *rq)
  1412. {
  1413. struct bchannel *bch;
  1414. if (rq->adr.channel > 2)
  1415. return -EINVAL;
  1416. if (rq->protocol == ISDN_P_NONE)
  1417. return -EINVAL;
  1418. bch = &ipac->hscx[rq->adr.channel - 1].bch;
  1419. if (test_and_set_bit(FLG_OPEN, &bch->Flags))
  1420. return -EBUSY; /* b-channel can be only open once */
  1421. test_and_clear_bit(FLG_FILLEMPTY, &bch->Flags);
  1422. bch->ch.protocol = rq->protocol;
  1423. rq->ch = &bch->ch;
  1424. return 0;
  1425. }
  1426. static int
  1427. channel_ctrl(struct ipac_hw *ipac, struct mISDN_ctrl_req *cq)
  1428. {
  1429. int ret = 0;
  1430. switch (cq->op) {
  1431. case MISDN_CTRL_GETOP:
  1432. cq->op = MISDN_CTRL_LOOP;
  1433. break;
  1434. case MISDN_CTRL_LOOP:
  1435. /* cq->channel: 0 disable, 1 B1 loop 2 B2 loop, 3 both */
  1436. if (cq->channel < 0 || cq->channel > 3) {
  1437. ret = -EINVAL;
  1438. break;
  1439. }
  1440. ret = ipac->ctrl(ipac, HW_TESTLOOP, cq->channel);
  1441. break;
  1442. default:
  1443. pr_info("%s: unknown CTRL OP %x\n", ipac->name, cq->op);
  1444. ret = -EINVAL;
  1445. break;
  1446. }
  1447. return ret;
  1448. }
  1449. static int
  1450. ipac_dctrl(struct mISDNchannel *ch, u32 cmd, void *arg)
  1451. {
  1452. struct mISDNdevice *dev = container_of(ch, struct mISDNdevice, D);
  1453. struct dchannel *dch = container_of(dev, struct dchannel, dev);
  1454. struct isac_hw *isac = container_of(dch, struct isac_hw, dch);
  1455. struct ipac_hw *ipac = container_of(isac, struct ipac_hw, isac);
  1456. struct channel_req *rq;
  1457. int err = 0;
  1458. pr_debug("%s: DCTRL: %x %p\n", ipac->name, cmd, arg);
  1459. switch (cmd) {
  1460. case OPEN_CHANNEL:
  1461. rq = arg;
  1462. if (rq->protocol == ISDN_P_TE_S0)
  1463. err = open_dchannel(isac, rq);
  1464. else
  1465. err = open_bchannel(ipac, rq);
  1466. if (err)
  1467. break;
  1468. if (!try_module_get(ipac->owner))
  1469. pr_info("%s: cannot get module\n", ipac->name);
  1470. break;
  1471. case CLOSE_CHANNEL:
  1472. pr_debug("%s: dev(%d) close from %p\n", ipac->name,
  1473. dch->dev.id, __builtin_return_address(0));
  1474. module_put(ipac->owner);
  1475. break;
  1476. case CONTROL_CHANNEL:
  1477. err = channel_ctrl(ipac, arg);
  1478. break;
  1479. default:
  1480. pr_debug("%s: unknown DCTRL command %x\n", ipac->name, cmd);
  1481. return -EINVAL;
  1482. }
  1483. return err;
  1484. }
  1485. u32
  1486. mISDNipac_init(struct ipac_hw *ipac, void *hw)
  1487. {
  1488. u32 ret;
  1489. u8 i;
  1490. ipac->hw = hw;
  1491. if (ipac->isac.dch.debug & DEBUG_HW)
  1492. pr_notice("%s: ipac type %x\n", ipac->name, ipac->type);
  1493. if (ipac->type & IPAC_TYPE_HSCX) {
  1494. ipac->isac.type = IPAC_TYPE_ISAC;
  1495. ipac->hscx[0].off = 0;
  1496. ipac->hscx[1].off = 0x40;
  1497. ipac->hscx[0].fifo_size = 32;
  1498. ipac->hscx[1].fifo_size = 32;
  1499. } else if (ipac->type & IPAC_TYPE_IPAC) {
  1500. ipac->isac.type = IPAC_TYPE_IPAC | IPAC_TYPE_ISAC;
  1501. ipac->hscx[0].off = 0;
  1502. ipac->hscx[1].off = 0x40;
  1503. ipac->hscx[0].fifo_size = 64;
  1504. ipac->hscx[1].fifo_size = 64;
  1505. } else if (ipac->type & IPAC_TYPE_IPACX) {
  1506. ipac->isac.type = IPAC_TYPE_IPACX | IPAC_TYPE_ISACX;
  1507. ipac->hscx[0].off = IPACX_OFF_ICA;
  1508. ipac->hscx[1].off = IPACX_OFF_ICB;
  1509. ipac->hscx[0].fifo_size = 64;
  1510. ipac->hscx[1].fifo_size = 64;
  1511. } else
  1512. return 0;
  1513. mISDNisac_init(&ipac->isac, hw);
  1514. ipac->isac.dch.dev.D.ctrl = ipac_dctrl;
  1515. for (i = 0; i < 2; i++) {
  1516. ipac->hscx[i].bch.nr = i + 1;
  1517. set_channelmap(i + 1, ipac->isac.dch.dev.channelmap);
  1518. list_add(&ipac->hscx[i].bch.ch.list,
  1519. &ipac->isac.dch.dev.bchannels);
  1520. mISDN_initbchannel(&ipac->hscx[i].bch, MAX_DATA_MEM);
  1521. ipac->hscx[i].bch.ch.nr = i + 1;
  1522. ipac->hscx[i].bch.ch.send = &hscx_l2l1;
  1523. ipac->hscx[i].bch.ch.ctrl = hscx_bctrl;
  1524. ipac->hscx[i].bch.hw = hw;
  1525. ipac->hscx[i].ip = ipac;
  1526. /* default values for IOM time slots
  1527. * can be overwriten by card */
  1528. ipac->hscx[i].slot = (i == 0) ? 0x2f : 0x03;
  1529. }
  1530. ipac->init = ipac_init;
  1531. ipac->release = free_ipac;
  1532. ret = (1 << (ISDN_P_B_RAW & ISDN_P_B_MASK)) |
  1533. (1 << (ISDN_P_B_HDLC & ISDN_P_B_MASK));
  1534. return ret;
  1535. }
  1536. EXPORT_SYMBOL(mISDNipac_init);
  1537. static int __init
  1538. isac_mod_init(void)
  1539. {
  1540. pr_notice("mISDNipac module version %s\n", ISAC_REV);
  1541. return 0;
  1542. }
  1543. static void __exit
  1544. isac_mod_cleanup(void)
  1545. {
  1546. pr_notice("mISDNipac module unloaded\n");
  1547. }
  1548. module_init(isac_mod_init);
  1549. module_exit(isac_mod_cleanup);