nes_hw.h 39 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351
  1. /*
  2. * Copyright (c) 2006 - 2009 Intel Corporation. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #ifndef __NES_HW_H
  33. #define __NES_HW_H
  34. #include <linux/inet_lro.h>
  35. #define NES_PHY_TYPE_CX4 1
  36. #define NES_PHY_TYPE_1G 2
  37. #define NES_PHY_TYPE_IRIS 3
  38. #define NES_PHY_TYPE_ARGUS 4
  39. #define NES_PHY_TYPE_PUMA_1G 5
  40. #define NES_PHY_TYPE_PUMA_10G 6
  41. #define NES_PHY_TYPE_GLADIUS 7
  42. #define NES_PHY_TYPE_SFP_D 8
  43. #define NES_MULTICAST_PF_MAX 8
  44. enum pci_regs {
  45. NES_INT_STAT = 0x0000,
  46. NES_INT_MASK = 0x0004,
  47. NES_INT_PENDING = 0x0008,
  48. NES_INTF_INT_STAT = 0x000C,
  49. NES_INTF_INT_MASK = 0x0010,
  50. NES_TIMER_STAT = 0x0014,
  51. NES_PERIODIC_CONTROL = 0x0018,
  52. NES_ONE_SHOT_CONTROL = 0x001C,
  53. NES_EEPROM_COMMAND = 0x0020,
  54. NES_EEPROM_DATA = 0x0024,
  55. NES_FLASH_COMMAND = 0x0028,
  56. NES_FLASH_DATA = 0x002C,
  57. NES_SOFTWARE_RESET = 0x0030,
  58. NES_CQ_ACK = 0x0034,
  59. NES_WQE_ALLOC = 0x0040,
  60. NES_CQE_ALLOC = 0x0044,
  61. NES_AEQ_ALLOC = 0x0048
  62. };
  63. enum indexed_regs {
  64. NES_IDX_CREATE_CQP_LOW = 0x0000,
  65. NES_IDX_CREATE_CQP_HIGH = 0x0004,
  66. NES_IDX_QP_CONTROL = 0x0040,
  67. NES_IDX_FLM_CONTROL = 0x0080,
  68. NES_IDX_INT_CPU_STATUS = 0x00a0,
  69. NES_IDX_GPIO_CONTROL = 0x00f0,
  70. NES_IDX_GPIO_DATA = 0x00f4,
  71. NES_IDX_TCP_CONFIG0 = 0x01e4,
  72. NES_IDX_TCP_TIMER_CONFIG = 0x01ec,
  73. NES_IDX_TCP_NOW = 0x01f0,
  74. NES_IDX_QP_MAX_CFG_SIZES = 0x0200,
  75. NES_IDX_QP_CTX_SIZE = 0x0218,
  76. NES_IDX_TCP_TIMER_SIZE0 = 0x0238,
  77. NES_IDX_TCP_TIMER_SIZE1 = 0x0240,
  78. NES_IDX_ARP_CACHE_SIZE = 0x0258,
  79. NES_IDX_CQ_CTX_SIZE = 0x0260,
  80. NES_IDX_MRT_SIZE = 0x0278,
  81. NES_IDX_PBL_REGION_SIZE = 0x0280,
  82. NES_IDX_IRRQ_COUNT = 0x02b0,
  83. NES_IDX_RX_WINDOW_BUFFER_PAGE_TABLE_SIZE = 0x02f0,
  84. NES_IDX_RX_WINDOW_BUFFER_SIZE = 0x0300,
  85. NES_IDX_DST_IP_ADDR = 0x0400,
  86. NES_IDX_PCIX_DIAG = 0x08e8,
  87. NES_IDX_MPP_DEBUG = 0x0a00,
  88. NES_IDX_PORT_RX_DISCARDS = 0x0a30,
  89. NES_IDX_PORT_TX_DISCARDS = 0x0a34,
  90. NES_IDX_MPP_LB_DEBUG = 0x0b00,
  91. NES_IDX_DENALI_CTL_22 = 0x1058,
  92. NES_IDX_MAC_TX_CONTROL = 0x2000,
  93. NES_IDX_MAC_TX_CONFIG = 0x2004,
  94. NES_IDX_MAC_TX_PAUSE_QUANTA = 0x2008,
  95. NES_IDX_MAC_RX_CONTROL = 0x200c,
  96. NES_IDX_MAC_RX_CONFIG = 0x2010,
  97. NES_IDX_MAC_EXACT_MATCH_BOTTOM = 0x201c,
  98. NES_IDX_MAC_MDIO_CONTROL = 0x2084,
  99. NES_IDX_MAC_TX_OCTETS_LOW = 0x2100,
  100. NES_IDX_MAC_TX_OCTETS_HIGH = 0x2104,
  101. NES_IDX_MAC_TX_FRAMES_LOW = 0x2108,
  102. NES_IDX_MAC_TX_FRAMES_HIGH = 0x210c,
  103. NES_IDX_MAC_TX_PAUSE_FRAMES = 0x2118,
  104. NES_IDX_MAC_TX_ERRORS = 0x2138,
  105. NES_IDX_MAC_RX_OCTETS_LOW = 0x213c,
  106. NES_IDX_MAC_RX_OCTETS_HIGH = 0x2140,
  107. NES_IDX_MAC_RX_FRAMES_LOW = 0x2144,
  108. NES_IDX_MAC_RX_FRAMES_HIGH = 0x2148,
  109. NES_IDX_MAC_RX_BC_FRAMES_LOW = 0x214c,
  110. NES_IDX_MAC_RX_MC_FRAMES_HIGH = 0x2150,
  111. NES_IDX_MAC_RX_PAUSE_FRAMES = 0x2154,
  112. NES_IDX_MAC_RX_SHORT_FRAMES = 0x2174,
  113. NES_IDX_MAC_RX_OVERSIZED_FRAMES = 0x2178,
  114. NES_IDX_MAC_RX_JABBER_FRAMES = 0x217c,
  115. NES_IDX_MAC_RX_CRC_ERR_FRAMES = 0x2180,
  116. NES_IDX_MAC_RX_LENGTH_ERR_FRAMES = 0x2184,
  117. NES_IDX_MAC_RX_SYMBOL_ERR_FRAMES = 0x2188,
  118. NES_IDX_MAC_INT_STATUS = 0x21f0,
  119. NES_IDX_MAC_INT_MASK = 0x21f4,
  120. NES_IDX_PHY_PCS_CONTROL_STATUS0 = 0x2800,
  121. NES_IDX_PHY_PCS_CONTROL_STATUS1 = 0x2a00,
  122. NES_IDX_ETH_SERDES_COMMON_CONTROL0 = 0x2808,
  123. NES_IDX_ETH_SERDES_COMMON_CONTROL1 = 0x2a08,
  124. NES_IDX_ETH_SERDES_COMMON_STATUS0 = 0x280c,
  125. NES_IDX_ETH_SERDES_COMMON_STATUS1 = 0x2a0c,
  126. NES_IDX_ETH_SERDES_TX_EMP0 = 0x2810,
  127. NES_IDX_ETH_SERDES_TX_EMP1 = 0x2a10,
  128. NES_IDX_ETH_SERDES_TX_DRIVE0 = 0x2814,
  129. NES_IDX_ETH_SERDES_TX_DRIVE1 = 0x2a14,
  130. NES_IDX_ETH_SERDES_RX_MODE0 = 0x2818,
  131. NES_IDX_ETH_SERDES_RX_MODE1 = 0x2a18,
  132. NES_IDX_ETH_SERDES_RX_SIGDET0 = 0x281c,
  133. NES_IDX_ETH_SERDES_RX_SIGDET1 = 0x2a1c,
  134. NES_IDX_ETH_SERDES_BYPASS0 = 0x2820,
  135. NES_IDX_ETH_SERDES_BYPASS1 = 0x2a20,
  136. NES_IDX_ETH_SERDES_LOOPBACK_CONTROL0 = 0x2824,
  137. NES_IDX_ETH_SERDES_LOOPBACK_CONTROL1 = 0x2a24,
  138. NES_IDX_ETH_SERDES_RX_EQ_CONTROL0 = 0x2828,
  139. NES_IDX_ETH_SERDES_RX_EQ_CONTROL1 = 0x2a28,
  140. NES_IDX_ETH_SERDES_RX_EQ_STATUS0 = 0x282c,
  141. NES_IDX_ETH_SERDES_RX_EQ_STATUS1 = 0x2a2c,
  142. NES_IDX_ETH_SERDES_CDR_RESET0 = 0x2830,
  143. NES_IDX_ETH_SERDES_CDR_RESET1 = 0x2a30,
  144. NES_IDX_ETH_SERDES_CDR_CONTROL0 = 0x2834,
  145. NES_IDX_ETH_SERDES_CDR_CONTROL1 = 0x2a34,
  146. NES_IDX_ETH_SERDES_TX_HIGHZ_LANE_MODE0 = 0x2838,
  147. NES_IDX_ETH_SERDES_TX_HIGHZ_LANE_MODE1 = 0x2a38,
  148. NES_IDX_ENDNODE0_NSTAT_RX_DISCARD = 0x3080,
  149. NES_IDX_ENDNODE0_NSTAT_RX_OCTETS_LO = 0x3000,
  150. NES_IDX_ENDNODE0_NSTAT_RX_OCTETS_HI = 0x3004,
  151. NES_IDX_ENDNODE0_NSTAT_RX_FRAMES_LO = 0x3008,
  152. NES_IDX_ENDNODE0_NSTAT_RX_FRAMES_HI = 0x300c,
  153. NES_IDX_ENDNODE0_NSTAT_TX_OCTETS_LO = 0x7000,
  154. NES_IDX_ENDNODE0_NSTAT_TX_OCTETS_HI = 0x7004,
  155. NES_IDX_ENDNODE0_NSTAT_TX_FRAMES_LO = 0x7008,
  156. NES_IDX_ENDNODE0_NSTAT_TX_FRAMES_HI = 0x700c,
  157. NES_IDX_WQM_CONFIG1 = 0x5004,
  158. NES_IDX_CM_CONFIG = 0x5100,
  159. NES_IDX_NIC_LOGPORT_TO_PHYPORT = 0x6000,
  160. NES_IDX_NIC_PHYPORT_TO_USW = 0x6008,
  161. NES_IDX_NIC_ACTIVE = 0x6010,
  162. NES_IDX_NIC_UNICAST_ALL = 0x6018,
  163. NES_IDX_NIC_MULTICAST_ALL = 0x6020,
  164. NES_IDX_NIC_MULTICAST_ENABLE = 0x6028,
  165. NES_IDX_NIC_BROADCAST_ON = 0x6030,
  166. NES_IDX_USED_CHUNKS_TX = 0x60b0,
  167. NES_IDX_TX_POOL_SIZE = 0x60b8,
  168. NES_IDX_QUAD_HASH_TABLE_SIZE = 0x6148,
  169. NES_IDX_PERFECT_FILTER_LOW = 0x6200,
  170. NES_IDX_PERFECT_FILTER_HIGH = 0x6204,
  171. NES_IDX_IPV4_TCP_REXMITS = 0x7080,
  172. NES_IDX_DEBUG_ERROR_CONTROL_STATUS = 0x913c,
  173. NES_IDX_DEBUG_ERROR_MASKS0 = 0x9140,
  174. NES_IDX_DEBUG_ERROR_MASKS1 = 0x9144,
  175. NES_IDX_DEBUG_ERROR_MASKS2 = 0x9148,
  176. NES_IDX_DEBUG_ERROR_MASKS3 = 0x914c,
  177. NES_IDX_DEBUG_ERROR_MASKS4 = 0x9150,
  178. NES_IDX_DEBUG_ERROR_MASKS5 = 0x9154,
  179. };
  180. #define NES_IDX_MAC_TX_CONFIG_ENABLE_PAUSE 1
  181. #define NES_IDX_MPP_DEBUG_PORT_DISABLE_PAUSE (1 << 17)
  182. enum nes_cqp_opcodes {
  183. NES_CQP_CREATE_QP = 0x00,
  184. NES_CQP_MODIFY_QP = 0x01,
  185. NES_CQP_DESTROY_QP = 0x02,
  186. NES_CQP_CREATE_CQ = 0x03,
  187. NES_CQP_MODIFY_CQ = 0x04,
  188. NES_CQP_DESTROY_CQ = 0x05,
  189. NES_CQP_ALLOCATE_STAG = 0x09,
  190. NES_CQP_REGISTER_STAG = 0x0a,
  191. NES_CQP_QUERY_STAG = 0x0b,
  192. NES_CQP_REGISTER_SHARED_STAG = 0x0c,
  193. NES_CQP_DEALLOCATE_STAG = 0x0d,
  194. NES_CQP_MANAGE_ARP_CACHE = 0x0f,
  195. NES_CQP_SUSPEND_QPS = 0x11,
  196. NES_CQP_UPLOAD_CONTEXT = 0x13,
  197. NES_CQP_CREATE_CEQ = 0x16,
  198. NES_CQP_DESTROY_CEQ = 0x18,
  199. NES_CQP_CREATE_AEQ = 0x19,
  200. NES_CQP_DESTROY_AEQ = 0x1b,
  201. NES_CQP_LMI_ACCESS = 0x20,
  202. NES_CQP_FLUSH_WQES = 0x22,
  203. NES_CQP_MANAGE_APBVT = 0x23
  204. };
  205. enum nes_cqp_wqe_word_idx {
  206. NES_CQP_WQE_OPCODE_IDX = 0,
  207. NES_CQP_WQE_ID_IDX = 1,
  208. NES_CQP_WQE_COMP_CTX_LOW_IDX = 2,
  209. NES_CQP_WQE_COMP_CTX_HIGH_IDX = 3,
  210. NES_CQP_WQE_COMP_SCRATCH_LOW_IDX = 4,
  211. NES_CQP_WQE_COMP_SCRATCH_HIGH_IDX = 5,
  212. };
  213. enum nes_cqp_cq_wqeword_idx {
  214. NES_CQP_CQ_WQE_PBL_LOW_IDX = 6,
  215. NES_CQP_CQ_WQE_PBL_HIGH_IDX = 7,
  216. NES_CQP_CQ_WQE_CQ_CONTEXT_LOW_IDX = 8,
  217. NES_CQP_CQ_WQE_CQ_CONTEXT_HIGH_IDX = 9,
  218. NES_CQP_CQ_WQE_DOORBELL_INDEX_HIGH_IDX = 10,
  219. };
  220. enum nes_cqp_stag_wqeword_idx {
  221. NES_CQP_STAG_WQE_PBL_BLK_COUNT_IDX = 1,
  222. NES_CQP_STAG_WQE_LEN_HIGH_PD_IDX = 6,
  223. NES_CQP_STAG_WQE_LEN_LOW_IDX = 7,
  224. NES_CQP_STAG_WQE_STAG_IDX = 8,
  225. NES_CQP_STAG_WQE_VA_LOW_IDX = 10,
  226. NES_CQP_STAG_WQE_VA_HIGH_IDX = 11,
  227. NES_CQP_STAG_WQE_PA_LOW_IDX = 12,
  228. NES_CQP_STAG_WQE_PA_HIGH_IDX = 13,
  229. NES_CQP_STAG_WQE_PBL_LEN_IDX = 14
  230. };
  231. #define NES_CQP_OP_IWARP_STATE_SHIFT 28
  232. #define NES_CQP_OP_TERMLEN_SHIFT 28
  233. enum nes_cqp_qp_bits {
  234. NES_CQP_QP_ARP_VALID = (1<<8),
  235. NES_CQP_QP_WINBUF_VALID = (1<<9),
  236. NES_CQP_QP_CONTEXT_VALID = (1<<10),
  237. NES_CQP_QP_ORD_VALID = (1<<11),
  238. NES_CQP_QP_WINBUF_DATAIND_EN = (1<<12),
  239. NES_CQP_QP_VIRT_WQS = (1<<13),
  240. NES_CQP_QP_DEL_HTE = (1<<14),
  241. NES_CQP_QP_CQS_VALID = (1<<15),
  242. NES_CQP_QP_TYPE_TSA = 0,
  243. NES_CQP_QP_TYPE_IWARP = (1<<16),
  244. NES_CQP_QP_TYPE_CQP = (4<<16),
  245. NES_CQP_QP_TYPE_NIC = (5<<16),
  246. NES_CQP_QP_MSS_CHG = (1<<20),
  247. NES_CQP_QP_STATIC_RESOURCES = (1<<21),
  248. NES_CQP_QP_IGNORE_MW_BOUND = (1<<22),
  249. NES_CQP_QP_VWQ_USE_LMI = (1<<23),
  250. NES_CQP_QP_IWARP_STATE_IDLE = (1<<NES_CQP_OP_IWARP_STATE_SHIFT),
  251. NES_CQP_QP_IWARP_STATE_RTS = (2<<NES_CQP_OP_IWARP_STATE_SHIFT),
  252. NES_CQP_QP_IWARP_STATE_CLOSING = (3<<NES_CQP_OP_IWARP_STATE_SHIFT),
  253. NES_CQP_QP_IWARP_STATE_TERMINATE = (5<<NES_CQP_OP_IWARP_STATE_SHIFT),
  254. NES_CQP_QP_IWARP_STATE_ERROR = (6<<NES_CQP_OP_IWARP_STATE_SHIFT),
  255. NES_CQP_QP_IWARP_STATE_MASK = (7<<NES_CQP_OP_IWARP_STATE_SHIFT),
  256. NES_CQP_QP_TERM_DONT_SEND_FIN = (1<<24),
  257. NES_CQP_QP_TERM_DONT_SEND_TERM_MSG = (1<<25),
  258. NES_CQP_QP_RESET = (1<<31),
  259. };
  260. enum nes_cqp_qp_wqe_word_idx {
  261. NES_CQP_QP_WQE_CONTEXT_LOW_IDX = 6,
  262. NES_CQP_QP_WQE_CONTEXT_HIGH_IDX = 7,
  263. NES_CQP_QP_WQE_FLUSH_SQ_CODE = 8,
  264. NES_CQP_QP_WQE_FLUSH_RQ_CODE = 9,
  265. NES_CQP_QP_WQE_NEW_MSS_IDX = 15,
  266. };
  267. enum nes_nic_ctx_bits {
  268. NES_NIC_CTX_RQ_SIZE_32 = (3<<8),
  269. NES_NIC_CTX_RQ_SIZE_512 = (3<<8),
  270. NES_NIC_CTX_SQ_SIZE_32 = (1<<10),
  271. NES_NIC_CTX_SQ_SIZE_512 = (3<<10),
  272. };
  273. enum nes_nic_qp_ctx_word_idx {
  274. NES_NIC_CTX_MISC_IDX = 0,
  275. NES_NIC_CTX_SQ_LOW_IDX = 2,
  276. NES_NIC_CTX_SQ_HIGH_IDX = 3,
  277. NES_NIC_CTX_RQ_LOW_IDX = 4,
  278. NES_NIC_CTX_RQ_HIGH_IDX = 5,
  279. };
  280. enum nes_cqp_cq_bits {
  281. NES_CQP_CQ_CEQE_MASK = (1<<9),
  282. NES_CQP_CQ_CEQ_VALID = (1<<10),
  283. NES_CQP_CQ_RESIZE = (1<<11),
  284. NES_CQP_CQ_CHK_OVERFLOW = (1<<12),
  285. NES_CQP_CQ_4KB_CHUNK = (1<<14),
  286. NES_CQP_CQ_VIRT = (1<<15),
  287. };
  288. enum nes_cqp_stag_bits {
  289. NES_CQP_STAG_VA_TO = (1<<9),
  290. NES_CQP_STAG_DEALLOC_PBLS = (1<<10),
  291. NES_CQP_STAG_PBL_BLK_SIZE = (1<<11),
  292. NES_CQP_STAG_MR = (1<<13),
  293. NES_CQP_STAG_RIGHTS_LOCAL_READ = (1<<16),
  294. NES_CQP_STAG_RIGHTS_LOCAL_WRITE = (1<<17),
  295. NES_CQP_STAG_RIGHTS_REMOTE_READ = (1<<18),
  296. NES_CQP_STAG_RIGHTS_REMOTE_WRITE = (1<<19),
  297. NES_CQP_STAG_RIGHTS_WINDOW_BIND = (1<<20),
  298. NES_CQP_STAG_REM_ACC_EN = (1<<21),
  299. NES_CQP_STAG_LEAVE_PENDING = (1<<31),
  300. };
  301. enum nes_cqp_ceq_wqeword_idx {
  302. NES_CQP_CEQ_WQE_ELEMENT_COUNT_IDX = 1,
  303. NES_CQP_CEQ_WQE_PBL_LOW_IDX = 6,
  304. NES_CQP_CEQ_WQE_PBL_HIGH_IDX = 7,
  305. };
  306. enum nes_cqp_ceq_bits {
  307. NES_CQP_CEQ_4KB_CHUNK = (1<<14),
  308. NES_CQP_CEQ_VIRT = (1<<15),
  309. };
  310. enum nes_cqp_aeq_wqeword_idx {
  311. NES_CQP_AEQ_WQE_ELEMENT_COUNT_IDX = 1,
  312. NES_CQP_AEQ_WQE_PBL_LOW_IDX = 6,
  313. NES_CQP_AEQ_WQE_PBL_HIGH_IDX = 7,
  314. };
  315. enum nes_cqp_aeq_bits {
  316. NES_CQP_AEQ_4KB_CHUNK = (1<<14),
  317. NES_CQP_AEQ_VIRT = (1<<15),
  318. };
  319. enum nes_cqp_lmi_wqeword_idx {
  320. NES_CQP_LMI_WQE_LMI_OFFSET_IDX = 1,
  321. NES_CQP_LMI_WQE_FRAG_LOW_IDX = 8,
  322. NES_CQP_LMI_WQE_FRAG_HIGH_IDX = 9,
  323. NES_CQP_LMI_WQE_FRAG_LEN_IDX = 10,
  324. };
  325. enum nes_cqp_arp_wqeword_idx {
  326. NES_CQP_ARP_WQE_MAC_ADDR_LOW_IDX = 6,
  327. NES_CQP_ARP_WQE_MAC_HIGH_IDX = 7,
  328. NES_CQP_ARP_WQE_REACHABILITY_MAX_IDX = 1,
  329. };
  330. enum nes_cqp_upload_wqeword_idx {
  331. NES_CQP_UPLOAD_WQE_CTXT_LOW_IDX = 6,
  332. NES_CQP_UPLOAD_WQE_CTXT_HIGH_IDX = 7,
  333. NES_CQP_UPLOAD_WQE_HTE_IDX = 8,
  334. };
  335. enum nes_cqp_arp_bits {
  336. NES_CQP_ARP_VALID = (1<<8),
  337. NES_CQP_ARP_PERM = (1<<9),
  338. };
  339. enum nes_cqp_flush_bits {
  340. NES_CQP_FLUSH_SQ = (1<<30),
  341. NES_CQP_FLUSH_RQ = (1<<31),
  342. NES_CQP_FLUSH_MAJ_MIN = (1<<28),
  343. };
  344. enum nes_cqe_opcode_bits {
  345. NES_CQE_STAG_VALID = (1<<6),
  346. NES_CQE_ERROR = (1<<7),
  347. NES_CQE_SQ = (1<<8),
  348. NES_CQE_SE = (1<<9),
  349. NES_CQE_PSH = (1<<29),
  350. NES_CQE_FIN = (1<<30),
  351. NES_CQE_VALID = (1<<31),
  352. };
  353. enum nes_cqe_word_idx {
  354. NES_CQE_PAYLOAD_LENGTH_IDX = 0,
  355. NES_CQE_COMP_COMP_CTX_LOW_IDX = 2,
  356. NES_CQE_COMP_COMP_CTX_HIGH_IDX = 3,
  357. NES_CQE_INV_STAG_IDX = 4,
  358. NES_CQE_QP_ID_IDX = 5,
  359. NES_CQE_ERROR_CODE_IDX = 6,
  360. NES_CQE_OPCODE_IDX = 7,
  361. };
  362. enum nes_ceqe_word_idx {
  363. NES_CEQE_CQ_CTX_LOW_IDX = 0,
  364. NES_CEQE_CQ_CTX_HIGH_IDX = 1,
  365. };
  366. enum nes_ceqe_status_bit {
  367. NES_CEQE_VALID = (1<<31),
  368. };
  369. enum nes_int_bits {
  370. NES_INT_CEQ0 = (1<<0),
  371. NES_INT_CEQ1 = (1<<1),
  372. NES_INT_CEQ2 = (1<<2),
  373. NES_INT_CEQ3 = (1<<3),
  374. NES_INT_CEQ4 = (1<<4),
  375. NES_INT_CEQ5 = (1<<5),
  376. NES_INT_CEQ6 = (1<<6),
  377. NES_INT_CEQ7 = (1<<7),
  378. NES_INT_CEQ8 = (1<<8),
  379. NES_INT_CEQ9 = (1<<9),
  380. NES_INT_CEQ10 = (1<<10),
  381. NES_INT_CEQ11 = (1<<11),
  382. NES_INT_CEQ12 = (1<<12),
  383. NES_INT_CEQ13 = (1<<13),
  384. NES_INT_CEQ14 = (1<<14),
  385. NES_INT_CEQ15 = (1<<15),
  386. NES_INT_AEQ0 = (1<<16),
  387. NES_INT_AEQ1 = (1<<17),
  388. NES_INT_AEQ2 = (1<<18),
  389. NES_INT_AEQ3 = (1<<19),
  390. NES_INT_AEQ4 = (1<<20),
  391. NES_INT_AEQ5 = (1<<21),
  392. NES_INT_AEQ6 = (1<<22),
  393. NES_INT_AEQ7 = (1<<23),
  394. NES_INT_MAC0 = (1<<24),
  395. NES_INT_MAC1 = (1<<25),
  396. NES_INT_MAC2 = (1<<26),
  397. NES_INT_MAC3 = (1<<27),
  398. NES_INT_TSW = (1<<28),
  399. NES_INT_TIMER = (1<<29),
  400. NES_INT_INTF = (1<<30),
  401. };
  402. enum nes_intf_int_bits {
  403. NES_INTF_INT_PCIERR = (1<<0),
  404. NES_INTF_PERIODIC_TIMER = (1<<2),
  405. NES_INTF_ONE_SHOT_TIMER = (1<<3),
  406. NES_INTF_INT_CRITERR = (1<<14),
  407. NES_INTF_INT_AEQ0_OFLOW = (1<<16),
  408. NES_INTF_INT_AEQ1_OFLOW = (1<<17),
  409. NES_INTF_INT_AEQ2_OFLOW = (1<<18),
  410. NES_INTF_INT_AEQ3_OFLOW = (1<<19),
  411. NES_INTF_INT_AEQ4_OFLOW = (1<<20),
  412. NES_INTF_INT_AEQ5_OFLOW = (1<<21),
  413. NES_INTF_INT_AEQ6_OFLOW = (1<<22),
  414. NES_INTF_INT_AEQ7_OFLOW = (1<<23),
  415. NES_INTF_INT_AEQ_OFLOW = (0xff<<16),
  416. };
  417. enum nes_mac_int_bits {
  418. NES_MAC_INT_LINK_STAT_CHG = (1<<1),
  419. NES_MAC_INT_XGMII_EXT = (1<<2),
  420. NES_MAC_INT_TX_UNDERFLOW = (1<<6),
  421. NES_MAC_INT_TX_ERROR = (1<<7),
  422. };
  423. enum nes_cqe_allocate_bits {
  424. NES_CQE_ALLOC_INC_SELECT = (1<<28),
  425. NES_CQE_ALLOC_NOTIFY_NEXT = (1<<29),
  426. NES_CQE_ALLOC_NOTIFY_SE = (1<<30),
  427. NES_CQE_ALLOC_RESET = (1<<31),
  428. };
  429. enum nes_nic_rq_wqe_word_idx {
  430. NES_NIC_RQ_WQE_LENGTH_1_0_IDX = 0,
  431. NES_NIC_RQ_WQE_LENGTH_3_2_IDX = 1,
  432. NES_NIC_RQ_WQE_FRAG0_LOW_IDX = 2,
  433. NES_NIC_RQ_WQE_FRAG0_HIGH_IDX = 3,
  434. NES_NIC_RQ_WQE_FRAG1_LOW_IDX = 4,
  435. NES_NIC_RQ_WQE_FRAG1_HIGH_IDX = 5,
  436. NES_NIC_RQ_WQE_FRAG2_LOW_IDX = 6,
  437. NES_NIC_RQ_WQE_FRAG2_HIGH_IDX = 7,
  438. NES_NIC_RQ_WQE_FRAG3_LOW_IDX = 8,
  439. NES_NIC_RQ_WQE_FRAG3_HIGH_IDX = 9,
  440. };
  441. enum nes_nic_sq_wqe_word_idx {
  442. NES_NIC_SQ_WQE_MISC_IDX = 0,
  443. NES_NIC_SQ_WQE_TOTAL_LENGTH_IDX = 1,
  444. NES_NIC_SQ_WQE_LSO_INFO_IDX = 2,
  445. NES_NIC_SQ_WQE_LENGTH_0_TAG_IDX = 3,
  446. NES_NIC_SQ_WQE_LENGTH_2_1_IDX = 4,
  447. NES_NIC_SQ_WQE_LENGTH_4_3_IDX = 5,
  448. NES_NIC_SQ_WQE_FRAG0_LOW_IDX = 6,
  449. NES_NIC_SQ_WQE_FRAG0_HIGH_IDX = 7,
  450. NES_NIC_SQ_WQE_FRAG1_LOW_IDX = 8,
  451. NES_NIC_SQ_WQE_FRAG1_HIGH_IDX = 9,
  452. NES_NIC_SQ_WQE_FRAG2_LOW_IDX = 10,
  453. NES_NIC_SQ_WQE_FRAG2_HIGH_IDX = 11,
  454. NES_NIC_SQ_WQE_FRAG3_LOW_IDX = 12,
  455. NES_NIC_SQ_WQE_FRAG3_HIGH_IDX = 13,
  456. NES_NIC_SQ_WQE_FRAG4_LOW_IDX = 14,
  457. NES_NIC_SQ_WQE_FRAG4_HIGH_IDX = 15,
  458. };
  459. enum nes_iwarp_sq_wqe_word_idx {
  460. NES_IWARP_SQ_WQE_MISC_IDX = 0,
  461. NES_IWARP_SQ_WQE_TOTAL_PAYLOAD_IDX = 1,
  462. NES_IWARP_SQ_WQE_COMP_CTX_LOW_IDX = 2,
  463. NES_IWARP_SQ_WQE_COMP_CTX_HIGH_IDX = 3,
  464. NES_IWARP_SQ_WQE_COMP_SCRATCH_LOW_IDX = 4,
  465. NES_IWARP_SQ_WQE_COMP_SCRATCH_HIGH_IDX = 5,
  466. NES_IWARP_SQ_WQE_INV_STAG_LOW_IDX = 7,
  467. NES_IWARP_SQ_WQE_RDMA_TO_LOW_IDX = 8,
  468. NES_IWARP_SQ_WQE_RDMA_TO_HIGH_IDX = 9,
  469. NES_IWARP_SQ_WQE_RDMA_LENGTH_IDX = 10,
  470. NES_IWARP_SQ_WQE_RDMA_STAG_IDX = 11,
  471. NES_IWARP_SQ_WQE_IMM_DATA_START_IDX = 12,
  472. NES_IWARP_SQ_WQE_FRAG0_LOW_IDX = 16,
  473. NES_IWARP_SQ_WQE_FRAG0_HIGH_IDX = 17,
  474. NES_IWARP_SQ_WQE_LENGTH0_IDX = 18,
  475. NES_IWARP_SQ_WQE_STAG0_IDX = 19,
  476. NES_IWARP_SQ_WQE_FRAG1_LOW_IDX = 20,
  477. NES_IWARP_SQ_WQE_FRAG1_HIGH_IDX = 21,
  478. NES_IWARP_SQ_WQE_LENGTH1_IDX = 22,
  479. NES_IWARP_SQ_WQE_STAG1_IDX = 23,
  480. NES_IWARP_SQ_WQE_FRAG2_LOW_IDX = 24,
  481. NES_IWARP_SQ_WQE_FRAG2_HIGH_IDX = 25,
  482. NES_IWARP_SQ_WQE_LENGTH2_IDX = 26,
  483. NES_IWARP_SQ_WQE_STAG2_IDX = 27,
  484. NES_IWARP_SQ_WQE_FRAG3_LOW_IDX = 28,
  485. NES_IWARP_SQ_WQE_FRAG3_HIGH_IDX = 29,
  486. NES_IWARP_SQ_WQE_LENGTH3_IDX = 30,
  487. NES_IWARP_SQ_WQE_STAG3_IDX = 31,
  488. };
  489. enum nes_iwarp_sq_bind_wqe_word_idx {
  490. NES_IWARP_SQ_BIND_WQE_MR_IDX = 6,
  491. NES_IWARP_SQ_BIND_WQE_MW_IDX = 7,
  492. NES_IWARP_SQ_BIND_WQE_LENGTH_LOW_IDX = 8,
  493. NES_IWARP_SQ_BIND_WQE_LENGTH_HIGH_IDX = 9,
  494. NES_IWARP_SQ_BIND_WQE_VA_FBO_LOW_IDX = 10,
  495. NES_IWARP_SQ_BIND_WQE_VA_FBO_HIGH_IDX = 11,
  496. };
  497. enum nes_iwarp_sq_fmr_wqe_word_idx {
  498. NES_IWARP_SQ_FMR_WQE_MR_STAG_IDX = 7,
  499. NES_IWARP_SQ_FMR_WQE_LENGTH_LOW_IDX = 8,
  500. NES_IWARP_SQ_FMR_WQE_LENGTH_HIGH_IDX = 9,
  501. NES_IWARP_SQ_FMR_WQE_VA_FBO_LOW_IDX = 10,
  502. NES_IWARP_SQ_FMR_WQE_VA_FBO_HIGH_IDX = 11,
  503. NES_IWARP_SQ_FMR_WQE_PBL_ADDR_LOW_IDX = 12,
  504. NES_IWARP_SQ_FMR_WQE_PBL_ADDR_HIGH_IDX = 13,
  505. NES_IWARP_SQ_FMR_WQE_PBL_LENGTH_IDX = 14,
  506. };
  507. enum nes_iwarp_sq_fmr_opcodes {
  508. NES_IWARP_SQ_FMR_WQE_ZERO_BASED = (1<<6),
  509. NES_IWARP_SQ_FMR_WQE_PAGE_SIZE_4K = (0<<7),
  510. NES_IWARP_SQ_FMR_WQE_PAGE_SIZE_2M = (1<<7),
  511. NES_IWARP_SQ_FMR_WQE_RIGHTS_ENABLE_LOCAL_READ = (1<<16),
  512. NES_IWARP_SQ_FMR_WQE_RIGHTS_ENABLE_LOCAL_WRITE = (1<<17),
  513. NES_IWARP_SQ_FMR_WQE_RIGHTS_ENABLE_REMOTE_READ = (1<<18),
  514. NES_IWARP_SQ_FMR_WQE_RIGHTS_ENABLE_REMOTE_WRITE = (1<<19),
  515. NES_IWARP_SQ_FMR_WQE_RIGHTS_ENABLE_WINDOW_BIND = (1<<20),
  516. };
  517. #define NES_IWARP_SQ_FMR_WQE_MR_LENGTH_HIGH_MASK 0xFF;
  518. enum nes_iwarp_sq_locinv_wqe_word_idx {
  519. NES_IWARP_SQ_LOCINV_WQE_INV_STAG_IDX = 6,
  520. };
  521. enum nes_iwarp_rq_wqe_word_idx {
  522. NES_IWARP_RQ_WQE_TOTAL_PAYLOAD_IDX = 1,
  523. NES_IWARP_RQ_WQE_COMP_CTX_LOW_IDX = 2,
  524. NES_IWARP_RQ_WQE_COMP_CTX_HIGH_IDX = 3,
  525. NES_IWARP_RQ_WQE_COMP_SCRATCH_LOW_IDX = 4,
  526. NES_IWARP_RQ_WQE_COMP_SCRATCH_HIGH_IDX = 5,
  527. NES_IWARP_RQ_WQE_FRAG0_LOW_IDX = 8,
  528. NES_IWARP_RQ_WQE_FRAG0_HIGH_IDX = 9,
  529. NES_IWARP_RQ_WQE_LENGTH0_IDX = 10,
  530. NES_IWARP_RQ_WQE_STAG0_IDX = 11,
  531. NES_IWARP_RQ_WQE_FRAG1_LOW_IDX = 12,
  532. NES_IWARP_RQ_WQE_FRAG1_HIGH_IDX = 13,
  533. NES_IWARP_RQ_WQE_LENGTH1_IDX = 14,
  534. NES_IWARP_RQ_WQE_STAG1_IDX = 15,
  535. NES_IWARP_RQ_WQE_FRAG2_LOW_IDX = 16,
  536. NES_IWARP_RQ_WQE_FRAG2_HIGH_IDX = 17,
  537. NES_IWARP_RQ_WQE_LENGTH2_IDX = 18,
  538. NES_IWARP_RQ_WQE_STAG2_IDX = 19,
  539. NES_IWARP_RQ_WQE_FRAG3_LOW_IDX = 20,
  540. NES_IWARP_RQ_WQE_FRAG3_HIGH_IDX = 21,
  541. NES_IWARP_RQ_WQE_LENGTH3_IDX = 22,
  542. NES_IWARP_RQ_WQE_STAG3_IDX = 23,
  543. };
  544. enum nes_nic_sq_wqe_bits {
  545. NES_NIC_SQ_WQE_PHDR_CS_READY = (1<<21),
  546. NES_NIC_SQ_WQE_LSO_ENABLE = (1<<22),
  547. NES_NIC_SQ_WQE_TAGVALUE_ENABLE = (1<<23),
  548. NES_NIC_SQ_WQE_DISABLE_CHKSUM = (1<<30),
  549. NES_NIC_SQ_WQE_COMPLETION = (1<<31),
  550. };
  551. enum nes_nic_cqe_word_idx {
  552. NES_NIC_CQE_ACCQP_ID_IDX = 0,
  553. NES_NIC_CQE_TAG_PKT_TYPE_IDX = 2,
  554. NES_NIC_CQE_MISC_IDX = 3,
  555. };
  556. #define NES_PKT_TYPE_APBVT_BITS 0xC112
  557. #define NES_PKT_TYPE_APBVT_MASK 0xff3e
  558. #define NES_PKT_TYPE_PVALID_BITS 0x10000000
  559. #define NES_PKT_TYPE_PVALID_MASK 0x30000000
  560. #define NES_PKT_TYPE_TCPV4_BITS 0x0110
  561. #define NES_PKT_TYPE_TCPV4_MASK 0x3f30
  562. #define NES_PKT_TYPE_UDPV4_BITS 0x0210
  563. #define NES_PKT_TYPE_UDPV4_MASK 0x3f30
  564. #define NES_PKT_TYPE_IPV4_BITS 0x0010
  565. #define NES_PKT_TYPE_IPV4_MASK 0x3f30
  566. #define NES_PKT_TYPE_OTHER_BITS 0x0000
  567. #define NES_PKT_TYPE_OTHER_MASK 0x0030
  568. #define NES_NIC_CQE_ERRV_SHIFT 16
  569. enum nes_nic_ev_bits {
  570. NES_NIC_ERRV_BITS_MODE = (1<<0),
  571. NES_NIC_ERRV_BITS_IPV4_CSUM_ERR = (1<<1),
  572. NES_NIC_ERRV_BITS_TCPUDP_CSUM_ERR = (1<<2),
  573. NES_NIC_ERRV_BITS_WQE_OVERRUN = (1<<3),
  574. NES_NIC_ERRV_BITS_IPH_ERR = (1<<4),
  575. };
  576. enum nes_nic_cqe_bits {
  577. NES_NIC_CQE_ERRV_MASK = (0xff<<NES_NIC_CQE_ERRV_SHIFT),
  578. NES_NIC_CQE_SQ = (1<<24),
  579. NES_NIC_CQE_ACCQP_PORT = (1<<28),
  580. NES_NIC_CQE_ACCQP_VALID = (1<<29),
  581. NES_NIC_CQE_TAG_VALID = (1<<30),
  582. NES_NIC_CQE_VALID = (1<<31),
  583. };
  584. enum nes_aeqe_word_idx {
  585. NES_AEQE_COMP_CTXT_LOW_IDX = 0,
  586. NES_AEQE_COMP_CTXT_HIGH_IDX = 1,
  587. NES_AEQE_COMP_QP_CQ_ID_IDX = 2,
  588. NES_AEQE_MISC_IDX = 3,
  589. };
  590. enum nes_aeqe_bits {
  591. NES_AEQE_QP = (1<<16),
  592. NES_AEQE_CQ = (1<<17),
  593. NES_AEQE_SQ = (1<<18),
  594. NES_AEQE_INBOUND_RDMA = (1<<19),
  595. NES_AEQE_IWARP_STATE_MASK = (7<<20),
  596. NES_AEQE_TCP_STATE_MASK = (0xf<<24),
  597. NES_AEQE_Q2_DATA_WRITTEN = (0x3<<28),
  598. NES_AEQE_VALID = (1<<31),
  599. };
  600. #define NES_AEQE_IWARP_STATE_SHIFT 20
  601. #define NES_AEQE_TCP_STATE_SHIFT 24
  602. #define NES_AEQE_Q2_DATA_ETHERNET (1<<28)
  603. #define NES_AEQE_Q2_DATA_MPA (1<<29)
  604. enum nes_aeqe_iwarp_state {
  605. NES_AEQE_IWARP_STATE_NON_EXISTANT = 0,
  606. NES_AEQE_IWARP_STATE_IDLE = 1,
  607. NES_AEQE_IWARP_STATE_RTS = 2,
  608. NES_AEQE_IWARP_STATE_CLOSING = 3,
  609. NES_AEQE_IWARP_STATE_TERMINATE = 5,
  610. NES_AEQE_IWARP_STATE_ERROR = 6
  611. };
  612. enum nes_aeqe_tcp_state {
  613. NES_AEQE_TCP_STATE_NON_EXISTANT = 0,
  614. NES_AEQE_TCP_STATE_CLOSED = 1,
  615. NES_AEQE_TCP_STATE_LISTEN = 2,
  616. NES_AEQE_TCP_STATE_SYN_SENT = 3,
  617. NES_AEQE_TCP_STATE_SYN_RCVD = 4,
  618. NES_AEQE_TCP_STATE_ESTABLISHED = 5,
  619. NES_AEQE_TCP_STATE_CLOSE_WAIT = 6,
  620. NES_AEQE_TCP_STATE_FIN_WAIT_1 = 7,
  621. NES_AEQE_TCP_STATE_CLOSING = 8,
  622. NES_AEQE_TCP_STATE_LAST_ACK = 9,
  623. NES_AEQE_TCP_STATE_FIN_WAIT_2 = 10,
  624. NES_AEQE_TCP_STATE_TIME_WAIT = 11
  625. };
  626. enum nes_aeqe_aeid {
  627. NES_AEQE_AEID_AMP_UNALLOCATED_STAG = 0x0102,
  628. NES_AEQE_AEID_AMP_INVALID_STAG = 0x0103,
  629. NES_AEQE_AEID_AMP_BAD_QP = 0x0104,
  630. NES_AEQE_AEID_AMP_BAD_PD = 0x0105,
  631. NES_AEQE_AEID_AMP_BAD_STAG_KEY = 0x0106,
  632. NES_AEQE_AEID_AMP_BAD_STAG_INDEX = 0x0107,
  633. NES_AEQE_AEID_AMP_BOUNDS_VIOLATION = 0x0108,
  634. NES_AEQE_AEID_AMP_RIGHTS_VIOLATION = 0x0109,
  635. NES_AEQE_AEID_AMP_TO_WRAP = 0x010a,
  636. NES_AEQE_AEID_AMP_FASTREG_SHARED = 0x010b,
  637. NES_AEQE_AEID_AMP_FASTREG_VALID_STAG = 0x010c,
  638. NES_AEQE_AEID_AMP_FASTREG_MW_STAG = 0x010d,
  639. NES_AEQE_AEID_AMP_FASTREG_INVALID_RIGHTS = 0x010e,
  640. NES_AEQE_AEID_AMP_FASTREG_PBL_TABLE_OVERFLOW = 0x010f,
  641. NES_AEQE_AEID_AMP_FASTREG_INVALID_LENGTH = 0x0110,
  642. NES_AEQE_AEID_AMP_INVALIDATE_SHARED = 0x0111,
  643. NES_AEQE_AEID_AMP_INVALIDATE_NO_REMOTE_ACCESS_RIGHTS = 0x0112,
  644. NES_AEQE_AEID_AMP_INVALIDATE_MR_WITH_BOUND_WINDOWS = 0x0113,
  645. NES_AEQE_AEID_AMP_MWBIND_VALID_STAG = 0x0114,
  646. NES_AEQE_AEID_AMP_MWBIND_OF_MR_STAG = 0x0115,
  647. NES_AEQE_AEID_AMP_MWBIND_TO_ZERO_BASED_STAG = 0x0116,
  648. NES_AEQE_AEID_AMP_MWBIND_TO_MW_STAG = 0x0117,
  649. NES_AEQE_AEID_AMP_MWBIND_INVALID_RIGHTS = 0x0118,
  650. NES_AEQE_AEID_AMP_MWBIND_INVALID_BOUNDS = 0x0119,
  651. NES_AEQE_AEID_AMP_MWBIND_TO_INVALID_PARENT = 0x011a,
  652. NES_AEQE_AEID_AMP_MWBIND_BIND_DISABLED = 0x011b,
  653. NES_AEQE_AEID_BAD_CLOSE = 0x0201,
  654. NES_AEQE_AEID_RDMAP_ROE_BAD_LLP_CLOSE = 0x0202,
  655. NES_AEQE_AEID_CQ_OPERATION_ERROR = 0x0203,
  656. NES_AEQE_AEID_PRIV_OPERATION_DENIED = 0x0204,
  657. NES_AEQE_AEID_RDMA_READ_WHILE_ORD_ZERO = 0x0205,
  658. NES_AEQE_AEID_STAG_ZERO_INVALID = 0x0206,
  659. NES_AEQE_AEID_DDP_INVALID_MSN_GAP_IN_MSN = 0x0301,
  660. NES_AEQE_AEID_DDP_INVALID_MSN_RANGE_IS_NOT_VALID = 0x0302,
  661. NES_AEQE_AEID_DDP_UBE_DDP_MESSAGE_TOO_LONG_FOR_AVAILABLE_BUFFER = 0x0303,
  662. NES_AEQE_AEID_DDP_UBE_INVALID_DDP_VERSION = 0x0304,
  663. NES_AEQE_AEID_DDP_UBE_INVALID_MO = 0x0305,
  664. NES_AEQE_AEID_DDP_UBE_INVALID_MSN_NO_BUFFER_AVAILABLE = 0x0306,
  665. NES_AEQE_AEID_DDP_UBE_INVALID_QN = 0x0307,
  666. NES_AEQE_AEID_DDP_NO_L_BIT = 0x0308,
  667. NES_AEQE_AEID_RDMAP_ROE_INVALID_RDMAP_VERSION = 0x0311,
  668. NES_AEQE_AEID_RDMAP_ROE_UNEXPECTED_OPCODE = 0x0312,
  669. NES_AEQE_AEID_ROE_INVALID_RDMA_READ_REQUEST = 0x0313,
  670. NES_AEQE_AEID_ROE_INVALID_RDMA_WRITE_OR_READ_RESP = 0x0314,
  671. NES_AEQE_AEID_INVALID_ARP_ENTRY = 0x0401,
  672. NES_AEQE_AEID_INVALID_TCP_OPTION_RCVD = 0x0402,
  673. NES_AEQE_AEID_STALE_ARP_ENTRY = 0x0403,
  674. NES_AEQE_AEID_LLP_CLOSE_COMPLETE = 0x0501,
  675. NES_AEQE_AEID_LLP_CONNECTION_RESET = 0x0502,
  676. NES_AEQE_AEID_LLP_FIN_RECEIVED = 0x0503,
  677. NES_AEQE_AEID_LLP_RECEIVED_MARKER_AND_LENGTH_FIELDS_DONT_MATCH = 0x0504,
  678. NES_AEQE_AEID_LLP_RECEIVED_MPA_CRC_ERROR = 0x0505,
  679. NES_AEQE_AEID_LLP_SEGMENT_TOO_LARGE = 0x0506,
  680. NES_AEQE_AEID_LLP_SEGMENT_TOO_SMALL = 0x0507,
  681. NES_AEQE_AEID_LLP_SYN_RECEIVED = 0x0508,
  682. NES_AEQE_AEID_LLP_TERMINATE_RECEIVED = 0x0509,
  683. NES_AEQE_AEID_LLP_TOO_MANY_RETRIES = 0x050a,
  684. NES_AEQE_AEID_LLP_TOO_MANY_KEEPALIVE_RETRIES = 0x050b,
  685. NES_AEQE_AEID_RESET_SENT = 0x0601,
  686. NES_AEQE_AEID_TERMINATE_SENT = 0x0602,
  687. NES_AEQE_AEID_DDP_LCE_LOCAL_CATASTROPHIC = 0x0700
  688. };
  689. enum nes_iwarp_sq_opcodes {
  690. NES_IWARP_SQ_WQE_WRPDU = (1<<15),
  691. NES_IWARP_SQ_WQE_PSH = (1<<21),
  692. NES_IWARP_SQ_WQE_STREAMING = (1<<23),
  693. NES_IWARP_SQ_WQE_IMM_DATA = (1<<28),
  694. NES_IWARP_SQ_WQE_READ_FENCE = (1<<29),
  695. NES_IWARP_SQ_WQE_LOCAL_FENCE = (1<<30),
  696. NES_IWARP_SQ_WQE_SIGNALED_COMPL = (1<<31),
  697. };
  698. enum nes_iwarp_sq_wqe_bits {
  699. NES_IWARP_SQ_OP_RDMAW = 0,
  700. NES_IWARP_SQ_OP_RDMAR = 1,
  701. NES_IWARP_SQ_OP_SEND = 3,
  702. NES_IWARP_SQ_OP_SENDINV = 4,
  703. NES_IWARP_SQ_OP_SENDSE = 5,
  704. NES_IWARP_SQ_OP_SENDSEINV = 6,
  705. NES_IWARP_SQ_OP_BIND = 8,
  706. NES_IWARP_SQ_OP_FAST_REG = 9,
  707. NES_IWARP_SQ_OP_LOCINV = 10,
  708. NES_IWARP_SQ_OP_RDMAR_LOCINV = 11,
  709. NES_IWARP_SQ_OP_NOP = 12,
  710. };
  711. enum nes_iwarp_cqe_major_code {
  712. NES_IWARP_CQE_MAJOR_FLUSH = 1,
  713. NES_IWARP_CQE_MAJOR_DRV = 0x8000
  714. };
  715. enum nes_iwarp_cqe_minor_code {
  716. NES_IWARP_CQE_MINOR_FLUSH = 1
  717. };
  718. #define NES_EEPROM_READ_REQUEST (1<<16)
  719. #define NES_MAC_ADDR_VALID (1<<20)
  720. /*
  721. * NES index registers init values.
  722. */
  723. struct nes_init_values {
  724. u32 index;
  725. u32 data;
  726. u8 wrt;
  727. };
  728. /*
  729. * NES registers in BAR0.
  730. */
  731. struct nes_pci_regs {
  732. u32 int_status;
  733. u32 int_mask;
  734. u32 int_pending;
  735. u32 intf_int_status;
  736. u32 intf_int_mask;
  737. u32 other_regs[59]; /* pad out to 256 bytes for now */
  738. };
  739. #define NES_CQP_SQ_SIZE 128
  740. #define NES_CCQ_SIZE 128
  741. #define NES_NIC_WQ_SIZE 512
  742. #define NES_NIC_CTX_SIZE ((NES_NIC_CTX_RQ_SIZE_512) | (NES_NIC_CTX_SQ_SIZE_512))
  743. #define NES_NIC_BACK_STORE 0x00038000
  744. struct nes_device;
  745. struct nes_hw_nic_qp_context {
  746. __le32 context_words[6];
  747. };
  748. struct nes_hw_nic_sq_wqe {
  749. __le32 wqe_words[16];
  750. };
  751. struct nes_hw_nic_rq_wqe {
  752. __le32 wqe_words[16];
  753. };
  754. struct nes_hw_nic_cqe {
  755. __le32 cqe_words[4];
  756. };
  757. struct nes_hw_cqp_qp_context {
  758. __le32 context_words[4];
  759. };
  760. struct nes_hw_cqp_wqe {
  761. __le32 wqe_words[16];
  762. };
  763. struct nes_hw_qp_wqe {
  764. __le32 wqe_words[32];
  765. };
  766. struct nes_hw_cqe {
  767. __le32 cqe_words[8];
  768. };
  769. struct nes_hw_ceqe {
  770. __le32 ceqe_words[2];
  771. };
  772. struct nes_hw_aeqe {
  773. __le32 aeqe_words[4];
  774. };
  775. struct nes_cqp_request {
  776. union {
  777. u64 cqp_callback_context;
  778. void *cqp_callback_pointer;
  779. };
  780. wait_queue_head_t waitq;
  781. struct nes_hw_cqp_wqe cqp_wqe;
  782. struct list_head list;
  783. atomic_t refcount;
  784. void (*cqp_callback)(struct nes_device *nesdev, struct nes_cqp_request *cqp_request);
  785. u16 major_code;
  786. u16 minor_code;
  787. u8 waiting;
  788. u8 request_done;
  789. u8 dynamic;
  790. u8 callback;
  791. };
  792. struct nes_hw_cqp {
  793. struct nes_hw_cqp_wqe *sq_vbase;
  794. dma_addr_t sq_pbase;
  795. spinlock_t lock;
  796. wait_queue_head_t waitq;
  797. u16 qp_id;
  798. u16 sq_head;
  799. u16 sq_tail;
  800. u16 sq_size;
  801. };
  802. #define NES_FIRST_FRAG_SIZE 128
  803. struct nes_first_frag {
  804. u8 buffer[NES_FIRST_FRAG_SIZE];
  805. };
  806. struct nes_hw_nic {
  807. struct nes_first_frag *first_frag_vbase; /* virtual address of first frags */
  808. struct nes_hw_nic_sq_wqe *sq_vbase; /* virtual address of sq */
  809. struct nes_hw_nic_rq_wqe *rq_vbase; /* virtual address of rq */
  810. struct sk_buff *tx_skb[NES_NIC_WQ_SIZE];
  811. struct sk_buff *rx_skb[NES_NIC_WQ_SIZE];
  812. dma_addr_t frag_paddr[NES_NIC_WQ_SIZE];
  813. unsigned long first_frag_overflow[BITS_TO_LONGS(NES_NIC_WQ_SIZE)];
  814. dma_addr_t sq_pbase; /* PCI memory for host rings */
  815. dma_addr_t rq_pbase; /* PCI memory for host rings */
  816. u16 qp_id;
  817. u16 sq_head;
  818. u16 sq_tail;
  819. u16 sq_size;
  820. u16 rq_head;
  821. u16 rq_tail;
  822. u16 rq_size;
  823. u8 replenishing_rq;
  824. u8 reserved;
  825. spinlock_t rq_lock;
  826. };
  827. struct nes_hw_nic_cq {
  828. struct nes_hw_nic_cqe volatile *cq_vbase; /* PCI memory for host rings */
  829. void (*ce_handler)(struct nes_device *nesdev, struct nes_hw_nic_cq *cq);
  830. dma_addr_t cq_pbase; /* PCI memory for host rings */
  831. int rx_cqes_completed;
  832. int cqe_allocs_pending;
  833. int rx_pkts_indicated;
  834. u16 cq_head;
  835. u16 cq_size;
  836. u16 cq_number;
  837. u8 cqes_pending;
  838. };
  839. struct nes_hw_qp {
  840. struct nes_hw_qp_wqe *sq_vbase; /* PCI memory for host rings */
  841. struct nes_hw_qp_wqe *rq_vbase; /* PCI memory for host rings */
  842. void *q2_vbase; /* PCI memory for host rings */
  843. dma_addr_t sq_pbase; /* PCI memory for host rings */
  844. dma_addr_t rq_pbase; /* PCI memory for host rings */
  845. dma_addr_t q2_pbase; /* PCI memory for host rings */
  846. u32 qp_id;
  847. u16 sq_head;
  848. u16 sq_tail;
  849. u16 sq_size;
  850. u16 rq_head;
  851. u16 rq_tail;
  852. u16 rq_size;
  853. u8 rq_encoded_size;
  854. u8 sq_encoded_size;
  855. };
  856. struct nes_hw_cq {
  857. struct nes_hw_cqe *cq_vbase; /* PCI memory for host rings */
  858. void (*ce_handler)(struct nes_device *nesdev, struct nes_hw_cq *cq);
  859. dma_addr_t cq_pbase; /* PCI memory for host rings */
  860. u16 cq_head;
  861. u16 cq_size;
  862. u16 cq_number;
  863. };
  864. struct nes_hw_ceq {
  865. struct nes_hw_ceqe volatile *ceq_vbase; /* PCI memory for host rings */
  866. dma_addr_t ceq_pbase; /* PCI memory for host rings */
  867. u16 ceq_head;
  868. u16 ceq_size;
  869. };
  870. struct nes_hw_aeq {
  871. struct nes_hw_aeqe volatile *aeq_vbase; /* PCI memory for host rings */
  872. dma_addr_t aeq_pbase; /* PCI memory for host rings */
  873. u16 aeq_head;
  874. u16 aeq_size;
  875. };
  876. struct nic_qp_map {
  877. u8 qpid;
  878. u8 nic_index;
  879. u8 logical_port;
  880. u8 is_hnic;
  881. };
  882. #define NES_CQP_ARP_AEQ_INDEX_MASK 0x000f0000
  883. #define NES_CQP_ARP_AEQ_INDEX_SHIFT 16
  884. #define NES_CQP_APBVT_ADD 0x00008000
  885. #define NES_CQP_APBVT_NIC_SHIFT 16
  886. #define NES_ARP_ADD 1
  887. #define NES_ARP_DELETE 2
  888. #define NES_ARP_RESOLVE 3
  889. #define NES_MAC_SW_IDLE 0
  890. #define NES_MAC_SW_INTERRUPT 1
  891. #define NES_MAC_SW_MH 2
  892. struct nes_arp_entry {
  893. u32 ip_addr;
  894. u8 mac_addr[ETH_ALEN];
  895. };
  896. #define NES_NIC_FAST_TIMER 96
  897. #define NES_NIC_FAST_TIMER_LOW 40
  898. #define NES_NIC_FAST_TIMER_HIGH 1000
  899. #define DEFAULT_NES_QL_HIGH 256
  900. #define DEFAULT_NES_QL_LOW 16
  901. #define DEFAULT_NES_QL_TARGET 64
  902. #define DEFAULT_JUMBO_NES_QL_LOW 12
  903. #define DEFAULT_JUMBO_NES_QL_TARGET 40
  904. #define DEFAULT_JUMBO_NES_QL_HIGH 128
  905. #define NES_NIC_CQ_DOWNWARD_TREND 16
  906. #define NES_PFT_SIZE 48
  907. struct nes_hw_tune_timer {
  908. /* u16 cq_count; */
  909. u16 threshold_low;
  910. u16 threshold_target;
  911. u16 threshold_high;
  912. u16 timer_in_use;
  913. u16 timer_in_use_old;
  914. u16 timer_in_use_min;
  915. u16 timer_in_use_max;
  916. u8 timer_direction_upward;
  917. u8 timer_direction_downward;
  918. u16 cq_count_old;
  919. u8 cq_direction_downward;
  920. };
  921. #define NES_TIMER_INT_LIMIT 2
  922. #define NES_TIMER_INT_LIMIT_DYNAMIC 10
  923. #define NES_TIMER_ENABLE_LIMIT 4
  924. #define NES_MAX_LINK_INTERRUPTS 128
  925. #define NES_MAX_LINK_CHECK 200
  926. #define NES_MAX_LRO_DESCRIPTORS 32
  927. #define NES_LRO_MAX_AGGR 64
  928. struct nes_adapter {
  929. u64 fw_ver;
  930. unsigned long *allocated_qps;
  931. unsigned long *allocated_cqs;
  932. unsigned long *allocated_mrs;
  933. unsigned long *allocated_pds;
  934. unsigned long *allocated_arps;
  935. struct nes_qp **qp_table;
  936. struct workqueue_struct *work_q;
  937. struct list_head list;
  938. struct list_head active_listeners;
  939. /* list of the netdev's associated with each logical port */
  940. struct list_head nesvnic_list[4];
  941. struct timer_list mh_timer;
  942. struct timer_list lc_timer;
  943. struct work_struct work;
  944. spinlock_t resource_lock;
  945. spinlock_t phy_lock;
  946. spinlock_t pbl_lock;
  947. spinlock_t periodic_timer_lock;
  948. struct nes_arp_entry arp_table[NES_MAX_ARP_TABLE_SIZE];
  949. /* Adapter CEQ and AEQs */
  950. struct nes_hw_ceq ceq[16];
  951. struct nes_hw_aeq aeq[8];
  952. struct nes_hw_tune_timer tune_timer;
  953. unsigned long doorbell_start;
  954. u32 hw_rev;
  955. u32 vendor_id;
  956. u32 vendor_part_id;
  957. u32 device_cap_flags;
  958. u32 tick_delta;
  959. u32 timer_int_req;
  960. u32 arp_table_size;
  961. u32 next_arp_index;
  962. u32 max_mr;
  963. u32 max_256pbl;
  964. u32 max_4kpbl;
  965. u32 free_256pbl;
  966. u32 free_4kpbl;
  967. u32 max_mr_size;
  968. u32 max_qp;
  969. u32 next_qp;
  970. u32 max_irrq;
  971. u32 max_qp_wr;
  972. u32 max_sge;
  973. u32 max_cq;
  974. u32 next_cq;
  975. u32 max_cqe;
  976. u32 max_pd;
  977. u32 base_pd;
  978. u32 next_pd;
  979. u32 hte_index_mask;
  980. /* EEPROM information */
  981. u32 rx_pool_size;
  982. u32 tx_pool_size;
  983. u32 rx_threshold;
  984. u32 tcp_timer_core_clk_divisor;
  985. u32 iwarp_config;
  986. u32 cm_config;
  987. u32 sws_timer_config;
  988. u32 tcp_config1;
  989. u32 wqm_wat;
  990. u32 core_clock;
  991. u32 firmware_version;
  992. u32 nic_rx_eth_route_err;
  993. u32 et_rx_coalesce_usecs;
  994. u32 et_rx_max_coalesced_frames;
  995. u32 et_rx_coalesce_usecs_irq;
  996. u32 et_rx_max_coalesced_frames_irq;
  997. u32 et_pkt_rate_low;
  998. u32 et_rx_coalesce_usecs_low;
  999. u32 et_rx_max_coalesced_frames_low;
  1000. u32 et_pkt_rate_high;
  1001. u32 et_rx_coalesce_usecs_high;
  1002. u32 et_rx_max_coalesced_frames_high;
  1003. u32 et_rate_sample_interval;
  1004. u32 timer_int_limit;
  1005. u32 wqm_quanta;
  1006. /* Adapter base MAC address */
  1007. u32 mac_addr_low;
  1008. u16 mac_addr_high;
  1009. u16 firmware_eeprom_offset;
  1010. u16 software_eeprom_offset;
  1011. u16 max_irrq_wr;
  1012. /* pd config for each port */
  1013. u16 pd_config_size[4];
  1014. u16 pd_config_base[4];
  1015. u16 link_interrupt_count[4];
  1016. u8 crit_error_count[32];
  1017. /* the phy index for each port */
  1018. u8 phy_index[4];
  1019. u8 mac_sw_state[4];
  1020. u8 mac_link_down[4];
  1021. u8 phy_type[4];
  1022. u8 log_port;
  1023. /* PCI information */
  1024. unsigned int devfn;
  1025. unsigned char bus_number;
  1026. unsigned char OneG_Mode;
  1027. unsigned char ref_count;
  1028. u8 netdev_count;
  1029. u8 netdev_max; /* from host nic address count in EEPROM */
  1030. u8 port_count;
  1031. u8 virtwq;
  1032. u8 send_term_ok;
  1033. u8 et_use_adaptive_rx_coalesce;
  1034. u8 adapter_fcn_count;
  1035. u8 pft_mcast_map[NES_PFT_SIZE];
  1036. };
  1037. struct nes_pbl {
  1038. u64 *pbl_vbase;
  1039. dma_addr_t pbl_pbase;
  1040. struct page *page;
  1041. unsigned long user_base;
  1042. u32 pbl_size;
  1043. struct list_head list;
  1044. /* TODO: need to add list for two level tables */
  1045. };
  1046. #define NES_4K_PBL_CHUNK_SIZE 4096
  1047. struct nes_fast_mr_wqe_pbl {
  1048. u64 *kva;
  1049. dma_addr_t paddr;
  1050. };
  1051. struct nes_ib_fast_reg_page_list {
  1052. struct ib_fast_reg_page_list ibfrpl;
  1053. struct nes_fast_mr_wqe_pbl nes_wqe_pbl;
  1054. u64 pbl;
  1055. };
  1056. struct nes_listener {
  1057. struct work_struct work;
  1058. struct workqueue_struct *wq;
  1059. struct nes_vnic *nesvnic;
  1060. struct iw_cm_id *cm_id;
  1061. struct list_head list;
  1062. unsigned long socket;
  1063. u8 accept_failed;
  1064. };
  1065. struct nes_ib_device;
  1066. struct nes_vnic {
  1067. struct nes_ib_device *nesibdev;
  1068. u64 sq_full;
  1069. u64 tso_requests;
  1070. u64 segmented_tso_requests;
  1071. u64 linearized_skbs;
  1072. u64 tx_sw_dropped;
  1073. u64 endnode_nstat_rx_discard;
  1074. u64 endnode_nstat_rx_octets;
  1075. u64 endnode_nstat_rx_frames;
  1076. u64 endnode_nstat_tx_octets;
  1077. u64 endnode_nstat_tx_frames;
  1078. u64 endnode_ipv4_tcp_retransmits;
  1079. /* void *mem; */
  1080. struct nes_device *nesdev;
  1081. struct net_device *netdev;
  1082. struct vlan_group *vlan_grp;
  1083. atomic_t rx_skbs_needed;
  1084. atomic_t rx_skb_timer_running;
  1085. int budget;
  1086. u32 msg_enable;
  1087. /* u32 tx_avail; */
  1088. __be32 local_ipaddr;
  1089. struct napi_struct napi;
  1090. spinlock_t tx_lock; /* could use netdev tx lock? */
  1091. struct timer_list rq_wqes_timer;
  1092. u32 nic_mem_size;
  1093. void *nic_vbase;
  1094. dma_addr_t nic_pbase;
  1095. struct nes_hw_nic nic;
  1096. struct nes_hw_nic_cq nic_cq;
  1097. u32 mcrq_qp_id;
  1098. struct nes_ucontext *mcrq_ucontext;
  1099. struct nes_cqp_request* (*get_cqp_request)(struct nes_device *nesdev);
  1100. void (*post_cqp_request)(struct nes_device*, struct nes_cqp_request *);
  1101. int (*mcrq_mcast_filter)( struct nes_vnic* nesvnic, __u8* dmi_addr );
  1102. struct net_device_stats netstats;
  1103. /* used to put the netdev on the adapters logical port list */
  1104. struct list_head list;
  1105. u16 max_frame_size;
  1106. u8 netdev_open;
  1107. u8 linkup;
  1108. u8 logical_port;
  1109. u8 netdev_index; /* might not be needed, indexes nesdev->netdev */
  1110. u8 perfect_filter_index;
  1111. u8 nic_index;
  1112. u8 qp_nic_index[4];
  1113. u8 next_qp_nic_index;
  1114. u8 of_device_registered;
  1115. u8 rdma_enabled;
  1116. u8 rx_checksum_disabled;
  1117. u32 lro_max_aggr;
  1118. struct net_lro_mgr lro_mgr;
  1119. struct net_lro_desc lro_desc[NES_MAX_LRO_DESCRIPTORS];
  1120. };
  1121. struct nes_ib_device {
  1122. struct ib_device ibdev;
  1123. struct nes_vnic *nesvnic;
  1124. /* Virtual RNIC Limits */
  1125. u32 max_mr;
  1126. u32 max_qp;
  1127. u32 max_cq;
  1128. u32 max_pd;
  1129. u32 num_mr;
  1130. u32 num_qp;
  1131. u32 num_cq;
  1132. u32 num_pd;
  1133. };
  1134. enum nes_hdrct_flags {
  1135. DDP_LEN_FLAG = 0x80,
  1136. DDP_HDR_FLAG = 0x40,
  1137. RDMA_HDR_FLAG = 0x20
  1138. };
  1139. enum nes_term_layers {
  1140. LAYER_RDMA = 0,
  1141. LAYER_DDP = 1,
  1142. LAYER_MPA = 2
  1143. };
  1144. enum nes_term_error_types {
  1145. RDMAP_CATASTROPHIC = 0,
  1146. RDMAP_REMOTE_PROT = 1,
  1147. RDMAP_REMOTE_OP = 2,
  1148. DDP_CATASTROPHIC = 0,
  1149. DDP_TAGGED_BUFFER = 1,
  1150. DDP_UNTAGGED_BUFFER = 2,
  1151. DDP_LLP = 3
  1152. };
  1153. enum nes_term_rdma_errors {
  1154. RDMAP_INV_STAG = 0x00,
  1155. RDMAP_INV_BOUNDS = 0x01,
  1156. RDMAP_ACCESS = 0x02,
  1157. RDMAP_UNASSOC_STAG = 0x03,
  1158. RDMAP_TO_WRAP = 0x04,
  1159. RDMAP_INV_RDMAP_VER = 0x05,
  1160. RDMAP_UNEXPECTED_OP = 0x06,
  1161. RDMAP_CATASTROPHIC_LOCAL = 0x07,
  1162. RDMAP_CATASTROPHIC_GLOBAL = 0x08,
  1163. RDMAP_CANT_INV_STAG = 0x09,
  1164. RDMAP_UNSPECIFIED = 0xff
  1165. };
  1166. enum nes_term_ddp_errors {
  1167. DDP_CATASTROPHIC_LOCAL = 0x00,
  1168. DDP_TAGGED_INV_STAG = 0x00,
  1169. DDP_TAGGED_BOUNDS = 0x01,
  1170. DDP_TAGGED_UNASSOC_STAG = 0x02,
  1171. DDP_TAGGED_TO_WRAP = 0x03,
  1172. DDP_TAGGED_INV_DDP_VER = 0x04,
  1173. DDP_UNTAGGED_INV_QN = 0x01,
  1174. DDP_UNTAGGED_INV_MSN_NO_BUF = 0x02,
  1175. DDP_UNTAGGED_INV_MSN_RANGE = 0x03,
  1176. DDP_UNTAGGED_INV_MO = 0x04,
  1177. DDP_UNTAGGED_INV_TOO_LONG = 0x05,
  1178. DDP_UNTAGGED_INV_DDP_VER = 0x06
  1179. };
  1180. enum nes_term_mpa_errors {
  1181. MPA_CLOSED = 0x01,
  1182. MPA_CRC = 0x02,
  1183. MPA_MARKER = 0x03,
  1184. MPA_REQ_RSP = 0x04,
  1185. };
  1186. struct nes_terminate_hdr {
  1187. u8 layer_etype;
  1188. u8 error_code;
  1189. u8 hdrct;
  1190. u8 rsvd;
  1191. };
  1192. /* Used to determine how to fill in terminate error codes */
  1193. #define IWARP_OPCODE_WRITE 0
  1194. #define IWARP_OPCODE_READREQ 1
  1195. #define IWARP_OPCODE_READRSP 2
  1196. #define IWARP_OPCODE_SEND 3
  1197. #define IWARP_OPCODE_SEND_INV 4
  1198. #define IWARP_OPCODE_SEND_SE 5
  1199. #define IWARP_OPCODE_SEND_SE_INV 6
  1200. #define IWARP_OPCODE_TERM 7
  1201. /* These values are used only during terminate processing */
  1202. #define TERM_DDP_LEN_TAGGED 14
  1203. #define TERM_DDP_LEN_UNTAGGED 18
  1204. #define TERM_RDMA_LEN 28
  1205. #define RDMA_OPCODE_MASK 0x0f
  1206. #define RDMA_READ_REQ_OPCODE 1
  1207. #define BAD_FRAME_OFFSET 64
  1208. #define CQE_MAJOR_DRV 0x8000
  1209. #define nes_vlan_rx vlan_hwaccel_receive_skb
  1210. #define nes_netif_rx netif_receive_skb
  1211. #endif /* __NES_HW_H */