via82cxxx.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509
  1. /*
  2. * VIA IDE driver for Linux. Supported southbridges:
  3. *
  4. * vt82c576, vt82c586, vt82c586a, vt82c586b, vt82c596a, vt82c596b,
  5. * vt82c686, vt82c686a, vt82c686b, vt8231, vt8233, vt8233c, vt8233a,
  6. * vt8235, vt8237, vt8237a
  7. *
  8. * Copyright (c) 2000-2002 Vojtech Pavlik
  9. * Copyright (c) 2007 Bartlomiej Zolnierkiewicz
  10. *
  11. * Based on the work of:
  12. * Michel Aubry
  13. * Jeff Garzik
  14. * Andre Hedrick
  15. *
  16. * Documentation:
  17. * Obsolete device documentation publically available from via.com.tw
  18. * Current device documentation available under NDA only
  19. */
  20. /*
  21. * This program is free software; you can redistribute it and/or modify it
  22. * under the terms of the GNU General Public License version 2 as published by
  23. * the Free Software Foundation.
  24. */
  25. #include <linux/module.h>
  26. #include <linux/kernel.h>
  27. #include <linux/pci.h>
  28. #include <linux/init.h>
  29. #include <linux/ide.h>
  30. #include <linux/dmi.h>
  31. #ifdef CONFIG_PPC_CHRP
  32. #include <asm/processor.h>
  33. #endif
  34. #define DRV_NAME "via82cxxx"
  35. #define VIA_IDE_ENABLE 0x40
  36. #define VIA_IDE_CONFIG 0x41
  37. #define VIA_FIFO_CONFIG 0x43
  38. #define VIA_MISC_1 0x44
  39. #define VIA_MISC_2 0x45
  40. #define VIA_MISC_3 0x46
  41. #define VIA_DRIVE_TIMING 0x48
  42. #define VIA_8BIT_TIMING 0x4e
  43. #define VIA_ADDRESS_SETUP 0x4c
  44. #define VIA_UDMA_TIMING 0x50
  45. #define VIA_BAD_PREQ 0x01 /* Crashes if PREQ# till DDACK# set */
  46. #define VIA_BAD_CLK66 0x02 /* 66 MHz clock doesn't work correctly */
  47. #define VIA_SET_FIFO 0x04 /* Needs to have FIFO split set */
  48. #define VIA_NO_UNMASK 0x08 /* Doesn't work with IRQ unmasking on */
  49. #define VIA_BAD_ID 0x10 /* Has wrong vendor ID (0x1107) */
  50. #define VIA_BAD_AST 0x20 /* Don't touch Address Setup Timing */
  51. /*
  52. * VIA SouthBridge chips.
  53. */
  54. static struct via_isa_bridge {
  55. char *name;
  56. u16 id;
  57. u8 rev_min;
  58. u8 rev_max;
  59. u8 udma_mask;
  60. u8 flags;
  61. } via_isa_bridges[] = {
  62. { "vx855", PCI_DEVICE_ID_VIA_VX855, 0x00, 0x2f, ATA_UDMA6, VIA_BAD_AST },
  63. { "vx800", PCI_DEVICE_ID_VIA_VX800, 0x00, 0x2f, ATA_UDMA6, VIA_BAD_AST },
  64. { "cx700", PCI_DEVICE_ID_VIA_CX700, 0x00, 0x2f, ATA_UDMA6, VIA_BAD_AST },
  65. { "vt8237s", PCI_DEVICE_ID_VIA_8237S, 0x00, 0x2f, ATA_UDMA6, VIA_BAD_AST },
  66. { "vt6410", PCI_DEVICE_ID_VIA_6410, 0x00, 0x2f, ATA_UDMA6, VIA_BAD_AST },
  67. { "vt8251", PCI_DEVICE_ID_VIA_8251, 0x00, 0x2f, ATA_UDMA6, VIA_BAD_AST },
  68. { "vt8237", PCI_DEVICE_ID_VIA_8237, 0x00, 0x2f, ATA_UDMA6, VIA_BAD_AST },
  69. { "vt8237a", PCI_DEVICE_ID_VIA_8237A, 0x00, 0x2f, ATA_UDMA6, VIA_BAD_AST },
  70. { "vt8235", PCI_DEVICE_ID_VIA_8235, 0x00, 0x2f, ATA_UDMA6, VIA_BAD_AST },
  71. { "vt8233a", PCI_DEVICE_ID_VIA_8233A, 0x00, 0x2f, ATA_UDMA6, VIA_BAD_AST },
  72. { "vt8233c", PCI_DEVICE_ID_VIA_8233C_0, 0x00, 0x2f, ATA_UDMA5, },
  73. { "vt8233", PCI_DEVICE_ID_VIA_8233_0, 0x00, 0x2f, ATA_UDMA5, },
  74. { "vt8231", PCI_DEVICE_ID_VIA_8231, 0x00, 0x2f, ATA_UDMA5, },
  75. { "vt82c686b", PCI_DEVICE_ID_VIA_82C686, 0x40, 0x4f, ATA_UDMA5, },
  76. { "vt82c686a", PCI_DEVICE_ID_VIA_82C686, 0x10, 0x2f, ATA_UDMA4, },
  77. { "vt82c686", PCI_DEVICE_ID_VIA_82C686, 0x00, 0x0f, ATA_UDMA2, VIA_BAD_CLK66 },
  78. { "vt82c596b", PCI_DEVICE_ID_VIA_82C596, 0x10, 0x2f, ATA_UDMA4, },
  79. { "vt82c596a", PCI_DEVICE_ID_VIA_82C596, 0x00, 0x0f, ATA_UDMA2, VIA_BAD_CLK66 },
  80. { "vt82c586b", PCI_DEVICE_ID_VIA_82C586_0, 0x47, 0x4f, ATA_UDMA2, VIA_SET_FIFO },
  81. { "vt82c586b", PCI_DEVICE_ID_VIA_82C586_0, 0x40, 0x46, ATA_UDMA2, VIA_SET_FIFO | VIA_BAD_PREQ },
  82. { "vt82c586b", PCI_DEVICE_ID_VIA_82C586_0, 0x30, 0x3f, ATA_UDMA2, VIA_SET_FIFO },
  83. { "vt82c586a", PCI_DEVICE_ID_VIA_82C586_0, 0x20, 0x2f, ATA_UDMA2, VIA_SET_FIFO },
  84. { "vt82c586", PCI_DEVICE_ID_VIA_82C586_0, 0x00, 0x0f, 0x00, VIA_SET_FIFO },
  85. { "vt82c576", PCI_DEVICE_ID_VIA_82C576, 0x00, 0x2f, 0x00, VIA_SET_FIFO | VIA_NO_UNMASK },
  86. { "vt82c576", PCI_DEVICE_ID_VIA_82C576, 0x00, 0x2f, 0x00, VIA_SET_FIFO | VIA_NO_UNMASK | VIA_BAD_ID },
  87. { NULL }
  88. };
  89. static unsigned int via_clock;
  90. static char *via_dma[] = { "16", "25", "33", "44", "66", "100", "133" };
  91. struct via82cxxx_dev
  92. {
  93. struct via_isa_bridge *via_config;
  94. unsigned int via_80w;
  95. };
  96. /**
  97. * via_set_speed - write timing registers
  98. * @dev: PCI device
  99. * @dn: device
  100. * @timing: IDE timing data to use
  101. *
  102. * via_set_speed writes timing values to the chipset registers
  103. */
  104. static void via_set_speed(ide_hwif_t *hwif, u8 dn, struct ide_timing *timing)
  105. {
  106. struct pci_dev *dev = to_pci_dev(hwif->dev);
  107. struct ide_host *host = pci_get_drvdata(dev);
  108. struct via82cxxx_dev *vdev = host->host_priv;
  109. u8 t;
  110. if (~vdev->via_config->flags & VIA_BAD_AST) {
  111. pci_read_config_byte(dev, VIA_ADDRESS_SETUP, &t);
  112. t = (t & ~(3 << ((3 - dn) << 1))) | ((clamp_val(timing->setup, 1, 4) - 1) << ((3 - dn) << 1));
  113. pci_write_config_byte(dev, VIA_ADDRESS_SETUP, t);
  114. }
  115. pci_write_config_byte(dev, VIA_8BIT_TIMING + (1 - (dn >> 1)),
  116. ((clamp_val(timing->act8b, 1, 16) - 1) << 4) | (clamp_val(timing->rec8b, 1, 16) - 1));
  117. pci_write_config_byte(dev, VIA_DRIVE_TIMING + (3 - dn),
  118. ((clamp_val(timing->active, 1, 16) - 1) << 4) | (clamp_val(timing->recover, 1, 16) - 1));
  119. switch (vdev->via_config->udma_mask) {
  120. case ATA_UDMA2: t = timing->udma ? (0xe0 | (clamp_val(timing->udma, 2, 5) - 2)) : 0x03; break;
  121. case ATA_UDMA4: t = timing->udma ? (0xe8 | (clamp_val(timing->udma, 2, 9) - 2)) : 0x0f; break;
  122. case ATA_UDMA5: t = timing->udma ? (0xe0 | (clamp_val(timing->udma, 2, 9) - 2)) : 0x07; break;
  123. case ATA_UDMA6: t = timing->udma ? (0xe0 | (clamp_val(timing->udma, 2, 9) - 2)) : 0x07; break;
  124. default: return;
  125. }
  126. pci_write_config_byte(dev, VIA_UDMA_TIMING + (3 - dn), t);
  127. }
  128. /**
  129. * via_set_drive - configure transfer mode
  130. * @drive: Drive to set up
  131. * @speed: desired speed
  132. *
  133. * via_set_drive() computes timing values configures the chipset to
  134. * a desired transfer mode. It also can be called by upper layers.
  135. */
  136. static void via_set_drive(ide_drive_t *drive, const u8 speed)
  137. {
  138. ide_hwif_t *hwif = drive->hwif;
  139. ide_drive_t *peer = ide_get_pair_dev(drive);
  140. struct pci_dev *dev = to_pci_dev(hwif->dev);
  141. struct ide_host *host = pci_get_drvdata(dev);
  142. struct via82cxxx_dev *vdev = host->host_priv;
  143. struct ide_timing t, p;
  144. unsigned int T, UT;
  145. T = 1000000000 / via_clock;
  146. switch (vdev->via_config->udma_mask) {
  147. case ATA_UDMA2: UT = T; break;
  148. case ATA_UDMA4: UT = T/2; break;
  149. case ATA_UDMA5: UT = T/3; break;
  150. case ATA_UDMA6: UT = T/4; break;
  151. default: UT = T;
  152. }
  153. ide_timing_compute(drive, speed, &t, T, UT);
  154. if (peer) {
  155. ide_timing_compute(peer, peer->current_speed, &p, T, UT);
  156. ide_timing_merge(&p, &t, &t, IDE_TIMING_8BIT);
  157. }
  158. via_set_speed(hwif, drive->dn, &t);
  159. }
  160. /**
  161. * via_set_pio_mode - set host controller for PIO mode
  162. * @drive: drive
  163. * @pio: PIO mode number
  164. *
  165. * A callback from the upper layers for PIO-only tuning.
  166. */
  167. static void via_set_pio_mode(ide_drive_t *drive, const u8 pio)
  168. {
  169. via_set_drive(drive, XFER_PIO_0 + pio);
  170. }
  171. static struct via_isa_bridge *via_config_find(struct pci_dev **isa)
  172. {
  173. struct via_isa_bridge *via_config;
  174. for (via_config = via_isa_bridges; via_config->id; via_config++)
  175. if ((*isa = pci_get_device(PCI_VENDOR_ID_VIA +
  176. !!(via_config->flags & VIA_BAD_ID),
  177. via_config->id, NULL))) {
  178. if ((*isa)->revision >= via_config->rev_min &&
  179. (*isa)->revision <= via_config->rev_max)
  180. break;
  181. pci_dev_put(*isa);
  182. }
  183. return via_config;
  184. }
  185. /*
  186. * Check and handle 80-wire cable presence
  187. */
  188. static void via_cable_detect(struct via82cxxx_dev *vdev, u32 u)
  189. {
  190. int i;
  191. switch (vdev->via_config->udma_mask) {
  192. case ATA_UDMA4:
  193. for (i = 24; i >= 0; i -= 8)
  194. if (((u >> (i & 16)) & 8) &&
  195. ((u >> i) & 0x20) &&
  196. (((u >> i) & 7) < 2)) {
  197. /*
  198. * 2x PCI clock and
  199. * UDMA w/ < 3T/cycle
  200. */
  201. vdev->via_80w |= (1 << (1 - (i >> 4)));
  202. }
  203. break;
  204. case ATA_UDMA5:
  205. for (i = 24; i >= 0; i -= 8)
  206. if (((u >> i) & 0x10) ||
  207. (((u >> i) & 0x20) &&
  208. (((u >> i) & 7) < 4))) {
  209. /* BIOS 80-wire bit or
  210. * UDMA w/ < 60ns/cycle
  211. */
  212. vdev->via_80w |= (1 << (1 - (i >> 4)));
  213. }
  214. break;
  215. case ATA_UDMA6:
  216. for (i = 24; i >= 0; i -= 8)
  217. if (((u >> i) & 0x10) ||
  218. (((u >> i) & 0x20) &&
  219. (((u >> i) & 7) < 6))) {
  220. /* BIOS 80-wire bit or
  221. * UDMA w/ < 60ns/cycle
  222. */
  223. vdev->via_80w |= (1 << (1 - (i >> 4)));
  224. }
  225. break;
  226. }
  227. }
  228. /**
  229. * init_chipset_via82cxxx - initialization handler
  230. * @dev: PCI device
  231. *
  232. * The initialization callback. Here we determine the IDE chip type
  233. * and initialize its drive independent registers.
  234. */
  235. static int init_chipset_via82cxxx(struct pci_dev *dev)
  236. {
  237. struct ide_host *host = pci_get_drvdata(dev);
  238. struct via82cxxx_dev *vdev = host->host_priv;
  239. struct via_isa_bridge *via_config = vdev->via_config;
  240. u8 t, v;
  241. u32 u;
  242. /*
  243. * Detect cable and configure Clk66
  244. */
  245. pci_read_config_dword(dev, VIA_UDMA_TIMING, &u);
  246. via_cable_detect(vdev, u);
  247. if (via_config->udma_mask == ATA_UDMA4) {
  248. /* Enable Clk66 */
  249. pci_write_config_dword(dev, VIA_UDMA_TIMING, u|0x80008);
  250. } else if (via_config->flags & VIA_BAD_CLK66) {
  251. /* Would cause trouble on 596a and 686 */
  252. pci_write_config_dword(dev, VIA_UDMA_TIMING, u & ~0x80008);
  253. }
  254. /*
  255. * Check whether interfaces are enabled.
  256. */
  257. pci_read_config_byte(dev, VIA_IDE_ENABLE, &v);
  258. /*
  259. * Set up FIFO sizes and thresholds.
  260. */
  261. pci_read_config_byte(dev, VIA_FIFO_CONFIG, &t);
  262. /* Disable PREQ# till DDACK# */
  263. if (via_config->flags & VIA_BAD_PREQ) {
  264. /* Would crash on 586b rev 41 */
  265. t &= 0x7f;
  266. }
  267. /* Fix FIFO split between channels */
  268. if (via_config->flags & VIA_SET_FIFO) {
  269. t &= (t & 0x9f);
  270. switch (v & 3) {
  271. case 2: t |= 0x00; break; /* 16 on primary */
  272. case 1: t |= 0x60; break; /* 16 on secondary */
  273. case 3: t |= 0x20; break; /* 8 pri 8 sec */
  274. }
  275. }
  276. pci_write_config_byte(dev, VIA_FIFO_CONFIG, t);
  277. return 0;
  278. }
  279. /*
  280. * Cable special cases
  281. */
  282. static const struct dmi_system_id cable_dmi_table[] = {
  283. {
  284. .ident = "Acer Ferrari 3400",
  285. .matches = {
  286. DMI_MATCH(DMI_BOARD_VENDOR, "Acer,Inc."),
  287. DMI_MATCH(DMI_BOARD_NAME, "Ferrari 3400"),
  288. },
  289. },
  290. { }
  291. };
  292. static int via_cable_override(struct pci_dev *pdev)
  293. {
  294. /* Systems by DMI */
  295. if (dmi_check_system(cable_dmi_table))
  296. return 1;
  297. /* Arima W730-K8/Targa Visionary 811/... */
  298. if (pdev->subsystem_vendor == 0x161F &&
  299. pdev->subsystem_device == 0x2032)
  300. return 1;
  301. return 0;
  302. }
  303. static u8 via82cxxx_cable_detect(ide_hwif_t *hwif)
  304. {
  305. struct pci_dev *pdev = to_pci_dev(hwif->dev);
  306. struct ide_host *host = pci_get_drvdata(pdev);
  307. struct via82cxxx_dev *vdev = host->host_priv;
  308. if (via_cable_override(pdev))
  309. return ATA_CBL_PATA40_SHORT;
  310. if ((vdev->via_80w >> hwif->channel) & 1)
  311. return ATA_CBL_PATA80;
  312. else
  313. return ATA_CBL_PATA40;
  314. }
  315. static const struct ide_port_ops via_port_ops = {
  316. .set_pio_mode = via_set_pio_mode,
  317. .set_dma_mode = via_set_drive,
  318. .cable_detect = via82cxxx_cable_detect,
  319. };
  320. static const struct ide_port_info via82cxxx_chipset __devinitdata = {
  321. .name = DRV_NAME,
  322. .init_chipset = init_chipset_via82cxxx,
  323. .enablebits = { { 0x40, 0x02, 0x02 }, { 0x40, 0x01, 0x01 } },
  324. .port_ops = &via_port_ops,
  325. .host_flags = IDE_HFLAG_PIO_NO_BLACKLIST |
  326. IDE_HFLAG_POST_SET_MODE |
  327. IDE_HFLAG_IO_32BIT,
  328. .pio_mask = ATA_PIO5,
  329. .swdma_mask = ATA_SWDMA2,
  330. .mwdma_mask = ATA_MWDMA2,
  331. };
  332. static int __devinit via_init_one(struct pci_dev *dev, const struct pci_device_id *id)
  333. {
  334. struct pci_dev *isa = NULL;
  335. struct via_isa_bridge *via_config;
  336. struct via82cxxx_dev *vdev;
  337. int rc;
  338. u8 idx = id->driver_data;
  339. struct ide_port_info d;
  340. d = via82cxxx_chipset;
  341. /*
  342. * Find the ISA bridge and check we know what it is.
  343. */
  344. via_config = via_config_find(&isa);
  345. if (!via_config->id) {
  346. printk(KERN_WARNING DRV_NAME " %s: unknown chipset, skipping\n",
  347. pci_name(dev));
  348. return -ENODEV;
  349. }
  350. /*
  351. * Print the boot message.
  352. */
  353. printk(KERN_INFO DRV_NAME " %s: VIA %s (rev %02x) IDE %sDMA%s\n",
  354. pci_name(dev), via_config->name, isa->revision,
  355. via_config->udma_mask ? "U" : "MW",
  356. via_dma[via_config->udma_mask ?
  357. (fls(via_config->udma_mask) - 1) : 0]);
  358. pci_dev_put(isa);
  359. /*
  360. * Determine system bus clock.
  361. */
  362. via_clock = (ide_pci_clk ? ide_pci_clk : 33) * 1000;
  363. switch (via_clock) {
  364. case 33000: via_clock = 33333; break;
  365. case 37000: via_clock = 37500; break;
  366. case 41000: via_clock = 41666; break;
  367. }
  368. if (via_clock < 20000 || via_clock > 50000) {
  369. printk(KERN_WARNING DRV_NAME ": User given PCI clock speed "
  370. "impossible (%d), using 33 MHz instead.\n", via_clock);
  371. via_clock = 33333;
  372. }
  373. if (idx == 0)
  374. d.host_flags |= IDE_HFLAG_NO_AUTODMA;
  375. else
  376. d.enablebits[1].reg = d.enablebits[0].reg = 0;
  377. if ((via_config->flags & VIA_NO_UNMASK) == 0)
  378. d.host_flags |= IDE_HFLAG_UNMASK_IRQS;
  379. d.udma_mask = via_config->udma_mask;
  380. vdev = kzalloc(sizeof(*vdev), GFP_KERNEL);
  381. if (!vdev) {
  382. printk(KERN_ERR DRV_NAME " %s: out of memory :(\n",
  383. pci_name(dev));
  384. return -ENOMEM;
  385. }
  386. vdev->via_config = via_config;
  387. rc = ide_pci_init_one(dev, &d, vdev);
  388. if (rc)
  389. kfree(vdev);
  390. return rc;
  391. }
  392. static void __devexit via_remove(struct pci_dev *dev)
  393. {
  394. struct ide_host *host = pci_get_drvdata(dev);
  395. struct via82cxxx_dev *vdev = host->host_priv;
  396. ide_pci_remove(dev);
  397. kfree(vdev);
  398. }
  399. static const struct pci_device_id via_pci_tbl[] = {
  400. { PCI_VDEVICE(VIA, PCI_DEVICE_ID_VIA_82C576_1), 0 },
  401. { PCI_VDEVICE(VIA, PCI_DEVICE_ID_VIA_82C586_1), 0 },
  402. { PCI_VDEVICE(VIA, PCI_DEVICE_ID_VIA_CX700_IDE), 0 },
  403. { PCI_VDEVICE(VIA, PCI_DEVICE_ID_VIA_VX855_IDE), 0 },
  404. { PCI_VDEVICE(VIA, PCI_DEVICE_ID_VIA_6410), 1 },
  405. { PCI_VDEVICE(VIA, PCI_DEVICE_ID_VIA_SATA_EIDE), 1 },
  406. { 0, },
  407. };
  408. MODULE_DEVICE_TABLE(pci, via_pci_tbl);
  409. static struct pci_driver via_pci_driver = {
  410. .name = "VIA_IDE",
  411. .id_table = via_pci_tbl,
  412. .probe = via_init_one,
  413. .remove = __devexit_p(via_remove),
  414. .suspend = ide_pci_suspend,
  415. .resume = ide_pci_resume,
  416. };
  417. static int __init via_ide_init(void)
  418. {
  419. return ide_pci_register_driver(&via_pci_driver);
  420. }
  421. static void __exit via_ide_exit(void)
  422. {
  423. pci_unregister_driver(&via_pci_driver);
  424. }
  425. module_init(via_ide_init);
  426. module_exit(via_ide_exit);
  427. MODULE_AUTHOR("Vojtech Pavlik, Michel Aubry, Jeff Garzik, Andre Hedrick");
  428. MODULE_DESCRIPTION("PCI driver module for VIA IDE");
  429. MODULE_LICENSE("GPL");