cy82c693.c 9.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330
  1. /*
  2. * Copyright (C) 1998-2000 Andreas S. Krebs (akrebs@altavista.net), Maintainer
  3. * Copyright (C) 1998-2002 Andre Hedrick <andre@linux-ide.org>, Integrator
  4. *
  5. * CYPRESS CY82C693 chipset IDE controller
  6. *
  7. * The CY82C693 chipset is used on Digital's PC-Alpha 164SX boards.
  8. * Writing the driver was quite simple, since most of the job is
  9. * done by the generic pci-ide support.
  10. * The hard part was finding the CY82C693's datasheet on Cypress's
  11. * web page :-(. But Altavista solved this problem :-).
  12. *
  13. *
  14. * Notes:
  15. * - I recently got a 16.8G IBM DTTA, so I was able to test it with
  16. * a large and fast disk - the results look great, so I'd say the
  17. * driver is working fine :-)
  18. * hdparm -t reports 8.17 MB/sec at about 6% CPU usage for the DTTA
  19. * - this is my first linux driver, so there's probably a lot of room
  20. * for optimizations and bug fixing, so feel free to do it.
  21. * - if using PIO mode it's a good idea to set the PIO mode and
  22. * 32-bit I/O support (if possible), e.g. hdparm -p2 -c1 /dev/hda
  23. * - I had some problems with my IBM DHEA with PIO modes < 2
  24. * (lost interrupts) ?????
  25. * - first tests with DMA look okay, they seem to work, but there is a
  26. * problem with sound - the BusMaster IDE TimeOut should fixed this
  27. *
  28. * Ancient History:
  29. * AMH@1999-08-24: v0.34 init_cy82c693_chip moved to pci_init_cy82c693
  30. * ASK@1999-01-23: v0.33 made a few minor code clean ups
  31. * removed DMA clock speed setting by default
  32. * added boot message
  33. * ASK@1998-11-01: v0.32 added support to set BusMaster IDE TimeOut
  34. * added support to set DMA Controller Clock Speed
  35. * ASK@1998-10-31: v0.31 fixed problem with setting to high DMA modes
  36. * on some drives.
  37. * ASK@1998-10-29: v0.3 added support to set DMA modes
  38. * ASK@1998-10-28: v0.2 added support to set PIO modes
  39. * ASK@1998-10-27: v0.1 first version - chipset detection
  40. *
  41. */
  42. #include <linux/module.h>
  43. #include <linux/types.h>
  44. #include <linux/pci.h>
  45. #include <linux/ide.h>
  46. #include <linux/init.h>
  47. #include <asm/io.h>
  48. #define DRV_NAME "cy82c693"
  49. /*
  50. * NOTE: the value for busmaster timeout is tricky and I got it by
  51. * trial and error! By using a to low value will cause DMA timeouts
  52. * and drop IDE performance, and by using a to high value will cause
  53. * audio playback to scatter.
  54. * If you know a better value or how to calc it, please let me know.
  55. */
  56. /* twice the value written in cy82c693ub datasheet */
  57. #define BUSMASTER_TIMEOUT 0x50
  58. /*
  59. * the value above was tested on my machine and it seems to work okay
  60. */
  61. /* here are the offset definitions for the registers */
  62. #define CY82_IDE_CMDREG 0x04
  63. #define CY82_IDE_ADDRSETUP 0x48
  64. #define CY82_IDE_MASTER_IOR 0x4C
  65. #define CY82_IDE_MASTER_IOW 0x4D
  66. #define CY82_IDE_SLAVE_IOR 0x4E
  67. #define CY82_IDE_SLAVE_IOW 0x4F
  68. #define CY82_IDE_MASTER_8BIT 0x50
  69. #define CY82_IDE_SLAVE_8BIT 0x51
  70. #define CY82_INDEX_PORT 0x22
  71. #define CY82_DATA_PORT 0x23
  72. #define CY82_INDEX_CHANNEL0 0x30
  73. #define CY82_INDEX_CHANNEL1 0x31
  74. #define CY82_INDEX_TIMEOUT 0x32
  75. /* the min and max PCI bus speed in MHz - from datasheet */
  76. #define CY82C963_MIN_BUS_SPEED 25
  77. #define CY82C963_MAX_BUS_SPEED 33
  78. /* the struct for the PIO mode timings */
  79. typedef struct pio_clocks_s {
  80. u8 address_time; /* Address setup (clocks) */
  81. u8 time_16r; /* clocks for 16bit IOR (0xF0=Active/data, 0x0F=Recovery) */
  82. u8 time_16w; /* clocks for 16bit IOW (0xF0=Active/data, 0x0F=Recovery) */
  83. u8 time_8; /* clocks for 8bit (0xF0=Active/data, 0x0F=Recovery) */
  84. } pio_clocks_t;
  85. /*
  86. * calc clocks using bus_speed
  87. * returns (rounded up) time in bus clocks for time in ns
  88. */
  89. static int calc_clk(int time, int bus_speed)
  90. {
  91. int clocks;
  92. clocks = (time*bus_speed+999)/1000 - 1;
  93. if (clocks < 0)
  94. clocks = 0;
  95. if (clocks > 0x0F)
  96. clocks = 0x0F;
  97. return clocks;
  98. }
  99. /*
  100. * compute the values for the clock registers for PIO
  101. * mode and pci_clk [MHz] speed
  102. *
  103. * NOTE: for mode 0,1 and 2 drives 8-bit IDE command control registers are used
  104. * for mode 3 and 4 drives 8 and 16-bit timings are the same
  105. *
  106. */
  107. static void compute_clocks(u8 pio, pio_clocks_t *p_pclk)
  108. {
  109. struct ide_timing *t = ide_timing_find_mode(XFER_PIO_0 + pio);
  110. int clk1, clk2;
  111. int bus_speed = ide_pci_clk ? ide_pci_clk : 33;
  112. /* we don't check against CY82C693's min and max speed,
  113. * so you can play with the idebus=xx parameter
  114. */
  115. /* let's calc the address setup time clocks */
  116. p_pclk->address_time = (u8)calc_clk(t->setup, bus_speed);
  117. /* let's calc the active and recovery time clocks */
  118. clk1 = calc_clk(t->active, bus_speed);
  119. /* calc recovery timing */
  120. clk2 = t->cycle - t->active - t->setup;
  121. clk2 = calc_clk(clk2, bus_speed);
  122. clk1 = (clk1<<4)|clk2; /* combine active and recovery clocks */
  123. /* note: we use the same values for 16bit IOR and IOW
  124. * those are all the same, since I don't have other
  125. * timings than those from ide-lib.c
  126. */
  127. p_pclk->time_16r = (u8)clk1;
  128. p_pclk->time_16w = (u8)clk1;
  129. /* what are good values for 8bit ?? */
  130. p_pclk->time_8 = (u8)clk1;
  131. }
  132. /*
  133. * set DMA mode a specific channel for CY82C693
  134. */
  135. static void cy82c693_set_dma_mode(ide_drive_t *drive, const u8 mode)
  136. {
  137. ide_hwif_t *hwif = drive->hwif;
  138. u8 single = (mode & 0x10) >> 4, index = 0, data = 0;
  139. index = hwif->channel ? CY82_INDEX_CHANNEL1 : CY82_INDEX_CHANNEL0;
  140. data = (mode & 3) | (single << 2);
  141. outb(index, CY82_INDEX_PORT);
  142. outb(data, CY82_DATA_PORT);
  143. /*
  144. * note: below we set the value for Bus Master IDE TimeOut Register
  145. * I'm not absolutly sure what this does, but it solved my problem
  146. * with IDE DMA and sound, so I now can play sound and work with
  147. * my IDE driver at the same time :-)
  148. *
  149. * If you know the correct (best) value for this register please
  150. * let me know - ASK
  151. */
  152. data = BUSMASTER_TIMEOUT;
  153. outb(CY82_INDEX_TIMEOUT, CY82_INDEX_PORT);
  154. outb(data, CY82_DATA_PORT);
  155. }
  156. static void cy82c693_set_pio_mode(ide_drive_t *drive, const u8 pio)
  157. {
  158. ide_hwif_t *hwif = drive->hwif;
  159. struct pci_dev *dev = to_pci_dev(hwif->dev);
  160. pio_clocks_t pclk;
  161. unsigned int addrCtrl;
  162. /* select primary or secondary channel */
  163. if (hwif->index > 0) { /* drive is on the secondary channel */
  164. dev = pci_get_slot(dev->bus, dev->devfn+1);
  165. if (!dev) {
  166. printk(KERN_ERR "%s: tune_drive: "
  167. "Cannot find secondary interface!\n",
  168. drive->name);
  169. return;
  170. }
  171. }
  172. /* let's calc the values for this PIO mode */
  173. compute_clocks(pio, &pclk);
  174. /* now let's write the clocks registers */
  175. if ((drive->dn & 1) == 0) {
  176. /*
  177. * set master drive
  178. * address setup control register
  179. * is 32 bit !!!
  180. */
  181. pci_read_config_dword(dev, CY82_IDE_ADDRSETUP, &addrCtrl);
  182. addrCtrl &= (~0xF);
  183. addrCtrl |= (unsigned int)pclk.address_time;
  184. pci_write_config_dword(dev, CY82_IDE_ADDRSETUP, addrCtrl);
  185. /* now let's set the remaining registers */
  186. pci_write_config_byte(dev, CY82_IDE_MASTER_IOR, pclk.time_16r);
  187. pci_write_config_byte(dev, CY82_IDE_MASTER_IOW, pclk.time_16w);
  188. pci_write_config_byte(dev, CY82_IDE_MASTER_8BIT, pclk.time_8);
  189. } else {
  190. /*
  191. * set slave drive
  192. * address setup control register
  193. * is 32 bit !!!
  194. */
  195. pci_read_config_dword(dev, CY82_IDE_ADDRSETUP, &addrCtrl);
  196. addrCtrl &= (~0xF0);
  197. addrCtrl |= ((unsigned int)pclk.address_time<<4);
  198. pci_write_config_dword(dev, CY82_IDE_ADDRSETUP, addrCtrl);
  199. /* now let's set the remaining registers */
  200. pci_write_config_byte(dev, CY82_IDE_SLAVE_IOR, pclk.time_16r);
  201. pci_write_config_byte(dev, CY82_IDE_SLAVE_IOW, pclk.time_16w);
  202. pci_write_config_byte(dev, CY82_IDE_SLAVE_8BIT, pclk.time_8);
  203. }
  204. }
  205. static void __devinit init_iops_cy82c693(ide_hwif_t *hwif)
  206. {
  207. static ide_hwif_t *primary;
  208. struct pci_dev *dev = to_pci_dev(hwif->dev);
  209. if (PCI_FUNC(dev->devfn) == 1)
  210. primary = hwif;
  211. else {
  212. hwif->mate = primary;
  213. hwif->channel = 1;
  214. }
  215. }
  216. static const struct ide_port_ops cy82c693_port_ops = {
  217. .set_pio_mode = cy82c693_set_pio_mode,
  218. .set_dma_mode = cy82c693_set_dma_mode,
  219. };
  220. static const struct ide_port_info cy82c693_chipset __devinitdata = {
  221. .name = DRV_NAME,
  222. .init_iops = init_iops_cy82c693,
  223. .port_ops = &cy82c693_port_ops,
  224. .host_flags = IDE_HFLAG_SINGLE,
  225. .pio_mask = ATA_PIO4,
  226. .swdma_mask = ATA_SWDMA2,
  227. .mwdma_mask = ATA_MWDMA2,
  228. };
  229. static int __devinit cy82c693_init_one(struct pci_dev *dev, const struct pci_device_id *id)
  230. {
  231. struct pci_dev *dev2;
  232. int ret = -ENODEV;
  233. /* CY82C693 is more than only a IDE controller.
  234. Function 1 is primary IDE channel, function 2 - secondary. */
  235. if ((dev->class >> 8) == PCI_CLASS_STORAGE_IDE &&
  236. PCI_FUNC(dev->devfn) == 1) {
  237. dev2 = pci_get_slot(dev->bus, dev->devfn + 1);
  238. ret = ide_pci_init_two(dev, dev2, &cy82c693_chipset, NULL);
  239. if (ret)
  240. pci_dev_put(dev2);
  241. }
  242. return ret;
  243. }
  244. static void __devexit cy82c693_remove(struct pci_dev *dev)
  245. {
  246. struct ide_host *host = pci_get_drvdata(dev);
  247. struct pci_dev *dev2 = host->dev[1] ? to_pci_dev(host->dev[1]) : NULL;
  248. ide_pci_remove(dev);
  249. pci_dev_put(dev2);
  250. }
  251. static const struct pci_device_id cy82c693_pci_tbl[] = {
  252. { PCI_VDEVICE(CONTAQ, PCI_DEVICE_ID_CONTAQ_82C693), 0 },
  253. { 0, },
  254. };
  255. MODULE_DEVICE_TABLE(pci, cy82c693_pci_tbl);
  256. static struct pci_driver cy82c693_pci_driver = {
  257. .name = "Cypress_IDE",
  258. .id_table = cy82c693_pci_tbl,
  259. .probe = cy82c693_init_one,
  260. .remove = __devexit_p(cy82c693_remove),
  261. .suspend = ide_pci_suspend,
  262. .resume = ide_pci_resume,
  263. };
  264. static int __init cy82c693_ide_init(void)
  265. {
  266. return ide_pci_register_driver(&cy82c693_pci_driver);
  267. }
  268. static void __exit cy82c693_ide_exit(void)
  269. {
  270. pci_unregister_driver(&cy82c693_pci_driver);
  271. }
  272. module_init(cy82c693_ide_init);
  273. module_exit(cy82c693_ide_exit);
  274. MODULE_AUTHOR("Andreas Krebs, Andre Hedrick");
  275. MODULE_DESCRIPTION("PCI driver module for the Cypress CY82C693 IDE");
  276. MODULE_LICENSE("GPL");