i2c-omap.c 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023
  1. /*
  2. * TI OMAP I2C master mode driver
  3. *
  4. * Copyright (C) 2003 MontaVista Software, Inc.
  5. * Copyright (C) 2005 Nokia Corporation
  6. * Copyright (C) 2004 - 2007 Texas Instruments.
  7. *
  8. * Originally written by MontaVista Software, Inc.
  9. * Additional contributions by:
  10. * Tony Lindgren <tony@atomide.com>
  11. * Imre Deak <imre.deak@nokia.com>
  12. * Juha Yrjölä <juha.yrjola@solidboot.com>
  13. * Syed Khasim <x0khasim@ti.com>
  14. * Nishant Menon <nm@ti.com>
  15. *
  16. * This program is free software; you can redistribute it and/or modify
  17. * it under the terms of the GNU General Public License as published by
  18. * the Free Software Foundation; either version 2 of the License, or
  19. * (at your option) any later version.
  20. *
  21. * This program is distributed in the hope that it will be useful,
  22. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  23. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  24. * GNU General Public License for more details.
  25. *
  26. * You should have received a copy of the GNU General Public License
  27. * along with this program; if not, write to the Free Software
  28. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  29. */
  30. #include <linux/module.h>
  31. #include <linux/delay.h>
  32. #include <linux/i2c.h>
  33. #include <linux/err.h>
  34. #include <linux/interrupt.h>
  35. #include <linux/completion.h>
  36. #include <linux/platform_device.h>
  37. #include <linux/clk.h>
  38. #include <linux/io.h>
  39. /* I2C controller revisions */
  40. #define OMAP_I2C_REV_2 0x20
  41. /* I2C controller revisions present on specific hardware */
  42. #define OMAP_I2C_REV_ON_2430 0x36
  43. #define OMAP_I2C_REV_ON_3430 0x3C
  44. /* timeout waiting for the controller to respond */
  45. #define OMAP_I2C_TIMEOUT (msecs_to_jiffies(1000))
  46. #define OMAP_I2C_REV_REG 0x00
  47. #define OMAP_I2C_IE_REG 0x04
  48. #define OMAP_I2C_STAT_REG 0x08
  49. #define OMAP_I2C_IV_REG 0x0c
  50. /* For OMAP3 I2C_IV has changed to I2C_WE (wakeup enable) */
  51. #define OMAP_I2C_WE_REG 0x0c
  52. #define OMAP_I2C_SYSS_REG 0x10
  53. #define OMAP_I2C_BUF_REG 0x14
  54. #define OMAP_I2C_CNT_REG 0x18
  55. #define OMAP_I2C_DATA_REG 0x1c
  56. #define OMAP_I2C_SYSC_REG 0x20
  57. #define OMAP_I2C_CON_REG 0x24
  58. #define OMAP_I2C_OA_REG 0x28
  59. #define OMAP_I2C_SA_REG 0x2c
  60. #define OMAP_I2C_PSC_REG 0x30
  61. #define OMAP_I2C_SCLL_REG 0x34
  62. #define OMAP_I2C_SCLH_REG 0x38
  63. #define OMAP_I2C_SYSTEST_REG 0x3c
  64. #define OMAP_I2C_BUFSTAT_REG 0x40
  65. /* I2C Interrupt Enable Register (OMAP_I2C_IE): */
  66. #define OMAP_I2C_IE_XDR (1 << 14) /* TX Buffer drain int enable */
  67. #define OMAP_I2C_IE_RDR (1 << 13) /* RX Buffer drain int enable */
  68. #define OMAP_I2C_IE_XRDY (1 << 4) /* TX data ready int enable */
  69. #define OMAP_I2C_IE_RRDY (1 << 3) /* RX data ready int enable */
  70. #define OMAP_I2C_IE_ARDY (1 << 2) /* Access ready int enable */
  71. #define OMAP_I2C_IE_NACK (1 << 1) /* No ack interrupt enable */
  72. #define OMAP_I2C_IE_AL (1 << 0) /* Arbitration lost int ena */
  73. /* I2C Status Register (OMAP_I2C_STAT): */
  74. #define OMAP_I2C_STAT_XDR (1 << 14) /* TX Buffer draining */
  75. #define OMAP_I2C_STAT_RDR (1 << 13) /* RX Buffer draining */
  76. #define OMAP_I2C_STAT_BB (1 << 12) /* Bus busy */
  77. #define OMAP_I2C_STAT_ROVR (1 << 11) /* Receive overrun */
  78. #define OMAP_I2C_STAT_XUDF (1 << 10) /* Transmit underflow */
  79. #define OMAP_I2C_STAT_AAS (1 << 9) /* Address as slave */
  80. #define OMAP_I2C_STAT_AD0 (1 << 8) /* Address zero */
  81. #define OMAP_I2C_STAT_XRDY (1 << 4) /* Transmit data ready */
  82. #define OMAP_I2C_STAT_RRDY (1 << 3) /* Receive data ready */
  83. #define OMAP_I2C_STAT_ARDY (1 << 2) /* Register access ready */
  84. #define OMAP_I2C_STAT_NACK (1 << 1) /* No ack interrupt enable */
  85. #define OMAP_I2C_STAT_AL (1 << 0) /* Arbitration lost int ena */
  86. /* I2C WE wakeup enable register */
  87. #define OMAP_I2C_WE_XDR_WE (1 << 14) /* TX drain wakup */
  88. #define OMAP_I2C_WE_RDR_WE (1 << 13) /* RX drain wakeup */
  89. #define OMAP_I2C_WE_AAS_WE (1 << 9) /* Address as slave wakeup*/
  90. #define OMAP_I2C_WE_BF_WE (1 << 8) /* Bus free wakeup */
  91. #define OMAP_I2C_WE_STC_WE (1 << 6) /* Start condition wakeup */
  92. #define OMAP_I2C_WE_GC_WE (1 << 5) /* General call wakeup */
  93. #define OMAP_I2C_WE_DRDY_WE (1 << 3) /* TX/RX data ready wakeup */
  94. #define OMAP_I2C_WE_ARDY_WE (1 << 2) /* Reg access ready wakeup */
  95. #define OMAP_I2C_WE_NACK_WE (1 << 1) /* No acknowledgment wakeup */
  96. #define OMAP_I2C_WE_AL_WE (1 << 0) /* Arbitration lost wakeup */
  97. #define OMAP_I2C_WE_ALL (OMAP_I2C_WE_XDR_WE | OMAP_I2C_WE_RDR_WE | \
  98. OMAP_I2C_WE_AAS_WE | OMAP_I2C_WE_BF_WE | \
  99. OMAP_I2C_WE_STC_WE | OMAP_I2C_WE_GC_WE | \
  100. OMAP_I2C_WE_DRDY_WE | OMAP_I2C_WE_ARDY_WE | \
  101. OMAP_I2C_WE_NACK_WE | OMAP_I2C_WE_AL_WE)
  102. /* I2C Buffer Configuration Register (OMAP_I2C_BUF): */
  103. #define OMAP_I2C_BUF_RDMA_EN (1 << 15) /* RX DMA channel enable */
  104. #define OMAP_I2C_BUF_RXFIF_CLR (1 << 14) /* RX FIFO Clear */
  105. #define OMAP_I2C_BUF_XDMA_EN (1 << 7) /* TX DMA channel enable */
  106. #define OMAP_I2C_BUF_TXFIF_CLR (1 << 6) /* TX FIFO Clear */
  107. /* I2C Configuration Register (OMAP_I2C_CON): */
  108. #define OMAP_I2C_CON_EN (1 << 15) /* I2C module enable */
  109. #define OMAP_I2C_CON_BE (1 << 14) /* Big endian mode */
  110. #define OMAP_I2C_CON_OPMODE_HS (1 << 12) /* High Speed support */
  111. #define OMAP_I2C_CON_STB (1 << 11) /* Start byte mode (master) */
  112. #define OMAP_I2C_CON_MST (1 << 10) /* Master/slave mode */
  113. #define OMAP_I2C_CON_TRX (1 << 9) /* TX/RX mode (master only) */
  114. #define OMAP_I2C_CON_XA (1 << 8) /* Expand address */
  115. #define OMAP_I2C_CON_RM (1 << 2) /* Repeat mode (master only) */
  116. #define OMAP_I2C_CON_STP (1 << 1) /* Stop cond (master only) */
  117. #define OMAP_I2C_CON_STT (1 << 0) /* Start condition (master) */
  118. /* I2C SCL time value when Master */
  119. #define OMAP_I2C_SCLL_HSSCLL 8
  120. #define OMAP_I2C_SCLH_HSSCLH 8
  121. /* I2C System Test Register (OMAP_I2C_SYSTEST): */
  122. #ifdef DEBUG
  123. #define OMAP_I2C_SYSTEST_ST_EN (1 << 15) /* System test enable */
  124. #define OMAP_I2C_SYSTEST_FREE (1 << 14) /* Free running mode */
  125. #define OMAP_I2C_SYSTEST_TMODE_MASK (3 << 12) /* Test mode select */
  126. #define OMAP_I2C_SYSTEST_TMODE_SHIFT (12) /* Test mode select */
  127. #define OMAP_I2C_SYSTEST_SCL_I (1 << 3) /* SCL line sense in */
  128. #define OMAP_I2C_SYSTEST_SCL_O (1 << 2) /* SCL line drive out */
  129. #define OMAP_I2C_SYSTEST_SDA_I (1 << 1) /* SDA line sense in */
  130. #define OMAP_I2C_SYSTEST_SDA_O (1 << 0) /* SDA line drive out */
  131. #endif
  132. /* OCP_SYSSTATUS bit definitions */
  133. #define SYSS_RESETDONE_MASK (1 << 0)
  134. /* OCP_SYSCONFIG bit definitions */
  135. #define SYSC_CLOCKACTIVITY_MASK (0x3 << 8)
  136. #define SYSC_SIDLEMODE_MASK (0x3 << 3)
  137. #define SYSC_ENAWAKEUP_MASK (1 << 2)
  138. #define SYSC_SOFTRESET_MASK (1 << 1)
  139. #define SYSC_AUTOIDLE_MASK (1 << 0)
  140. #define SYSC_IDLEMODE_SMART 0x2
  141. #define SYSC_CLOCKACTIVITY_FCLK 0x2
  142. struct omap_i2c_dev {
  143. struct device *dev;
  144. void __iomem *base; /* virtual */
  145. int irq;
  146. struct clk *iclk; /* Interface clock */
  147. struct clk *fclk; /* Functional clock */
  148. struct completion cmd_complete;
  149. struct resource *ioarea;
  150. u32 speed; /* Speed of bus in Khz */
  151. u16 cmd_err;
  152. u8 *buf;
  153. size_t buf_len;
  154. struct i2c_adapter adapter;
  155. u8 fifo_size; /* use as flag and value
  156. * fifo_size==0 implies no fifo
  157. * if set, should be trsh+1
  158. */
  159. u8 rev;
  160. unsigned b_hw:1; /* bad h/w fixes */
  161. unsigned idle:1;
  162. u16 iestate; /* Saved interrupt register */
  163. u16 pscstate;
  164. u16 scllstate;
  165. u16 sclhstate;
  166. u16 bufstate;
  167. u16 syscstate;
  168. u16 westate;
  169. };
  170. static inline void omap_i2c_write_reg(struct omap_i2c_dev *i2c_dev,
  171. int reg, u16 val)
  172. {
  173. __raw_writew(val, i2c_dev->base + reg);
  174. }
  175. static inline u16 omap_i2c_read_reg(struct omap_i2c_dev *i2c_dev, int reg)
  176. {
  177. return __raw_readw(i2c_dev->base + reg);
  178. }
  179. static int __init omap_i2c_get_clocks(struct omap_i2c_dev *dev)
  180. {
  181. int ret;
  182. dev->iclk = clk_get(dev->dev, "ick");
  183. if (IS_ERR(dev->iclk)) {
  184. ret = PTR_ERR(dev->iclk);
  185. dev->iclk = NULL;
  186. return ret;
  187. }
  188. dev->fclk = clk_get(dev->dev, "fck");
  189. if (IS_ERR(dev->fclk)) {
  190. ret = PTR_ERR(dev->fclk);
  191. if (dev->iclk != NULL) {
  192. clk_put(dev->iclk);
  193. dev->iclk = NULL;
  194. }
  195. dev->fclk = NULL;
  196. return ret;
  197. }
  198. return 0;
  199. }
  200. static void omap_i2c_put_clocks(struct omap_i2c_dev *dev)
  201. {
  202. clk_put(dev->fclk);
  203. dev->fclk = NULL;
  204. clk_put(dev->iclk);
  205. dev->iclk = NULL;
  206. }
  207. static void omap_i2c_unidle(struct omap_i2c_dev *dev)
  208. {
  209. WARN_ON(!dev->idle);
  210. clk_enable(dev->iclk);
  211. clk_enable(dev->fclk);
  212. if (cpu_is_omap34xx()) {
  213. omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, 0);
  214. omap_i2c_write_reg(dev, OMAP_I2C_PSC_REG, dev->pscstate);
  215. omap_i2c_write_reg(dev, OMAP_I2C_SCLL_REG, dev->scllstate);
  216. omap_i2c_write_reg(dev, OMAP_I2C_SCLH_REG, dev->sclhstate);
  217. omap_i2c_write_reg(dev, OMAP_I2C_BUF_REG, dev->bufstate);
  218. omap_i2c_write_reg(dev, OMAP_I2C_SYSC_REG, dev->syscstate);
  219. omap_i2c_write_reg(dev, OMAP_I2C_WE_REG, dev->westate);
  220. omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, OMAP_I2C_CON_EN);
  221. }
  222. dev->idle = 0;
  223. /*
  224. * Don't write to this register if the IE state is 0 as it can
  225. * cause deadlock.
  226. */
  227. if (dev->iestate)
  228. omap_i2c_write_reg(dev, OMAP_I2C_IE_REG, dev->iestate);
  229. }
  230. static void omap_i2c_idle(struct omap_i2c_dev *dev)
  231. {
  232. u16 iv;
  233. WARN_ON(dev->idle);
  234. dev->iestate = omap_i2c_read_reg(dev, OMAP_I2C_IE_REG);
  235. omap_i2c_write_reg(dev, OMAP_I2C_IE_REG, 0);
  236. if (dev->rev < OMAP_I2C_REV_2) {
  237. iv = omap_i2c_read_reg(dev, OMAP_I2C_IV_REG); /* Read clears */
  238. } else {
  239. omap_i2c_write_reg(dev, OMAP_I2C_STAT_REG, dev->iestate);
  240. /* Flush posted write before the dev->idle store occurs */
  241. omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG);
  242. }
  243. dev->idle = 1;
  244. clk_disable(dev->fclk);
  245. clk_disable(dev->iclk);
  246. }
  247. static int omap_i2c_init(struct omap_i2c_dev *dev)
  248. {
  249. u16 psc = 0, scll = 0, sclh = 0, buf = 0;
  250. u16 fsscll = 0, fssclh = 0, hsscll = 0, hssclh = 0;
  251. unsigned long fclk_rate = 12000000;
  252. unsigned long timeout;
  253. unsigned long internal_clk = 0;
  254. if (dev->rev >= OMAP_I2C_REV_2) {
  255. /* Disable I2C controller before soft reset */
  256. omap_i2c_write_reg(dev, OMAP_I2C_CON_REG,
  257. omap_i2c_read_reg(dev, OMAP_I2C_CON_REG) &
  258. ~(OMAP_I2C_CON_EN));
  259. omap_i2c_write_reg(dev, OMAP_I2C_SYSC_REG, SYSC_SOFTRESET_MASK);
  260. /* For some reason we need to set the EN bit before the
  261. * reset done bit gets set. */
  262. timeout = jiffies + OMAP_I2C_TIMEOUT;
  263. omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, OMAP_I2C_CON_EN);
  264. while (!(omap_i2c_read_reg(dev, OMAP_I2C_SYSS_REG) &
  265. SYSS_RESETDONE_MASK)) {
  266. if (time_after(jiffies, timeout)) {
  267. dev_warn(dev->dev, "timeout waiting "
  268. "for controller reset\n");
  269. return -ETIMEDOUT;
  270. }
  271. msleep(1);
  272. }
  273. /* SYSC register is cleared by the reset; rewrite it */
  274. if (dev->rev == OMAP_I2C_REV_ON_2430) {
  275. omap_i2c_write_reg(dev, OMAP_I2C_SYSC_REG,
  276. SYSC_AUTOIDLE_MASK);
  277. } else if (dev->rev >= OMAP_I2C_REV_ON_3430) {
  278. dev->syscstate = SYSC_AUTOIDLE_MASK;
  279. dev->syscstate |= SYSC_ENAWAKEUP_MASK;
  280. dev->syscstate |= (SYSC_IDLEMODE_SMART <<
  281. __ffs(SYSC_SIDLEMODE_MASK));
  282. dev->syscstate |= (SYSC_CLOCKACTIVITY_FCLK <<
  283. __ffs(SYSC_CLOCKACTIVITY_MASK));
  284. omap_i2c_write_reg(dev, OMAP_I2C_SYSC_REG,
  285. dev->syscstate);
  286. /*
  287. * Enabling all wakup sources to stop I2C freezing on
  288. * WFI instruction.
  289. * REVISIT: Some wkup sources might not be needed.
  290. */
  291. dev->westate = OMAP_I2C_WE_ALL;
  292. omap_i2c_write_reg(dev, OMAP_I2C_WE_REG, dev->westate);
  293. }
  294. }
  295. omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, 0);
  296. if (cpu_class_is_omap1()) {
  297. /*
  298. * The I2C functional clock is the armxor_ck, so there's
  299. * no need to get "armxor_ck" separately. Now, if OMAP2420
  300. * always returns 12MHz for the functional clock, we can
  301. * do this bit unconditionally.
  302. */
  303. fclk_rate = clk_get_rate(dev->fclk);
  304. /* TRM for 5912 says the I2C clock must be prescaled to be
  305. * between 7 - 12 MHz. The XOR input clock is typically
  306. * 12, 13 or 19.2 MHz. So we should have code that produces:
  307. *
  308. * XOR MHz Divider Prescaler
  309. * 12 1 0
  310. * 13 2 1
  311. * 19.2 2 1
  312. */
  313. if (fclk_rate > 12000000)
  314. psc = fclk_rate / 12000000;
  315. }
  316. if (cpu_is_omap2430() || cpu_is_omap34xx()) {
  317. /*
  318. * HSI2C controller internal clk rate should be 19.2 Mhz for
  319. * HS and for all modes on 2430. On 34xx we can use lower rate
  320. * to get longer filter period for better noise suppression.
  321. * The filter is iclk (fclk for HS) period.
  322. */
  323. if (dev->speed > 400 || cpu_is_omap2430())
  324. internal_clk = 19200;
  325. else if (dev->speed > 100)
  326. internal_clk = 9600;
  327. else
  328. internal_clk = 4000;
  329. fclk_rate = clk_get_rate(dev->fclk) / 1000;
  330. /* Compute prescaler divisor */
  331. psc = fclk_rate / internal_clk;
  332. psc = psc - 1;
  333. /* If configured for High Speed */
  334. if (dev->speed > 400) {
  335. unsigned long scl;
  336. /* For first phase of HS mode */
  337. scl = internal_clk / 400;
  338. fsscll = scl - (scl / 3) - 7;
  339. fssclh = (scl / 3) - 5;
  340. /* For second phase of HS mode */
  341. scl = fclk_rate / dev->speed;
  342. hsscll = scl - (scl / 3) - 7;
  343. hssclh = (scl / 3) - 5;
  344. } else if (dev->speed > 100) {
  345. unsigned long scl;
  346. /* Fast mode */
  347. scl = internal_clk / dev->speed;
  348. fsscll = scl - (scl / 3) - 7;
  349. fssclh = (scl / 3) - 5;
  350. } else {
  351. /* Standard mode */
  352. fsscll = internal_clk / (dev->speed * 2) - 7;
  353. fssclh = internal_clk / (dev->speed * 2) - 5;
  354. }
  355. scll = (hsscll << OMAP_I2C_SCLL_HSSCLL) | fsscll;
  356. sclh = (hssclh << OMAP_I2C_SCLH_HSSCLH) | fssclh;
  357. } else {
  358. /* Program desired operating rate */
  359. fclk_rate /= (psc + 1) * 1000;
  360. if (psc > 2)
  361. psc = 2;
  362. scll = fclk_rate / (dev->speed * 2) - 7 + psc;
  363. sclh = fclk_rate / (dev->speed * 2) - 7 + psc;
  364. }
  365. /* Setup clock prescaler to obtain approx 12MHz I2C module clock: */
  366. omap_i2c_write_reg(dev, OMAP_I2C_PSC_REG, psc);
  367. /* SCL low and high time values */
  368. omap_i2c_write_reg(dev, OMAP_I2C_SCLL_REG, scll);
  369. omap_i2c_write_reg(dev, OMAP_I2C_SCLH_REG, sclh);
  370. if (dev->fifo_size) {
  371. /* Note: setup required fifo size - 1. RTRSH and XTRSH */
  372. buf = (dev->fifo_size - 1) << 8 | OMAP_I2C_BUF_RXFIF_CLR |
  373. (dev->fifo_size - 1) | OMAP_I2C_BUF_TXFIF_CLR;
  374. omap_i2c_write_reg(dev, OMAP_I2C_BUF_REG, buf);
  375. }
  376. /* Take the I2C module out of reset: */
  377. omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, OMAP_I2C_CON_EN);
  378. /* Enable interrupts */
  379. dev->iestate = (OMAP_I2C_IE_XRDY | OMAP_I2C_IE_RRDY |
  380. OMAP_I2C_IE_ARDY | OMAP_I2C_IE_NACK |
  381. OMAP_I2C_IE_AL) | ((dev->fifo_size) ?
  382. (OMAP_I2C_IE_RDR | OMAP_I2C_IE_XDR) : 0);
  383. omap_i2c_write_reg(dev, OMAP_I2C_IE_REG, dev->iestate);
  384. if (cpu_is_omap34xx()) {
  385. dev->pscstate = psc;
  386. dev->scllstate = scll;
  387. dev->sclhstate = sclh;
  388. dev->bufstate = buf;
  389. }
  390. return 0;
  391. }
  392. /*
  393. * Waiting on Bus Busy
  394. */
  395. static int omap_i2c_wait_for_bb(struct omap_i2c_dev *dev)
  396. {
  397. unsigned long timeout;
  398. timeout = jiffies + OMAP_I2C_TIMEOUT;
  399. while (omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG) & OMAP_I2C_STAT_BB) {
  400. if (time_after(jiffies, timeout)) {
  401. dev_warn(dev->dev, "timeout waiting for bus ready\n");
  402. return -ETIMEDOUT;
  403. }
  404. msleep(1);
  405. }
  406. return 0;
  407. }
  408. /*
  409. * Low level master read/write transaction.
  410. */
  411. static int omap_i2c_xfer_msg(struct i2c_adapter *adap,
  412. struct i2c_msg *msg, int stop)
  413. {
  414. struct omap_i2c_dev *dev = i2c_get_adapdata(adap);
  415. int r;
  416. u16 w;
  417. dev_dbg(dev->dev, "addr: 0x%04x, len: %d, flags: 0x%x, stop: %d\n",
  418. msg->addr, msg->len, msg->flags, stop);
  419. if (msg->len == 0)
  420. return -EINVAL;
  421. omap_i2c_write_reg(dev, OMAP_I2C_SA_REG, msg->addr);
  422. /* REVISIT: Could the STB bit of I2C_CON be used with probing? */
  423. dev->buf = msg->buf;
  424. dev->buf_len = msg->len;
  425. omap_i2c_write_reg(dev, OMAP_I2C_CNT_REG, dev->buf_len);
  426. /* Clear the FIFO Buffers */
  427. w = omap_i2c_read_reg(dev, OMAP_I2C_BUF_REG);
  428. w |= OMAP_I2C_BUF_RXFIF_CLR | OMAP_I2C_BUF_TXFIF_CLR;
  429. omap_i2c_write_reg(dev, OMAP_I2C_BUF_REG, w);
  430. init_completion(&dev->cmd_complete);
  431. dev->cmd_err = 0;
  432. w = OMAP_I2C_CON_EN | OMAP_I2C_CON_MST | OMAP_I2C_CON_STT;
  433. /* High speed configuration */
  434. if (dev->speed > 400)
  435. w |= OMAP_I2C_CON_OPMODE_HS;
  436. if (msg->flags & I2C_M_TEN)
  437. w |= OMAP_I2C_CON_XA;
  438. if (!(msg->flags & I2C_M_RD))
  439. w |= OMAP_I2C_CON_TRX;
  440. if (!dev->b_hw && stop)
  441. w |= OMAP_I2C_CON_STP;
  442. omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, w);
  443. /*
  444. * Don't write stt and stp together on some hardware.
  445. */
  446. if (dev->b_hw && stop) {
  447. unsigned long delay = jiffies + OMAP_I2C_TIMEOUT;
  448. u16 con = omap_i2c_read_reg(dev, OMAP_I2C_CON_REG);
  449. while (con & OMAP_I2C_CON_STT) {
  450. con = omap_i2c_read_reg(dev, OMAP_I2C_CON_REG);
  451. /* Let the user know if i2c is in a bad state */
  452. if (time_after(jiffies, delay)) {
  453. dev_err(dev->dev, "controller timed out "
  454. "waiting for start condition to finish\n");
  455. return -ETIMEDOUT;
  456. }
  457. cpu_relax();
  458. }
  459. w |= OMAP_I2C_CON_STP;
  460. w &= ~OMAP_I2C_CON_STT;
  461. omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, w);
  462. }
  463. /*
  464. * REVISIT: We should abort the transfer on signals, but the bus goes
  465. * into arbitration and we're currently unable to recover from it.
  466. */
  467. r = wait_for_completion_timeout(&dev->cmd_complete,
  468. OMAP_I2C_TIMEOUT);
  469. dev->buf_len = 0;
  470. if (r < 0)
  471. return r;
  472. if (r == 0) {
  473. dev_err(dev->dev, "controller timed out\n");
  474. omap_i2c_init(dev);
  475. return -ETIMEDOUT;
  476. }
  477. if (likely(!dev->cmd_err))
  478. return 0;
  479. /* We have an error */
  480. if (dev->cmd_err & (OMAP_I2C_STAT_AL | OMAP_I2C_STAT_ROVR |
  481. OMAP_I2C_STAT_XUDF)) {
  482. omap_i2c_init(dev);
  483. return -EIO;
  484. }
  485. if (dev->cmd_err & OMAP_I2C_STAT_NACK) {
  486. if (msg->flags & I2C_M_IGNORE_NAK)
  487. return 0;
  488. if (stop) {
  489. w = omap_i2c_read_reg(dev, OMAP_I2C_CON_REG);
  490. w |= OMAP_I2C_CON_STP;
  491. omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, w);
  492. }
  493. return -EREMOTEIO;
  494. }
  495. return -EIO;
  496. }
  497. /*
  498. * Prepare controller for a transaction and call omap_i2c_xfer_msg
  499. * to do the work during IRQ processing.
  500. */
  501. static int
  502. omap_i2c_xfer(struct i2c_adapter *adap, struct i2c_msg msgs[], int num)
  503. {
  504. struct omap_i2c_dev *dev = i2c_get_adapdata(adap);
  505. int i;
  506. int r;
  507. omap_i2c_unidle(dev);
  508. r = omap_i2c_wait_for_bb(dev);
  509. if (r < 0)
  510. goto out;
  511. for (i = 0; i < num; i++) {
  512. r = omap_i2c_xfer_msg(adap, &msgs[i], (i == (num - 1)));
  513. if (r != 0)
  514. break;
  515. }
  516. if (r == 0)
  517. r = num;
  518. out:
  519. omap_i2c_idle(dev);
  520. return r;
  521. }
  522. static u32
  523. omap_i2c_func(struct i2c_adapter *adap)
  524. {
  525. return I2C_FUNC_I2C | (I2C_FUNC_SMBUS_EMUL & ~I2C_FUNC_SMBUS_QUICK);
  526. }
  527. static inline void
  528. omap_i2c_complete_cmd(struct omap_i2c_dev *dev, u16 err)
  529. {
  530. dev->cmd_err |= err;
  531. complete(&dev->cmd_complete);
  532. }
  533. static inline void
  534. omap_i2c_ack_stat(struct omap_i2c_dev *dev, u16 stat)
  535. {
  536. omap_i2c_write_reg(dev, OMAP_I2C_STAT_REG, stat);
  537. }
  538. /* rev1 devices are apparently only on some 15xx */
  539. #ifdef CONFIG_ARCH_OMAP15XX
  540. static irqreturn_t
  541. omap_i2c_rev1_isr(int this_irq, void *dev_id)
  542. {
  543. struct omap_i2c_dev *dev = dev_id;
  544. u16 iv, w;
  545. if (dev->idle)
  546. return IRQ_NONE;
  547. iv = omap_i2c_read_reg(dev, OMAP_I2C_IV_REG);
  548. switch (iv) {
  549. case 0x00: /* None */
  550. break;
  551. case 0x01: /* Arbitration lost */
  552. dev_err(dev->dev, "Arbitration lost\n");
  553. omap_i2c_complete_cmd(dev, OMAP_I2C_STAT_AL);
  554. break;
  555. case 0x02: /* No acknowledgement */
  556. omap_i2c_complete_cmd(dev, OMAP_I2C_STAT_NACK);
  557. omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, OMAP_I2C_CON_STP);
  558. break;
  559. case 0x03: /* Register access ready */
  560. omap_i2c_complete_cmd(dev, 0);
  561. break;
  562. case 0x04: /* Receive data ready */
  563. if (dev->buf_len) {
  564. w = omap_i2c_read_reg(dev, OMAP_I2C_DATA_REG);
  565. *dev->buf++ = w;
  566. dev->buf_len--;
  567. if (dev->buf_len) {
  568. *dev->buf++ = w >> 8;
  569. dev->buf_len--;
  570. }
  571. } else
  572. dev_err(dev->dev, "RRDY IRQ while no data requested\n");
  573. break;
  574. case 0x05: /* Transmit data ready */
  575. if (dev->buf_len) {
  576. w = *dev->buf++;
  577. dev->buf_len--;
  578. if (dev->buf_len) {
  579. w |= *dev->buf++ << 8;
  580. dev->buf_len--;
  581. }
  582. omap_i2c_write_reg(dev, OMAP_I2C_DATA_REG, w);
  583. } else
  584. dev_err(dev->dev, "XRDY IRQ while no data to send\n");
  585. break;
  586. default:
  587. return IRQ_NONE;
  588. }
  589. return IRQ_HANDLED;
  590. }
  591. #else
  592. #define omap_i2c_rev1_isr NULL
  593. #endif
  594. static irqreturn_t
  595. omap_i2c_isr(int this_irq, void *dev_id)
  596. {
  597. struct omap_i2c_dev *dev = dev_id;
  598. u16 bits;
  599. u16 stat, w;
  600. int err, count = 0;
  601. if (dev->idle)
  602. return IRQ_NONE;
  603. bits = omap_i2c_read_reg(dev, OMAP_I2C_IE_REG);
  604. while ((stat = (omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG))) & bits) {
  605. dev_dbg(dev->dev, "IRQ (ISR = 0x%04x)\n", stat);
  606. if (count++ == 100) {
  607. dev_warn(dev->dev, "Too much work in one IRQ\n");
  608. break;
  609. }
  610. err = 0;
  611. complete:
  612. /*
  613. * Ack the stat in one go, but [R/X]DR and [R/X]RDY should be
  614. * acked after the data operation is complete.
  615. * Ref: TRM SWPU114Q Figure 18-31
  616. */
  617. omap_i2c_write_reg(dev, OMAP_I2C_STAT_REG, stat &
  618. ~(OMAP_I2C_STAT_RRDY | OMAP_I2C_STAT_RDR |
  619. OMAP_I2C_STAT_XRDY | OMAP_I2C_STAT_XDR));
  620. if (stat & OMAP_I2C_STAT_NACK) {
  621. err |= OMAP_I2C_STAT_NACK;
  622. omap_i2c_write_reg(dev, OMAP_I2C_CON_REG,
  623. OMAP_I2C_CON_STP);
  624. }
  625. if (stat & OMAP_I2C_STAT_AL) {
  626. dev_err(dev->dev, "Arbitration lost\n");
  627. err |= OMAP_I2C_STAT_AL;
  628. }
  629. if (stat & (OMAP_I2C_STAT_ARDY | OMAP_I2C_STAT_NACK |
  630. OMAP_I2C_STAT_AL)) {
  631. omap_i2c_ack_stat(dev, stat &
  632. (OMAP_I2C_STAT_RRDY | OMAP_I2C_STAT_RDR |
  633. OMAP_I2C_STAT_XRDY | OMAP_I2C_STAT_XDR));
  634. omap_i2c_complete_cmd(dev, err);
  635. return IRQ_HANDLED;
  636. }
  637. if (stat & (OMAP_I2C_STAT_RRDY | OMAP_I2C_STAT_RDR)) {
  638. u8 num_bytes = 1;
  639. if (dev->fifo_size) {
  640. if (stat & OMAP_I2C_STAT_RRDY)
  641. num_bytes = dev->fifo_size;
  642. else /* read RXSTAT on RDR interrupt */
  643. num_bytes = (omap_i2c_read_reg(dev,
  644. OMAP_I2C_BUFSTAT_REG)
  645. >> 8) & 0x3F;
  646. }
  647. while (num_bytes) {
  648. num_bytes--;
  649. w = omap_i2c_read_reg(dev, OMAP_I2C_DATA_REG);
  650. if (dev->buf_len) {
  651. *dev->buf++ = w;
  652. dev->buf_len--;
  653. /* Data reg from 2430 is 8 bit wide */
  654. if (!cpu_is_omap2430() &&
  655. !cpu_is_omap34xx()) {
  656. if (dev->buf_len) {
  657. *dev->buf++ = w >> 8;
  658. dev->buf_len--;
  659. }
  660. }
  661. } else {
  662. if (stat & OMAP_I2C_STAT_RRDY)
  663. dev_err(dev->dev,
  664. "RRDY IRQ while no data"
  665. " requested\n");
  666. if (stat & OMAP_I2C_STAT_RDR)
  667. dev_err(dev->dev,
  668. "RDR IRQ while no data"
  669. " requested\n");
  670. break;
  671. }
  672. }
  673. omap_i2c_ack_stat(dev,
  674. stat & (OMAP_I2C_STAT_RRDY | OMAP_I2C_STAT_RDR));
  675. continue;
  676. }
  677. if (stat & (OMAP_I2C_STAT_XRDY | OMAP_I2C_STAT_XDR)) {
  678. u8 num_bytes = 1;
  679. if (dev->fifo_size) {
  680. if (stat & OMAP_I2C_STAT_XRDY)
  681. num_bytes = dev->fifo_size;
  682. else /* read TXSTAT on XDR interrupt */
  683. num_bytes = omap_i2c_read_reg(dev,
  684. OMAP_I2C_BUFSTAT_REG)
  685. & 0x3F;
  686. }
  687. while (num_bytes) {
  688. num_bytes--;
  689. w = 0;
  690. if (dev->buf_len) {
  691. w = *dev->buf++;
  692. dev->buf_len--;
  693. /* Data reg from 2430 is 8 bit wide */
  694. if (!cpu_is_omap2430() &&
  695. !cpu_is_omap34xx()) {
  696. if (dev->buf_len) {
  697. w |= *dev->buf++ << 8;
  698. dev->buf_len--;
  699. }
  700. }
  701. } else {
  702. if (stat & OMAP_I2C_STAT_XRDY)
  703. dev_err(dev->dev,
  704. "XRDY IRQ while no "
  705. "data to send\n");
  706. if (stat & OMAP_I2C_STAT_XDR)
  707. dev_err(dev->dev,
  708. "XDR IRQ while no "
  709. "data to send\n");
  710. break;
  711. }
  712. /*
  713. * OMAP3430 Errata 1.153: When an XRDY/XDR
  714. * is hit, wait for XUDF before writing data
  715. * to DATA_REG. Otherwise some data bytes can
  716. * be lost while transferring them from the
  717. * memory to the I2C interface.
  718. */
  719. if (dev->rev <= OMAP_I2C_REV_ON_3430) {
  720. while (!(stat & OMAP_I2C_STAT_XUDF)) {
  721. if (stat & (OMAP_I2C_STAT_NACK | OMAP_I2C_STAT_AL)) {
  722. omap_i2c_ack_stat(dev, stat & (OMAP_I2C_STAT_XRDY | OMAP_I2C_STAT_XDR));
  723. err |= OMAP_I2C_STAT_XUDF;
  724. goto complete;
  725. }
  726. cpu_relax();
  727. stat = omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG);
  728. }
  729. }
  730. omap_i2c_write_reg(dev, OMAP_I2C_DATA_REG, w);
  731. }
  732. omap_i2c_ack_stat(dev,
  733. stat & (OMAP_I2C_STAT_XRDY | OMAP_I2C_STAT_XDR));
  734. continue;
  735. }
  736. if (stat & OMAP_I2C_STAT_ROVR) {
  737. dev_err(dev->dev, "Receive overrun\n");
  738. dev->cmd_err |= OMAP_I2C_STAT_ROVR;
  739. }
  740. if (stat & OMAP_I2C_STAT_XUDF) {
  741. dev_err(dev->dev, "Transmit underflow\n");
  742. dev->cmd_err |= OMAP_I2C_STAT_XUDF;
  743. }
  744. }
  745. return count ? IRQ_HANDLED : IRQ_NONE;
  746. }
  747. static const struct i2c_algorithm omap_i2c_algo = {
  748. .master_xfer = omap_i2c_xfer,
  749. .functionality = omap_i2c_func,
  750. };
  751. static int __init
  752. omap_i2c_probe(struct platform_device *pdev)
  753. {
  754. struct omap_i2c_dev *dev;
  755. struct i2c_adapter *adap;
  756. struct resource *mem, *irq, *ioarea;
  757. irq_handler_t isr;
  758. int r;
  759. u32 speed = 0;
  760. /* NOTE: driver uses the static register mapping */
  761. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  762. if (!mem) {
  763. dev_err(&pdev->dev, "no mem resource?\n");
  764. return -ENODEV;
  765. }
  766. irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  767. if (!irq) {
  768. dev_err(&pdev->dev, "no irq resource?\n");
  769. return -ENODEV;
  770. }
  771. ioarea = request_mem_region(mem->start, resource_size(mem),
  772. pdev->name);
  773. if (!ioarea) {
  774. dev_err(&pdev->dev, "I2C region already claimed\n");
  775. return -EBUSY;
  776. }
  777. dev = kzalloc(sizeof(struct omap_i2c_dev), GFP_KERNEL);
  778. if (!dev) {
  779. r = -ENOMEM;
  780. goto err_release_region;
  781. }
  782. if (pdev->dev.platform_data != NULL)
  783. speed = *(u32 *)pdev->dev.platform_data;
  784. else
  785. speed = 100; /* Defualt speed */
  786. dev->speed = speed;
  787. dev->idle = 1;
  788. dev->dev = &pdev->dev;
  789. dev->irq = irq->start;
  790. dev->base = ioremap(mem->start, resource_size(mem));
  791. if (!dev->base) {
  792. r = -ENOMEM;
  793. goto err_free_mem;
  794. }
  795. platform_set_drvdata(pdev, dev);
  796. if ((r = omap_i2c_get_clocks(dev)) != 0)
  797. goto err_iounmap;
  798. omap_i2c_unidle(dev);
  799. dev->rev = omap_i2c_read_reg(dev, OMAP_I2C_REV_REG) & 0xff;
  800. if (cpu_is_omap2430() || cpu_is_omap34xx()) {
  801. u16 s;
  802. /* Set up the fifo size - Get total size */
  803. s = (omap_i2c_read_reg(dev, OMAP_I2C_BUFSTAT_REG) >> 14) & 0x3;
  804. dev->fifo_size = 0x8 << s;
  805. /*
  806. * Set up notification threshold as half the total available
  807. * size. This is to ensure that we can handle the status on int
  808. * call back latencies.
  809. */
  810. dev->fifo_size = (dev->fifo_size / 2);
  811. dev->b_hw = 1; /* Enable hardware fixes */
  812. }
  813. /* reset ASAP, clearing any IRQs */
  814. omap_i2c_init(dev);
  815. isr = (dev->rev < OMAP_I2C_REV_2) ? omap_i2c_rev1_isr : omap_i2c_isr;
  816. r = request_irq(dev->irq, isr, 0, pdev->name, dev);
  817. if (r) {
  818. dev_err(dev->dev, "failure requesting irq %i\n", dev->irq);
  819. goto err_unuse_clocks;
  820. }
  821. dev_info(dev->dev, "bus %d rev%d.%d at %d kHz\n",
  822. pdev->id, dev->rev >> 4, dev->rev & 0xf, dev->speed);
  823. omap_i2c_idle(dev);
  824. adap = &dev->adapter;
  825. i2c_set_adapdata(adap, dev);
  826. adap->owner = THIS_MODULE;
  827. adap->class = I2C_CLASS_HWMON;
  828. strlcpy(adap->name, "OMAP I2C adapter", sizeof(adap->name));
  829. adap->algo = &omap_i2c_algo;
  830. adap->dev.parent = &pdev->dev;
  831. /* i2c device drivers may be active on return from add_adapter() */
  832. adap->nr = pdev->id;
  833. r = i2c_add_numbered_adapter(adap);
  834. if (r) {
  835. dev_err(dev->dev, "failure adding adapter\n");
  836. goto err_free_irq;
  837. }
  838. return 0;
  839. err_free_irq:
  840. free_irq(dev->irq, dev);
  841. err_unuse_clocks:
  842. omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, 0);
  843. omap_i2c_idle(dev);
  844. omap_i2c_put_clocks(dev);
  845. err_iounmap:
  846. iounmap(dev->base);
  847. err_free_mem:
  848. platform_set_drvdata(pdev, NULL);
  849. kfree(dev);
  850. err_release_region:
  851. release_mem_region(mem->start, resource_size(mem));
  852. return r;
  853. }
  854. static int
  855. omap_i2c_remove(struct platform_device *pdev)
  856. {
  857. struct omap_i2c_dev *dev = platform_get_drvdata(pdev);
  858. struct resource *mem;
  859. platform_set_drvdata(pdev, NULL);
  860. free_irq(dev->irq, dev);
  861. i2c_del_adapter(&dev->adapter);
  862. omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, 0);
  863. omap_i2c_put_clocks(dev);
  864. iounmap(dev->base);
  865. kfree(dev);
  866. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  867. release_mem_region(mem->start, resource_size(mem));
  868. return 0;
  869. }
  870. static struct platform_driver omap_i2c_driver = {
  871. .probe = omap_i2c_probe,
  872. .remove = omap_i2c_remove,
  873. .driver = {
  874. .name = "i2c_omap",
  875. .owner = THIS_MODULE,
  876. },
  877. };
  878. /* I2C may be needed to bring up other drivers */
  879. static int __init
  880. omap_i2c_init_driver(void)
  881. {
  882. return platform_driver_register(&omap_i2c_driver);
  883. }
  884. subsys_initcall(omap_i2c_init_driver);
  885. static void __exit omap_i2c_exit_driver(void)
  886. {
  887. platform_driver_unregister(&omap_i2c_driver);
  888. }
  889. module_exit(omap_i2c_exit_driver);
  890. MODULE_AUTHOR("MontaVista Software, Inc. (and others)");
  891. MODULE_DESCRIPTION("TI OMAP I2C bus adapter");
  892. MODULE_LICENSE("GPL");
  893. MODULE_ALIAS("platform:i2c_omap");