i2c-davinci.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635
  1. /*
  2. * TI DAVINCI I2C adapter driver.
  3. *
  4. * Copyright (C) 2006 Texas Instruments.
  5. * Copyright (C) 2007 MontaVista Software Inc.
  6. *
  7. * Updated by Vinod & Sudhakar Feb 2005
  8. *
  9. * ----------------------------------------------------------------------------
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or
  14. * (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  24. * ----------------------------------------------------------------------------
  25. *
  26. */
  27. #include <linux/kernel.h>
  28. #include <linux/module.h>
  29. #include <linux/delay.h>
  30. #include <linux/i2c.h>
  31. #include <linux/clk.h>
  32. #include <linux/errno.h>
  33. #include <linux/sched.h>
  34. #include <linux/err.h>
  35. #include <linux/interrupt.h>
  36. #include <linux/platform_device.h>
  37. #include <linux/io.h>
  38. #include <mach/hardware.h>
  39. #include <mach/i2c.h>
  40. /* ----- global defines ----------------------------------------------- */
  41. #define DAVINCI_I2C_TIMEOUT (1*HZ)
  42. #define I2C_DAVINCI_INTR_ALL (DAVINCI_I2C_IMR_AAS | \
  43. DAVINCI_I2C_IMR_SCD | \
  44. DAVINCI_I2C_IMR_ARDY | \
  45. DAVINCI_I2C_IMR_NACK | \
  46. DAVINCI_I2C_IMR_AL)
  47. #define DAVINCI_I2C_OAR_REG 0x00
  48. #define DAVINCI_I2C_IMR_REG 0x04
  49. #define DAVINCI_I2C_STR_REG 0x08
  50. #define DAVINCI_I2C_CLKL_REG 0x0c
  51. #define DAVINCI_I2C_CLKH_REG 0x10
  52. #define DAVINCI_I2C_CNT_REG 0x14
  53. #define DAVINCI_I2C_DRR_REG 0x18
  54. #define DAVINCI_I2C_SAR_REG 0x1c
  55. #define DAVINCI_I2C_DXR_REG 0x20
  56. #define DAVINCI_I2C_MDR_REG 0x24
  57. #define DAVINCI_I2C_IVR_REG 0x28
  58. #define DAVINCI_I2C_EMDR_REG 0x2c
  59. #define DAVINCI_I2C_PSC_REG 0x30
  60. #define DAVINCI_I2C_IVR_AAS 0x07
  61. #define DAVINCI_I2C_IVR_SCD 0x06
  62. #define DAVINCI_I2C_IVR_XRDY 0x05
  63. #define DAVINCI_I2C_IVR_RDR 0x04
  64. #define DAVINCI_I2C_IVR_ARDY 0x03
  65. #define DAVINCI_I2C_IVR_NACK 0x02
  66. #define DAVINCI_I2C_IVR_AL 0x01
  67. #define DAVINCI_I2C_STR_BB (1 << 12)
  68. #define DAVINCI_I2C_STR_RSFULL (1 << 11)
  69. #define DAVINCI_I2C_STR_SCD (1 << 5)
  70. #define DAVINCI_I2C_STR_ARDY (1 << 2)
  71. #define DAVINCI_I2C_STR_NACK (1 << 1)
  72. #define DAVINCI_I2C_STR_AL (1 << 0)
  73. #define DAVINCI_I2C_MDR_NACK (1 << 15)
  74. #define DAVINCI_I2C_MDR_STT (1 << 13)
  75. #define DAVINCI_I2C_MDR_STP (1 << 11)
  76. #define DAVINCI_I2C_MDR_MST (1 << 10)
  77. #define DAVINCI_I2C_MDR_TRX (1 << 9)
  78. #define DAVINCI_I2C_MDR_XA (1 << 8)
  79. #define DAVINCI_I2C_MDR_RM (1 << 7)
  80. #define DAVINCI_I2C_MDR_IRS (1 << 5)
  81. #define DAVINCI_I2C_IMR_AAS (1 << 6)
  82. #define DAVINCI_I2C_IMR_SCD (1 << 5)
  83. #define DAVINCI_I2C_IMR_XRDY (1 << 4)
  84. #define DAVINCI_I2C_IMR_RRDY (1 << 3)
  85. #define DAVINCI_I2C_IMR_ARDY (1 << 2)
  86. #define DAVINCI_I2C_IMR_NACK (1 << 1)
  87. #define DAVINCI_I2C_IMR_AL (1 << 0)
  88. #define MOD_REG_BIT(val, mask, set) do { \
  89. if (set) { \
  90. val |= mask; \
  91. } else { \
  92. val &= ~mask; \
  93. } \
  94. } while (0)
  95. struct davinci_i2c_dev {
  96. struct device *dev;
  97. void __iomem *base;
  98. struct completion cmd_complete;
  99. struct clk *clk;
  100. int cmd_err;
  101. u8 *buf;
  102. size_t buf_len;
  103. int irq;
  104. u8 terminate;
  105. struct i2c_adapter adapter;
  106. };
  107. /* default platform data to use if not supplied in the platform_device */
  108. static struct davinci_i2c_platform_data davinci_i2c_platform_data_default = {
  109. .bus_freq = 100,
  110. .bus_delay = 0,
  111. };
  112. static inline void davinci_i2c_write_reg(struct davinci_i2c_dev *i2c_dev,
  113. int reg, u16 val)
  114. {
  115. __raw_writew(val, i2c_dev->base + reg);
  116. }
  117. static inline u16 davinci_i2c_read_reg(struct davinci_i2c_dev *i2c_dev, int reg)
  118. {
  119. return __raw_readw(i2c_dev->base + reg);
  120. }
  121. /*
  122. * This functions configures I2C and brings I2C out of reset.
  123. * This function is called during I2C init function. This function
  124. * also gets called if I2C encounters any errors.
  125. */
  126. static int i2c_davinci_init(struct davinci_i2c_dev *dev)
  127. {
  128. struct davinci_i2c_platform_data *pdata = dev->dev->platform_data;
  129. u16 psc;
  130. u32 clk;
  131. u32 d;
  132. u32 clkh;
  133. u32 clkl;
  134. u32 input_clock = clk_get_rate(dev->clk);
  135. u16 w;
  136. if (!pdata)
  137. pdata = &davinci_i2c_platform_data_default;
  138. /* put I2C into reset */
  139. w = davinci_i2c_read_reg(dev, DAVINCI_I2C_MDR_REG);
  140. MOD_REG_BIT(w, DAVINCI_I2C_MDR_IRS, 0);
  141. davinci_i2c_write_reg(dev, DAVINCI_I2C_MDR_REG, w);
  142. /* NOTE: I2C Clock divider programming info
  143. * As per I2C specs the following formulas provide prescaler
  144. * and low/high divider values
  145. * input clk --> PSC Div -----------> ICCL/H Div --> output clock
  146. * module clk
  147. *
  148. * output clk = module clk / (PSC + 1) [ (ICCL + d) + (ICCH + d) ]
  149. *
  150. * Thus,
  151. * (ICCL + ICCH) = clk = (input clk / ((psc +1) * output clk)) - 2d;
  152. *
  153. * where if PSC == 0, d = 7,
  154. * if PSC == 1, d = 6
  155. * if PSC > 1 , d = 5
  156. */
  157. /* get minimum of 7 MHz clock, but max of 12 MHz */
  158. psc = (input_clock / 7000000) - 1;
  159. if ((input_clock / (psc + 1)) > 12000000)
  160. psc++; /* better to run under spec than over */
  161. d = (psc >= 2) ? 5 : 7 - psc;
  162. clk = ((input_clock / (psc + 1)) / (pdata->bus_freq * 1000)) - (d << 1);
  163. clkh = clk >> 1;
  164. clkl = clk - clkh;
  165. davinci_i2c_write_reg(dev, DAVINCI_I2C_PSC_REG, psc);
  166. davinci_i2c_write_reg(dev, DAVINCI_I2C_CLKH_REG, clkh);
  167. davinci_i2c_write_reg(dev, DAVINCI_I2C_CLKL_REG, clkl);
  168. /* Respond at reserved "SMBus Host" slave address" (and zero);
  169. * we seem to have no option to not respond...
  170. */
  171. davinci_i2c_write_reg(dev, DAVINCI_I2C_OAR_REG, 0x08);
  172. dev_dbg(dev->dev, "input_clock = %d, CLK = %d\n", input_clock, clk);
  173. dev_dbg(dev->dev, "PSC = %d\n",
  174. davinci_i2c_read_reg(dev, DAVINCI_I2C_PSC_REG));
  175. dev_dbg(dev->dev, "CLKL = %d\n",
  176. davinci_i2c_read_reg(dev, DAVINCI_I2C_CLKL_REG));
  177. dev_dbg(dev->dev, "CLKH = %d\n",
  178. davinci_i2c_read_reg(dev, DAVINCI_I2C_CLKH_REG));
  179. dev_dbg(dev->dev, "bus_freq = %dkHz, bus_delay = %d\n",
  180. pdata->bus_freq, pdata->bus_delay);
  181. /* Take the I2C module out of reset: */
  182. w = davinci_i2c_read_reg(dev, DAVINCI_I2C_MDR_REG);
  183. MOD_REG_BIT(w, DAVINCI_I2C_MDR_IRS, 1);
  184. davinci_i2c_write_reg(dev, DAVINCI_I2C_MDR_REG, w);
  185. /* Enable interrupts */
  186. davinci_i2c_write_reg(dev, DAVINCI_I2C_IMR_REG, I2C_DAVINCI_INTR_ALL);
  187. return 0;
  188. }
  189. /*
  190. * Waiting for bus not busy
  191. */
  192. static int i2c_davinci_wait_bus_not_busy(struct davinci_i2c_dev *dev,
  193. char allow_sleep)
  194. {
  195. unsigned long timeout;
  196. timeout = jiffies + dev->adapter.timeout;
  197. while (davinci_i2c_read_reg(dev, DAVINCI_I2C_STR_REG)
  198. & DAVINCI_I2C_STR_BB) {
  199. if (time_after(jiffies, timeout)) {
  200. dev_warn(dev->dev,
  201. "timeout waiting for bus ready\n");
  202. return -ETIMEDOUT;
  203. }
  204. if (allow_sleep)
  205. schedule_timeout(1);
  206. }
  207. return 0;
  208. }
  209. /*
  210. * Low level master read/write transaction. This function is called
  211. * from i2c_davinci_xfer.
  212. */
  213. static int
  214. i2c_davinci_xfer_msg(struct i2c_adapter *adap, struct i2c_msg *msg, int stop)
  215. {
  216. struct davinci_i2c_dev *dev = i2c_get_adapdata(adap);
  217. struct davinci_i2c_platform_data *pdata = dev->dev->platform_data;
  218. u32 flag;
  219. u16 w;
  220. int r;
  221. if (msg->len == 0)
  222. return -EINVAL;
  223. if (!pdata)
  224. pdata = &davinci_i2c_platform_data_default;
  225. /* Introduce a delay, required for some boards (e.g Davinci EVM) */
  226. if (pdata->bus_delay)
  227. udelay(pdata->bus_delay);
  228. /* set the slave address */
  229. davinci_i2c_write_reg(dev, DAVINCI_I2C_SAR_REG, msg->addr);
  230. dev->buf = msg->buf;
  231. dev->buf_len = msg->len;
  232. davinci_i2c_write_reg(dev, DAVINCI_I2C_CNT_REG, dev->buf_len);
  233. INIT_COMPLETION(dev->cmd_complete);
  234. dev->cmd_err = 0;
  235. /* Take I2C out of reset, configure it as master and set the
  236. * start bit */
  237. flag = DAVINCI_I2C_MDR_IRS | DAVINCI_I2C_MDR_MST | DAVINCI_I2C_MDR_STT;
  238. /* if the slave address is ten bit address, enable XA bit */
  239. if (msg->flags & I2C_M_TEN)
  240. flag |= DAVINCI_I2C_MDR_XA;
  241. if (!(msg->flags & I2C_M_RD))
  242. flag |= DAVINCI_I2C_MDR_TRX;
  243. if (stop)
  244. flag |= DAVINCI_I2C_MDR_STP;
  245. /* Enable receive or transmit interrupts */
  246. w = davinci_i2c_read_reg(dev, DAVINCI_I2C_IMR_REG);
  247. if (msg->flags & I2C_M_RD)
  248. MOD_REG_BIT(w, DAVINCI_I2C_IMR_RRDY, 1);
  249. else
  250. MOD_REG_BIT(w, DAVINCI_I2C_IMR_XRDY, 1);
  251. davinci_i2c_write_reg(dev, DAVINCI_I2C_IMR_REG, w);
  252. dev->terminate = 0;
  253. /* write the data into mode register */
  254. davinci_i2c_write_reg(dev, DAVINCI_I2C_MDR_REG, flag);
  255. r = wait_for_completion_interruptible_timeout(&dev->cmd_complete,
  256. dev->adapter.timeout);
  257. if (r == 0) {
  258. dev_err(dev->dev, "controller timed out\n");
  259. i2c_davinci_init(dev);
  260. dev->buf_len = 0;
  261. return -ETIMEDOUT;
  262. }
  263. if (dev->buf_len) {
  264. /* This should be 0 if all bytes were transferred
  265. * or dev->cmd_err denotes an error.
  266. * A signal may have aborted the transfer.
  267. */
  268. if (r >= 0) {
  269. dev_err(dev->dev, "abnormal termination buf_len=%i\n",
  270. dev->buf_len);
  271. r = -EREMOTEIO;
  272. }
  273. dev->terminate = 1;
  274. wmb();
  275. dev->buf_len = 0;
  276. }
  277. if (r < 0)
  278. return r;
  279. /* no error */
  280. if (likely(!dev->cmd_err))
  281. return msg->len;
  282. /* We have an error */
  283. if (dev->cmd_err & DAVINCI_I2C_STR_AL) {
  284. i2c_davinci_init(dev);
  285. return -EIO;
  286. }
  287. if (dev->cmd_err & DAVINCI_I2C_STR_NACK) {
  288. if (msg->flags & I2C_M_IGNORE_NAK)
  289. return msg->len;
  290. if (stop) {
  291. w = davinci_i2c_read_reg(dev, DAVINCI_I2C_MDR_REG);
  292. MOD_REG_BIT(w, DAVINCI_I2C_MDR_STP, 1);
  293. davinci_i2c_write_reg(dev, DAVINCI_I2C_MDR_REG, w);
  294. }
  295. return -EREMOTEIO;
  296. }
  297. return -EIO;
  298. }
  299. /*
  300. * Prepare controller for a transaction and call i2c_davinci_xfer_msg
  301. */
  302. static int
  303. i2c_davinci_xfer(struct i2c_adapter *adap, struct i2c_msg msgs[], int num)
  304. {
  305. struct davinci_i2c_dev *dev = i2c_get_adapdata(adap);
  306. int i;
  307. int ret;
  308. dev_dbg(dev->dev, "%s: msgs: %d\n", __func__, num);
  309. ret = i2c_davinci_wait_bus_not_busy(dev, 1);
  310. if (ret < 0) {
  311. dev_warn(dev->dev, "timeout waiting for bus ready\n");
  312. return ret;
  313. }
  314. for (i = 0; i < num; i++) {
  315. ret = i2c_davinci_xfer_msg(adap, &msgs[i], (i == (num - 1)));
  316. dev_dbg(dev->dev, "%s [%d/%d] ret: %d\n", __func__, i + 1, num,
  317. ret);
  318. if (ret < 0)
  319. return ret;
  320. }
  321. return num;
  322. }
  323. static u32 i2c_davinci_func(struct i2c_adapter *adap)
  324. {
  325. return I2C_FUNC_I2C | (I2C_FUNC_SMBUS_EMUL & ~I2C_FUNC_SMBUS_QUICK);
  326. }
  327. static void terminate_read(struct davinci_i2c_dev *dev)
  328. {
  329. u16 w = davinci_i2c_read_reg(dev, DAVINCI_I2C_MDR_REG);
  330. w |= DAVINCI_I2C_MDR_NACK;
  331. davinci_i2c_write_reg(dev, DAVINCI_I2C_MDR_REG, w);
  332. /* Throw away data */
  333. davinci_i2c_read_reg(dev, DAVINCI_I2C_DRR_REG);
  334. if (!dev->terminate)
  335. dev_err(dev->dev, "RDR IRQ while no data requested\n");
  336. }
  337. static void terminate_write(struct davinci_i2c_dev *dev)
  338. {
  339. u16 w = davinci_i2c_read_reg(dev, DAVINCI_I2C_MDR_REG);
  340. w |= DAVINCI_I2C_MDR_RM | DAVINCI_I2C_MDR_STP;
  341. davinci_i2c_write_reg(dev, DAVINCI_I2C_MDR_REG, w);
  342. if (!dev->terminate)
  343. dev_dbg(dev->dev, "TDR IRQ while no data to send\n");
  344. }
  345. /*
  346. * Interrupt service routine. This gets called whenever an I2C interrupt
  347. * occurs.
  348. */
  349. static irqreturn_t i2c_davinci_isr(int this_irq, void *dev_id)
  350. {
  351. struct davinci_i2c_dev *dev = dev_id;
  352. u32 stat;
  353. int count = 0;
  354. u16 w;
  355. while ((stat = davinci_i2c_read_reg(dev, DAVINCI_I2C_IVR_REG))) {
  356. dev_dbg(dev->dev, "%s: stat=0x%x\n", __func__, stat);
  357. if (count++ == 100) {
  358. dev_warn(dev->dev, "Too much work in one IRQ\n");
  359. break;
  360. }
  361. switch (stat) {
  362. case DAVINCI_I2C_IVR_AL:
  363. /* Arbitration lost, must retry */
  364. dev->cmd_err |= DAVINCI_I2C_STR_AL;
  365. dev->buf_len = 0;
  366. complete(&dev->cmd_complete);
  367. break;
  368. case DAVINCI_I2C_IVR_NACK:
  369. dev->cmd_err |= DAVINCI_I2C_STR_NACK;
  370. dev->buf_len = 0;
  371. complete(&dev->cmd_complete);
  372. break;
  373. case DAVINCI_I2C_IVR_ARDY:
  374. davinci_i2c_write_reg(dev,
  375. DAVINCI_I2C_STR_REG, DAVINCI_I2C_STR_ARDY);
  376. complete(&dev->cmd_complete);
  377. break;
  378. case DAVINCI_I2C_IVR_RDR:
  379. if (dev->buf_len) {
  380. *dev->buf++ =
  381. davinci_i2c_read_reg(dev,
  382. DAVINCI_I2C_DRR_REG);
  383. dev->buf_len--;
  384. if (dev->buf_len)
  385. continue;
  386. davinci_i2c_write_reg(dev,
  387. DAVINCI_I2C_STR_REG,
  388. DAVINCI_I2C_IMR_RRDY);
  389. } else {
  390. /* signal can terminate transfer */
  391. terminate_read(dev);
  392. }
  393. break;
  394. case DAVINCI_I2C_IVR_XRDY:
  395. if (dev->buf_len) {
  396. davinci_i2c_write_reg(dev, DAVINCI_I2C_DXR_REG,
  397. *dev->buf++);
  398. dev->buf_len--;
  399. if (dev->buf_len)
  400. continue;
  401. w = davinci_i2c_read_reg(dev,
  402. DAVINCI_I2C_IMR_REG);
  403. MOD_REG_BIT(w, DAVINCI_I2C_IMR_XRDY, 0);
  404. davinci_i2c_write_reg(dev,
  405. DAVINCI_I2C_IMR_REG,
  406. w);
  407. } else {
  408. /* signal can terminate transfer */
  409. terminate_write(dev);
  410. }
  411. break;
  412. case DAVINCI_I2C_IVR_SCD:
  413. davinci_i2c_write_reg(dev,
  414. DAVINCI_I2C_STR_REG, DAVINCI_I2C_STR_SCD);
  415. complete(&dev->cmd_complete);
  416. break;
  417. case DAVINCI_I2C_IVR_AAS:
  418. dev_dbg(dev->dev, "Address as slave interrupt\n");
  419. break;
  420. default:
  421. dev_warn(dev->dev, "Unrecognized irq stat %d\n", stat);
  422. break;
  423. }
  424. }
  425. return count ? IRQ_HANDLED : IRQ_NONE;
  426. }
  427. static struct i2c_algorithm i2c_davinci_algo = {
  428. .master_xfer = i2c_davinci_xfer,
  429. .functionality = i2c_davinci_func,
  430. };
  431. static int davinci_i2c_probe(struct platform_device *pdev)
  432. {
  433. struct davinci_i2c_dev *dev;
  434. struct i2c_adapter *adap;
  435. struct resource *mem, *irq, *ioarea;
  436. int r;
  437. /* NOTE: driver uses the static register mapping */
  438. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  439. if (!mem) {
  440. dev_err(&pdev->dev, "no mem resource?\n");
  441. return -ENODEV;
  442. }
  443. irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  444. if (!irq) {
  445. dev_err(&pdev->dev, "no irq resource?\n");
  446. return -ENODEV;
  447. }
  448. ioarea = request_mem_region(mem->start, resource_size(mem),
  449. pdev->name);
  450. if (!ioarea) {
  451. dev_err(&pdev->dev, "I2C region already claimed\n");
  452. return -EBUSY;
  453. }
  454. dev = kzalloc(sizeof(struct davinci_i2c_dev), GFP_KERNEL);
  455. if (!dev) {
  456. r = -ENOMEM;
  457. goto err_release_region;
  458. }
  459. init_completion(&dev->cmd_complete);
  460. dev->dev = get_device(&pdev->dev);
  461. dev->irq = irq->start;
  462. platform_set_drvdata(pdev, dev);
  463. dev->clk = clk_get(&pdev->dev, NULL);
  464. if (IS_ERR(dev->clk)) {
  465. r = -ENODEV;
  466. goto err_free_mem;
  467. }
  468. clk_enable(dev->clk);
  469. dev->base = (void __iomem *)IO_ADDRESS(mem->start);
  470. i2c_davinci_init(dev);
  471. r = request_irq(dev->irq, i2c_davinci_isr, 0, pdev->name, dev);
  472. if (r) {
  473. dev_err(&pdev->dev, "failure requesting irq %i\n", dev->irq);
  474. goto err_unuse_clocks;
  475. }
  476. adap = &dev->adapter;
  477. i2c_set_adapdata(adap, dev);
  478. adap->owner = THIS_MODULE;
  479. adap->class = I2C_CLASS_HWMON;
  480. strlcpy(adap->name, "DaVinci I2C adapter", sizeof(adap->name));
  481. adap->algo = &i2c_davinci_algo;
  482. adap->dev.parent = &pdev->dev;
  483. adap->timeout = DAVINCI_I2C_TIMEOUT;
  484. adap->nr = pdev->id;
  485. r = i2c_add_numbered_adapter(adap);
  486. if (r) {
  487. dev_err(&pdev->dev, "failure adding adapter\n");
  488. goto err_free_irq;
  489. }
  490. return 0;
  491. err_free_irq:
  492. free_irq(dev->irq, dev);
  493. err_unuse_clocks:
  494. clk_disable(dev->clk);
  495. clk_put(dev->clk);
  496. dev->clk = NULL;
  497. err_free_mem:
  498. platform_set_drvdata(pdev, NULL);
  499. put_device(&pdev->dev);
  500. kfree(dev);
  501. err_release_region:
  502. release_mem_region(mem->start, resource_size(mem));
  503. return r;
  504. }
  505. static int davinci_i2c_remove(struct platform_device *pdev)
  506. {
  507. struct davinci_i2c_dev *dev = platform_get_drvdata(pdev);
  508. struct resource *mem;
  509. platform_set_drvdata(pdev, NULL);
  510. i2c_del_adapter(&dev->adapter);
  511. put_device(&pdev->dev);
  512. clk_disable(dev->clk);
  513. clk_put(dev->clk);
  514. dev->clk = NULL;
  515. davinci_i2c_write_reg(dev, DAVINCI_I2C_MDR_REG, 0);
  516. free_irq(IRQ_I2C, dev);
  517. kfree(dev);
  518. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  519. release_mem_region(mem->start, resource_size(mem));
  520. return 0;
  521. }
  522. /* work with hotplug and coldplug */
  523. MODULE_ALIAS("platform:i2c_davinci");
  524. static struct platform_driver davinci_i2c_driver = {
  525. .probe = davinci_i2c_probe,
  526. .remove = davinci_i2c_remove,
  527. .driver = {
  528. .name = "i2c_davinci",
  529. .owner = THIS_MODULE,
  530. },
  531. };
  532. /* I2C may be needed to bring up other drivers */
  533. static int __init davinci_i2c_init_driver(void)
  534. {
  535. return platform_driver_register(&davinci_i2c_driver);
  536. }
  537. subsys_initcall(davinci_i2c_init_driver);
  538. static void __exit davinci_i2c_exit_driver(void)
  539. {
  540. platform_driver_unregister(&davinci_i2c_driver);
  541. }
  542. module_exit(davinci_i2c_exit_driver);
  543. MODULE_AUTHOR("Texas Instruments India");
  544. MODULE_DESCRIPTION("TI DaVinci I2C bus adapter");
  545. MODULE_LICENSE("GPL");