dme1737.c 73 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556
  1. /*
  2. * dme1737.c - Driver for the SMSC DME1737, Asus A8000, SMSC SCH311x and
  3. * SCH5027 Super-I/O chips integrated hardware monitoring features.
  4. * Copyright (c) 2007, 2008 Juerg Haefliger <juergh@gmail.com>
  5. *
  6. * This driver is an I2C/ISA hybrid, meaning that it uses the I2C bus to access
  7. * the chip registers if a DME1737, A8000, or SCH5027 is found and the ISA bus
  8. * if a SCH311x chip is found. Both types of chips have very similar hardware
  9. * monitoring capabilities but differ in the way they can be accessed.
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or
  14. * (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  24. */
  25. #include <linux/module.h>
  26. #include <linux/init.h>
  27. #include <linux/slab.h>
  28. #include <linux/jiffies.h>
  29. #include <linux/i2c.h>
  30. #include <linux/platform_device.h>
  31. #include <linux/hwmon.h>
  32. #include <linux/hwmon-sysfs.h>
  33. #include <linux/hwmon-vid.h>
  34. #include <linux/err.h>
  35. #include <linux/mutex.h>
  36. #include <linux/acpi.h>
  37. #include <linux/io.h>
  38. /* ISA device, if found */
  39. static struct platform_device *pdev;
  40. /* Module load parameters */
  41. static int force_start;
  42. module_param(force_start, bool, 0);
  43. MODULE_PARM_DESC(force_start, "Force the chip to start monitoring inputs");
  44. static unsigned short force_id;
  45. module_param(force_id, ushort, 0);
  46. MODULE_PARM_DESC(force_id, "Override the detected device ID");
  47. static int probe_all_addr;
  48. module_param(probe_all_addr, bool, 0);
  49. MODULE_PARM_DESC(probe_all_addr, "Include probing of non-standard LPC "
  50. "addresses");
  51. /* Addresses to scan */
  52. static const unsigned short normal_i2c[] = {0x2c, 0x2d, 0x2e, I2C_CLIENT_END};
  53. enum chips { dme1737, sch5027, sch311x };
  54. /* ---------------------------------------------------------------------
  55. * Registers
  56. *
  57. * The sensors are defined as follows:
  58. *
  59. * Voltages Temperatures
  60. * -------- ------------
  61. * in0 +5VTR (+5V stdby) temp1 Remote diode 1
  62. * in1 Vccp (proc core) temp2 Internal temp
  63. * in2 VCC (internal +3.3V) temp3 Remote diode 2
  64. * in3 +5V
  65. * in4 +12V
  66. * in5 VTR (+3.3V stby)
  67. * in6 Vbat
  68. *
  69. * --------------------------------------------------------------------- */
  70. /* Voltages (in) numbered 0-6 (ix) */
  71. #define DME1737_REG_IN(ix) ((ix) < 5 ? 0x20 + (ix) \
  72. : 0x94 + (ix))
  73. #define DME1737_REG_IN_MIN(ix) ((ix) < 5 ? 0x44 + (ix) * 2 \
  74. : 0x91 + (ix) * 2)
  75. #define DME1737_REG_IN_MAX(ix) ((ix) < 5 ? 0x45 + (ix) * 2 \
  76. : 0x92 + (ix) * 2)
  77. /* Temperatures (temp) numbered 0-2 (ix) */
  78. #define DME1737_REG_TEMP(ix) (0x25 + (ix))
  79. #define DME1737_REG_TEMP_MIN(ix) (0x4e + (ix) * 2)
  80. #define DME1737_REG_TEMP_MAX(ix) (0x4f + (ix) * 2)
  81. #define DME1737_REG_TEMP_OFFSET(ix) ((ix) == 0 ? 0x1f \
  82. : 0x1c + (ix))
  83. /* Voltage and temperature LSBs
  84. * The LSBs (4 bits each) are stored in 5 registers with the following layouts:
  85. * IN_TEMP_LSB(0) = [in5, in6]
  86. * IN_TEMP_LSB(1) = [temp3, temp1]
  87. * IN_TEMP_LSB(2) = [in4, temp2]
  88. * IN_TEMP_LSB(3) = [in3, in0]
  89. * IN_TEMP_LSB(4) = [in2, in1] */
  90. #define DME1737_REG_IN_TEMP_LSB(ix) (0x84 + (ix))
  91. static const u8 DME1737_REG_IN_LSB[] = {3, 4, 4, 3, 2, 0, 0};
  92. static const u8 DME1737_REG_IN_LSB_SHL[] = {4, 4, 0, 0, 0, 0, 4};
  93. static const u8 DME1737_REG_TEMP_LSB[] = {1, 2, 1};
  94. static const u8 DME1737_REG_TEMP_LSB_SHL[] = {4, 4, 0};
  95. /* Fans numbered 0-5 (ix) */
  96. #define DME1737_REG_FAN(ix) ((ix) < 4 ? 0x28 + (ix) * 2 \
  97. : 0xa1 + (ix) * 2)
  98. #define DME1737_REG_FAN_MIN(ix) ((ix) < 4 ? 0x54 + (ix) * 2 \
  99. : 0xa5 + (ix) * 2)
  100. #define DME1737_REG_FAN_OPT(ix) ((ix) < 4 ? 0x90 + (ix) \
  101. : 0xb2 + (ix))
  102. #define DME1737_REG_FAN_MAX(ix) (0xb4 + (ix)) /* only for fan[4-5] */
  103. /* PWMs numbered 0-2, 4-5 (ix) */
  104. #define DME1737_REG_PWM(ix) ((ix) < 3 ? 0x30 + (ix) \
  105. : 0xa1 + (ix))
  106. #define DME1737_REG_PWM_CONFIG(ix) (0x5c + (ix)) /* only for pwm[0-2] */
  107. #define DME1737_REG_PWM_MIN(ix) (0x64 + (ix)) /* only for pwm[0-2] */
  108. #define DME1737_REG_PWM_FREQ(ix) ((ix) < 3 ? 0x5f + (ix) \
  109. : 0xa3 + (ix))
  110. /* The layout of the ramp rate registers is different from the other pwm
  111. * registers. The bits for the 3 PWMs are stored in 2 registers:
  112. * PWM_RR(0) = [OFF3, OFF2, OFF1, RES, RR1E, RR1-2, RR1-1, RR1-0]
  113. * PWM_RR(1) = [RR2E, RR2-2, RR2-1, RR2-0, RR3E, RR3-2, RR3-1, RR3-0] */
  114. #define DME1737_REG_PWM_RR(ix) (0x62 + (ix)) /* only for pwm[0-2] */
  115. /* Thermal zones 0-2 */
  116. #define DME1737_REG_ZONE_LOW(ix) (0x67 + (ix))
  117. #define DME1737_REG_ZONE_ABS(ix) (0x6a + (ix))
  118. /* The layout of the hysteresis registers is different from the other zone
  119. * registers. The bits for the 3 zones are stored in 2 registers:
  120. * ZONE_HYST(0) = [H1-3, H1-2, H1-1, H1-0, H2-3, H2-2, H2-1, H2-0]
  121. * ZONE_HYST(1) = [H3-3, H3-2, H3-1, H3-0, RES, RES, RES, RES] */
  122. #define DME1737_REG_ZONE_HYST(ix) (0x6d + (ix))
  123. /* Alarm registers and bit mapping
  124. * The 3 8-bit alarm registers will be concatenated to a single 32-bit
  125. * alarm value [0, ALARM3, ALARM2, ALARM1]. */
  126. #define DME1737_REG_ALARM1 0x41
  127. #define DME1737_REG_ALARM2 0x42
  128. #define DME1737_REG_ALARM3 0x83
  129. static const u8 DME1737_BIT_ALARM_IN[] = {0, 1, 2, 3, 8, 16, 17};
  130. static const u8 DME1737_BIT_ALARM_TEMP[] = {4, 5, 6};
  131. static const u8 DME1737_BIT_ALARM_FAN[] = {10, 11, 12, 13, 22, 23};
  132. /* Miscellaneous registers */
  133. #define DME1737_REG_DEVICE 0x3d
  134. #define DME1737_REG_COMPANY 0x3e
  135. #define DME1737_REG_VERSTEP 0x3f
  136. #define DME1737_REG_CONFIG 0x40
  137. #define DME1737_REG_CONFIG2 0x7f
  138. #define DME1737_REG_VID 0x43
  139. #define DME1737_REG_TACH_PWM 0x81
  140. /* ---------------------------------------------------------------------
  141. * Misc defines
  142. * --------------------------------------------------------------------- */
  143. /* Chip identification */
  144. #define DME1737_COMPANY_SMSC 0x5c
  145. #define DME1737_VERSTEP 0x88
  146. #define DME1737_VERSTEP_MASK 0xf8
  147. #define SCH311X_DEVICE 0x8c
  148. #define SCH5027_VERSTEP 0x69
  149. /* Length of ISA address segment */
  150. #define DME1737_EXTENT 2
  151. /* ---------------------------------------------------------------------
  152. * Data structures and manipulation thereof
  153. * --------------------------------------------------------------------- */
  154. struct dme1737_data {
  155. struct i2c_client *client; /* for I2C devices only */
  156. struct device *hwmon_dev;
  157. const char *name;
  158. unsigned int addr; /* for ISA devices only */
  159. struct mutex update_lock;
  160. int valid; /* !=0 if following fields are valid */
  161. unsigned long last_update; /* in jiffies */
  162. unsigned long last_vbat; /* in jiffies */
  163. enum chips type;
  164. const int *in_nominal; /* pointer to IN_NOMINAL array */
  165. u8 vid;
  166. u8 pwm_rr_en;
  167. u8 has_pwm;
  168. u8 has_fan;
  169. /* Register values */
  170. u16 in[7];
  171. u8 in_min[7];
  172. u8 in_max[7];
  173. s16 temp[3];
  174. s8 temp_min[3];
  175. s8 temp_max[3];
  176. s8 temp_offset[3];
  177. u8 config;
  178. u8 config2;
  179. u8 vrm;
  180. u16 fan[6];
  181. u16 fan_min[6];
  182. u8 fan_max[2];
  183. u8 fan_opt[6];
  184. u8 pwm[6];
  185. u8 pwm_min[3];
  186. u8 pwm_config[3];
  187. u8 pwm_acz[3];
  188. u8 pwm_freq[6];
  189. u8 pwm_rr[2];
  190. u8 zone_low[3];
  191. u8 zone_abs[3];
  192. u8 zone_hyst[2];
  193. u32 alarms;
  194. };
  195. /* Nominal voltage values */
  196. static const int IN_NOMINAL_DME1737[] = {5000, 2250, 3300, 5000, 12000, 3300,
  197. 3300};
  198. static const int IN_NOMINAL_SCH311x[] = {2500, 1500, 3300, 5000, 12000, 3300,
  199. 3300};
  200. static const int IN_NOMINAL_SCH5027[] = {5000, 2250, 3300, 1125, 1125, 3300,
  201. 3300};
  202. #define IN_NOMINAL(type) ((type) == sch311x ? IN_NOMINAL_SCH311x : \
  203. (type) == sch5027 ? IN_NOMINAL_SCH5027 : \
  204. IN_NOMINAL_DME1737)
  205. /* Voltage input
  206. * Voltage inputs have 16 bits resolution, limit values have 8 bits
  207. * resolution. */
  208. static inline int IN_FROM_REG(int reg, int nominal, int res)
  209. {
  210. return (reg * nominal + (3 << (res - 3))) / (3 << (res - 2));
  211. }
  212. static inline int IN_TO_REG(int val, int nominal)
  213. {
  214. return SENSORS_LIMIT((val * 192 + nominal / 2) / nominal, 0, 255);
  215. }
  216. /* Temperature input
  217. * The register values represent temperatures in 2's complement notation from
  218. * -127 degrees C to +127 degrees C. Temp inputs have 16 bits resolution, limit
  219. * values have 8 bits resolution. */
  220. static inline int TEMP_FROM_REG(int reg, int res)
  221. {
  222. return (reg * 1000) >> (res - 8);
  223. }
  224. static inline int TEMP_TO_REG(int val)
  225. {
  226. return SENSORS_LIMIT((val < 0 ? val - 500 : val + 500) / 1000,
  227. -128, 127);
  228. }
  229. /* Temperature range */
  230. static const int TEMP_RANGE[] = {2000, 2500, 3333, 4000, 5000, 6666, 8000,
  231. 10000, 13333, 16000, 20000, 26666, 32000,
  232. 40000, 53333, 80000};
  233. static inline int TEMP_RANGE_FROM_REG(int reg)
  234. {
  235. return TEMP_RANGE[(reg >> 4) & 0x0f];
  236. }
  237. static int TEMP_RANGE_TO_REG(int val, int reg)
  238. {
  239. int i;
  240. for (i = 15; i > 0; i--) {
  241. if (val > (TEMP_RANGE[i] + TEMP_RANGE[i - 1] + 1) / 2) {
  242. break;
  243. }
  244. }
  245. return (reg & 0x0f) | (i << 4);
  246. }
  247. /* Temperature hysteresis
  248. * Register layout:
  249. * reg[0] = [H1-3, H1-2, H1-1, H1-0, H2-3, H2-2, H2-1, H2-0]
  250. * reg[1] = [H3-3, H3-2, H3-1, H3-0, xxxx, xxxx, xxxx, xxxx] */
  251. static inline int TEMP_HYST_FROM_REG(int reg, int ix)
  252. {
  253. return (((ix == 1) ? reg : reg >> 4) & 0x0f) * 1000;
  254. }
  255. static inline int TEMP_HYST_TO_REG(int val, int ix, int reg)
  256. {
  257. int hyst = SENSORS_LIMIT((val + 500) / 1000, 0, 15);
  258. return (ix == 1) ? (reg & 0xf0) | hyst : (reg & 0x0f) | (hyst << 4);
  259. }
  260. /* Fan input RPM */
  261. static inline int FAN_FROM_REG(int reg, int tpc)
  262. {
  263. if (tpc) {
  264. return tpc * reg;
  265. } else {
  266. return (reg == 0 || reg == 0xffff) ? 0 : 90000 * 60 / reg;
  267. }
  268. }
  269. static inline int FAN_TO_REG(int val, int tpc)
  270. {
  271. if (tpc) {
  272. return SENSORS_LIMIT(val / tpc, 0, 0xffff);
  273. } else {
  274. return (val <= 0) ? 0xffff :
  275. SENSORS_LIMIT(90000 * 60 / val, 0, 0xfffe);
  276. }
  277. }
  278. /* Fan TPC (tach pulse count)
  279. * Converts a register value to a TPC multiplier or returns 0 if the tachometer
  280. * is configured in legacy (non-tpc) mode */
  281. static inline int FAN_TPC_FROM_REG(int reg)
  282. {
  283. return (reg & 0x20) ? 0 : 60 >> (reg & 0x03);
  284. }
  285. /* Fan type
  286. * The type of a fan is expressed in number of pulses-per-revolution that it
  287. * emits */
  288. static inline int FAN_TYPE_FROM_REG(int reg)
  289. {
  290. int edge = (reg >> 1) & 0x03;
  291. return (edge > 0) ? 1 << (edge - 1) : 0;
  292. }
  293. static inline int FAN_TYPE_TO_REG(int val, int reg)
  294. {
  295. int edge = (val == 4) ? 3 : val;
  296. return (reg & 0xf9) | (edge << 1);
  297. }
  298. /* Fan max RPM */
  299. static const int FAN_MAX[] = {0x54, 0x38, 0x2a, 0x21, 0x1c, 0x18, 0x15, 0x12,
  300. 0x11, 0x0f, 0x0e};
  301. static int FAN_MAX_FROM_REG(int reg)
  302. {
  303. int i;
  304. for (i = 10; i > 0; i--) {
  305. if (reg == FAN_MAX[i]) {
  306. break;
  307. }
  308. }
  309. return 1000 + i * 500;
  310. }
  311. static int FAN_MAX_TO_REG(int val)
  312. {
  313. int i;
  314. for (i = 10; i > 0; i--) {
  315. if (val > (1000 + (i - 1) * 500)) {
  316. break;
  317. }
  318. }
  319. return FAN_MAX[i];
  320. }
  321. /* PWM enable
  322. * Register to enable mapping:
  323. * 000: 2 fan on zone 1 auto
  324. * 001: 2 fan on zone 2 auto
  325. * 010: 2 fan on zone 3 auto
  326. * 011: 0 fan full on
  327. * 100: -1 fan disabled
  328. * 101: 2 fan on hottest of zones 2,3 auto
  329. * 110: 2 fan on hottest of zones 1,2,3 auto
  330. * 111: 1 fan in manual mode */
  331. static inline int PWM_EN_FROM_REG(int reg)
  332. {
  333. static const int en[] = {2, 2, 2, 0, -1, 2, 2, 1};
  334. return en[(reg >> 5) & 0x07];
  335. }
  336. static inline int PWM_EN_TO_REG(int val, int reg)
  337. {
  338. int en = (val == 1) ? 7 : 3;
  339. return (reg & 0x1f) | ((en & 0x07) << 5);
  340. }
  341. /* PWM auto channels zone
  342. * Register to auto channels zone mapping (ACZ is a bitfield with bit x
  343. * corresponding to zone x+1):
  344. * 000: 001 fan on zone 1 auto
  345. * 001: 010 fan on zone 2 auto
  346. * 010: 100 fan on zone 3 auto
  347. * 011: 000 fan full on
  348. * 100: 000 fan disabled
  349. * 101: 110 fan on hottest of zones 2,3 auto
  350. * 110: 111 fan on hottest of zones 1,2,3 auto
  351. * 111: 000 fan in manual mode */
  352. static inline int PWM_ACZ_FROM_REG(int reg)
  353. {
  354. static const int acz[] = {1, 2, 4, 0, 0, 6, 7, 0};
  355. return acz[(reg >> 5) & 0x07];
  356. }
  357. static inline int PWM_ACZ_TO_REG(int val, int reg)
  358. {
  359. int acz = (val == 4) ? 2 : val - 1;
  360. return (reg & 0x1f) | ((acz & 0x07) << 5);
  361. }
  362. /* PWM frequency */
  363. static const int PWM_FREQ[] = {11, 15, 22, 29, 35, 44, 59, 88,
  364. 15000, 20000, 30000, 25000, 0, 0, 0, 0};
  365. static inline int PWM_FREQ_FROM_REG(int reg)
  366. {
  367. return PWM_FREQ[reg & 0x0f];
  368. }
  369. static int PWM_FREQ_TO_REG(int val, int reg)
  370. {
  371. int i;
  372. /* the first two cases are special - stupid chip design! */
  373. if (val > 27500) {
  374. i = 10;
  375. } else if (val > 22500) {
  376. i = 11;
  377. } else {
  378. for (i = 9; i > 0; i--) {
  379. if (val > (PWM_FREQ[i] + PWM_FREQ[i - 1] + 1) / 2) {
  380. break;
  381. }
  382. }
  383. }
  384. return (reg & 0xf0) | i;
  385. }
  386. /* PWM ramp rate
  387. * Register layout:
  388. * reg[0] = [OFF3, OFF2, OFF1, RES, RR1-E, RR1-2, RR1-1, RR1-0]
  389. * reg[1] = [RR2-E, RR2-2, RR2-1, RR2-0, RR3-E, RR3-2, RR3-1, RR3-0] */
  390. static const u8 PWM_RR[] = {206, 104, 69, 41, 26, 18, 10, 5};
  391. static inline int PWM_RR_FROM_REG(int reg, int ix)
  392. {
  393. int rr = (ix == 1) ? reg >> 4 : reg;
  394. return (rr & 0x08) ? PWM_RR[rr & 0x07] : 0;
  395. }
  396. static int PWM_RR_TO_REG(int val, int ix, int reg)
  397. {
  398. int i;
  399. for (i = 0; i < 7; i++) {
  400. if (val > (PWM_RR[i] + PWM_RR[i + 1] + 1) / 2) {
  401. break;
  402. }
  403. }
  404. return (ix == 1) ? (reg & 0x8f) | (i << 4) : (reg & 0xf8) | i;
  405. }
  406. /* PWM ramp rate enable */
  407. static inline int PWM_RR_EN_FROM_REG(int reg, int ix)
  408. {
  409. return PWM_RR_FROM_REG(reg, ix) ? 1 : 0;
  410. }
  411. static inline int PWM_RR_EN_TO_REG(int val, int ix, int reg)
  412. {
  413. int en = (ix == 1) ? 0x80 : 0x08;
  414. return val ? reg | en : reg & ~en;
  415. }
  416. /* PWM min/off
  417. * The PWM min/off bits are part of the PMW ramp rate register 0 (see above for
  418. * the register layout). */
  419. static inline int PWM_OFF_FROM_REG(int reg, int ix)
  420. {
  421. return (reg >> (ix + 5)) & 0x01;
  422. }
  423. static inline int PWM_OFF_TO_REG(int val, int ix, int reg)
  424. {
  425. return (reg & ~(1 << (ix + 5))) | ((val & 0x01) << (ix + 5));
  426. }
  427. /* ---------------------------------------------------------------------
  428. * Device I/O access
  429. *
  430. * ISA access is performed through an index/data register pair and needs to
  431. * be protected by a mutex during runtime (not required for initialization).
  432. * We use data->update_lock for this and need to ensure that we acquire it
  433. * before calling dme1737_read or dme1737_write.
  434. * --------------------------------------------------------------------- */
  435. static u8 dme1737_read(const struct dme1737_data *data, u8 reg)
  436. {
  437. struct i2c_client *client = data->client;
  438. s32 val;
  439. if (client) { /* I2C device */
  440. val = i2c_smbus_read_byte_data(client, reg);
  441. if (val < 0) {
  442. dev_warn(&client->dev, "Read from register "
  443. "0x%02x failed! Please report to the driver "
  444. "maintainer.\n", reg);
  445. }
  446. } else { /* ISA device */
  447. outb(reg, data->addr);
  448. val = inb(data->addr + 1);
  449. }
  450. return val;
  451. }
  452. static s32 dme1737_write(const struct dme1737_data *data, u8 reg, u8 val)
  453. {
  454. struct i2c_client *client = data->client;
  455. s32 res = 0;
  456. if (client) { /* I2C device */
  457. res = i2c_smbus_write_byte_data(client, reg, val);
  458. if (res < 0) {
  459. dev_warn(&client->dev, "Write to register "
  460. "0x%02x failed! Please report to the driver "
  461. "maintainer.\n", reg);
  462. }
  463. } else { /* ISA device */
  464. outb(reg, data->addr);
  465. outb(val, data->addr + 1);
  466. }
  467. return res;
  468. }
  469. static struct dme1737_data *dme1737_update_device(struct device *dev)
  470. {
  471. struct dme1737_data *data = dev_get_drvdata(dev);
  472. int ix;
  473. u8 lsb[5];
  474. mutex_lock(&data->update_lock);
  475. /* Enable a Vbat monitoring cycle every 10 mins */
  476. if (time_after(jiffies, data->last_vbat + 600 * HZ) || !data->valid) {
  477. dme1737_write(data, DME1737_REG_CONFIG, dme1737_read(data,
  478. DME1737_REG_CONFIG) | 0x10);
  479. data->last_vbat = jiffies;
  480. }
  481. /* Sample register contents every 1 sec */
  482. if (time_after(jiffies, data->last_update + HZ) || !data->valid) {
  483. if (data->type == dme1737) {
  484. data->vid = dme1737_read(data, DME1737_REG_VID) &
  485. 0x3f;
  486. }
  487. /* In (voltage) registers */
  488. for (ix = 0; ix < ARRAY_SIZE(data->in); ix++) {
  489. /* Voltage inputs are stored as 16 bit values even
  490. * though they have only 12 bits resolution. This is
  491. * to make it consistent with the temp inputs. */
  492. data->in[ix] = dme1737_read(data,
  493. DME1737_REG_IN(ix)) << 8;
  494. data->in_min[ix] = dme1737_read(data,
  495. DME1737_REG_IN_MIN(ix));
  496. data->in_max[ix] = dme1737_read(data,
  497. DME1737_REG_IN_MAX(ix));
  498. }
  499. /* Temp registers */
  500. for (ix = 0; ix < ARRAY_SIZE(data->temp); ix++) {
  501. /* Temp inputs are stored as 16 bit values even
  502. * though they have only 12 bits resolution. This is
  503. * to take advantage of implicit conversions between
  504. * register values (2's complement) and temp values
  505. * (signed decimal). */
  506. data->temp[ix] = dme1737_read(data,
  507. DME1737_REG_TEMP(ix)) << 8;
  508. data->temp_min[ix] = dme1737_read(data,
  509. DME1737_REG_TEMP_MIN(ix));
  510. data->temp_max[ix] = dme1737_read(data,
  511. DME1737_REG_TEMP_MAX(ix));
  512. if (data->type != sch5027) {
  513. data->temp_offset[ix] = dme1737_read(data,
  514. DME1737_REG_TEMP_OFFSET(ix));
  515. }
  516. }
  517. /* In and temp LSB registers
  518. * The LSBs are latched when the MSBs are read, so the order in
  519. * which the registers are read (MSB first, then LSB) is
  520. * important! */
  521. for (ix = 0; ix < ARRAY_SIZE(lsb); ix++) {
  522. lsb[ix] = dme1737_read(data,
  523. DME1737_REG_IN_TEMP_LSB(ix));
  524. }
  525. for (ix = 0; ix < ARRAY_SIZE(data->in); ix++) {
  526. data->in[ix] |= (lsb[DME1737_REG_IN_LSB[ix]] <<
  527. DME1737_REG_IN_LSB_SHL[ix]) & 0xf0;
  528. }
  529. for (ix = 0; ix < ARRAY_SIZE(data->temp); ix++) {
  530. data->temp[ix] |= (lsb[DME1737_REG_TEMP_LSB[ix]] <<
  531. DME1737_REG_TEMP_LSB_SHL[ix]) & 0xf0;
  532. }
  533. /* Fan registers */
  534. for (ix = 0; ix < ARRAY_SIZE(data->fan); ix++) {
  535. /* Skip reading registers if optional fans are not
  536. * present */
  537. if (!(data->has_fan & (1 << ix))) {
  538. continue;
  539. }
  540. data->fan[ix] = dme1737_read(data,
  541. DME1737_REG_FAN(ix));
  542. data->fan[ix] |= dme1737_read(data,
  543. DME1737_REG_FAN(ix) + 1) << 8;
  544. data->fan_min[ix] = dme1737_read(data,
  545. DME1737_REG_FAN_MIN(ix));
  546. data->fan_min[ix] |= dme1737_read(data,
  547. DME1737_REG_FAN_MIN(ix) + 1) << 8;
  548. data->fan_opt[ix] = dme1737_read(data,
  549. DME1737_REG_FAN_OPT(ix));
  550. /* fan_max exists only for fan[5-6] */
  551. if (ix > 3) {
  552. data->fan_max[ix - 4] = dme1737_read(data,
  553. DME1737_REG_FAN_MAX(ix));
  554. }
  555. }
  556. /* PWM registers */
  557. for (ix = 0; ix < ARRAY_SIZE(data->pwm); ix++) {
  558. /* Skip reading registers if optional PWMs are not
  559. * present */
  560. if (!(data->has_pwm & (1 << ix))) {
  561. continue;
  562. }
  563. data->pwm[ix] = dme1737_read(data,
  564. DME1737_REG_PWM(ix));
  565. data->pwm_freq[ix] = dme1737_read(data,
  566. DME1737_REG_PWM_FREQ(ix));
  567. /* pwm_config and pwm_min exist only for pwm[1-3] */
  568. if (ix < 3) {
  569. data->pwm_config[ix] = dme1737_read(data,
  570. DME1737_REG_PWM_CONFIG(ix));
  571. data->pwm_min[ix] = dme1737_read(data,
  572. DME1737_REG_PWM_MIN(ix));
  573. }
  574. }
  575. for (ix = 0; ix < ARRAY_SIZE(data->pwm_rr); ix++) {
  576. data->pwm_rr[ix] = dme1737_read(data,
  577. DME1737_REG_PWM_RR(ix));
  578. }
  579. /* Thermal zone registers */
  580. for (ix = 0; ix < ARRAY_SIZE(data->zone_low); ix++) {
  581. data->zone_low[ix] = dme1737_read(data,
  582. DME1737_REG_ZONE_LOW(ix));
  583. data->zone_abs[ix] = dme1737_read(data,
  584. DME1737_REG_ZONE_ABS(ix));
  585. }
  586. if (data->type != sch5027) {
  587. for (ix = 0; ix < ARRAY_SIZE(data->zone_hyst); ix++) {
  588. data->zone_hyst[ix] = dme1737_read(data,
  589. DME1737_REG_ZONE_HYST(ix));
  590. }
  591. }
  592. /* Alarm registers */
  593. data->alarms = dme1737_read(data,
  594. DME1737_REG_ALARM1);
  595. /* Bit 7 tells us if the other alarm registers are non-zero and
  596. * therefore also need to be read */
  597. if (data->alarms & 0x80) {
  598. data->alarms |= dme1737_read(data,
  599. DME1737_REG_ALARM2) << 8;
  600. data->alarms |= dme1737_read(data,
  601. DME1737_REG_ALARM3) << 16;
  602. }
  603. /* The ISA chips require explicit clearing of alarm bits.
  604. * Don't worry, an alarm will come back if the condition
  605. * that causes it still exists */
  606. if (!data->client) {
  607. if (data->alarms & 0xff0000) {
  608. dme1737_write(data, DME1737_REG_ALARM3,
  609. 0xff);
  610. }
  611. if (data->alarms & 0xff00) {
  612. dme1737_write(data, DME1737_REG_ALARM2,
  613. 0xff);
  614. }
  615. if (data->alarms & 0xff) {
  616. dme1737_write(data, DME1737_REG_ALARM1,
  617. 0xff);
  618. }
  619. }
  620. data->last_update = jiffies;
  621. data->valid = 1;
  622. }
  623. mutex_unlock(&data->update_lock);
  624. return data;
  625. }
  626. /* ---------------------------------------------------------------------
  627. * Voltage sysfs attributes
  628. * ix = [0-5]
  629. * --------------------------------------------------------------------- */
  630. #define SYS_IN_INPUT 0
  631. #define SYS_IN_MIN 1
  632. #define SYS_IN_MAX 2
  633. #define SYS_IN_ALARM 3
  634. static ssize_t show_in(struct device *dev, struct device_attribute *attr,
  635. char *buf)
  636. {
  637. struct dme1737_data *data = dme1737_update_device(dev);
  638. struct sensor_device_attribute_2
  639. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  640. int ix = sensor_attr_2->index;
  641. int fn = sensor_attr_2->nr;
  642. int res;
  643. switch (fn) {
  644. case SYS_IN_INPUT:
  645. res = IN_FROM_REG(data->in[ix], data->in_nominal[ix], 16);
  646. break;
  647. case SYS_IN_MIN:
  648. res = IN_FROM_REG(data->in_min[ix], data->in_nominal[ix], 8);
  649. break;
  650. case SYS_IN_MAX:
  651. res = IN_FROM_REG(data->in_max[ix], data->in_nominal[ix], 8);
  652. break;
  653. case SYS_IN_ALARM:
  654. res = (data->alarms >> DME1737_BIT_ALARM_IN[ix]) & 0x01;
  655. break;
  656. default:
  657. res = 0;
  658. dev_dbg(dev, "Unknown function %d.\n", fn);
  659. }
  660. return sprintf(buf, "%d\n", res);
  661. }
  662. static ssize_t set_in(struct device *dev, struct device_attribute *attr,
  663. const char *buf, size_t count)
  664. {
  665. struct dme1737_data *data = dev_get_drvdata(dev);
  666. struct sensor_device_attribute_2
  667. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  668. int ix = sensor_attr_2->index;
  669. int fn = sensor_attr_2->nr;
  670. long val = simple_strtol(buf, NULL, 10);
  671. mutex_lock(&data->update_lock);
  672. switch (fn) {
  673. case SYS_IN_MIN:
  674. data->in_min[ix] = IN_TO_REG(val, data->in_nominal[ix]);
  675. dme1737_write(data, DME1737_REG_IN_MIN(ix),
  676. data->in_min[ix]);
  677. break;
  678. case SYS_IN_MAX:
  679. data->in_max[ix] = IN_TO_REG(val, data->in_nominal[ix]);
  680. dme1737_write(data, DME1737_REG_IN_MAX(ix),
  681. data->in_max[ix]);
  682. break;
  683. default:
  684. dev_dbg(dev, "Unknown function %d.\n", fn);
  685. }
  686. mutex_unlock(&data->update_lock);
  687. return count;
  688. }
  689. /* ---------------------------------------------------------------------
  690. * Temperature sysfs attributes
  691. * ix = [0-2]
  692. * --------------------------------------------------------------------- */
  693. #define SYS_TEMP_INPUT 0
  694. #define SYS_TEMP_MIN 1
  695. #define SYS_TEMP_MAX 2
  696. #define SYS_TEMP_OFFSET 3
  697. #define SYS_TEMP_ALARM 4
  698. #define SYS_TEMP_FAULT 5
  699. static ssize_t show_temp(struct device *dev, struct device_attribute *attr,
  700. char *buf)
  701. {
  702. struct dme1737_data *data = dme1737_update_device(dev);
  703. struct sensor_device_attribute_2
  704. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  705. int ix = sensor_attr_2->index;
  706. int fn = sensor_attr_2->nr;
  707. int res;
  708. switch (fn) {
  709. case SYS_TEMP_INPUT:
  710. res = TEMP_FROM_REG(data->temp[ix], 16);
  711. break;
  712. case SYS_TEMP_MIN:
  713. res = TEMP_FROM_REG(data->temp_min[ix], 8);
  714. break;
  715. case SYS_TEMP_MAX:
  716. res = TEMP_FROM_REG(data->temp_max[ix], 8);
  717. break;
  718. case SYS_TEMP_OFFSET:
  719. res = TEMP_FROM_REG(data->temp_offset[ix], 8);
  720. break;
  721. case SYS_TEMP_ALARM:
  722. res = (data->alarms >> DME1737_BIT_ALARM_TEMP[ix]) & 0x01;
  723. break;
  724. case SYS_TEMP_FAULT:
  725. res = (((u16)data->temp[ix] & 0xff00) == 0x8000);
  726. break;
  727. default:
  728. res = 0;
  729. dev_dbg(dev, "Unknown function %d.\n", fn);
  730. }
  731. return sprintf(buf, "%d\n", res);
  732. }
  733. static ssize_t set_temp(struct device *dev, struct device_attribute *attr,
  734. const char *buf, size_t count)
  735. {
  736. struct dme1737_data *data = dev_get_drvdata(dev);
  737. struct sensor_device_attribute_2
  738. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  739. int ix = sensor_attr_2->index;
  740. int fn = sensor_attr_2->nr;
  741. long val = simple_strtol(buf, NULL, 10);
  742. mutex_lock(&data->update_lock);
  743. switch (fn) {
  744. case SYS_TEMP_MIN:
  745. data->temp_min[ix] = TEMP_TO_REG(val);
  746. dme1737_write(data, DME1737_REG_TEMP_MIN(ix),
  747. data->temp_min[ix]);
  748. break;
  749. case SYS_TEMP_MAX:
  750. data->temp_max[ix] = TEMP_TO_REG(val);
  751. dme1737_write(data, DME1737_REG_TEMP_MAX(ix),
  752. data->temp_max[ix]);
  753. break;
  754. case SYS_TEMP_OFFSET:
  755. data->temp_offset[ix] = TEMP_TO_REG(val);
  756. dme1737_write(data, DME1737_REG_TEMP_OFFSET(ix),
  757. data->temp_offset[ix]);
  758. break;
  759. default:
  760. dev_dbg(dev, "Unknown function %d.\n", fn);
  761. }
  762. mutex_unlock(&data->update_lock);
  763. return count;
  764. }
  765. /* ---------------------------------------------------------------------
  766. * Zone sysfs attributes
  767. * ix = [0-2]
  768. * --------------------------------------------------------------------- */
  769. #define SYS_ZONE_AUTO_CHANNELS_TEMP 0
  770. #define SYS_ZONE_AUTO_POINT1_TEMP_HYST 1
  771. #define SYS_ZONE_AUTO_POINT1_TEMP 2
  772. #define SYS_ZONE_AUTO_POINT2_TEMP 3
  773. #define SYS_ZONE_AUTO_POINT3_TEMP 4
  774. static ssize_t show_zone(struct device *dev, struct device_attribute *attr,
  775. char *buf)
  776. {
  777. struct dme1737_data *data = dme1737_update_device(dev);
  778. struct sensor_device_attribute_2
  779. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  780. int ix = sensor_attr_2->index;
  781. int fn = sensor_attr_2->nr;
  782. int res;
  783. switch (fn) {
  784. case SYS_ZONE_AUTO_CHANNELS_TEMP:
  785. /* check config2 for non-standard temp-to-zone mapping */
  786. if ((ix == 1) && (data->config2 & 0x02)) {
  787. res = 4;
  788. } else {
  789. res = 1 << ix;
  790. }
  791. break;
  792. case SYS_ZONE_AUTO_POINT1_TEMP_HYST:
  793. res = TEMP_FROM_REG(data->zone_low[ix], 8) -
  794. TEMP_HYST_FROM_REG(data->zone_hyst[ix == 2], ix);
  795. break;
  796. case SYS_ZONE_AUTO_POINT1_TEMP:
  797. res = TEMP_FROM_REG(data->zone_low[ix], 8);
  798. break;
  799. case SYS_ZONE_AUTO_POINT2_TEMP:
  800. /* pwm_freq holds the temp range bits in the upper nibble */
  801. res = TEMP_FROM_REG(data->zone_low[ix], 8) +
  802. TEMP_RANGE_FROM_REG(data->pwm_freq[ix]);
  803. break;
  804. case SYS_ZONE_AUTO_POINT3_TEMP:
  805. res = TEMP_FROM_REG(data->zone_abs[ix], 8);
  806. break;
  807. default:
  808. res = 0;
  809. dev_dbg(dev, "Unknown function %d.\n", fn);
  810. }
  811. return sprintf(buf, "%d\n", res);
  812. }
  813. static ssize_t set_zone(struct device *dev, struct device_attribute *attr,
  814. const char *buf, size_t count)
  815. {
  816. struct dme1737_data *data = dev_get_drvdata(dev);
  817. struct sensor_device_attribute_2
  818. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  819. int ix = sensor_attr_2->index;
  820. int fn = sensor_attr_2->nr;
  821. long val = simple_strtol(buf, NULL, 10);
  822. mutex_lock(&data->update_lock);
  823. switch (fn) {
  824. case SYS_ZONE_AUTO_POINT1_TEMP_HYST:
  825. /* Refresh the cache */
  826. data->zone_low[ix] = dme1737_read(data,
  827. DME1737_REG_ZONE_LOW(ix));
  828. /* Modify the temp hyst value */
  829. data->zone_hyst[ix == 2] = TEMP_HYST_TO_REG(
  830. TEMP_FROM_REG(data->zone_low[ix], 8) -
  831. val, ix, dme1737_read(data,
  832. DME1737_REG_ZONE_HYST(ix == 2)));
  833. dme1737_write(data, DME1737_REG_ZONE_HYST(ix == 2),
  834. data->zone_hyst[ix == 2]);
  835. break;
  836. case SYS_ZONE_AUTO_POINT1_TEMP:
  837. data->zone_low[ix] = TEMP_TO_REG(val);
  838. dme1737_write(data, DME1737_REG_ZONE_LOW(ix),
  839. data->zone_low[ix]);
  840. break;
  841. case SYS_ZONE_AUTO_POINT2_TEMP:
  842. /* Refresh the cache */
  843. data->zone_low[ix] = dme1737_read(data,
  844. DME1737_REG_ZONE_LOW(ix));
  845. /* Modify the temp range value (which is stored in the upper
  846. * nibble of the pwm_freq register) */
  847. data->pwm_freq[ix] = TEMP_RANGE_TO_REG(val -
  848. TEMP_FROM_REG(data->zone_low[ix], 8),
  849. dme1737_read(data,
  850. DME1737_REG_PWM_FREQ(ix)));
  851. dme1737_write(data, DME1737_REG_PWM_FREQ(ix),
  852. data->pwm_freq[ix]);
  853. break;
  854. case SYS_ZONE_AUTO_POINT3_TEMP:
  855. data->zone_abs[ix] = TEMP_TO_REG(val);
  856. dme1737_write(data, DME1737_REG_ZONE_ABS(ix),
  857. data->zone_abs[ix]);
  858. break;
  859. default:
  860. dev_dbg(dev, "Unknown function %d.\n", fn);
  861. }
  862. mutex_unlock(&data->update_lock);
  863. return count;
  864. }
  865. /* ---------------------------------------------------------------------
  866. * Fan sysfs attributes
  867. * ix = [0-5]
  868. * --------------------------------------------------------------------- */
  869. #define SYS_FAN_INPUT 0
  870. #define SYS_FAN_MIN 1
  871. #define SYS_FAN_MAX 2
  872. #define SYS_FAN_ALARM 3
  873. #define SYS_FAN_TYPE 4
  874. static ssize_t show_fan(struct device *dev, struct device_attribute *attr,
  875. char *buf)
  876. {
  877. struct dme1737_data *data = dme1737_update_device(dev);
  878. struct sensor_device_attribute_2
  879. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  880. int ix = sensor_attr_2->index;
  881. int fn = sensor_attr_2->nr;
  882. int res;
  883. switch (fn) {
  884. case SYS_FAN_INPUT:
  885. res = FAN_FROM_REG(data->fan[ix],
  886. ix < 4 ? 0 :
  887. FAN_TPC_FROM_REG(data->fan_opt[ix]));
  888. break;
  889. case SYS_FAN_MIN:
  890. res = FAN_FROM_REG(data->fan_min[ix],
  891. ix < 4 ? 0 :
  892. FAN_TPC_FROM_REG(data->fan_opt[ix]));
  893. break;
  894. case SYS_FAN_MAX:
  895. /* only valid for fan[5-6] */
  896. res = FAN_MAX_FROM_REG(data->fan_max[ix - 4]);
  897. break;
  898. case SYS_FAN_ALARM:
  899. res = (data->alarms >> DME1737_BIT_ALARM_FAN[ix]) & 0x01;
  900. break;
  901. case SYS_FAN_TYPE:
  902. /* only valid for fan[1-4] */
  903. res = FAN_TYPE_FROM_REG(data->fan_opt[ix]);
  904. break;
  905. default:
  906. res = 0;
  907. dev_dbg(dev, "Unknown function %d.\n", fn);
  908. }
  909. return sprintf(buf, "%d\n", res);
  910. }
  911. static ssize_t set_fan(struct device *dev, struct device_attribute *attr,
  912. const char *buf, size_t count)
  913. {
  914. struct dme1737_data *data = dev_get_drvdata(dev);
  915. struct sensor_device_attribute_2
  916. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  917. int ix = sensor_attr_2->index;
  918. int fn = sensor_attr_2->nr;
  919. long val = simple_strtol(buf, NULL, 10);
  920. mutex_lock(&data->update_lock);
  921. switch (fn) {
  922. case SYS_FAN_MIN:
  923. if (ix < 4) {
  924. data->fan_min[ix] = FAN_TO_REG(val, 0);
  925. } else {
  926. /* Refresh the cache */
  927. data->fan_opt[ix] = dme1737_read(data,
  928. DME1737_REG_FAN_OPT(ix));
  929. /* Modify the fan min value */
  930. data->fan_min[ix] = FAN_TO_REG(val,
  931. FAN_TPC_FROM_REG(data->fan_opt[ix]));
  932. }
  933. dme1737_write(data, DME1737_REG_FAN_MIN(ix),
  934. data->fan_min[ix] & 0xff);
  935. dme1737_write(data, DME1737_REG_FAN_MIN(ix) + 1,
  936. data->fan_min[ix] >> 8);
  937. break;
  938. case SYS_FAN_MAX:
  939. /* Only valid for fan[5-6] */
  940. data->fan_max[ix - 4] = FAN_MAX_TO_REG(val);
  941. dme1737_write(data, DME1737_REG_FAN_MAX(ix),
  942. data->fan_max[ix - 4]);
  943. break;
  944. case SYS_FAN_TYPE:
  945. /* Only valid for fan[1-4] */
  946. if (!(val == 1 || val == 2 || val == 4)) {
  947. count = -EINVAL;
  948. dev_warn(dev, "Fan type value %ld not "
  949. "supported. Choose one of 1, 2, or 4.\n",
  950. val);
  951. goto exit;
  952. }
  953. data->fan_opt[ix] = FAN_TYPE_TO_REG(val, dme1737_read(data,
  954. DME1737_REG_FAN_OPT(ix)));
  955. dme1737_write(data, DME1737_REG_FAN_OPT(ix),
  956. data->fan_opt[ix]);
  957. break;
  958. default:
  959. dev_dbg(dev, "Unknown function %d.\n", fn);
  960. }
  961. exit:
  962. mutex_unlock(&data->update_lock);
  963. return count;
  964. }
  965. /* ---------------------------------------------------------------------
  966. * PWM sysfs attributes
  967. * ix = [0-4]
  968. * --------------------------------------------------------------------- */
  969. #define SYS_PWM 0
  970. #define SYS_PWM_FREQ 1
  971. #define SYS_PWM_ENABLE 2
  972. #define SYS_PWM_RAMP_RATE 3
  973. #define SYS_PWM_AUTO_CHANNELS_ZONE 4
  974. #define SYS_PWM_AUTO_PWM_MIN 5
  975. #define SYS_PWM_AUTO_POINT1_PWM 6
  976. #define SYS_PWM_AUTO_POINT2_PWM 7
  977. static ssize_t show_pwm(struct device *dev, struct device_attribute *attr,
  978. char *buf)
  979. {
  980. struct dme1737_data *data = dme1737_update_device(dev);
  981. struct sensor_device_attribute_2
  982. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  983. int ix = sensor_attr_2->index;
  984. int fn = sensor_attr_2->nr;
  985. int res;
  986. switch (fn) {
  987. case SYS_PWM:
  988. if (PWM_EN_FROM_REG(data->pwm_config[ix]) == 0) {
  989. res = 255;
  990. } else {
  991. res = data->pwm[ix];
  992. }
  993. break;
  994. case SYS_PWM_FREQ:
  995. res = PWM_FREQ_FROM_REG(data->pwm_freq[ix]);
  996. break;
  997. case SYS_PWM_ENABLE:
  998. if (ix >= 3) {
  999. res = 1; /* pwm[5-6] hard-wired to manual mode */
  1000. } else {
  1001. res = PWM_EN_FROM_REG(data->pwm_config[ix]);
  1002. }
  1003. break;
  1004. case SYS_PWM_RAMP_RATE:
  1005. /* Only valid for pwm[1-3] */
  1006. res = PWM_RR_FROM_REG(data->pwm_rr[ix > 0], ix);
  1007. break;
  1008. case SYS_PWM_AUTO_CHANNELS_ZONE:
  1009. /* Only valid for pwm[1-3] */
  1010. if (PWM_EN_FROM_REG(data->pwm_config[ix]) == 2) {
  1011. res = PWM_ACZ_FROM_REG(data->pwm_config[ix]);
  1012. } else {
  1013. res = data->pwm_acz[ix];
  1014. }
  1015. break;
  1016. case SYS_PWM_AUTO_PWM_MIN:
  1017. /* Only valid for pwm[1-3] */
  1018. if (PWM_OFF_FROM_REG(data->pwm_rr[0], ix)) {
  1019. res = data->pwm_min[ix];
  1020. } else {
  1021. res = 0;
  1022. }
  1023. break;
  1024. case SYS_PWM_AUTO_POINT1_PWM:
  1025. /* Only valid for pwm[1-3] */
  1026. res = data->pwm_min[ix];
  1027. break;
  1028. case SYS_PWM_AUTO_POINT2_PWM:
  1029. /* Only valid for pwm[1-3] */
  1030. res = 255; /* hard-wired */
  1031. break;
  1032. default:
  1033. res = 0;
  1034. dev_dbg(dev, "Unknown function %d.\n", fn);
  1035. }
  1036. return sprintf(buf, "%d\n", res);
  1037. }
  1038. static struct attribute *dme1737_pwm_chmod_attr[];
  1039. static void dme1737_chmod_file(struct device*, struct attribute*, mode_t);
  1040. static ssize_t set_pwm(struct device *dev, struct device_attribute *attr,
  1041. const char *buf, size_t count)
  1042. {
  1043. struct dme1737_data *data = dev_get_drvdata(dev);
  1044. struct sensor_device_attribute_2
  1045. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  1046. int ix = sensor_attr_2->index;
  1047. int fn = sensor_attr_2->nr;
  1048. long val = simple_strtol(buf, NULL, 10);
  1049. mutex_lock(&data->update_lock);
  1050. switch (fn) {
  1051. case SYS_PWM:
  1052. data->pwm[ix] = SENSORS_LIMIT(val, 0, 255);
  1053. dme1737_write(data, DME1737_REG_PWM(ix), data->pwm[ix]);
  1054. break;
  1055. case SYS_PWM_FREQ:
  1056. data->pwm_freq[ix] = PWM_FREQ_TO_REG(val, dme1737_read(data,
  1057. DME1737_REG_PWM_FREQ(ix)));
  1058. dme1737_write(data, DME1737_REG_PWM_FREQ(ix),
  1059. data->pwm_freq[ix]);
  1060. break;
  1061. case SYS_PWM_ENABLE:
  1062. /* Only valid for pwm[1-3] */
  1063. if (val < 0 || val > 2) {
  1064. count = -EINVAL;
  1065. dev_warn(dev, "PWM enable %ld not "
  1066. "supported. Choose one of 0, 1, or 2.\n",
  1067. val);
  1068. goto exit;
  1069. }
  1070. /* Refresh the cache */
  1071. data->pwm_config[ix] = dme1737_read(data,
  1072. DME1737_REG_PWM_CONFIG(ix));
  1073. if (val == PWM_EN_FROM_REG(data->pwm_config[ix])) {
  1074. /* Bail out if no change */
  1075. goto exit;
  1076. }
  1077. /* Do some housekeeping if we are currently in auto mode */
  1078. if (PWM_EN_FROM_REG(data->pwm_config[ix]) == 2) {
  1079. /* Save the current zone channel assignment */
  1080. data->pwm_acz[ix] = PWM_ACZ_FROM_REG(
  1081. data->pwm_config[ix]);
  1082. /* Save the current ramp rate state and disable it */
  1083. data->pwm_rr[ix > 0] = dme1737_read(data,
  1084. DME1737_REG_PWM_RR(ix > 0));
  1085. data->pwm_rr_en &= ~(1 << ix);
  1086. if (PWM_RR_EN_FROM_REG(data->pwm_rr[ix > 0], ix)) {
  1087. data->pwm_rr_en |= (1 << ix);
  1088. data->pwm_rr[ix > 0] = PWM_RR_EN_TO_REG(0, ix,
  1089. data->pwm_rr[ix > 0]);
  1090. dme1737_write(data,
  1091. DME1737_REG_PWM_RR(ix > 0),
  1092. data->pwm_rr[ix > 0]);
  1093. }
  1094. }
  1095. /* Set the new PWM mode */
  1096. switch (val) {
  1097. case 0:
  1098. /* Change permissions of pwm[ix] to read-only */
  1099. dme1737_chmod_file(dev, dme1737_pwm_chmod_attr[ix],
  1100. S_IRUGO);
  1101. /* Turn fan fully on */
  1102. data->pwm_config[ix] = PWM_EN_TO_REG(0,
  1103. data->pwm_config[ix]);
  1104. dme1737_write(data, DME1737_REG_PWM_CONFIG(ix),
  1105. data->pwm_config[ix]);
  1106. break;
  1107. case 1:
  1108. /* Turn on manual mode */
  1109. data->pwm_config[ix] = PWM_EN_TO_REG(1,
  1110. data->pwm_config[ix]);
  1111. dme1737_write(data, DME1737_REG_PWM_CONFIG(ix),
  1112. data->pwm_config[ix]);
  1113. /* Change permissions of pwm[ix] to read-writeable */
  1114. dme1737_chmod_file(dev, dme1737_pwm_chmod_attr[ix],
  1115. S_IRUGO | S_IWUSR);
  1116. break;
  1117. case 2:
  1118. /* Change permissions of pwm[ix] to read-only */
  1119. dme1737_chmod_file(dev, dme1737_pwm_chmod_attr[ix],
  1120. S_IRUGO);
  1121. /* Turn on auto mode using the saved zone channel
  1122. * assignment */
  1123. data->pwm_config[ix] = PWM_ACZ_TO_REG(
  1124. data->pwm_acz[ix],
  1125. data->pwm_config[ix]);
  1126. dme1737_write(data, DME1737_REG_PWM_CONFIG(ix),
  1127. data->pwm_config[ix]);
  1128. /* Enable PWM ramp rate if previously enabled */
  1129. if (data->pwm_rr_en & (1 << ix)) {
  1130. data->pwm_rr[ix > 0] = PWM_RR_EN_TO_REG(1, ix,
  1131. dme1737_read(data,
  1132. DME1737_REG_PWM_RR(ix > 0)));
  1133. dme1737_write(data,
  1134. DME1737_REG_PWM_RR(ix > 0),
  1135. data->pwm_rr[ix > 0]);
  1136. }
  1137. break;
  1138. }
  1139. break;
  1140. case SYS_PWM_RAMP_RATE:
  1141. /* Only valid for pwm[1-3] */
  1142. /* Refresh the cache */
  1143. data->pwm_config[ix] = dme1737_read(data,
  1144. DME1737_REG_PWM_CONFIG(ix));
  1145. data->pwm_rr[ix > 0] = dme1737_read(data,
  1146. DME1737_REG_PWM_RR(ix > 0));
  1147. /* Set the ramp rate value */
  1148. if (val > 0) {
  1149. data->pwm_rr[ix > 0] = PWM_RR_TO_REG(val, ix,
  1150. data->pwm_rr[ix > 0]);
  1151. }
  1152. /* Enable/disable the feature only if the associated PWM
  1153. * output is in automatic mode. */
  1154. if (PWM_EN_FROM_REG(data->pwm_config[ix]) == 2) {
  1155. data->pwm_rr[ix > 0] = PWM_RR_EN_TO_REG(val > 0, ix,
  1156. data->pwm_rr[ix > 0]);
  1157. }
  1158. dme1737_write(data, DME1737_REG_PWM_RR(ix > 0),
  1159. data->pwm_rr[ix > 0]);
  1160. break;
  1161. case SYS_PWM_AUTO_CHANNELS_ZONE:
  1162. /* Only valid for pwm[1-3] */
  1163. if (!(val == 1 || val == 2 || val == 4 ||
  1164. val == 6 || val == 7)) {
  1165. count = -EINVAL;
  1166. dev_warn(dev, "PWM auto channels zone %ld "
  1167. "not supported. Choose one of 1, 2, 4, 6, "
  1168. "or 7.\n", val);
  1169. goto exit;
  1170. }
  1171. /* Refresh the cache */
  1172. data->pwm_config[ix] = dme1737_read(data,
  1173. DME1737_REG_PWM_CONFIG(ix));
  1174. if (PWM_EN_FROM_REG(data->pwm_config[ix]) == 2) {
  1175. /* PWM is already in auto mode so update the temp
  1176. * channel assignment */
  1177. data->pwm_config[ix] = PWM_ACZ_TO_REG(val,
  1178. data->pwm_config[ix]);
  1179. dme1737_write(data, DME1737_REG_PWM_CONFIG(ix),
  1180. data->pwm_config[ix]);
  1181. } else {
  1182. /* PWM is not in auto mode so we save the temp
  1183. * channel assignment for later use */
  1184. data->pwm_acz[ix] = val;
  1185. }
  1186. break;
  1187. case SYS_PWM_AUTO_PWM_MIN:
  1188. /* Only valid for pwm[1-3] */
  1189. /* Refresh the cache */
  1190. data->pwm_min[ix] = dme1737_read(data,
  1191. DME1737_REG_PWM_MIN(ix));
  1192. /* There are only 2 values supported for the auto_pwm_min
  1193. * value: 0 or auto_point1_pwm. So if the temperature drops
  1194. * below the auto_point1_temp_hyst value, the fan either turns
  1195. * off or runs at auto_point1_pwm duty-cycle. */
  1196. if (val > ((data->pwm_min[ix] + 1) / 2)) {
  1197. data->pwm_rr[0] = PWM_OFF_TO_REG(1, ix,
  1198. dme1737_read(data,
  1199. DME1737_REG_PWM_RR(0)));
  1200. } else {
  1201. data->pwm_rr[0] = PWM_OFF_TO_REG(0, ix,
  1202. dme1737_read(data,
  1203. DME1737_REG_PWM_RR(0)));
  1204. }
  1205. dme1737_write(data, DME1737_REG_PWM_RR(0),
  1206. data->pwm_rr[0]);
  1207. break;
  1208. case SYS_PWM_AUTO_POINT1_PWM:
  1209. /* Only valid for pwm[1-3] */
  1210. data->pwm_min[ix] = SENSORS_LIMIT(val, 0, 255);
  1211. dme1737_write(data, DME1737_REG_PWM_MIN(ix),
  1212. data->pwm_min[ix]);
  1213. break;
  1214. default:
  1215. dev_dbg(dev, "Unknown function %d.\n", fn);
  1216. }
  1217. exit:
  1218. mutex_unlock(&data->update_lock);
  1219. return count;
  1220. }
  1221. /* ---------------------------------------------------------------------
  1222. * Miscellaneous sysfs attributes
  1223. * --------------------------------------------------------------------- */
  1224. static ssize_t show_vrm(struct device *dev, struct device_attribute *attr,
  1225. char *buf)
  1226. {
  1227. struct i2c_client *client = to_i2c_client(dev);
  1228. struct dme1737_data *data = i2c_get_clientdata(client);
  1229. return sprintf(buf, "%d\n", data->vrm);
  1230. }
  1231. static ssize_t set_vrm(struct device *dev, struct device_attribute *attr,
  1232. const char *buf, size_t count)
  1233. {
  1234. struct dme1737_data *data = dev_get_drvdata(dev);
  1235. long val = simple_strtol(buf, NULL, 10);
  1236. data->vrm = val;
  1237. return count;
  1238. }
  1239. static ssize_t show_vid(struct device *dev, struct device_attribute *attr,
  1240. char *buf)
  1241. {
  1242. struct dme1737_data *data = dme1737_update_device(dev);
  1243. return sprintf(buf, "%d\n", vid_from_reg(data->vid, data->vrm));
  1244. }
  1245. static ssize_t show_name(struct device *dev, struct device_attribute *attr,
  1246. char *buf)
  1247. {
  1248. struct dme1737_data *data = dev_get_drvdata(dev);
  1249. return sprintf(buf, "%s\n", data->name);
  1250. }
  1251. /* ---------------------------------------------------------------------
  1252. * Sysfs device attribute defines and structs
  1253. * --------------------------------------------------------------------- */
  1254. /* Voltages 0-6 */
  1255. #define SENSOR_DEVICE_ATTR_IN(ix) \
  1256. static SENSOR_DEVICE_ATTR_2(in##ix##_input, S_IRUGO, \
  1257. show_in, NULL, SYS_IN_INPUT, ix); \
  1258. static SENSOR_DEVICE_ATTR_2(in##ix##_min, S_IRUGO | S_IWUSR, \
  1259. show_in, set_in, SYS_IN_MIN, ix); \
  1260. static SENSOR_DEVICE_ATTR_2(in##ix##_max, S_IRUGO | S_IWUSR, \
  1261. show_in, set_in, SYS_IN_MAX, ix); \
  1262. static SENSOR_DEVICE_ATTR_2(in##ix##_alarm, S_IRUGO, \
  1263. show_in, NULL, SYS_IN_ALARM, ix)
  1264. SENSOR_DEVICE_ATTR_IN(0);
  1265. SENSOR_DEVICE_ATTR_IN(1);
  1266. SENSOR_DEVICE_ATTR_IN(2);
  1267. SENSOR_DEVICE_ATTR_IN(3);
  1268. SENSOR_DEVICE_ATTR_IN(4);
  1269. SENSOR_DEVICE_ATTR_IN(5);
  1270. SENSOR_DEVICE_ATTR_IN(6);
  1271. /* Temperatures 1-3 */
  1272. #define SENSOR_DEVICE_ATTR_TEMP(ix) \
  1273. static SENSOR_DEVICE_ATTR_2(temp##ix##_input, S_IRUGO, \
  1274. show_temp, NULL, SYS_TEMP_INPUT, ix-1); \
  1275. static SENSOR_DEVICE_ATTR_2(temp##ix##_min, S_IRUGO | S_IWUSR, \
  1276. show_temp, set_temp, SYS_TEMP_MIN, ix-1); \
  1277. static SENSOR_DEVICE_ATTR_2(temp##ix##_max, S_IRUGO | S_IWUSR, \
  1278. show_temp, set_temp, SYS_TEMP_MAX, ix-1); \
  1279. static SENSOR_DEVICE_ATTR_2(temp##ix##_offset, S_IRUGO, \
  1280. show_temp, set_temp, SYS_TEMP_OFFSET, ix-1); \
  1281. static SENSOR_DEVICE_ATTR_2(temp##ix##_alarm, S_IRUGO, \
  1282. show_temp, NULL, SYS_TEMP_ALARM, ix-1); \
  1283. static SENSOR_DEVICE_ATTR_2(temp##ix##_fault, S_IRUGO, \
  1284. show_temp, NULL, SYS_TEMP_FAULT, ix-1)
  1285. SENSOR_DEVICE_ATTR_TEMP(1);
  1286. SENSOR_DEVICE_ATTR_TEMP(2);
  1287. SENSOR_DEVICE_ATTR_TEMP(3);
  1288. /* Zones 1-3 */
  1289. #define SENSOR_DEVICE_ATTR_ZONE(ix) \
  1290. static SENSOR_DEVICE_ATTR_2(zone##ix##_auto_channels_temp, S_IRUGO, \
  1291. show_zone, NULL, SYS_ZONE_AUTO_CHANNELS_TEMP, ix-1); \
  1292. static SENSOR_DEVICE_ATTR_2(zone##ix##_auto_point1_temp_hyst, S_IRUGO, \
  1293. show_zone, set_zone, SYS_ZONE_AUTO_POINT1_TEMP_HYST, ix-1); \
  1294. static SENSOR_DEVICE_ATTR_2(zone##ix##_auto_point1_temp, S_IRUGO, \
  1295. show_zone, set_zone, SYS_ZONE_AUTO_POINT1_TEMP, ix-1); \
  1296. static SENSOR_DEVICE_ATTR_2(zone##ix##_auto_point2_temp, S_IRUGO, \
  1297. show_zone, set_zone, SYS_ZONE_AUTO_POINT2_TEMP, ix-1); \
  1298. static SENSOR_DEVICE_ATTR_2(zone##ix##_auto_point3_temp, S_IRUGO, \
  1299. show_zone, set_zone, SYS_ZONE_AUTO_POINT3_TEMP, ix-1)
  1300. SENSOR_DEVICE_ATTR_ZONE(1);
  1301. SENSOR_DEVICE_ATTR_ZONE(2);
  1302. SENSOR_DEVICE_ATTR_ZONE(3);
  1303. /* Fans 1-4 */
  1304. #define SENSOR_DEVICE_ATTR_FAN_1TO4(ix) \
  1305. static SENSOR_DEVICE_ATTR_2(fan##ix##_input, S_IRUGO, \
  1306. show_fan, NULL, SYS_FAN_INPUT, ix-1); \
  1307. static SENSOR_DEVICE_ATTR_2(fan##ix##_min, S_IRUGO | S_IWUSR, \
  1308. show_fan, set_fan, SYS_FAN_MIN, ix-1); \
  1309. static SENSOR_DEVICE_ATTR_2(fan##ix##_alarm, S_IRUGO, \
  1310. show_fan, NULL, SYS_FAN_ALARM, ix-1); \
  1311. static SENSOR_DEVICE_ATTR_2(fan##ix##_type, S_IRUGO | S_IWUSR, \
  1312. show_fan, set_fan, SYS_FAN_TYPE, ix-1)
  1313. SENSOR_DEVICE_ATTR_FAN_1TO4(1);
  1314. SENSOR_DEVICE_ATTR_FAN_1TO4(2);
  1315. SENSOR_DEVICE_ATTR_FAN_1TO4(3);
  1316. SENSOR_DEVICE_ATTR_FAN_1TO4(4);
  1317. /* Fans 5-6 */
  1318. #define SENSOR_DEVICE_ATTR_FAN_5TO6(ix) \
  1319. static SENSOR_DEVICE_ATTR_2(fan##ix##_input, S_IRUGO, \
  1320. show_fan, NULL, SYS_FAN_INPUT, ix-1); \
  1321. static SENSOR_DEVICE_ATTR_2(fan##ix##_min, S_IRUGO | S_IWUSR, \
  1322. show_fan, set_fan, SYS_FAN_MIN, ix-1); \
  1323. static SENSOR_DEVICE_ATTR_2(fan##ix##_alarm, S_IRUGO, \
  1324. show_fan, NULL, SYS_FAN_ALARM, ix-1); \
  1325. static SENSOR_DEVICE_ATTR_2(fan##ix##_max, S_IRUGO | S_IWUSR, \
  1326. show_fan, set_fan, SYS_FAN_MAX, ix-1)
  1327. SENSOR_DEVICE_ATTR_FAN_5TO6(5);
  1328. SENSOR_DEVICE_ATTR_FAN_5TO6(6);
  1329. /* PWMs 1-3 */
  1330. #define SENSOR_DEVICE_ATTR_PWM_1TO3(ix) \
  1331. static SENSOR_DEVICE_ATTR_2(pwm##ix, S_IRUGO, \
  1332. show_pwm, set_pwm, SYS_PWM, ix-1); \
  1333. static SENSOR_DEVICE_ATTR_2(pwm##ix##_freq, S_IRUGO, \
  1334. show_pwm, set_pwm, SYS_PWM_FREQ, ix-1); \
  1335. static SENSOR_DEVICE_ATTR_2(pwm##ix##_enable, S_IRUGO, \
  1336. show_pwm, set_pwm, SYS_PWM_ENABLE, ix-1); \
  1337. static SENSOR_DEVICE_ATTR_2(pwm##ix##_ramp_rate, S_IRUGO, \
  1338. show_pwm, set_pwm, SYS_PWM_RAMP_RATE, ix-1); \
  1339. static SENSOR_DEVICE_ATTR_2(pwm##ix##_auto_channels_zone, S_IRUGO, \
  1340. show_pwm, set_pwm, SYS_PWM_AUTO_CHANNELS_ZONE, ix-1); \
  1341. static SENSOR_DEVICE_ATTR_2(pwm##ix##_auto_pwm_min, S_IRUGO, \
  1342. show_pwm, set_pwm, SYS_PWM_AUTO_PWM_MIN, ix-1); \
  1343. static SENSOR_DEVICE_ATTR_2(pwm##ix##_auto_point1_pwm, S_IRUGO, \
  1344. show_pwm, set_pwm, SYS_PWM_AUTO_POINT1_PWM, ix-1); \
  1345. static SENSOR_DEVICE_ATTR_2(pwm##ix##_auto_point2_pwm, S_IRUGO, \
  1346. show_pwm, NULL, SYS_PWM_AUTO_POINT2_PWM, ix-1)
  1347. SENSOR_DEVICE_ATTR_PWM_1TO3(1);
  1348. SENSOR_DEVICE_ATTR_PWM_1TO3(2);
  1349. SENSOR_DEVICE_ATTR_PWM_1TO3(3);
  1350. /* PWMs 5-6 */
  1351. #define SENSOR_DEVICE_ATTR_PWM_5TO6(ix) \
  1352. static SENSOR_DEVICE_ATTR_2(pwm##ix, S_IRUGO, \
  1353. show_pwm, set_pwm, SYS_PWM, ix-1); \
  1354. static SENSOR_DEVICE_ATTR_2(pwm##ix##_freq, S_IRUGO, \
  1355. show_pwm, set_pwm, SYS_PWM_FREQ, ix-1); \
  1356. static SENSOR_DEVICE_ATTR_2(pwm##ix##_enable, S_IRUGO, \
  1357. show_pwm, NULL, SYS_PWM_ENABLE, ix-1)
  1358. SENSOR_DEVICE_ATTR_PWM_5TO6(5);
  1359. SENSOR_DEVICE_ATTR_PWM_5TO6(6);
  1360. /* Misc */
  1361. static DEVICE_ATTR(vrm, S_IRUGO | S_IWUSR, show_vrm, set_vrm);
  1362. static DEVICE_ATTR(cpu0_vid, S_IRUGO, show_vid, NULL);
  1363. static DEVICE_ATTR(name, S_IRUGO, show_name, NULL); /* for ISA devices */
  1364. /* This struct holds all the attributes that are always present and need to be
  1365. * created unconditionally. The attributes that need modification of their
  1366. * permissions are created read-only and write permissions are added or removed
  1367. * on the fly when required */
  1368. static struct attribute *dme1737_attr[] ={
  1369. /* Voltages */
  1370. &sensor_dev_attr_in0_input.dev_attr.attr,
  1371. &sensor_dev_attr_in0_min.dev_attr.attr,
  1372. &sensor_dev_attr_in0_max.dev_attr.attr,
  1373. &sensor_dev_attr_in0_alarm.dev_attr.attr,
  1374. &sensor_dev_attr_in1_input.dev_attr.attr,
  1375. &sensor_dev_attr_in1_min.dev_attr.attr,
  1376. &sensor_dev_attr_in1_max.dev_attr.attr,
  1377. &sensor_dev_attr_in1_alarm.dev_attr.attr,
  1378. &sensor_dev_attr_in2_input.dev_attr.attr,
  1379. &sensor_dev_attr_in2_min.dev_attr.attr,
  1380. &sensor_dev_attr_in2_max.dev_attr.attr,
  1381. &sensor_dev_attr_in2_alarm.dev_attr.attr,
  1382. &sensor_dev_attr_in3_input.dev_attr.attr,
  1383. &sensor_dev_attr_in3_min.dev_attr.attr,
  1384. &sensor_dev_attr_in3_max.dev_attr.attr,
  1385. &sensor_dev_attr_in3_alarm.dev_attr.attr,
  1386. &sensor_dev_attr_in4_input.dev_attr.attr,
  1387. &sensor_dev_attr_in4_min.dev_attr.attr,
  1388. &sensor_dev_attr_in4_max.dev_attr.attr,
  1389. &sensor_dev_attr_in4_alarm.dev_attr.attr,
  1390. &sensor_dev_attr_in5_input.dev_attr.attr,
  1391. &sensor_dev_attr_in5_min.dev_attr.attr,
  1392. &sensor_dev_attr_in5_max.dev_attr.attr,
  1393. &sensor_dev_attr_in5_alarm.dev_attr.attr,
  1394. &sensor_dev_attr_in6_input.dev_attr.attr,
  1395. &sensor_dev_attr_in6_min.dev_attr.attr,
  1396. &sensor_dev_attr_in6_max.dev_attr.attr,
  1397. &sensor_dev_attr_in6_alarm.dev_attr.attr,
  1398. /* Temperatures */
  1399. &sensor_dev_attr_temp1_input.dev_attr.attr,
  1400. &sensor_dev_attr_temp1_min.dev_attr.attr,
  1401. &sensor_dev_attr_temp1_max.dev_attr.attr,
  1402. &sensor_dev_attr_temp1_alarm.dev_attr.attr,
  1403. &sensor_dev_attr_temp1_fault.dev_attr.attr,
  1404. &sensor_dev_attr_temp2_input.dev_attr.attr,
  1405. &sensor_dev_attr_temp2_min.dev_attr.attr,
  1406. &sensor_dev_attr_temp2_max.dev_attr.attr,
  1407. &sensor_dev_attr_temp2_alarm.dev_attr.attr,
  1408. &sensor_dev_attr_temp2_fault.dev_attr.attr,
  1409. &sensor_dev_attr_temp3_input.dev_attr.attr,
  1410. &sensor_dev_attr_temp3_min.dev_attr.attr,
  1411. &sensor_dev_attr_temp3_max.dev_attr.attr,
  1412. &sensor_dev_attr_temp3_alarm.dev_attr.attr,
  1413. &sensor_dev_attr_temp3_fault.dev_attr.attr,
  1414. /* Zones */
  1415. &sensor_dev_attr_zone1_auto_point1_temp.dev_attr.attr,
  1416. &sensor_dev_attr_zone1_auto_point2_temp.dev_attr.attr,
  1417. &sensor_dev_attr_zone1_auto_point3_temp.dev_attr.attr,
  1418. &sensor_dev_attr_zone1_auto_channels_temp.dev_attr.attr,
  1419. &sensor_dev_attr_zone2_auto_point1_temp.dev_attr.attr,
  1420. &sensor_dev_attr_zone2_auto_point2_temp.dev_attr.attr,
  1421. &sensor_dev_attr_zone2_auto_point3_temp.dev_attr.attr,
  1422. &sensor_dev_attr_zone2_auto_channels_temp.dev_attr.attr,
  1423. &sensor_dev_attr_zone3_auto_point1_temp.dev_attr.attr,
  1424. &sensor_dev_attr_zone3_auto_point2_temp.dev_attr.attr,
  1425. &sensor_dev_attr_zone3_auto_point3_temp.dev_attr.attr,
  1426. &sensor_dev_attr_zone3_auto_channels_temp.dev_attr.attr,
  1427. NULL
  1428. };
  1429. static const struct attribute_group dme1737_group = {
  1430. .attrs = dme1737_attr,
  1431. };
  1432. /* The following struct holds misc attributes, which are not available in all
  1433. * chips. Their creation depends on the chip type which is determined during
  1434. * module load. */
  1435. static struct attribute *dme1737_misc_attr[] = {
  1436. /* Temperatures */
  1437. &sensor_dev_attr_temp1_offset.dev_attr.attr,
  1438. &sensor_dev_attr_temp2_offset.dev_attr.attr,
  1439. &sensor_dev_attr_temp3_offset.dev_attr.attr,
  1440. /* Zones */
  1441. &sensor_dev_attr_zone1_auto_point1_temp_hyst.dev_attr.attr,
  1442. &sensor_dev_attr_zone2_auto_point1_temp_hyst.dev_attr.attr,
  1443. &sensor_dev_attr_zone3_auto_point1_temp_hyst.dev_attr.attr,
  1444. NULL
  1445. };
  1446. static const struct attribute_group dme1737_misc_group = {
  1447. .attrs = dme1737_misc_attr,
  1448. };
  1449. /* The following struct holds VID-related attributes. Their creation
  1450. depends on the chip type which is determined during module load. */
  1451. static struct attribute *dme1737_vid_attr[] = {
  1452. &dev_attr_vrm.attr,
  1453. &dev_attr_cpu0_vid.attr,
  1454. NULL
  1455. };
  1456. static const struct attribute_group dme1737_vid_group = {
  1457. .attrs = dme1737_vid_attr,
  1458. };
  1459. /* The following structs hold the PWM attributes, some of which are optional.
  1460. * Their creation depends on the chip configuration which is determined during
  1461. * module load. */
  1462. static struct attribute *dme1737_pwm1_attr[] = {
  1463. &sensor_dev_attr_pwm1.dev_attr.attr,
  1464. &sensor_dev_attr_pwm1_freq.dev_attr.attr,
  1465. &sensor_dev_attr_pwm1_enable.dev_attr.attr,
  1466. &sensor_dev_attr_pwm1_ramp_rate.dev_attr.attr,
  1467. &sensor_dev_attr_pwm1_auto_channels_zone.dev_attr.attr,
  1468. &sensor_dev_attr_pwm1_auto_point1_pwm.dev_attr.attr,
  1469. &sensor_dev_attr_pwm1_auto_point2_pwm.dev_attr.attr,
  1470. NULL
  1471. };
  1472. static struct attribute *dme1737_pwm2_attr[] = {
  1473. &sensor_dev_attr_pwm2.dev_attr.attr,
  1474. &sensor_dev_attr_pwm2_freq.dev_attr.attr,
  1475. &sensor_dev_attr_pwm2_enable.dev_attr.attr,
  1476. &sensor_dev_attr_pwm2_ramp_rate.dev_attr.attr,
  1477. &sensor_dev_attr_pwm2_auto_channels_zone.dev_attr.attr,
  1478. &sensor_dev_attr_pwm2_auto_point1_pwm.dev_attr.attr,
  1479. &sensor_dev_attr_pwm2_auto_point2_pwm.dev_attr.attr,
  1480. NULL
  1481. };
  1482. static struct attribute *dme1737_pwm3_attr[] = {
  1483. &sensor_dev_attr_pwm3.dev_attr.attr,
  1484. &sensor_dev_attr_pwm3_freq.dev_attr.attr,
  1485. &sensor_dev_attr_pwm3_enable.dev_attr.attr,
  1486. &sensor_dev_attr_pwm3_ramp_rate.dev_attr.attr,
  1487. &sensor_dev_attr_pwm3_auto_channels_zone.dev_attr.attr,
  1488. &sensor_dev_attr_pwm3_auto_point1_pwm.dev_attr.attr,
  1489. &sensor_dev_attr_pwm3_auto_point2_pwm.dev_attr.attr,
  1490. NULL
  1491. };
  1492. static struct attribute *dme1737_pwm5_attr[] = {
  1493. &sensor_dev_attr_pwm5.dev_attr.attr,
  1494. &sensor_dev_attr_pwm5_freq.dev_attr.attr,
  1495. &sensor_dev_attr_pwm5_enable.dev_attr.attr,
  1496. NULL
  1497. };
  1498. static struct attribute *dme1737_pwm6_attr[] = {
  1499. &sensor_dev_attr_pwm6.dev_attr.attr,
  1500. &sensor_dev_attr_pwm6_freq.dev_attr.attr,
  1501. &sensor_dev_attr_pwm6_enable.dev_attr.attr,
  1502. NULL
  1503. };
  1504. static const struct attribute_group dme1737_pwm_group[] = {
  1505. { .attrs = dme1737_pwm1_attr },
  1506. { .attrs = dme1737_pwm2_attr },
  1507. { .attrs = dme1737_pwm3_attr },
  1508. { .attrs = NULL },
  1509. { .attrs = dme1737_pwm5_attr },
  1510. { .attrs = dme1737_pwm6_attr },
  1511. };
  1512. /* The following struct holds misc PWM attributes, which are not available in
  1513. * all chips. Their creation depends on the chip type which is determined
  1514. * during module load. */
  1515. static struct attribute *dme1737_pwm_misc_attr[] = {
  1516. &sensor_dev_attr_pwm1_auto_pwm_min.dev_attr.attr,
  1517. &sensor_dev_attr_pwm2_auto_pwm_min.dev_attr.attr,
  1518. &sensor_dev_attr_pwm3_auto_pwm_min.dev_attr.attr,
  1519. };
  1520. /* The following structs hold the fan attributes, some of which are optional.
  1521. * Their creation depends on the chip configuration which is determined during
  1522. * module load. */
  1523. static struct attribute *dme1737_fan1_attr[] = {
  1524. &sensor_dev_attr_fan1_input.dev_attr.attr,
  1525. &sensor_dev_attr_fan1_min.dev_attr.attr,
  1526. &sensor_dev_attr_fan1_alarm.dev_attr.attr,
  1527. &sensor_dev_attr_fan1_type.dev_attr.attr,
  1528. NULL
  1529. };
  1530. static struct attribute *dme1737_fan2_attr[] = {
  1531. &sensor_dev_attr_fan2_input.dev_attr.attr,
  1532. &sensor_dev_attr_fan2_min.dev_attr.attr,
  1533. &sensor_dev_attr_fan2_alarm.dev_attr.attr,
  1534. &sensor_dev_attr_fan2_type.dev_attr.attr,
  1535. NULL
  1536. };
  1537. static struct attribute *dme1737_fan3_attr[] = {
  1538. &sensor_dev_attr_fan3_input.dev_attr.attr,
  1539. &sensor_dev_attr_fan3_min.dev_attr.attr,
  1540. &sensor_dev_attr_fan3_alarm.dev_attr.attr,
  1541. &sensor_dev_attr_fan3_type.dev_attr.attr,
  1542. NULL
  1543. };
  1544. static struct attribute *dme1737_fan4_attr[] = {
  1545. &sensor_dev_attr_fan4_input.dev_attr.attr,
  1546. &sensor_dev_attr_fan4_min.dev_attr.attr,
  1547. &sensor_dev_attr_fan4_alarm.dev_attr.attr,
  1548. &sensor_dev_attr_fan4_type.dev_attr.attr,
  1549. NULL
  1550. };
  1551. static struct attribute *dme1737_fan5_attr[] = {
  1552. &sensor_dev_attr_fan5_input.dev_attr.attr,
  1553. &sensor_dev_attr_fan5_min.dev_attr.attr,
  1554. &sensor_dev_attr_fan5_alarm.dev_attr.attr,
  1555. &sensor_dev_attr_fan5_max.dev_attr.attr,
  1556. NULL
  1557. };
  1558. static struct attribute *dme1737_fan6_attr[] = {
  1559. &sensor_dev_attr_fan6_input.dev_attr.attr,
  1560. &sensor_dev_attr_fan6_min.dev_attr.attr,
  1561. &sensor_dev_attr_fan6_alarm.dev_attr.attr,
  1562. &sensor_dev_attr_fan6_max.dev_attr.attr,
  1563. NULL
  1564. };
  1565. static const struct attribute_group dme1737_fan_group[] = {
  1566. { .attrs = dme1737_fan1_attr },
  1567. { .attrs = dme1737_fan2_attr },
  1568. { .attrs = dme1737_fan3_attr },
  1569. { .attrs = dme1737_fan4_attr },
  1570. { .attrs = dme1737_fan5_attr },
  1571. { .attrs = dme1737_fan6_attr },
  1572. };
  1573. /* The permissions of the following zone attributes are changed to read-
  1574. * writeable if the chip is *not* locked. Otherwise they stay read-only. */
  1575. static struct attribute *dme1737_zone_chmod_attr[] = {
  1576. &sensor_dev_attr_zone1_auto_point1_temp.dev_attr.attr,
  1577. &sensor_dev_attr_zone1_auto_point2_temp.dev_attr.attr,
  1578. &sensor_dev_attr_zone1_auto_point3_temp.dev_attr.attr,
  1579. &sensor_dev_attr_zone2_auto_point1_temp.dev_attr.attr,
  1580. &sensor_dev_attr_zone2_auto_point2_temp.dev_attr.attr,
  1581. &sensor_dev_attr_zone2_auto_point3_temp.dev_attr.attr,
  1582. &sensor_dev_attr_zone3_auto_point1_temp.dev_attr.attr,
  1583. &sensor_dev_attr_zone3_auto_point2_temp.dev_attr.attr,
  1584. &sensor_dev_attr_zone3_auto_point3_temp.dev_attr.attr,
  1585. NULL
  1586. };
  1587. static const struct attribute_group dme1737_zone_chmod_group = {
  1588. .attrs = dme1737_zone_chmod_attr,
  1589. };
  1590. /* The permissions of the following PWM attributes are changed to read-
  1591. * writeable if the chip is *not* locked and the respective PWM is available.
  1592. * Otherwise they stay read-only. */
  1593. static struct attribute *dme1737_pwm1_chmod_attr[] = {
  1594. &sensor_dev_attr_pwm1_freq.dev_attr.attr,
  1595. &sensor_dev_attr_pwm1_enable.dev_attr.attr,
  1596. &sensor_dev_attr_pwm1_ramp_rate.dev_attr.attr,
  1597. &sensor_dev_attr_pwm1_auto_channels_zone.dev_attr.attr,
  1598. &sensor_dev_attr_pwm1_auto_point1_pwm.dev_attr.attr,
  1599. NULL
  1600. };
  1601. static struct attribute *dme1737_pwm2_chmod_attr[] = {
  1602. &sensor_dev_attr_pwm2_freq.dev_attr.attr,
  1603. &sensor_dev_attr_pwm2_enable.dev_attr.attr,
  1604. &sensor_dev_attr_pwm2_ramp_rate.dev_attr.attr,
  1605. &sensor_dev_attr_pwm2_auto_channels_zone.dev_attr.attr,
  1606. &sensor_dev_attr_pwm2_auto_point1_pwm.dev_attr.attr,
  1607. NULL
  1608. };
  1609. static struct attribute *dme1737_pwm3_chmod_attr[] = {
  1610. &sensor_dev_attr_pwm3_freq.dev_attr.attr,
  1611. &sensor_dev_attr_pwm3_enable.dev_attr.attr,
  1612. &sensor_dev_attr_pwm3_ramp_rate.dev_attr.attr,
  1613. &sensor_dev_attr_pwm3_auto_channels_zone.dev_attr.attr,
  1614. &sensor_dev_attr_pwm3_auto_point1_pwm.dev_attr.attr,
  1615. NULL
  1616. };
  1617. static struct attribute *dme1737_pwm5_chmod_attr[] = {
  1618. &sensor_dev_attr_pwm5.dev_attr.attr,
  1619. &sensor_dev_attr_pwm5_freq.dev_attr.attr,
  1620. NULL
  1621. };
  1622. static struct attribute *dme1737_pwm6_chmod_attr[] = {
  1623. &sensor_dev_attr_pwm6.dev_attr.attr,
  1624. &sensor_dev_attr_pwm6_freq.dev_attr.attr,
  1625. NULL
  1626. };
  1627. static const struct attribute_group dme1737_pwm_chmod_group[] = {
  1628. { .attrs = dme1737_pwm1_chmod_attr },
  1629. { .attrs = dme1737_pwm2_chmod_attr },
  1630. { .attrs = dme1737_pwm3_chmod_attr },
  1631. { .attrs = NULL },
  1632. { .attrs = dme1737_pwm5_chmod_attr },
  1633. { .attrs = dme1737_pwm6_chmod_attr },
  1634. };
  1635. /* Pwm[1-3] are read-writeable if the associated pwm is in manual mode and the
  1636. * chip is not locked. Otherwise they are read-only. */
  1637. static struct attribute *dme1737_pwm_chmod_attr[] = {
  1638. &sensor_dev_attr_pwm1.dev_attr.attr,
  1639. &sensor_dev_attr_pwm2.dev_attr.attr,
  1640. &sensor_dev_attr_pwm3.dev_attr.attr,
  1641. };
  1642. /* ---------------------------------------------------------------------
  1643. * Super-IO functions
  1644. * --------------------------------------------------------------------- */
  1645. static inline void dme1737_sio_enter(int sio_cip)
  1646. {
  1647. outb(0x55, sio_cip);
  1648. }
  1649. static inline void dme1737_sio_exit(int sio_cip)
  1650. {
  1651. outb(0xaa, sio_cip);
  1652. }
  1653. static inline int dme1737_sio_inb(int sio_cip, int reg)
  1654. {
  1655. outb(reg, sio_cip);
  1656. return inb(sio_cip + 1);
  1657. }
  1658. static inline void dme1737_sio_outb(int sio_cip, int reg, int val)
  1659. {
  1660. outb(reg, sio_cip);
  1661. outb(val, sio_cip + 1);
  1662. }
  1663. /* ---------------------------------------------------------------------
  1664. * Device initialization
  1665. * --------------------------------------------------------------------- */
  1666. static int dme1737_i2c_get_features(int, struct dme1737_data*);
  1667. static void dme1737_chmod_file(struct device *dev,
  1668. struct attribute *attr, mode_t mode)
  1669. {
  1670. if (sysfs_chmod_file(&dev->kobj, attr, mode)) {
  1671. dev_warn(dev, "Failed to change permissions of %s.\n",
  1672. attr->name);
  1673. }
  1674. }
  1675. static void dme1737_chmod_group(struct device *dev,
  1676. const struct attribute_group *group,
  1677. mode_t mode)
  1678. {
  1679. struct attribute **attr;
  1680. for (attr = group->attrs; *attr; attr++) {
  1681. dme1737_chmod_file(dev, *attr, mode);
  1682. }
  1683. }
  1684. static void dme1737_remove_files(struct device *dev)
  1685. {
  1686. struct dme1737_data *data = dev_get_drvdata(dev);
  1687. int ix;
  1688. for (ix = 0; ix < ARRAY_SIZE(dme1737_fan_group); ix++) {
  1689. if (data->has_fan & (1 << ix)) {
  1690. sysfs_remove_group(&dev->kobj,
  1691. &dme1737_fan_group[ix]);
  1692. }
  1693. }
  1694. for (ix = 0; ix < ARRAY_SIZE(dme1737_pwm_group); ix++) {
  1695. if (data->has_pwm & (1 << ix)) {
  1696. sysfs_remove_group(&dev->kobj,
  1697. &dme1737_pwm_group[ix]);
  1698. if (data->type != sch5027 && ix < 3) {
  1699. sysfs_remove_file(&dev->kobj,
  1700. dme1737_pwm_misc_attr[ix]);
  1701. }
  1702. }
  1703. }
  1704. if (data->type != sch5027) {
  1705. sysfs_remove_group(&dev->kobj, &dme1737_misc_group);
  1706. }
  1707. if (data->type == dme1737) {
  1708. sysfs_remove_group(&dev->kobj, &dme1737_vid_group);
  1709. }
  1710. sysfs_remove_group(&dev->kobj, &dme1737_group);
  1711. if (!data->client) {
  1712. sysfs_remove_file(&dev->kobj, &dev_attr_name.attr);
  1713. }
  1714. }
  1715. static int dme1737_create_files(struct device *dev)
  1716. {
  1717. struct dme1737_data *data = dev_get_drvdata(dev);
  1718. int err, ix;
  1719. /* Create a name attribute for ISA devices */
  1720. if (!data->client &&
  1721. (err = sysfs_create_file(&dev->kobj, &dev_attr_name.attr))) {
  1722. goto exit;
  1723. }
  1724. /* Create standard sysfs attributes */
  1725. if ((err = sysfs_create_group(&dev->kobj, &dme1737_group))) {
  1726. goto exit_remove;
  1727. }
  1728. /* Create misc sysfs attributes */
  1729. if ((data->type != sch5027) &&
  1730. (err = sysfs_create_group(&dev->kobj,
  1731. &dme1737_misc_group))) {
  1732. goto exit_remove;
  1733. }
  1734. /* Create VID-related sysfs attributes */
  1735. if ((data->type == dme1737) &&
  1736. (err = sysfs_create_group(&dev->kobj,
  1737. &dme1737_vid_group))) {
  1738. goto exit_remove;
  1739. }
  1740. /* Create fan sysfs attributes */
  1741. for (ix = 0; ix < ARRAY_SIZE(dme1737_fan_group); ix++) {
  1742. if (data->has_fan & (1 << ix)) {
  1743. if ((err = sysfs_create_group(&dev->kobj,
  1744. &dme1737_fan_group[ix]))) {
  1745. goto exit_remove;
  1746. }
  1747. }
  1748. }
  1749. /* Create PWM sysfs attributes */
  1750. for (ix = 0; ix < ARRAY_SIZE(dme1737_pwm_group); ix++) {
  1751. if (data->has_pwm & (1 << ix)) {
  1752. if ((err = sysfs_create_group(&dev->kobj,
  1753. &dme1737_pwm_group[ix]))) {
  1754. goto exit_remove;
  1755. }
  1756. if (data->type != sch5027 && ix < 3 &&
  1757. (err = sysfs_create_file(&dev->kobj,
  1758. dme1737_pwm_misc_attr[ix]))) {
  1759. goto exit_remove;
  1760. }
  1761. }
  1762. }
  1763. /* Inform if the device is locked. Otherwise change the permissions of
  1764. * selected attributes from read-only to read-writeable. */
  1765. if (data->config & 0x02) {
  1766. dev_info(dev, "Device is locked. Some attributes "
  1767. "will be read-only.\n");
  1768. } else {
  1769. /* Change permissions of zone sysfs attributes */
  1770. dme1737_chmod_group(dev, &dme1737_zone_chmod_group,
  1771. S_IRUGO | S_IWUSR);
  1772. /* Change permissions of misc sysfs attributes */
  1773. if (data->type != sch5027) {
  1774. dme1737_chmod_group(dev, &dme1737_misc_group,
  1775. S_IRUGO | S_IWUSR);
  1776. }
  1777. /* Change permissions of PWM sysfs attributes */
  1778. for (ix = 0; ix < ARRAY_SIZE(dme1737_pwm_chmod_group); ix++) {
  1779. if (data->has_pwm & (1 << ix)) {
  1780. dme1737_chmod_group(dev,
  1781. &dme1737_pwm_chmod_group[ix],
  1782. S_IRUGO | S_IWUSR);
  1783. if (data->type != sch5027 && ix < 3) {
  1784. dme1737_chmod_file(dev,
  1785. dme1737_pwm_misc_attr[ix],
  1786. S_IRUGO | S_IWUSR);
  1787. }
  1788. }
  1789. }
  1790. /* Change permissions of pwm[1-3] if in manual mode */
  1791. for (ix = 0; ix < 3; ix++) {
  1792. if ((data->has_pwm & (1 << ix)) &&
  1793. (PWM_EN_FROM_REG(data->pwm_config[ix]) == 1)) {
  1794. dme1737_chmod_file(dev,
  1795. dme1737_pwm_chmod_attr[ix],
  1796. S_IRUGO | S_IWUSR);
  1797. }
  1798. }
  1799. }
  1800. return 0;
  1801. exit_remove:
  1802. dme1737_remove_files(dev);
  1803. exit:
  1804. return err;
  1805. }
  1806. static int dme1737_init_device(struct device *dev)
  1807. {
  1808. struct dme1737_data *data = dev_get_drvdata(dev);
  1809. struct i2c_client *client = data->client;
  1810. int ix;
  1811. u8 reg;
  1812. /* Point to the right nominal voltages array */
  1813. data->in_nominal = IN_NOMINAL(data->type);
  1814. data->config = dme1737_read(data, DME1737_REG_CONFIG);
  1815. /* Inform if part is not monitoring/started */
  1816. if (!(data->config & 0x01)) {
  1817. if (!force_start) {
  1818. dev_err(dev, "Device is not monitoring. "
  1819. "Use the force_start load parameter to "
  1820. "override.\n");
  1821. return -EFAULT;
  1822. }
  1823. /* Force monitoring */
  1824. data->config |= 0x01;
  1825. dme1737_write(data, DME1737_REG_CONFIG, data->config);
  1826. }
  1827. /* Inform if part is not ready */
  1828. if (!(data->config & 0x04)) {
  1829. dev_err(dev, "Device is not ready.\n");
  1830. return -EFAULT;
  1831. }
  1832. /* Determine which optional fan and pwm features are enabled/present */
  1833. if (client) { /* I2C chip */
  1834. data->config2 = dme1737_read(data, DME1737_REG_CONFIG2);
  1835. /* Check if optional fan3 input is enabled */
  1836. if (data->config2 & 0x04) {
  1837. data->has_fan |= (1 << 2);
  1838. }
  1839. /* Fan4 and pwm3 are only available if the client's I2C address
  1840. * is the default 0x2e. Otherwise the I/Os associated with
  1841. * these functions are used for addr enable/select. */
  1842. if (client->addr == 0x2e) {
  1843. data->has_fan |= (1 << 3);
  1844. data->has_pwm |= (1 << 2);
  1845. }
  1846. /* Determine which of the optional fan[5-6] and pwm[5-6]
  1847. * features are enabled. For this, we need to query the runtime
  1848. * registers through the Super-IO LPC interface. Try both
  1849. * config ports 0x2e and 0x4e. */
  1850. if (dme1737_i2c_get_features(0x2e, data) &&
  1851. dme1737_i2c_get_features(0x4e, data)) {
  1852. dev_warn(dev, "Failed to query Super-IO for optional "
  1853. "features.\n");
  1854. }
  1855. } else { /* ISA chip */
  1856. /* Fan3 and pwm3 are always available. Fan[4-5] and pwm[5-6]
  1857. * don't exist in the ISA chip. */
  1858. data->has_fan |= (1 << 2);
  1859. data->has_pwm |= (1 << 2);
  1860. }
  1861. /* Fan1, fan2, pwm1, and pwm2 are always present */
  1862. data->has_fan |= 0x03;
  1863. data->has_pwm |= 0x03;
  1864. dev_info(dev, "Optional features: pwm3=%s, pwm5=%s, pwm6=%s, "
  1865. "fan3=%s, fan4=%s, fan5=%s, fan6=%s.\n",
  1866. (data->has_pwm & (1 << 2)) ? "yes" : "no",
  1867. (data->has_pwm & (1 << 4)) ? "yes" : "no",
  1868. (data->has_pwm & (1 << 5)) ? "yes" : "no",
  1869. (data->has_fan & (1 << 2)) ? "yes" : "no",
  1870. (data->has_fan & (1 << 3)) ? "yes" : "no",
  1871. (data->has_fan & (1 << 4)) ? "yes" : "no",
  1872. (data->has_fan & (1 << 5)) ? "yes" : "no");
  1873. reg = dme1737_read(data, DME1737_REG_TACH_PWM);
  1874. /* Inform if fan-to-pwm mapping differs from the default */
  1875. if (client && reg != 0xa4) { /* I2C chip */
  1876. dev_warn(dev, "Non-standard fan to pwm mapping: "
  1877. "fan1->pwm%d, fan2->pwm%d, fan3->pwm%d, "
  1878. "fan4->pwm%d. Please report to the driver "
  1879. "maintainer.\n",
  1880. (reg & 0x03) + 1, ((reg >> 2) & 0x03) + 1,
  1881. ((reg >> 4) & 0x03) + 1, ((reg >> 6) & 0x03) + 1);
  1882. } else if (!client && reg != 0x24) { /* ISA chip */
  1883. dev_warn(dev, "Non-standard fan to pwm mapping: "
  1884. "fan1->pwm%d, fan2->pwm%d, fan3->pwm%d. "
  1885. "Please report to the driver maintainer.\n",
  1886. (reg & 0x03) + 1, ((reg >> 2) & 0x03) + 1,
  1887. ((reg >> 4) & 0x03) + 1);
  1888. }
  1889. /* Switch pwm[1-3] to manual mode if they are currently disabled and
  1890. * set the duty-cycles to 0% (which is identical to the PWMs being
  1891. * disabled). */
  1892. if (!(data->config & 0x02)) {
  1893. for (ix = 0; ix < 3; ix++) {
  1894. data->pwm_config[ix] = dme1737_read(data,
  1895. DME1737_REG_PWM_CONFIG(ix));
  1896. if ((data->has_pwm & (1 << ix)) &&
  1897. (PWM_EN_FROM_REG(data->pwm_config[ix]) == -1)) {
  1898. dev_info(dev, "Switching pwm%d to "
  1899. "manual mode.\n", ix + 1);
  1900. data->pwm_config[ix] = PWM_EN_TO_REG(1,
  1901. data->pwm_config[ix]);
  1902. dme1737_write(data, DME1737_REG_PWM(ix), 0);
  1903. dme1737_write(data,
  1904. DME1737_REG_PWM_CONFIG(ix),
  1905. data->pwm_config[ix]);
  1906. }
  1907. }
  1908. }
  1909. /* Initialize the default PWM auto channels zone (acz) assignments */
  1910. data->pwm_acz[0] = 1; /* pwm1 -> zone1 */
  1911. data->pwm_acz[1] = 2; /* pwm2 -> zone2 */
  1912. data->pwm_acz[2] = 4; /* pwm3 -> zone3 */
  1913. /* Set VRM */
  1914. if (data->type == dme1737) {
  1915. data->vrm = vid_which_vrm();
  1916. }
  1917. return 0;
  1918. }
  1919. /* ---------------------------------------------------------------------
  1920. * I2C device detection and registration
  1921. * --------------------------------------------------------------------- */
  1922. static struct i2c_driver dme1737_i2c_driver;
  1923. static int dme1737_i2c_get_features(int sio_cip, struct dme1737_data *data)
  1924. {
  1925. int err = 0, reg;
  1926. u16 addr;
  1927. dme1737_sio_enter(sio_cip);
  1928. /* Check device ID
  1929. * The DME1737 can return either 0x78 or 0x77 as its device ID.
  1930. * The SCH5027 returns 0x89 as its device ID. */
  1931. reg = force_id ? force_id : dme1737_sio_inb(sio_cip, 0x20);
  1932. if (!(reg == 0x77 || reg == 0x78 || reg == 0x89)) {
  1933. err = -ENODEV;
  1934. goto exit;
  1935. }
  1936. /* Select logical device A (runtime registers) */
  1937. dme1737_sio_outb(sio_cip, 0x07, 0x0a);
  1938. /* Get the base address of the runtime registers */
  1939. if (!(addr = (dme1737_sio_inb(sio_cip, 0x60) << 8) |
  1940. dme1737_sio_inb(sio_cip, 0x61))) {
  1941. err = -ENODEV;
  1942. goto exit;
  1943. }
  1944. /* Read the runtime registers to determine which optional features
  1945. * are enabled and available. Bits [3:2] of registers 0x43-0x46 are set
  1946. * to '10' if the respective feature is enabled. */
  1947. if ((inb(addr + 0x43) & 0x0c) == 0x08) { /* fan6 */
  1948. data->has_fan |= (1 << 5);
  1949. }
  1950. if ((inb(addr + 0x44) & 0x0c) == 0x08) { /* pwm6 */
  1951. data->has_pwm |= (1 << 5);
  1952. }
  1953. if ((inb(addr + 0x45) & 0x0c) == 0x08) { /* fan5 */
  1954. data->has_fan |= (1 << 4);
  1955. }
  1956. if ((inb(addr + 0x46) & 0x0c) == 0x08) { /* pwm5 */
  1957. data->has_pwm |= (1 << 4);
  1958. }
  1959. exit:
  1960. dme1737_sio_exit(sio_cip);
  1961. return err;
  1962. }
  1963. /* Return 0 if detection is successful, -ENODEV otherwise */
  1964. static int dme1737_i2c_detect(struct i2c_client *client,
  1965. struct i2c_board_info *info)
  1966. {
  1967. struct i2c_adapter *adapter = client->adapter;
  1968. struct device *dev = &adapter->dev;
  1969. u8 company, verstep = 0;
  1970. const char *name;
  1971. if (!i2c_check_functionality(adapter, I2C_FUNC_SMBUS_BYTE_DATA)) {
  1972. return -ENODEV;
  1973. }
  1974. company = i2c_smbus_read_byte_data(client, DME1737_REG_COMPANY);
  1975. verstep = i2c_smbus_read_byte_data(client, DME1737_REG_VERSTEP);
  1976. if (company == DME1737_COMPANY_SMSC &&
  1977. verstep == SCH5027_VERSTEP) {
  1978. name = "sch5027";
  1979. } else if (company == DME1737_COMPANY_SMSC &&
  1980. (verstep & DME1737_VERSTEP_MASK) == DME1737_VERSTEP) {
  1981. name = "dme1737";
  1982. } else {
  1983. return -ENODEV;
  1984. }
  1985. dev_info(dev, "Found a %s chip at 0x%02x (rev 0x%02x).\n",
  1986. verstep == SCH5027_VERSTEP ? "SCH5027" : "DME1737",
  1987. client->addr, verstep);
  1988. strlcpy(info->type, name, I2C_NAME_SIZE);
  1989. return 0;
  1990. }
  1991. static int dme1737_i2c_probe(struct i2c_client *client,
  1992. const struct i2c_device_id *id)
  1993. {
  1994. struct dme1737_data *data;
  1995. struct device *dev = &client->dev;
  1996. int err;
  1997. data = kzalloc(sizeof(struct dme1737_data), GFP_KERNEL);
  1998. if (!data) {
  1999. err = -ENOMEM;
  2000. goto exit;
  2001. }
  2002. i2c_set_clientdata(client, data);
  2003. data->type = id->driver_data;
  2004. data->client = client;
  2005. data->name = client->name;
  2006. mutex_init(&data->update_lock);
  2007. /* Initialize the DME1737 chip */
  2008. if ((err = dme1737_init_device(dev))) {
  2009. dev_err(dev, "Failed to initialize device.\n");
  2010. goto exit_kfree;
  2011. }
  2012. /* Create sysfs files */
  2013. if ((err = dme1737_create_files(dev))) {
  2014. dev_err(dev, "Failed to create sysfs files.\n");
  2015. goto exit_kfree;
  2016. }
  2017. /* Register device */
  2018. data->hwmon_dev = hwmon_device_register(dev);
  2019. if (IS_ERR(data->hwmon_dev)) {
  2020. dev_err(dev, "Failed to register device.\n");
  2021. err = PTR_ERR(data->hwmon_dev);
  2022. goto exit_remove;
  2023. }
  2024. return 0;
  2025. exit_remove:
  2026. dme1737_remove_files(dev);
  2027. exit_kfree:
  2028. kfree(data);
  2029. exit:
  2030. return err;
  2031. }
  2032. static int dme1737_i2c_remove(struct i2c_client *client)
  2033. {
  2034. struct dme1737_data *data = i2c_get_clientdata(client);
  2035. hwmon_device_unregister(data->hwmon_dev);
  2036. dme1737_remove_files(&client->dev);
  2037. kfree(data);
  2038. return 0;
  2039. }
  2040. static const struct i2c_device_id dme1737_id[] = {
  2041. { "dme1737", dme1737 },
  2042. { "sch5027", sch5027 },
  2043. { }
  2044. };
  2045. MODULE_DEVICE_TABLE(i2c, dme1737_id);
  2046. static struct i2c_driver dme1737_i2c_driver = {
  2047. .class = I2C_CLASS_HWMON,
  2048. .driver = {
  2049. .name = "dme1737",
  2050. },
  2051. .probe = dme1737_i2c_probe,
  2052. .remove = dme1737_i2c_remove,
  2053. .id_table = dme1737_id,
  2054. .detect = dme1737_i2c_detect,
  2055. .address_list = normal_i2c,
  2056. };
  2057. /* ---------------------------------------------------------------------
  2058. * ISA device detection and registration
  2059. * --------------------------------------------------------------------- */
  2060. static int __init dme1737_isa_detect(int sio_cip, unsigned short *addr)
  2061. {
  2062. int err = 0, reg;
  2063. unsigned short base_addr;
  2064. dme1737_sio_enter(sio_cip);
  2065. /* Check device ID
  2066. * We currently know about SCH3112 (0x7c), SCH3114 (0x7d), and
  2067. * SCH3116 (0x7f). */
  2068. reg = force_id ? force_id : dme1737_sio_inb(sio_cip, 0x20);
  2069. if (!(reg == 0x7c || reg == 0x7d || reg == 0x7f)) {
  2070. err = -ENODEV;
  2071. goto exit;
  2072. }
  2073. /* Select logical device A (runtime registers) */
  2074. dme1737_sio_outb(sio_cip, 0x07, 0x0a);
  2075. /* Get the base address of the runtime registers */
  2076. if (!(base_addr = (dme1737_sio_inb(sio_cip, 0x60) << 8) |
  2077. dme1737_sio_inb(sio_cip, 0x61))) {
  2078. printk(KERN_ERR "dme1737: Base address not set.\n");
  2079. err = -ENODEV;
  2080. goto exit;
  2081. }
  2082. /* Access to the hwmon registers is through an index/data register
  2083. * pair located at offset 0x70/0x71. */
  2084. *addr = base_addr + 0x70;
  2085. exit:
  2086. dme1737_sio_exit(sio_cip);
  2087. return err;
  2088. }
  2089. static int __init dme1737_isa_device_add(unsigned short addr)
  2090. {
  2091. struct resource res = {
  2092. .start = addr,
  2093. .end = addr + DME1737_EXTENT - 1,
  2094. .name = "dme1737",
  2095. .flags = IORESOURCE_IO,
  2096. };
  2097. int err;
  2098. err = acpi_check_resource_conflict(&res);
  2099. if (err)
  2100. goto exit;
  2101. if (!(pdev = platform_device_alloc("dme1737", addr))) {
  2102. printk(KERN_ERR "dme1737: Failed to allocate device.\n");
  2103. err = -ENOMEM;
  2104. goto exit;
  2105. }
  2106. if ((err = platform_device_add_resources(pdev, &res, 1))) {
  2107. printk(KERN_ERR "dme1737: Failed to add device resource "
  2108. "(err = %d).\n", err);
  2109. goto exit_device_put;
  2110. }
  2111. if ((err = platform_device_add(pdev))) {
  2112. printk(KERN_ERR "dme1737: Failed to add device (err = %d).\n",
  2113. err);
  2114. goto exit_device_put;
  2115. }
  2116. return 0;
  2117. exit_device_put:
  2118. platform_device_put(pdev);
  2119. pdev = NULL;
  2120. exit:
  2121. return err;
  2122. }
  2123. static int __devinit dme1737_isa_probe(struct platform_device *pdev)
  2124. {
  2125. u8 company, device;
  2126. struct resource *res;
  2127. struct dme1737_data *data;
  2128. struct device *dev = &pdev->dev;
  2129. int err;
  2130. res = platform_get_resource(pdev, IORESOURCE_IO, 0);
  2131. if (!request_region(res->start, DME1737_EXTENT, "dme1737")) {
  2132. dev_err(dev, "Failed to request region 0x%04x-0x%04x.\n",
  2133. (unsigned short)res->start,
  2134. (unsigned short)res->start + DME1737_EXTENT - 1);
  2135. err = -EBUSY;
  2136. goto exit;
  2137. }
  2138. if (!(data = kzalloc(sizeof(struct dme1737_data), GFP_KERNEL))) {
  2139. err = -ENOMEM;
  2140. goto exit_release_region;
  2141. }
  2142. data->addr = res->start;
  2143. platform_set_drvdata(pdev, data);
  2144. /* Skip chip detection if module is loaded with force_id parameter */
  2145. if (!force_id) {
  2146. company = dme1737_read(data, DME1737_REG_COMPANY);
  2147. device = dme1737_read(data, DME1737_REG_DEVICE);
  2148. if (!((company == DME1737_COMPANY_SMSC) &&
  2149. (device == SCH311X_DEVICE))) {
  2150. err = -ENODEV;
  2151. goto exit_kfree;
  2152. }
  2153. }
  2154. data->type = sch311x;
  2155. /* Fill in the remaining client fields and initialize the mutex */
  2156. data->name = "sch311x";
  2157. mutex_init(&data->update_lock);
  2158. dev_info(dev, "Found a SCH311x chip at 0x%04x\n", data->addr);
  2159. /* Initialize the chip */
  2160. if ((err = dme1737_init_device(dev))) {
  2161. dev_err(dev, "Failed to initialize device.\n");
  2162. goto exit_kfree;
  2163. }
  2164. /* Create sysfs files */
  2165. if ((err = dme1737_create_files(dev))) {
  2166. dev_err(dev, "Failed to create sysfs files.\n");
  2167. goto exit_kfree;
  2168. }
  2169. /* Register device */
  2170. data->hwmon_dev = hwmon_device_register(dev);
  2171. if (IS_ERR(data->hwmon_dev)) {
  2172. dev_err(dev, "Failed to register device.\n");
  2173. err = PTR_ERR(data->hwmon_dev);
  2174. goto exit_remove_files;
  2175. }
  2176. return 0;
  2177. exit_remove_files:
  2178. dme1737_remove_files(dev);
  2179. exit_kfree:
  2180. platform_set_drvdata(pdev, NULL);
  2181. kfree(data);
  2182. exit_release_region:
  2183. release_region(res->start, DME1737_EXTENT);
  2184. exit:
  2185. return err;
  2186. }
  2187. static int __devexit dme1737_isa_remove(struct platform_device *pdev)
  2188. {
  2189. struct dme1737_data *data = platform_get_drvdata(pdev);
  2190. hwmon_device_unregister(data->hwmon_dev);
  2191. dme1737_remove_files(&pdev->dev);
  2192. release_region(data->addr, DME1737_EXTENT);
  2193. platform_set_drvdata(pdev, NULL);
  2194. kfree(data);
  2195. return 0;
  2196. }
  2197. static struct platform_driver dme1737_isa_driver = {
  2198. .driver = {
  2199. .owner = THIS_MODULE,
  2200. .name = "dme1737",
  2201. },
  2202. .probe = dme1737_isa_probe,
  2203. .remove = __devexit_p(dme1737_isa_remove),
  2204. };
  2205. /* ---------------------------------------------------------------------
  2206. * Module initialization and cleanup
  2207. * --------------------------------------------------------------------- */
  2208. static int __init dme1737_init(void)
  2209. {
  2210. int err;
  2211. unsigned short addr;
  2212. if ((err = i2c_add_driver(&dme1737_i2c_driver))) {
  2213. goto exit;
  2214. }
  2215. if (dme1737_isa_detect(0x2e, &addr) &&
  2216. dme1737_isa_detect(0x4e, &addr) &&
  2217. (!probe_all_addr ||
  2218. (dme1737_isa_detect(0x162e, &addr) &&
  2219. dme1737_isa_detect(0x164e, &addr)))) {
  2220. /* Return 0 if we didn't find an ISA device */
  2221. return 0;
  2222. }
  2223. if ((err = platform_driver_register(&dme1737_isa_driver))) {
  2224. goto exit_del_i2c_driver;
  2225. }
  2226. /* Sets global pdev as a side effect */
  2227. if ((err = dme1737_isa_device_add(addr))) {
  2228. goto exit_del_isa_driver;
  2229. }
  2230. return 0;
  2231. exit_del_isa_driver:
  2232. platform_driver_unregister(&dme1737_isa_driver);
  2233. exit_del_i2c_driver:
  2234. i2c_del_driver(&dme1737_i2c_driver);
  2235. exit:
  2236. return err;
  2237. }
  2238. static void __exit dme1737_exit(void)
  2239. {
  2240. if (pdev) {
  2241. platform_device_unregister(pdev);
  2242. platform_driver_unregister(&dme1737_isa_driver);
  2243. }
  2244. i2c_del_driver(&dme1737_i2c_driver);
  2245. }
  2246. MODULE_AUTHOR("Juerg Haefliger <juergh@gmail.com>");
  2247. MODULE_DESCRIPTION("DME1737 sensors");
  2248. MODULE_LICENSE("GPL");
  2249. module_init(dme1737_init);
  2250. module_exit(dme1737_exit);