rv770.c 31 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/firmware.h>
  29. #include <linux/platform_device.h>
  30. #include "drmP.h"
  31. #include "radeon.h"
  32. #include "radeon_drm.h"
  33. #include "rv770d.h"
  34. #include "atom.h"
  35. #include "avivod.h"
  36. #define R700_PFP_UCODE_SIZE 848
  37. #define R700_PM4_UCODE_SIZE 1360
  38. static void rv770_gpu_init(struct radeon_device *rdev);
  39. void rv770_fini(struct radeon_device *rdev);
  40. /*
  41. * GART
  42. */
  43. int rv770_pcie_gart_enable(struct radeon_device *rdev)
  44. {
  45. u32 tmp;
  46. int r, i;
  47. if (rdev->gart.table.vram.robj == NULL) {
  48. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  49. return -EINVAL;
  50. }
  51. r = radeon_gart_table_vram_pin(rdev);
  52. if (r)
  53. return r;
  54. /* Setup L2 cache */
  55. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  56. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  57. EFFECTIVE_L2_QUEUE_SIZE(7));
  58. WREG32(VM_L2_CNTL2, 0);
  59. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  60. /* Setup TLB control */
  61. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  62. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  63. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  64. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  65. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  66. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  67. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  68. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  69. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  70. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  71. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  72. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  73. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  74. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  75. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  76. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  77. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  78. (u32)(rdev->dummy_page.addr >> 12));
  79. for (i = 1; i < 7; i++)
  80. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  81. r600_pcie_gart_tlb_flush(rdev);
  82. rdev->gart.ready = true;
  83. return 0;
  84. }
  85. void rv770_pcie_gart_disable(struct radeon_device *rdev)
  86. {
  87. u32 tmp;
  88. int i, r;
  89. /* Disable all tables */
  90. for (i = 0; i < 7; i++)
  91. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  92. /* Setup L2 cache */
  93. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  94. EFFECTIVE_L2_QUEUE_SIZE(7));
  95. WREG32(VM_L2_CNTL2, 0);
  96. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  97. /* Setup TLB control */
  98. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  99. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  100. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  101. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  102. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  103. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  104. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  105. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  106. if (rdev->gart.table.vram.robj) {
  107. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  108. if (likely(r == 0)) {
  109. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  110. radeon_bo_unpin(rdev->gart.table.vram.robj);
  111. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  112. }
  113. }
  114. }
  115. void rv770_pcie_gart_fini(struct radeon_device *rdev)
  116. {
  117. rv770_pcie_gart_disable(rdev);
  118. radeon_gart_table_vram_free(rdev);
  119. radeon_gart_fini(rdev);
  120. }
  121. void rv770_agp_enable(struct radeon_device *rdev)
  122. {
  123. u32 tmp;
  124. int i;
  125. /* Setup L2 cache */
  126. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  127. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  128. EFFECTIVE_L2_QUEUE_SIZE(7));
  129. WREG32(VM_L2_CNTL2, 0);
  130. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  131. /* Setup TLB control */
  132. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  133. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  134. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  135. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  136. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  137. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  138. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  139. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  140. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  141. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  142. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  143. for (i = 0; i < 7; i++)
  144. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  145. }
  146. static void rv770_mc_program(struct radeon_device *rdev)
  147. {
  148. struct rv515_mc_save save;
  149. u32 tmp;
  150. int i, j;
  151. /* Initialize HDP */
  152. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  153. WREG32((0x2c14 + j), 0x00000000);
  154. WREG32((0x2c18 + j), 0x00000000);
  155. WREG32((0x2c1c + j), 0x00000000);
  156. WREG32((0x2c20 + j), 0x00000000);
  157. WREG32((0x2c24 + j), 0x00000000);
  158. }
  159. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  160. rv515_mc_stop(rdev, &save);
  161. if (r600_mc_wait_for_idle(rdev)) {
  162. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  163. }
  164. /* Lockout access through VGA aperture*/
  165. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  166. /* Update configuration */
  167. if (rdev->flags & RADEON_IS_AGP) {
  168. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  169. /* VRAM before AGP */
  170. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  171. rdev->mc.vram_start >> 12);
  172. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  173. rdev->mc.gtt_end >> 12);
  174. } else {
  175. /* VRAM after AGP */
  176. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  177. rdev->mc.gtt_start >> 12);
  178. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  179. rdev->mc.vram_end >> 12);
  180. }
  181. } else {
  182. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  183. rdev->mc.vram_start >> 12);
  184. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  185. rdev->mc.vram_end >> 12);
  186. }
  187. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  188. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  189. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  190. WREG32(MC_VM_FB_LOCATION, tmp);
  191. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  192. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  193. WREG32(HDP_NONSURFACE_SIZE, (rdev->mc.mc_vram_size - 1) | 0x3FF);
  194. if (rdev->flags & RADEON_IS_AGP) {
  195. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 16);
  196. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 16);
  197. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  198. } else {
  199. WREG32(MC_VM_AGP_BASE, 0);
  200. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  201. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  202. }
  203. if (r600_mc_wait_for_idle(rdev)) {
  204. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  205. }
  206. rv515_mc_resume(rdev, &save);
  207. /* we need to own VRAM, so turn off the VGA renderer here
  208. * to stop it overwriting our objects */
  209. rv515_vga_render_disable(rdev);
  210. }
  211. /*
  212. * CP.
  213. */
  214. void r700_cp_stop(struct radeon_device *rdev)
  215. {
  216. WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT));
  217. }
  218. static int rv770_cp_load_microcode(struct radeon_device *rdev)
  219. {
  220. const __be32 *fw_data;
  221. int i;
  222. if (!rdev->me_fw || !rdev->pfp_fw)
  223. return -EINVAL;
  224. r700_cp_stop(rdev);
  225. WREG32(CP_RB_CNTL, RB_NO_UPDATE | (15 << 8) | (3 << 0));
  226. /* Reset cp */
  227. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  228. RREG32(GRBM_SOFT_RESET);
  229. mdelay(15);
  230. WREG32(GRBM_SOFT_RESET, 0);
  231. fw_data = (const __be32 *)rdev->pfp_fw->data;
  232. WREG32(CP_PFP_UCODE_ADDR, 0);
  233. for (i = 0; i < R700_PFP_UCODE_SIZE; i++)
  234. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  235. WREG32(CP_PFP_UCODE_ADDR, 0);
  236. fw_data = (const __be32 *)rdev->me_fw->data;
  237. WREG32(CP_ME_RAM_WADDR, 0);
  238. for (i = 0; i < R700_PM4_UCODE_SIZE; i++)
  239. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  240. WREG32(CP_PFP_UCODE_ADDR, 0);
  241. WREG32(CP_ME_RAM_WADDR, 0);
  242. WREG32(CP_ME_RAM_RADDR, 0);
  243. return 0;
  244. }
  245. /*
  246. * Core functions
  247. */
  248. static u32 r700_get_tile_pipe_to_backend_map(u32 num_tile_pipes,
  249. u32 num_backends,
  250. u32 backend_disable_mask)
  251. {
  252. u32 backend_map = 0;
  253. u32 enabled_backends_mask;
  254. u32 enabled_backends_count;
  255. u32 cur_pipe;
  256. u32 swizzle_pipe[R7XX_MAX_PIPES];
  257. u32 cur_backend;
  258. u32 i;
  259. if (num_tile_pipes > R7XX_MAX_PIPES)
  260. num_tile_pipes = R7XX_MAX_PIPES;
  261. if (num_tile_pipes < 1)
  262. num_tile_pipes = 1;
  263. if (num_backends > R7XX_MAX_BACKENDS)
  264. num_backends = R7XX_MAX_BACKENDS;
  265. if (num_backends < 1)
  266. num_backends = 1;
  267. enabled_backends_mask = 0;
  268. enabled_backends_count = 0;
  269. for (i = 0; i < R7XX_MAX_BACKENDS; ++i) {
  270. if (((backend_disable_mask >> i) & 1) == 0) {
  271. enabled_backends_mask |= (1 << i);
  272. ++enabled_backends_count;
  273. }
  274. if (enabled_backends_count == num_backends)
  275. break;
  276. }
  277. if (enabled_backends_count == 0) {
  278. enabled_backends_mask = 1;
  279. enabled_backends_count = 1;
  280. }
  281. if (enabled_backends_count != num_backends)
  282. num_backends = enabled_backends_count;
  283. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R7XX_MAX_PIPES);
  284. switch (num_tile_pipes) {
  285. case 1:
  286. swizzle_pipe[0] = 0;
  287. break;
  288. case 2:
  289. swizzle_pipe[0] = 0;
  290. swizzle_pipe[1] = 1;
  291. break;
  292. case 3:
  293. swizzle_pipe[0] = 0;
  294. swizzle_pipe[1] = 2;
  295. swizzle_pipe[2] = 1;
  296. break;
  297. case 4:
  298. swizzle_pipe[0] = 0;
  299. swizzle_pipe[1] = 2;
  300. swizzle_pipe[2] = 3;
  301. swizzle_pipe[3] = 1;
  302. break;
  303. case 5:
  304. swizzle_pipe[0] = 0;
  305. swizzle_pipe[1] = 2;
  306. swizzle_pipe[2] = 4;
  307. swizzle_pipe[3] = 1;
  308. swizzle_pipe[4] = 3;
  309. break;
  310. case 6:
  311. swizzle_pipe[0] = 0;
  312. swizzle_pipe[1] = 2;
  313. swizzle_pipe[2] = 4;
  314. swizzle_pipe[3] = 5;
  315. swizzle_pipe[4] = 3;
  316. swizzle_pipe[5] = 1;
  317. break;
  318. case 7:
  319. swizzle_pipe[0] = 0;
  320. swizzle_pipe[1] = 2;
  321. swizzle_pipe[2] = 4;
  322. swizzle_pipe[3] = 6;
  323. swizzle_pipe[4] = 3;
  324. swizzle_pipe[5] = 1;
  325. swizzle_pipe[6] = 5;
  326. break;
  327. case 8:
  328. swizzle_pipe[0] = 0;
  329. swizzle_pipe[1] = 2;
  330. swizzle_pipe[2] = 4;
  331. swizzle_pipe[3] = 6;
  332. swizzle_pipe[4] = 3;
  333. swizzle_pipe[5] = 1;
  334. swizzle_pipe[6] = 7;
  335. swizzle_pipe[7] = 5;
  336. break;
  337. }
  338. cur_backend = 0;
  339. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  340. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  341. cur_backend = (cur_backend + 1) % R7XX_MAX_BACKENDS;
  342. backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
  343. cur_backend = (cur_backend + 1) % R7XX_MAX_BACKENDS;
  344. }
  345. return backend_map;
  346. }
  347. static void rv770_gpu_init(struct radeon_device *rdev)
  348. {
  349. int i, j, num_qd_pipes;
  350. u32 sx_debug_1;
  351. u32 smx_dc_ctl0;
  352. u32 num_gs_verts_per_thread;
  353. u32 vgt_gs_per_es;
  354. u32 gs_prim_buffer_depth = 0;
  355. u32 sq_ms_fifo_sizes;
  356. u32 sq_config;
  357. u32 sq_thread_resource_mgmt;
  358. u32 hdp_host_path_cntl;
  359. u32 sq_dyn_gpr_size_simd_ab_0;
  360. u32 backend_map;
  361. u32 gb_tiling_config = 0;
  362. u32 cc_rb_backend_disable = 0;
  363. u32 cc_gc_shader_pipe_config = 0;
  364. u32 mc_arb_ramcfg;
  365. u32 db_debug4;
  366. /* setup chip specs */
  367. switch (rdev->family) {
  368. case CHIP_RV770:
  369. rdev->config.rv770.max_pipes = 4;
  370. rdev->config.rv770.max_tile_pipes = 8;
  371. rdev->config.rv770.max_simds = 10;
  372. rdev->config.rv770.max_backends = 4;
  373. rdev->config.rv770.max_gprs = 256;
  374. rdev->config.rv770.max_threads = 248;
  375. rdev->config.rv770.max_stack_entries = 512;
  376. rdev->config.rv770.max_hw_contexts = 8;
  377. rdev->config.rv770.max_gs_threads = 16 * 2;
  378. rdev->config.rv770.sx_max_export_size = 128;
  379. rdev->config.rv770.sx_max_export_pos_size = 16;
  380. rdev->config.rv770.sx_max_export_smx_size = 112;
  381. rdev->config.rv770.sq_num_cf_insts = 2;
  382. rdev->config.rv770.sx_num_of_sets = 7;
  383. rdev->config.rv770.sc_prim_fifo_size = 0xF9;
  384. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  385. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  386. break;
  387. case CHIP_RV730:
  388. rdev->config.rv770.max_pipes = 2;
  389. rdev->config.rv770.max_tile_pipes = 4;
  390. rdev->config.rv770.max_simds = 8;
  391. rdev->config.rv770.max_backends = 2;
  392. rdev->config.rv770.max_gprs = 128;
  393. rdev->config.rv770.max_threads = 248;
  394. rdev->config.rv770.max_stack_entries = 256;
  395. rdev->config.rv770.max_hw_contexts = 8;
  396. rdev->config.rv770.max_gs_threads = 16 * 2;
  397. rdev->config.rv770.sx_max_export_size = 256;
  398. rdev->config.rv770.sx_max_export_pos_size = 32;
  399. rdev->config.rv770.sx_max_export_smx_size = 224;
  400. rdev->config.rv770.sq_num_cf_insts = 2;
  401. rdev->config.rv770.sx_num_of_sets = 7;
  402. rdev->config.rv770.sc_prim_fifo_size = 0xf9;
  403. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  404. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  405. if (rdev->config.rv770.sx_max_export_pos_size > 16) {
  406. rdev->config.rv770.sx_max_export_pos_size -= 16;
  407. rdev->config.rv770.sx_max_export_smx_size += 16;
  408. }
  409. break;
  410. case CHIP_RV710:
  411. rdev->config.rv770.max_pipes = 2;
  412. rdev->config.rv770.max_tile_pipes = 2;
  413. rdev->config.rv770.max_simds = 2;
  414. rdev->config.rv770.max_backends = 1;
  415. rdev->config.rv770.max_gprs = 256;
  416. rdev->config.rv770.max_threads = 192;
  417. rdev->config.rv770.max_stack_entries = 256;
  418. rdev->config.rv770.max_hw_contexts = 4;
  419. rdev->config.rv770.max_gs_threads = 8 * 2;
  420. rdev->config.rv770.sx_max_export_size = 128;
  421. rdev->config.rv770.sx_max_export_pos_size = 16;
  422. rdev->config.rv770.sx_max_export_smx_size = 112;
  423. rdev->config.rv770.sq_num_cf_insts = 1;
  424. rdev->config.rv770.sx_num_of_sets = 7;
  425. rdev->config.rv770.sc_prim_fifo_size = 0x40;
  426. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  427. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  428. break;
  429. case CHIP_RV740:
  430. rdev->config.rv770.max_pipes = 4;
  431. rdev->config.rv770.max_tile_pipes = 4;
  432. rdev->config.rv770.max_simds = 8;
  433. rdev->config.rv770.max_backends = 4;
  434. rdev->config.rv770.max_gprs = 256;
  435. rdev->config.rv770.max_threads = 248;
  436. rdev->config.rv770.max_stack_entries = 512;
  437. rdev->config.rv770.max_hw_contexts = 8;
  438. rdev->config.rv770.max_gs_threads = 16 * 2;
  439. rdev->config.rv770.sx_max_export_size = 256;
  440. rdev->config.rv770.sx_max_export_pos_size = 32;
  441. rdev->config.rv770.sx_max_export_smx_size = 224;
  442. rdev->config.rv770.sq_num_cf_insts = 2;
  443. rdev->config.rv770.sx_num_of_sets = 7;
  444. rdev->config.rv770.sc_prim_fifo_size = 0x100;
  445. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  446. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  447. if (rdev->config.rv770.sx_max_export_pos_size > 16) {
  448. rdev->config.rv770.sx_max_export_pos_size -= 16;
  449. rdev->config.rv770.sx_max_export_smx_size += 16;
  450. }
  451. break;
  452. default:
  453. break;
  454. }
  455. /* Initialize HDP */
  456. j = 0;
  457. for (i = 0; i < 32; i++) {
  458. WREG32((0x2c14 + j), 0x00000000);
  459. WREG32((0x2c18 + j), 0x00000000);
  460. WREG32((0x2c1c + j), 0x00000000);
  461. WREG32((0x2c20 + j), 0x00000000);
  462. WREG32((0x2c24 + j), 0x00000000);
  463. j += 0x18;
  464. }
  465. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  466. /* setup tiling, simd, pipe config */
  467. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  468. switch (rdev->config.rv770.max_tile_pipes) {
  469. case 1:
  470. gb_tiling_config |= PIPE_TILING(0);
  471. break;
  472. case 2:
  473. gb_tiling_config |= PIPE_TILING(1);
  474. break;
  475. case 4:
  476. gb_tiling_config |= PIPE_TILING(2);
  477. break;
  478. case 8:
  479. gb_tiling_config |= PIPE_TILING(3);
  480. break;
  481. default:
  482. break;
  483. }
  484. if (rdev->family == CHIP_RV770)
  485. gb_tiling_config |= BANK_TILING(1);
  486. else
  487. gb_tiling_config |= BANK_TILING((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  488. gb_tiling_config |= GROUP_SIZE(0);
  489. if (((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT) > 3) {
  490. gb_tiling_config |= ROW_TILING(3);
  491. gb_tiling_config |= SAMPLE_SPLIT(3);
  492. } else {
  493. gb_tiling_config |=
  494. ROW_TILING(((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT));
  495. gb_tiling_config |=
  496. SAMPLE_SPLIT(((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT));
  497. }
  498. gb_tiling_config |= BANK_SWAPS(1);
  499. backend_map = r700_get_tile_pipe_to_backend_map(rdev->config.rv770.max_tile_pipes,
  500. rdev->config.rv770.max_backends,
  501. (0xff << rdev->config.rv770.max_backends) & 0xff);
  502. gb_tiling_config |= BACKEND_MAP(backend_map);
  503. cc_gc_shader_pipe_config =
  504. INACTIVE_QD_PIPES((R7XX_MAX_PIPES_MASK << rdev->config.rv770.max_pipes) & R7XX_MAX_PIPES_MASK);
  505. cc_gc_shader_pipe_config |=
  506. INACTIVE_SIMDS((R7XX_MAX_SIMDS_MASK << rdev->config.rv770.max_simds) & R7XX_MAX_SIMDS_MASK);
  507. cc_rb_backend_disable =
  508. BACKEND_DISABLE((R7XX_MAX_BACKENDS_MASK << rdev->config.rv770.max_backends) & R7XX_MAX_BACKENDS_MASK);
  509. WREG32(GB_TILING_CONFIG, gb_tiling_config);
  510. WREG32(DCP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  511. WREG32(HDP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  512. WREG32(CC_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  513. WREG32(CC_GC_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  514. WREG32(GC_USER_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  515. WREG32(CC_SYS_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  516. WREG32(CGTS_SYS_TCC_DISABLE, 0);
  517. WREG32(CGTS_TCC_DISABLE, 0);
  518. WREG32(CGTS_USER_SYS_TCC_DISABLE, 0);
  519. WREG32(CGTS_USER_TCC_DISABLE, 0);
  520. num_qd_pipes =
  521. R7XX_MAX_BACKENDS - r600_count_pipe_bits(cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK);
  522. WREG32(VGT_OUT_DEALLOC_CNTL, (num_qd_pipes * 4) & DEALLOC_DIST_MASK);
  523. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((num_qd_pipes * 4) - 2) & VTX_REUSE_DEPTH_MASK);
  524. /* set HW defaults for 3D engine */
  525. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
  526. ROQ_IB2_START(0x2b)));
  527. WREG32(CP_MEQ_THRESHOLDS, STQ_SPLIT(0x30));
  528. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO |
  529. SYNC_GRADIENT |
  530. SYNC_WALKER |
  531. SYNC_ALIGNER));
  532. sx_debug_1 = RREG32(SX_DEBUG_1);
  533. sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
  534. WREG32(SX_DEBUG_1, sx_debug_1);
  535. smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
  536. smx_dc_ctl0 &= ~CACHE_DEPTH(0x1ff);
  537. smx_dc_ctl0 |= CACHE_DEPTH((rdev->config.rv770.sx_num_of_sets * 64) - 1);
  538. WREG32(SMX_DC_CTL0, smx_dc_ctl0);
  539. WREG32(SMX_EVENT_CTL, (ES_FLUSH_CTL(4) |
  540. GS_FLUSH_CTL(4) |
  541. ACK_FLUSH_CTL(3) |
  542. SYNC_FLUSH_CTL));
  543. if (rdev->family == CHIP_RV770)
  544. WREG32(DB_DEBUG3, DB_CLK_OFF_DELAY(0x1f));
  545. else {
  546. db_debug4 = RREG32(DB_DEBUG4);
  547. db_debug4 |= DISABLE_TILE_COVERED_FOR_PS_ITER;
  548. WREG32(DB_DEBUG4, db_debug4);
  549. }
  550. WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.rv770.sx_max_export_size / 4) - 1) |
  551. POSITION_BUFFER_SIZE((rdev->config.rv770.sx_max_export_pos_size / 4) - 1) |
  552. SMX_BUFFER_SIZE((rdev->config.rv770.sx_max_export_smx_size / 4) - 1)));
  553. WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.rv770.sc_prim_fifo_size) |
  554. SC_HIZ_TILE_FIFO_SIZE(rdev->config.rv770.sc_hiz_tile_fifo_size) |
  555. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.rv770.sc_earlyz_tile_fifo_fize)));
  556. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  557. WREG32(VGT_NUM_INSTANCES, 1);
  558. WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
  559. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  560. WREG32(CP_PERFMON_CNTL, 0);
  561. sq_ms_fifo_sizes = (CACHE_FIFO_SIZE(16 * rdev->config.rv770.sq_num_cf_insts) |
  562. DONE_FIFO_HIWATER(0xe0) |
  563. ALU_UPDATE_FIFO_HIWATER(0x8));
  564. switch (rdev->family) {
  565. case CHIP_RV770:
  566. sq_ms_fifo_sizes |= FETCH_FIFO_HIWATER(0x1);
  567. break;
  568. case CHIP_RV730:
  569. case CHIP_RV710:
  570. case CHIP_RV740:
  571. default:
  572. sq_ms_fifo_sizes |= FETCH_FIFO_HIWATER(0x4);
  573. break;
  574. }
  575. WREG32(SQ_MS_FIFO_SIZES, sq_ms_fifo_sizes);
  576. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  577. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  578. */
  579. sq_config = RREG32(SQ_CONFIG);
  580. sq_config &= ~(PS_PRIO(3) |
  581. VS_PRIO(3) |
  582. GS_PRIO(3) |
  583. ES_PRIO(3));
  584. sq_config |= (DX9_CONSTS |
  585. VC_ENABLE |
  586. EXPORT_SRC_C |
  587. PS_PRIO(0) |
  588. VS_PRIO(1) |
  589. GS_PRIO(2) |
  590. ES_PRIO(3));
  591. if (rdev->family == CHIP_RV710)
  592. /* no vertex cache */
  593. sq_config &= ~VC_ENABLE;
  594. WREG32(SQ_CONFIG, sq_config);
  595. WREG32(SQ_GPR_RESOURCE_MGMT_1, (NUM_PS_GPRS((rdev->config.rv770.max_gprs * 24)/64) |
  596. NUM_VS_GPRS((rdev->config.rv770.max_gprs * 24)/64) |
  597. NUM_CLAUSE_TEMP_GPRS(((rdev->config.rv770.max_gprs * 24)/64)/2)));
  598. WREG32(SQ_GPR_RESOURCE_MGMT_2, (NUM_GS_GPRS((rdev->config.rv770.max_gprs * 7)/64) |
  599. NUM_ES_GPRS((rdev->config.rv770.max_gprs * 7)/64)));
  600. sq_thread_resource_mgmt = (NUM_PS_THREADS((rdev->config.rv770.max_threads * 4)/8) |
  601. NUM_VS_THREADS((rdev->config.rv770.max_threads * 2)/8) |
  602. NUM_ES_THREADS((rdev->config.rv770.max_threads * 1)/8));
  603. if (((rdev->config.rv770.max_threads * 1) / 8) > rdev->config.rv770.max_gs_threads)
  604. sq_thread_resource_mgmt |= NUM_GS_THREADS(rdev->config.rv770.max_gs_threads);
  605. else
  606. sq_thread_resource_mgmt |= NUM_GS_THREADS((rdev->config.rv770.max_gs_threads * 1)/8);
  607. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  608. WREG32(SQ_STACK_RESOURCE_MGMT_1, (NUM_PS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4) |
  609. NUM_VS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4)));
  610. WREG32(SQ_STACK_RESOURCE_MGMT_2, (NUM_GS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4) |
  611. NUM_ES_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4)));
  612. sq_dyn_gpr_size_simd_ab_0 = (SIMDA_RING0((rdev->config.rv770.max_gprs * 38)/64) |
  613. SIMDA_RING1((rdev->config.rv770.max_gprs * 38)/64) |
  614. SIMDB_RING0((rdev->config.rv770.max_gprs * 38)/64) |
  615. SIMDB_RING1((rdev->config.rv770.max_gprs * 38)/64));
  616. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_0, sq_dyn_gpr_size_simd_ab_0);
  617. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_1, sq_dyn_gpr_size_simd_ab_0);
  618. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_2, sq_dyn_gpr_size_simd_ab_0);
  619. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_3, sq_dyn_gpr_size_simd_ab_0);
  620. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_4, sq_dyn_gpr_size_simd_ab_0);
  621. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_5, sq_dyn_gpr_size_simd_ab_0);
  622. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_6, sq_dyn_gpr_size_simd_ab_0);
  623. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_7, sq_dyn_gpr_size_simd_ab_0);
  624. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  625. FORCE_EOV_MAX_REZ_CNT(255)));
  626. if (rdev->family == CHIP_RV710)
  627. WREG32(VGT_CACHE_INVALIDATION, (CACHE_INVALIDATION(TC_ONLY) |
  628. AUTO_INVLD_EN(ES_AND_GS_AUTO)));
  629. else
  630. WREG32(VGT_CACHE_INVALIDATION, (CACHE_INVALIDATION(VC_AND_TC) |
  631. AUTO_INVLD_EN(ES_AND_GS_AUTO)));
  632. switch (rdev->family) {
  633. case CHIP_RV770:
  634. case CHIP_RV730:
  635. case CHIP_RV740:
  636. gs_prim_buffer_depth = 384;
  637. break;
  638. case CHIP_RV710:
  639. gs_prim_buffer_depth = 128;
  640. break;
  641. default:
  642. break;
  643. }
  644. num_gs_verts_per_thread = rdev->config.rv770.max_pipes * 16;
  645. vgt_gs_per_es = gs_prim_buffer_depth + num_gs_verts_per_thread;
  646. /* Max value for this is 256 */
  647. if (vgt_gs_per_es > 256)
  648. vgt_gs_per_es = 256;
  649. WREG32(VGT_ES_PER_GS, 128);
  650. WREG32(VGT_GS_PER_ES, vgt_gs_per_es);
  651. WREG32(VGT_GS_PER_VS, 2);
  652. /* more default values. 2D/3D driver should adjust as needed */
  653. WREG32(VGT_GS_VERTEX_REUSE, 16);
  654. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  655. WREG32(VGT_STRMOUT_EN, 0);
  656. WREG32(SX_MISC, 0);
  657. WREG32(PA_SC_MODE_CNTL, 0);
  658. WREG32(PA_SC_EDGERULE, 0xaaaaaaaa);
  659. WREG32(PA_SC_AA_CONFIG, 0);
  660. WREG32(PA_SC_CLIPRECT_RULE, 0xffff);
  661. WREG32(PA_SC_LINE_STIPPLE, 0);
  662. WREG32(SPI_INPUT_Z, 0);
  663. WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
  664. WREG32(CB_COLOR7_FRAG, 0);
  665. /* clear render buffer base addresses */
  666. WREG32(CB_COLOR0_BASE, 0);
  667. WREG32(CB_COLOR1_BASE, 0);
  668. WREG32(CB_COLOR2_BASE, 0);
  669. WREG32(CB_COLOR3_BASE, 0);
  670. WREG32(CB_COLOR4_BASE, 0);
  671. WREG32(CB_COLOR5_BASE, 0);
  672. WREG32(CB_COLOR6_BASE, 0);
  673. WREG32(CB_COLOR7_BASE, 0);
  674. WREG32(TCP_CNTL, 0);
  675. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  676. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  677. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  678. WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
  679. NUM_CLIP_SEQ(3)));
  680. }
  681. int rv770_mc_init(struct radeon_device *rdev)
  682. {
  683. fixed20_12 a;
  684. u32 tmp;
  685. int chansize, numchan;
  686. int r;
  687. /* Get VRAM informations */
  688. rdev->mc.vram_is_ddr = true;
  689. tmp = RREG32(MC_ARB_RAMCFG);
  690. if (tmp & CHANSIZE_OVERRIDE) {
  691. chansize = 16;
  692. } else if (tmp & CHANSIZE_MASK) {
  693. chansize = 64;
  694. } else {
  695. chansize = 32;
  696. }
  697. tmp = RREG32(MC_SHARED_CHMAP);
  698. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  699. case 0:
  700. default:
  701. numchan = 1;
  702. break;
  703. case 1:
  704. numchan = 2;
  705. break;
  706. case 2:
  707. numchan = 4;
  708. break;
  709. case 3:
  710. numchan = 8;
  711. break;
  712. }
  713. rdev->mc.vram_width = numchan * chansize;
  714. /* Could aper size report 0 ? */
  715. rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0);
  716. rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0);
  717. /* Setup GPU memory space */
  718. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  719. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  720. if (rdev->mc.mc_vram_size > rdev->mc.aper_size)
  721. rdev->mc.mc_vram_size = rdev->mc.aper_size;
  722. if (rdev->mc.real_vram_size > rdev->mc.aper_size)
  723. rdev->mc.real_vram_size = rdev->mc.aper_size;
  724. if (rdev->flags & RADEON_IS_AGP) {
  725. r = radeon_agp_init(rdev);
  726. if (r)
  727. return r;
  728. /* gtt_size is setup by radeon_agp_init */
  729. rdev->mc.gtt_location = rdev->mc.agp_base;
  730. tmp = 0xFFFFFFFFUL - rdev->mc.agp_base - rdev->mc.gtt_size;
  731. /* Try to put vram before or after AGP because we
  732. * we want SYSTEM_APERTURE to cover both VRAM and
  733. * AGP so that GPU can catch out of VRAM/AGP access
  734. */
  735. if (rdev->mc.gtt_location > rdev->mc.mc_vram_size) {
  736. /* Enough place before */
  737. rdev->mc.vram_location = rdev->mc.gtt_location -
  738. rdev->mc.mc_vram_size;
  739. } else if (tmp > rdev->mc.mc_vram_size) {
  740. /* Enough place after */
  741. rdev->mc.vram_location = rdev->mc.gtt_location +
  742. rdev->mc.gtt_size;
  743. } else {
  744. /* Try to setup VRAM then AGP might not
  745. * not work on some card
  746. */
  747. rdev->mc.vram_location = 0x00000000UL;
  748. rdev->mc.gtt_location = rdev->mc.mc_vram_size;
  749. }
  750. } else {
  751. rdev->mc.vram_location = 0x00000000UL;
  752. rdev->mc.gtt_location = rdev->mc.mc_vram_size;
  753. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  754. }
  755. rdev->mc.vram_start = rdev->mc.vram_location;
  756. rdev->mc.vram_end = rdev->mc.vram_location + rdev->mc.mc_vram_size - 1;
  757. rdev->mc.gtt_start = rdev->mc.gtt_location;
  758. rdev->mc.gtt_end = rdev->mc.gtt_location + rdev->mc.gtt_size - 1;
  759. /* FIXME: we should enforce default clock in case GPU is not in
  760. * default setup
  761. */
  762. a.full = rfixed_const(100);
  763. rdev->pm.sclk.full = rfixed_const(rdev->clock.default_sclk);
  764. rdev->pm.sclk.full = rfixed_div(rdev->pm.sclk, a);
  765. return 0;
  766. }
  767. int rv770_gpu_reset(struct radeon_device *rdev)
  768. {
  769. /* FIXME: implement any rv770 specific bits */
  770. return r600_gpu_reset(rdev);
  771. }
  772. static int rv770_startup(struct radeon_device *rdev)
  773. {
  774. int r;
  775. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  776. r = r600_init_microcode(rdev);
  777. if (r) {
  778. DRM_ERROR("Failed to load firmware!\n");
  779. return r;
  780. }
  781. }
  782. rv770_mc_program(rdev);
  783. if (rdev->flags & RADEON_IS_AGP) {
  784. rv770_agp_enable(rdev);
  785. } else {
  786. r = rv770_pcie_gart_enable(rdev);
  787. if (r)
  788. return r;
  789. }
  790. rv770_gpu_init(rdev);
  791. if (!rdev->r600_blit.shader_obj) {
  792. r = r600_blit_init(rdev);
  793. if (r) {
  794. DRM_ERROR("radeon: failed blitter (%d).\n", r);
  795. return r;
  796. }
  797. }
  798. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  799. if (unlikely(r != 0))
  800. return r;
  801. r = radeon_bo_pin(rdev->r600_blit.shader_obj, RADEON_GEM_DOMAIN_VRAM,
  802. &rdev->r600_blit.shader_gpu_addr);
  803. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  804. if (r) {
  805. DRM_ERROR("failed to pin blit object %d\n", r);
  806. return r;
  807. }
  808. /* Enable IRQ */
  809. r = r600_irq_init(rdev);
  810. if (r) {
  811. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  812. radeon_irq_kms_fini(rdev);
  813. return r;
  814. }
  815. r600_irq_set(rdev);
  816. r = radeon_ring_init(rdev, rdev->cp.ring_size);
  817. if (r)
  818. return r;
  819. r = rv770_cp_load_microcode(rdev);
  820. if (r)
  821. return r;
  822. r = r600_cp_resume(rdev);
  823. if (r)
  824. return r;
  825. /* write back buffer are not vital so don't worry about failure */
  826. r600_wb_enable(rdev);
  827. return 0;
  828. }
  829. int rv770_resume(struct radeon_device *rdev)
  830. {
  831. int r;
  832. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  833. * posting will perform necessary task to bring back GPU into good
  834. * shape.
  835. */
  836. /* post card */
  837. atom_asic_init(rdev->mode_info.atom_context);
  838. /* Initialize clocks */
  839. r = radeon_clocks_init(rdev);
  840. if (r) {
  841. return r;
  842. }
  843. r = rv770_startup(rdev);
  844. if (r) {
  845. DRM_ERROR("r600 startup failed on resume\n");
  846. return r;
  847. }
  848. r = r600_ib_test(rdev);
  849. if (r) {
  850. DRM_ERROR("radeon: failled testing IB (%d).\n", r);
  851. return r;
  852. }
  853. return r;
  854. }
  855. int rv770_suspend(struct radeon_device *rdev)
  856. {
  857. int r;
  858. /* FIXME: we should wait for ring to be empty */
  859. r700_cp_stop(rdev);
  860. rdev->cp.ready = false;
  861. r600_wb_disable(rdev);
  862. rv770_pcie_gart_disable(rdev);
  863. /* unpin shaders bo */
  864. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  865. if (likely(r == 0)) {
  866. radeon_bo_unpin(rdev->r600_blit.shader_obj);
  867. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  868. }
  869. return 0;
  870. }
  871. /* Plan is to move initialization in that function and use
  872. * helper function so that radeon_device_init pretty much
  873. * do nothing more than calling asic specific function. This
  874. * should also allow to remove a bunch of callback function
  875. * like vram_info.
  876. */
  877. int rv770_init(struct radeon_device *rdev)
  878. {
  879. int r;
  880. r = radeon_dummy_page_init(rdev);
  881. if (r)
  882. return r;
  883. /* This don't do much */
  884. r = radeon_gem_init(rdev);
  885. if (r)
  886. return r;
  887. /* Read BIOS */
  888. if (!radeon_get_bios(rdev)) {
  889. if (ASIC_IS_AVIVO(rdev))
  890. return -EINVAL;
  891. }
  892. /* Must be an ATOMBIOS */
  893. if (!rdev->is_atom_bios) {
  894. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  895. return -EINVAL;
  896. }
  897. r = radeon_atombios_init(rdev);
  898. if (r)
  899. return r;
  900. /* Post card if necessary */
  901. if (!r600_card_posted(rdev)) {
  902. if (!rdev->bios) {
  903. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  904. return -EINVAL;
  905. }
  906. DRM_INFO("GPU not posted. posting now...\n");
  907. atom_asic_init(rdev->mode_info.atom_context);
  908. }
  909. /* Initialize scratch registers */
  910. r600_scratch_init(rdev);
  911. /* Initialize surface registers */
  912. radeon_surface_init(rdev);
  913. /* Initialize clocks */
  914. radeon_get_clock_info(rdev->ddev);
  915. r = radeon_clocks_init(rdev);
  916. if (r)
  917. return r;
  918. /* Initialize power management */
  919. radeon_pm_init(rdev);
  920. /* Fence driver */
  921. r = radeon_fence_driver_init(rdev);
  922. if (r)
  923. return r;
  924. r = rv770_mc_init(rdev);
  925. if (r)
  926. return r;
  927. /* Memory manager */
  928. r = radeon_bo_init(rdev);
  929. if (r)
  930. return r;
  931. r = radeon_irq_kms_init(rdev);
  932. if (r)
  933. return r;
  934. rdev->cp.ring_obj = NULL;
  935. r600_ring_init(rdev, 1024 * 1024);
  936. rdev->ih.ring_obj = NULL;
  937. r600_ih_ring_init(rdev, 64 * 1024);
  938. r = r600_pcie_gart_init(rdev);
  939. if (r)
  940. return r;
  941. rdev->accel_working = true;
  942. r = rv770_startup(rdev);
  943. if (r) {
  944. rv770_suspend(rdev);
  945. r600_wb_fini(rdev);
  946. radeon_ring_fini(rdev);
  947. rv770_pcie_gart_fini(rdev);
  948. rdev->accel_working = false;
  949. }
  950. if (rdev->accel_working) {
  951. r = radeon_ib_pool_init(rdev);
  952. if (r) {
  953. DRM_ERROR("radeon: failed initializing IB pool (%d).\n", r);
  954. rdev->accel_working = false;
  955. }
  956. r = r600_ib_test(rdev);
  957. if (r) {
  958. DRM_ERROR("radeon: failed testing IB (%d).\n", r);
  959. rdev->accel_working = false;
  960. }
  961. }
  962. return 0;
  963. }
  964. void rv770_fini(struct radeon_device *rdev)
  965. {
  966. rv770_suspend(rdev);
  967. r600_blit_fini(rdev);
  968. r600_irq_fini(rdev);
  969. radeon_irq_kms_fini(rdev);
  970. radeon_ring_fini(rdev);
  971. r600_wb_fini(rdev);
  972. rv770_pcie_gart_fini(rdev);
  973. radeon_gem_fini(rdev);
  974. radeon_fence_driver_fini(rdev);
  975. radeon_clocks_fini(rdev);
  976. radeon_agp_fini(rdev);
  977. radeon_bo_fini(rdev);
  978. radeon_atombios_fini(rdev);
  979. kfree(rdev->bios);
  980. rdev->bios = NULL;
  981. radeon_dummy_page_fini(rdev);
  982. }