rs600.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. /* RS600 / Radeon X1250/X1270 integrated GPU
  29. *
  30. * This file gather function specific to RS600 which is the IGP of
  31. * the X1250/X1270 family supporting intel CPU (while RS690/RS740
  32. * is the X1250/X1270 supporting AMD CPU). The display engine are
  33. * the avivo one, bios is an atombios, 3D block are the one of the
  34. * R4XX family. The GART is different from the RS400 one and is very
  35. * close to the one of the R600 family (R600 likely being an evolution
  36. * of the RS600 GART block).
  37. */
  38. #include "drmP.h"
  39. #include "radeon.h"
  40. #include "atom.h"
  41. #include "rs600d.h"
  42. #include "rs600_reg_safe.h"
  43. void rs600_gpu_init(struct radeon_device *rdev);
  44. int rs600_mc_wait_for_idle(struct radeon_device *rdev);
  45. int rs600_mc_init(struct radeon_device *rdev)
  46. {
  47. /* read back the MC value from the hw */
  48. int r;
  49. u32 tmp;
  50. /* Setup GPU memory space */
  51. tmp = RREG32_MC(R_000004_MC_FB_LOCATION);
  52. rdev->mc.vram_location = G_000004_MC_FB_START(tmp) << 16;
  53. rdev->mc.gtt_location = 0xffffffffUL;
  54. r = radeon_mc_setup(rdev);
  55. rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
  56. if (r)
  57. return r;
  58. return 0;
  59. }
  60. /* hpd for digital panel detect/disconnect */
  61. bool rs600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  62. {
  63. u32 tmp;
  64. bool connected = false;
  65. switch (hpd) {
  66. case RADEON_HPD_1:
  67. tmp = RREG32(R_007D04_DC_HOT_PLUG_DETECT1_INT_STATUS);
  68. if (G_007D04_DC_HOT_PLUG_DETECT1_SENSE(tmp))
  69. connected = true;
  70. break;
  71. case RADEON_HPD_2:
  72. tmp = RREG32(R_007D14_DC_HOT_PLUG_DETECT2_INT_STATUS);
  73. if (G_007D14_DC_HOT_PLUG_DETECT2_SENSE(tmp))
  74. connected = true;
  75. break;
  76. default:
  77. break;
  78. }
  79. return connected;
  80. }
  81. void rs600_hpd_set_polarity(struct radeon_device *rdev,
  82. enum radeon_hpd_id hpd)
  83. {
  84. u32 tmp;
  85. bool connected = rs600_hpd_sense(rdev, hpd);
  86. switch (hpd) {
  87. case RADEON_HPD_1:
  88. tmp = RREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL);
  89. if (connected)
  90. tmp &= ~S_007D08_DC_HOT_PLUG_DETECT1_INT_POLARITY(1);
  91. else
  92. tmp |= S_007D08_DC_HOT_PLUG_DETECT1_INT_POLARITY(1);
  93. WREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  94. break;
  95. case RADEON_HPD_2:
  96. tmp = RREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL);
  97. if (connected)
  98. tmp &= ~S_007D18_DC_HOT_PLUG_DETECT2_INT_POLARITY(1);
  99. else
  100. tmp |= S_007D18_DC_HOT_PLUG_DETECT2_INT_POLARITY(1);
  101. WREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  102. break;
  103. default:
  104. break;
  105. }
  106. }
  107. void rs600_hpd_init(struct radeon_device *rdev)
  108. {
  109. struct drm_device *dev = rdev->ddev;
  110. struct drm_connector *connector;
  111. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  112. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  113. switch (radeon_connector->hpd.hpd) {
  114. case RADEON_HPD_1:
  115. WREG32(R_007D00_DC_HOT_PLUG_DETECT1_CONTROL,
  116. S_007D00_DC_HOT_PLUG_DETECT1_EN(1));
  117. rdev->irq.hpd[0] = true;
  118. break;
  119. case RADEON_HPD_2:
  120. WREG32(R_007D10_DC_HOT_PLUG_DETECT2_CONTROL,
  121. S_007D10_DC_HOT_PLUG_DETECT2_EN(1));
  122. rdev->irq.hpd[1] = true;
  123. break;
  124. default:
  125. break;
  126. }
  127. }
  128. if (rdev->irq.installed)
  129. rs600_irq_set(rdev);
  130. }
  131. void rs600_hpd_fini(struct radeon_device *rdev)
  132. {
  133. struct drm_device *dev = rdev->ddev;
  134. struct drm_connector *connector;
  135. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  136. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  137. switch (radeon_connector->hpd.hpd) {
  138. case RADEON_HPD_1:
  139. WREG32(R_007D00_DC_HOT_PLUG_DETECT1_CONTROL,
  140. S_007D00_DC_HOT_PLUG_DETECT1_EN(0));
  141. rdev->irq.hpd[0] = false;
  142. break;
  143. case RADEON_HPD_2:
  144. WREG32(R_007D10_DC_HOT_PLUG_DETECT2_CONTROL,
  145. S_007D10_DC_HOT_PLUG_DETECT2_EN(0));
  146. rdev->irq.hpd[1] = false;
  147. break;
  148. default:
  149. break;
  150. }
  151. }
  152. }
  153. /*
  154. * GART.
  155. */
  156. void rs600_gart_tlb_flush(struct radeon_device *rdev)
  157. {
  158. uint32_t tmp;
  159. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  160. tmp &= C_000100_INVALIDATE_ALL_L1_TLBS & C_000100_INVALIDATE_L2_CACHE;
  161. WREG32_MC(R_000100_MC_PT0_CNTL, tmp);
  162. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  163. tmp |= S_000100_INVALIDATE_ALL_L1_TLBS(1) & S_000100_INVALIDATE_L2_CACHE(1);
  164. WREG32_MC(R_000100_MC_PT0_CNTL, tmp);
  165. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  166. tmp &= C_000100_INVALIDATE_ALL_L1_TLBS & C_000100_INVALIDATE_L2_CACHE;
  167. WREG32_MC(R_000100_MC_PT0_CNTL, tmp);
  168. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  169. }
  170. int rs600_gart_init(struct radeon_device *rdev)
  171. {
  172. int r;
  173. if (rdev->gart.table.vram.robj) {
  174. WARN(1, "RS600 GART already initialized.\n");
  175. return 0;
  176. }
  177. /* Initialize common gart structure */
  178. r = radeon_gart_init(rdev);
  179. if (r) {
  180. return r;
  181. }
  182. rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
  183. return radeon_gart_table_vram_alloc(rdev);
  184. }
  185. int rs600_gart_enable(struct radeon_device *rdev)
  186. {
  187. u32 tmp;
  188. int r, i;
  189. if (rdev->gart.table.vram.robj == NULL) {
  190. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  191. return -EINVAL;
  192. }
  193. r = radeon_gart_table_vram_pin(rdev);
  194. if (r)
  195. return r;
  196. /* Enable bus master */
  197. tmp = RREG32(R_00004C_BUS_CNTL) & C_00004C_BUS_MASTER_DIS;
  198. WREG32(R_00004C_BUS_CNTL, tmp);
  199. /* FIXME: setup default page */
  200. WREG32_MC(R_000100_MC_PT0_CNTL,
  201. (S_000100_EFFECTIVE_L2_CACHE_SIZE(6) |
  202. S_000100_EFFECTIVE_L2_QUEUE_SIZE(6)));
  203. for (i = 0; i < 19; i++) {
  204. WREG32_MC(R_00016C_MC_PT0_CLIENT0_CNTL + i,
  205. S_00016C_ENABLE_TRANSLATION_MODE_OVERRIDE(1) |
  206. S_00016C_SYSTEM_ACCESS_MODE_MASK(
  207. V_00016C_SYSTEM_ACCESS_MODE_NOT_IN_SYS) |
  208. S_00016C_SYSTEM_APERTURE_UNMAPPED_ACCESS(
  209. V_00016C_SYSTEM_APERTURE_UNMAPPED_PASSTHROUGH) |
  210. S_00016C_EFFECTIVE_L1_CACHE_SIZE(3) |
  211. S_00016C_ENABLE_FRAGMENT_PROCESSING(1) |
  212. S_00016C_EFFECTIVE_L1_QUEUE_SIZE(3));
  213. }
  214. /* enable first context */
  215. WREG32_MC(R_000102_MC_PT0_CONTEXT0_CNTL,
  216. S_000102_ENABLE_PAGE_TABLE(1) |
  217. S_000102_PAGE_TABLE_DEPTH(V_000102_PAGE_TABLE_FLAT));
  218. /* disable all other contexts */
  219. for (i = 1; i < 8; i++)
  220. WREG32_MC(R_000102_MC_PT0_CONTEXT0_CNTL + i, 0);
  221. /* setup the page table */
  222. WREG32_MC(R_00012C_MC_PT0_CONTEXT0_FLAT_BASE_ADDR,
  223. rdev->gart.table_addr);
  224. WREG32_MC(R_00013C_MC_PT0_CONTEXT0_FLAT_START_ADDR, rdev->mc.gtt_start);
  225. WREG32_MC(R_00014C_MC_PT0_CONTEXT0_FLAT_END_ADDR, rdev->mc.gtt_end);
  226. WREG32_MC(R_00011C_MC_PT0_CONTEXT0_DEFAULT_READ_ADDR, 0);
  227. /* System context maps to VRAM space */
  228. WREG32_MC(R_000112_MC_PT0_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start);
  229. WREG32_MC(R_000114_MC_PT0_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end);
  230. /* enable page tables */
  231. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  232. WREG32_MC(R_000100_MC_PT0_CNTL, (tmp | S_000100_ENABLE_PT(1)));
  233. tmp = RREG32_MC(R_000009_MC_CNTL1);
  234. WREG32_MC(R_000009_MC_CNTL1, (tmp | S_000009_ENABLE_PAGE_TABLES(1)));
  235. rs600_gart_tlb_flush(rdev);
  236. rdev->gart.ready = true;
  237. return 0;
  238. }
  239. void rs600_gart_disable(struct radeon_device *rdev)
  240. {
  241. u32 tmp;
  242. int r;
  243. /* FIXME: disable out of gart access */
  244. WREG32_MC(R_000100_MC_PT0_CNTL, 0);
  245. tmp = RREG32_MC(R_000009_MC_CNTL1);
  246. WREG32_MC(R_000009_MC_CNTL1, tmp & C_000009_ENABLE_PAGE_TABLES);
  247. if (rdev->gart.table.vram.robj) {
  248. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  249. if (r == 0) {
  250. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  251. radeon_bo_unpin(rdev->gart.table.vram.robj);
  252. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  253. }
  254. }
  255. }
  256. void rs600_gart_fini(struct radeon_device *rdev)
  257. {
  258. rs600_gart_disable(rdev);
  259. radeon_gart_table_vram_free(rdev);
  260. radeon_gart_fini(rdev);
  261. }
  262. #define R600_PTE_VALID (1 << 0)
  263. #define R600_PTE_SYSTEM (1 << 1)
  264. #define R600_PTE_SNOOPED (1 << 2)
  265. #define R600_PTE_READABLE (1 << 5)
  266. #define R600_PTE_WRITEABLE (1 << 6)
  267. int rs600_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
  268. {
  269. void __iomem *ptr = (void *)rdev->gart.table.vram.ptr;
  270. if (i < 0 || i > rdev->gart.num_gpu_pages) {
  271. return -EINVAL;
  272. }
  273. addr = addr & 0xFFFFFFFFFFFFF000ULL;
  274. addr |= R600_PTE_VALID | R600_PTE_SYSTEM | R600_PTE_SNOOPED;
  275. addr |= R600_PTE_READABLE | R600_PTE_WRITEABLE;
  276. writeq(addr, ((void __iomem *)ptr) + (i * 8));
  277. return 0;
  278. }
  279. int rs600_irq_set(struct radeon_device *rdev)
  280. {
  281. uint32_t tmp = 0;
  282. uint32_t mode_int = 0;
  283. u32 hpd1 = RREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL) &
  284. ~S_007D08_DC_HOT_PLUG_DETECT1_INT_EN(1);
  285. u32 hpd2 = RREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL) &
  286. ~S_007D18_DC_HOT_PLUG_DETECT2_INT_EN(1);
  287. if (!rdev->irq.installed) {
  288. WARN(1, "Can't enable IRQ/MSI because no handler is installed.\n");
  289. WREG32(R_000040_GEN_INT_CNTL, 0);
  290. return -EINVAL;
  291. }
  292. if (rdev->irq.sw_int) {
  293. tmp |= S_000040_SW_INT_EN(1);
  294. }
  295. if (rdev->irq.crtc_vblank_int[0]) {
  296. mode_int |= S_006540_D1MODE_VBLANK_INT_MASK(1);
  297. }
  298. if (rdev->irq.crtc_vblank_int[1]) {
  299. mode_int |= S_006540_D2MODE_VBLANK_INT_MASK(1);
  300. }
  301. if (rdev->irq.hpd[0]) {
  302. hpd1 |= S_007D08_DC_HOT_PLUG_DETECT1_INT_EN(1);
  303. }
  304. if (rdev->irq.hpd[1]) {
  305. hpd2 |= S_007D18_DC_HOT_PLUG_DETECT2_INT_EN(1);
  306. }
  307. WREG32(R_000040_GEN_INT_CNTL, tmp);
  308. WREG32(R_006540_DxMODE_INT_MASK, mode_int);
  309. WREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
  310. WREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
  311. return 0;
  312. }
  313. static inline uint32_t rs600_irq_ack(struct radeon_device *rdev, u32 *r500_disp_int)
  314. {
  315. uint32_t irqs = RREG32(R_000044_GEN_INT_STATUS);
  316. uint32_t irq_mask = ~C_000044_SW_INT;
  317. u32 tmp;
  318. if (G_000044_DISPLAY_INT_STAT(irqs)) {
  319. *r500_disp_int = RREG32(R_007EDC_DISP_INTERRUPT_STATUS);
  320. if (G_007EDC_LB_D1_VBLANK_INTERRUPT(*r500_disp_int)) {
  321. WREG32(R_006534_D1MODE_VBLANK_STATUS,
  322. S_006534_D1MODE_VBLANK_ACK(1));
  323. }
  324. if (G_007EDC_LB_D2_VBLANK_INTERRUPT(*r500_disp_int)) {
  325. WREG32(R_006D34_D2MODE_VBLANK_STATUS,
  326. S_006D34_D2MODE_VBLANK_ACK(1));
  327. }
  328. if (G_007EDC_DC_HOT_PLUG_DETECT1_INTERRUPT(*r500_disp_int)) {
  329. tmp = RREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL);
  330. tmp |= S_007D08_DC_HOT_PLUG_DETECT1_INT_ACK(1);
  331. WREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  332. }
  333. if (G_007EDC_DC_HOT_PLUG_DETECT2_INTERRUPT(*r500_disp_int)) {
  334. tmp = RREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL);
  335. tmp |= S_007D18_DC_HOT_PLUG_DETECT2_INT_ACK(1);
  336. WREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  337. }
  338. } else {
  339. *r500_disp_int = 0;
  340. }
  341. if (irqs) {
  342. WREG32(R_000044_GEN_INT_STATUS, irqs);
  343. }
  344. return irqs & irq_mask;
  345. }
  346. void rs600_irq_disable(struct radeon_device *rdev)
  347. {
  348. u32 tmp;
  349. WREG32(R_000040_GEN_INT_CNTL, 0);
  350. WREG32(R_006540_DxMODE_INT_MASK, 0);
  351. /* Wait and acknowledge irq */
  352. mdelay(1);
  353. rs600_irq_ack(rdev, &tmp);
  354. }
  355. int rs600_irq_process(struct radeon_device *rdev)
  356. {
  357. uint32_t status, msi_rearm;
  358. uint32_t r500_disp_int;
  359. bool queue_hotplug = false;
  360. status = rs600_irq_ack(rdev, &r500_disp_int);
  361. if (!status && !r500_disp_int) {
  362. return IRQ_NONE;
  363. }
  364. while (status || r500_disp_int) {
  365. /* SW interrupt */
  366. if (G_000044_SW_INT(status))
  367. radeon_fence_process(rdev);
  368. /* Vertical blank interrupts */
  369. if (G_007EDC_LB_D1_VBLANK_INTERRUPT(r500_disp_int))
  370. drm_handle_vblank(rdev->ddev, 0);
  371. if (G_007EDC_LB_D2_VBLANK_INTERRUPT(r500_disp_int))
  372. drm_handle_vblank(rdev->ddev, 1);
  373. if (G_007EDC_DC_HOT_PLUG_DETECT1_INTERRUPT(r500_disp_int)) {
  374. queue_hotplug = true;
  375. DRM_DEBUG("HPD1\n");
  376. }
  377. if (G_007EDC_DC_HOT_PLUG_DETECT2_INTERRUPT(r500_disp_int)) {
  378. queue_hotplug = true;
  379. DRM_DEBUG("HPD2\n");
  380. }
  381. status = rs600_irq_ack(rdev, &r500_disp_int);
  382. }
  383. if (queue_hotplug)
  384. queue_work(rdev->wq, &rdev->hotplug_work);
  385. if (rdev->msi_enabled) {
  386. switch (rdev->family) {
  387. case CHIP_RS600:
  388. case CHIP_RS690:
  389. case CHIP_RS740:
  390. msi_rearm = RREG32(RADEON_BUS_CNTL) & ~RS600_MSI_REARM;
  391. WREG32(RADEON_BUS_CNTL, msi_rearm);
  392. WREG32(RADEON_BUS_CNTL, msi_rearm | RS600_MSI_REARM);
  393. break;
  394. default:
  395. msi_rearm = RREG32(RADEON_MSI_REARM_EN) & ~RV370_MSI_REARM_EN;
  396. WREG32(RADEON_MSI_REARM_EN, msi_rearm);
  397. WREG32(RADEON_MSI_REARM_EN, msi_rearm | RV370_MSI_REARM_EN);
  398. break;
  399. }
  400. }
  401. return IRQ_HANDLED;
  402. }
  403. u32 rs600_get_vblank_counter(struct radeon_device *rdev, int crtc)
  404. {
  405. if (crtc == 0)
  406. return RREG32(R_0060A4_D1CRTC_STATUS_FRAME_COUNT);
  407. else
  408. return RREG32(R_0068A4_D2CRTC_STATUS_FRAME_COUNT);
  409. }
  410. int rs600_mc_wait_for_idle(struct radeon_device *rdev)
  411. {
  412. unsigned i;
  413. for (i = 0; i < rdev->usec_timeout; i++) {
  414. if (G_000000_MC_IDLE(RREG32_MC(R_000000_MC_STATUS)))
  415. return 0;
  416. udelay(1);
  417. }
  418. return -1;
  419. }
  420. void rs600_gpu_init(struct radeon_device *rdev)
  421. {
  422. r100_hdp_reset(rdev);
  423. r420_pipes_init(rdev);
  424. /* Wait for mc idle */
  425. if (rs600_mc_wait_for_idle(rdev))
  426. dev_warn(rdev->dev, "Wait MC idle timeout before updating MC.\n");
  427. }
  428. void rs600_vram_info(struct radeon_device *rdev)
  429. {
  430. rdev->mc.vram_is_ddr = true;
  431. rdev->mc.vram_width = 128;
  432. rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
  433. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  434. rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0);
  435. rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0);
  436. if (rdev->mc.mc_vram_size > rdev->mc.aper_size)
  437. rdev->mc.mc_vram_size = rdev->mc.aper_size;
  438. if (rdev->mc.real_vram_size > rdev->mc.aper_size)
  439. rdev->mc.real_vram_size = rdev->mc.aper_size;
  440. }
  441. void rs600_bandwidth_update(struct radeon_device *rdev)
  442. {
  443. /* FIXME: implement, should this be like rs690 ? */
  444. }
  445. uint32_t rs600_mc_rreg(struct radeon_device *rdev, uint32_t reg)
  446. {
  447. WREG32(R_000070_MC_IND_INDEX, S_000070_MC_IND_ADDR(reg) |
  448. S_000070_MC_IND_CITF_ARB0(1));
  449. return RREG32(R_000074_MC_IND_DATA);
  450. }
  451. void rs600_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  452. {
  453. WREG32(R_000070_MC_IND_INDEX, S_000070_MC_IND_ADDR(reg) |
  454. S_000070_MC_IND_CITF_ARB0(1) | S_000070_MC_IND_WR_EN(1));
  455. WREG32(R_000074_MC_IND_DATA, v);
  456. }
  457. void rs600_debugfs(struct radeon_device *rdev)
  458. {
  459. if (r100_debugfs_rbbm_init(rdev))
  460. DRM_ERROR("Failed to register debugfs file for RBBM !\n");
  461. }
  462. void rs600_set_safe_registers(struct radeon_device *rdev)
  463. {
  464. rdev->config.r300.reg_safe_bm = rs600_reg_safe_bm;
  465. rdev->config.r300.reg_safe_bm_size = ARRAY_SIZE(rs600_reg_safe_bm);
  466. }
  467. static void rs600_mc_program(struct radeon_device *rdev)
  468. {
  469. struct rv515_mc_save save;
  470. /* Stops all mc clients */
  471. rv515_mc_stop(rdev, &save);
  472. /* Wait for mc idle */
  473. if (rs600_mc_wait_for_idle(rdev))
  474. dev_warn(rdev->dev, "Wait MC idle timeout before updating MC.\n");
  475. /* FIXME: What does AGP means for such chipset ? */
  476. WREG32_MC(R_000005_MC_AGP_LOCATION, 0x0FFFFFFF);
  477. WREG32_MC(R_000006_AGP_BASE, 0);
  478. WREG32_MC(R_000007_AGP_BASE_2, 0);
  479. /* Program MC */
  480. WREG32_MC(R_000004_MC_FB_LOCATION,
  481. S_000004_MC_FB_START(rdev->mc.vram_start >> 16) |
  482. S_000004_MC_FB_TOP(rdev->mc.vram_end >> 16));
  483. WREG32(R_000134_HDP_FB_LOCATION,
  484. S_000134_HDP_FB_START(rdev->mc.vram_start >> 16));
  485. rv515_mc_resume(rdev, &save);
  486. }
  487. static int rs600_startup(struct radeon_device *rdev)
  488. {
  489. int r;
  490. rs600_mc_program(rdev);
  491. /* Resume clock */
  492. rv515_clock_startup(rdev);
  493. /* Initialize GPU configuration (# pipes, ...) */
  494. rs600_gpu_init(rdev);
  495. /* Initialize GART (initialize after TTM so we can allocate
  496. * memory through TTM but finalize after TTM) */
  497. r = rs600_gart_enable(rdev);
  498. if (r)
  499. return r;
  500. /* Enable IRQ */
  501. rs600_irq_set(rdev);
  502. rdev->config.r300.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
  503. /* 1M ring buffer */
  504. r = r100_cp_init(rdev, 1024 * 1024);
  505. if (r) {
  506. dev_err(rdev->dev, "failled initializing CP (%d).\n", r);
  507. return r;
  508. }
  509. r = r100_wb_init(rdev);
  510. if (r)
  511. dev_err(rdev->dev, "failled initializing WB (%d).\n", r);
  512. r = r100_ib_init(rdev);
  513. if (r) {
  514. dev_err(rdev->dev, "failled initializing IB (%d).\n", r);
  515. return r;
  516. }
  517. return 0;
  518. }
  519. int rs600_resume(struct radeon_device *rdev)
  520. {
  521. /* Make sur GART are not working */
  522. rs600_gart_disable(rdev);
  523. /* Resume clock before doing reset */
  524. rv515_clock_startup(rdev);
  525. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  526. if (radeon_gpu_reset(rdev)) {
  527. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  528. RREG32(R_000E40_RBBM_STATUS),
  529. RREG32(R_0007C0_CP_STAT));
  530. }
  531. /* post */
  532. atom_asic_init(rdev->mode_info.atom_context);
  533. /* Resume clock after posting */
  534. rv515_clock_startup(rdev);
  535. /* Initialize surface registers */
  536. radeon_surface_init(rdev);
  537. return rs600_startup(rdev);
  538. }
  539. int rs600_suspend(struct radeon_device *rdev)
  540. {
  541. r100_cp_disable(rdev);
  542. r100_wb_disable(rdev);
  543. rs600_irq_disable(rdev);
  544. rs600_gart_disable(rdev);
  545. return 0;
  546. }
  547. void rs600_fini(struct radeon_device *rdev)
  548. {
  549. rs600_suspend(rdev);
  550. r100_cp_fini(rdev);
  551. r100_wb_fini(rdev);
  552. r100_ib_fini(rdev);
  553. radeon_gem_fini(rdev);
  554. rs600_gart_fini(rdev);
  555. radeon_irq_kms_fini(rdev);
  556. radeon_fence_driver_fini(rdev);
  557. radeon_bo_fini(rdev);
  558. radeon_atombios_fini(rdev);
  559. kfree(rdev->bios);
  560. rdev->bios = NULL;
  561. }
  562. int rs600_init(struct radeon_device *rdev)
  563. {
  564. int r;
  565. /* Disable VGA */
  566. rv515_vga_render_disable(rdev);
  567. /* Initialize scratch registers */
  568. radeon_scratch_init(rdev);
  569. /* Initialize surface registers */
  570. radeon_surface_init(rdev);
  571. /* BIOS */
  572. if (!radeon_get_bios(rdev)) {
  573. if (ASIC_IS_AVIVO(rdev))
  574. return -EINVAL;
  575. }
  576. if (rdev->is_atom_bios) {
  577. r = radeon_atombios_init(rdev);
  578. if (r)
  579. return r;
  580. } else {
  581. dev_err(rdev->dev, "Expecting atombios for RS600 GPU\n");
  582. return -EINVAL;
  583. }
  584. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  585. if (radeon_gpu_reset(rdev)) {
  586. dev_warn(rdev->dev,
  587. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  588. RREG32(R_000E40_RBBM_STATUS),
  589. RREG32(R_0007C0_CP_STAT));
  590. }
  591. /* check if cards are posted or not */
  592. if (radeon_boot_test_post_card(rdev) == false)
  593. return -EINVAL;
  594. /* Initialize clocks */
  595. radeon_get_clock_info(rdev->ddev);
  596. /* Initialize power management */
  597. radeon_pm_init(rdev);
  598. /* Get vram informations */
  599. rs600_vram_info(rdev);
  600. /* Initialize memory controller (also test AGP) */
  601. r = rs600_mc_init(rdev);
  602. if (r)
  603. return r;
  604. rs600_debugfs(rdev);
  605. /* Fence driver */
  606. r = radeon_fence_driver_init(rdev);
  607. if (r)
  608. return r;
  609. r = radeon_irq_kms_init(rdev);
  610. if (r)
  611. return r;
  612. /* Memory manager */
  613. r = radeon_bo_init(rdev);
  614. if (r)
  615. return r;
  616. r = rs600_gart_init(rdev);
  617. if (r)
  618. return r;
  619. rs600_set_safe_registers(rdev);
  620. rdev->accel_working = true;
  621. r = rs600_startup(rdev);
  622. if (r) {
  623. /* Somethings want wront with the accel init stop accel */
  624. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  625. rs600_suspend(rdev);
  626. r100_cp_fini(rdev);
  627. r100_wb_fini(rdev);
  628. r100_ib_fini(rdev);
  629. rs600_gart_fini(rdev);
  630. radeon_irq_kms_fini(rdev);
  631. rdev->accel_working = false;
  632. }
  633. return 0;
  634. }