rs400.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include <drm/drmP.h>
  30. #include "radeon.h"
  31. #include "rs400d.h"
  32. /* This files gather functions specifics to : rs400,rs480 */
  33. static int rs400_debugfs_pcie_gart_info_init(struct radeon_device *rdev);
  34. void rs400_gart_adjust_size(struct radeon_device *rdev)
  35. {
  36. /* Check gart size */
  37. switch (rdev->mc.gtt_size/(1024*1024)) {
  38. case 32:
  39. case 64:
  40. case 128:
  41. case 256:
  42. case 512:
  43. case 1024:
  44. case 2048:
  45. break;
  46. default:
  47. DRM_ERROR("Unable to use IGP GART size %uM\n",
  48. (unsigned)(rdev->mc.gtt_size >> 20));
  49. DRM_ERROR("Valid GART size for IGP are 32M,64M,128M,256M,512M,1G,2G\n");
  50. DRM_ERROR("Forcing to 32M GART size\n");
  51. rdev->mc.gtt_size = 32 * 1024 * 1024;
  52. return;
  53. }
  54. if (rdev->family == CHIP_RS400 || rdev->family == CHIP_RS480) {
  55. /* FIXME: RS400 & RS480 seems to have issue with GART size
  56. * if 4G of system memory (needs more testing) */
  57. rdev->mc.gtt_size = 32 * 1024 * 1024;
  58. DRM_ERROR("Forcing to 32M GART size (because of ASIC bug ?)\n");
  59. }
  60. }
  61. void rs400_gart_tlb_flush(struct radeon_device *rdev)
  62. {
  63. uint32_t tmp;
  64. unsigned int timeout = rdev->usec_timeout;
  65. WREG32_MC(RS480_GART_CACHE_CNTRL, RS480_GART_CACHE_INVALIDATE);
  66. do {
  67. tmp = RREG32_MC(RS480_GART_CACHE_CNTRL);
  68. if ((tmp & RS480_GART_CACHE_INVALIDATE) == 0)
  69. break;
  70. DRM_UDELAY(1);
  71. timeout--;
  72. } while (timeout > 0);
  73. WREG32_MC(RS480_GART_CACHE_CNTRL, 0);
  74. }
  75. int rs400_gart_init(struct radeon_device *rdev)
  76. {
  77. int r;
  78. if (rdev->gart.table.ram.ptr) {
  79. WARN(1, "RS400 GART already initialized.\n");
  80. return 0;
  81. }
  82. /* Check gart size */
  83. switch(rdev->mc.gtt_size / (1024 * 1024)) {
  84. case 32:
  85. case 64:
  86. case 128:
  87. case 256:
  88. case 512:
  89. case 1024:
  90. case 2048:
  91. break;
  92. default:
  93. return -EINVAL;
  94. }
  95. /* Initialize common gart structure */
  96. r = radeon_gart_init(rdev);
  97. if (r)
  98. return r;
  99. if (rs400_debugfs_pcie_gart_info_init(rdev))
  100. DRM_ERROR("Failed to register debugfs file for RS400 GART !\n");
  101. rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
  102. return radeon_gart_table_ram_alloc(rdev);
  103. }
  104. int rs400_gart_enable(struct radeon_device *rdev)
  105. {
  106. uint32_t size_reg;
  107. uint32_t tmp;
  108. tmp = RREG32_MC(RS690_AIC_CTRL_SCRATCH);
  109. tmp |= RS690_DIS_OUT_OF_PCI_GART_ACCESS;
  110. WREG32_MC(RS690_AIC_CTRL_SCRATCH, tmp);
  111. /* Check gart size */
  112. switch(rdev->mc.gtt_size / (1024 * 1024)) {
  113. case 32:
  114. size_reg = RS480_VA_SIZE_32MB;
  115. break;
  116. case 64:
  117. size_reg = RS480_VA_SIZE_64MB;
  118. break;
  119. case 128:
  120. size_reg = RS480_VA_SIZE_128MB;
  121. break;
  122. case 256:
  123. size_reg = RS480_VA_SIZE_256MB;
  124. break;
  125. case 512:
  126. size_reg = RS480_VA_SIZE_512MB;
  127. break;
  128. case 1024:
  129. size_reg = RS480_VA_SIZE_1GB;
  130. break;
  131. case 2048:
  132. size_reg = RS480_VA_SIZE_2GB;
  133. break;
  134. default:
  135. return -EINVAL;
  136. }
  137. /* It should be fine to program it to max value */
  138. if (rdev->family == CHIP_RS690 || (rdev->family == CHIP_RS740)) {
  139. WREG32_MC(RS690_MCCFG_AGP_BASE, 0xFFFFFFFF);
  140. WREG32_MC(RS690_MCCFG_AGP_BASE_2, 0);
  141. } else {
  142. WREG32(RADEON_AGP_BASE, 0xFFFFFFFF);
  143. WREG32(RS480_AGP_BASE_2, 0);
  144. }
  145. tmp = rdev->mc.gtt_location + rdev->mc.gtt_size - 1;
  146. tmp = REG_SET(RS690_MC_AGP_TOP, tmp >> 16);
  147. tmp |= REG_SET(RS690_MC_AGP_START, rdev->mc.gtt_location >> 16);
  148. if ((rdev->family == CHIP_RS690) || (rdev->family == CHIP_RS740)) {
  149. WREG32_MC(RS690_MCCFG_AGP_LOCATION, tmp);
  150. tmp = RREG32(RADEON_BUS_CNTL) & ~RS600_BUS_MASTER_DIS;
  151. WREG32(RADEON_BUS_CNTL, tmp);
  152. } else {
  153. WREG32(RADEON_MC_AGP_LOCATION, tmp);
  154. tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
  155. WREG32(RADEON_BUS_CNTL, tmp);
  156. }
  157. /* Table should be in 32bits address space so ignore bits above. */
  158. tmp = (u32)rdev->gart.table_addr & 0xfffff000;
  159. tmp |= (upper_32_bits(rdev->gart.table_addr) & 0xff) << 4;
  160. WREG32_MC(RS480_GART_BASE, tmp);
  161. /* TODO: more tweaking here */
  162. WREG32_MC(RS480_GART_FEATURE_ID,
  163. (RS480_TLB_ENABLE |
  164. RS480_GTW_LAC_EN | RS480_1LEVEL_GART));
  165. /* Disable snooping */
  166. WREG32_MC(RS480_AGP_MODE_CNTL,
  167. (1 << RS480_REQ_TYPE_SNOOP_SHIFT) | RS480_REQ_TYPE_SNOOP_DIS);
  168. /* Disable AGP mode */
  169. /* FIXME: according to doc we should set HIDE_MMCFG_BAR=0,
  170. * AGPMODE30=0 & AGP30ENHANCED=0 in NB_CNTL */
  171. if ((rdev->family == CHIP_RS690) || (rdev->family == CHIP_RS740)) {
  172. WREG32_MC(RS480_MC_MISC_CNTL,
  173. (RS480_GART_INDEX_REG_EN | RS690_BLOCK_GFX_D3_EN));
  174. } else {
  175. WREG32_MC(RS480_MC_MISC_CNTL, RS480_GART_INDEX_REG_EN);
  176. }
  177. /* Enable gart */
  178. WREG32_MC(RS480_AGP_ADDRESS_SPACE_SIZE, (RS480_GART_EN | size_reg));
  179. rs400_gart_tlb_flush(rdev);
  180. rdev->gart.ready = true;
  181. return 0;
  182. }
  183. void rs400_gart_disable(struct radeon_device *rdev)
  184. {
  185. uint32_t tmp;
  186. tmp = RREG32_MC(RS690_AIC_CTRL_SCRATCH);
  187. tmp |= RS690_DIS_OUT_OF_PCI_GART_ACCESS;
  188. WREG32_MC(RS690_AIC_CTRL_SCRATCH, tmp);
  189. WREG32_MC(RS480_AGP_ADDRESS_SPACE_SIZE, 0);
  190. }
  191. void rs400_gart_fini(struct radeon_device *rdev)
  192. {
  193. rs400_gart_disable(rdev);
  194. radeon_gart_table_ram_free(rdev);
  195. radeon_gart_fini(rdev);
  196. }
  197. int rs400_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
  198. {
  199. uint32_t entry;
  200. if (i < 0 || i > rdev->gart.num_gpu_pages) {
  201. return -EINVAL;
  202. }
  203. entry = (lower_32_bits(addr) & PAGE_MASK) |
  204. ((upper_32_bits(addr) & 0xff) << 4) |
  205. 0xc;
  206. entry = cpu_to_le32(entry);
  207. rdev->gart.table.ram.ptr[i] = entry;
  208. return 0;
  209. }
  210. void rs400_gpu_init(struct radeon_device *rdev)
  211. {
  212. /* FIXME: HDP same place on rs400 ? */
  213. r100_hdp_reset(rdev);
  214. /* FIXME: is this correct ? */
  215. r420_pipes_init(rdev);
  216. if (r300_mc_wait_for_idle(rdev)) {
  217. printk(KERN_WARNING "Failed to wait MC idle while "
  218. "programming pipes. Bad things might happen.\n");
  219. }
  220. }
  221. void rs400_vram_info(struct radeon_device *rdev)
  222. {
  223. rs400_gart_adjust_size(rdev);
  224. /* DDR for all card after R300 & IGP */
  225. rdev->mc.vram_is_ddr = true;
  226. rdev->mc.vram_width = 128;
  227. r100_vram_init_sizes(rdev);
  228. }
  229. uint32_t rs400_mc_rreg(struct radeon_device *rdev, uint32_t reg)
  230. {
  231. uint32_t r;
  232. WREG32(RS480_NB_MC_INDEX, reg & 0xff);
  233. r = RREG32(RS480_NB_MC_DATA);
  234. WREG32(RS480_NB_MC_INDEX, 0xff);
  235. return r;
  236. }
  237. void rs400_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  238. {
  239. WREG32(RS480_NB_MC_INDEX, ((reg) & 0xff) | RS480_NB_MC_IND_WR_EN);
  240. WREG32(RS480_NB_MC_DATA, (v));
  241. WREG32(RS480_NB_MC_INDEX, 0xff);
  242. }
  243. #if defined(CONFIG_DEBUG_FS)
  244. static int rs400_debugfs_gart_info(struct seq_file *m, void *data)
  245. {
  246. struct drm_info_node *node = (struct drm_info_node *) m->private;
  247. struct drm_device *dev = node->minor->dev;
  248. struct radeon_device *rdev = dev->dev_private;
  249. uint32_t tmp;
  250. tmp = RREG32(RADEON_HOST_PATH_CNTL);
  251. seq_printf(m, "HOST_PATH_CNTL 0x%08x\n", tmp);
  252. tmp = RREG32(RADEON_BUS_CNTL);
  253. seq_printf(m, "BUS_CNTL 0x%08x\n", tmp);
  254. tmp = RREG32_MC(RS690_AIC_CTRL_SCRATCH);
  255. seq_printf(m, "AIC_CTRL_SCRATCH 0x%08x\n", tmp);
  256. if (rdev->family == CHIP_RS690 || (rdev->family == CHIP_RS740)) {
  257. tmp = RREG32_MC(RS690_MCCFG_AGP_BASE);
  258. seq_printf(m, "MCCFG_AGP_BASE 0x%08x\n", tmp);
  259. tmp = RREG32_MC(RS690_MCCFG_AGP_BASE_2);
  260. seq_printf(m, "MCCFG_AGP_BASE_2 0x%08x\n", tmp);
  261. tmp = RREG32_MC(RS690_MCCFG_AGP_LOCATION);
  262. seq_printf(m, "MCCFG_AGP_LOCATION 0x%08x\n", tmp);
  263. tmp = RREG32_MC(0x100);
  264. seq_printf(m, "MCCFG_FB_LOCATION 0x%08x\n", tmp);
  265. tmp = RREG32(0x134);
  266. seq_printf(m, "HDP_FB_LOCATION 0x%08x\n", tmp);
  267. } else {
  268. tmp = RREG32(RADEON_AGP_BASE);
  269. seq_printf(m, "AGP_BASE 0x%08x\n", tmp);
  270. tmp = RREG32(RS480_AGP_BASE_2);
  271. seq_printf(m, "AGP_BASE_2 0x%08x\n", tmp);
  272. tmp = RREG32(RADEON_MC_AGP_LOCATION);
  273. seq_printf(m, "MC_AGP_LOCATION 0x%08x\n", tmp);
  274. }
  275. tmp = RREG32_MC(RS480_GART_BASE);
  276. seq_printf(m, "GART_BASE 0x%08x\n", tmp);
  277. tmp = RREG32_MC(RS480_GART_FEATURE_ID);
  278. seq_printf(m, "GART_FEATURE_ID 0x%08x\n", tmp);
  279. tmp = RREG32_MC(RS480_AGP_MODE_CNTL);
  280. seq_printf(m, "AGP_MODE_CONTROL 0x%08x\n", tmp);
  281. tmp = RREG32_MC(RS480_MC_MISC_CNTL);
  282. seq_printf(m, "MC_MISC_CNTL 0x%08x\n", tmp);
  283. tmp = RREG32_MC(0x5F);
  284. seq_printf(m, "MC_MISC_UMA_CNTL 0x%08x\n", tmp);
  285. tmp = RREG32_MC(RS480_AGP_ADDRESS_SPACE_SIZE);
  286. seq_printf(m, "AGP_ADDRESS_SPACE_SIZE 0x%08x\n", tmp);
  287. tmp = RREG32_MC(RS480_GART_CACHE_CNTRL);
  288. seq_printf(m, "GART_CACHE_CNTRL 0x%08x\n", tmp);
  289. tmp = RREG32_MC(0x3B);
  290. seq_printf(m, "MC_GART_ERROR_ADDRESS 0x%08x\n", tmp);
  291. tmp = RREG32_MC(0x3C);
  292. seq_printf(m, "MC_GART_ERROR_ADDRESS_HI 0x%08x\n", tmp);
  293. tmp = RREG32_MC(0x30);
  294. seq_printf(m, "GART_ERROR_0 0x%08x\n", tmp);
  295. tmp = RREG32_MC(0x31);
  296. seq_printf(m, "GART_ERROR_1 0x%08x\n", tmp);
  297. tmp = RREG32_MC(0x32);
  298. seq_printf(m, "GART_ERROR_2 0x%08x\n", tmp);
  299. tmp = RREG32_MC(0x33);
  300. seq_printf(m, "GART_ERROR_3 0x%08x\n", tmp);
  301. tmp = RREG32_MC(0x34);
  302. seq_printf(m, "GART_ERROR_4 0x%08x\n", tmp);
  303. tmp = RREG32_MC(0x35);
  304. seq_printf(m, "GART_ERROR_5 0x%08x\n", tmp);
  305. tmp = RREG32_MC(0x36);
  306. seq_printf(m, "GART_ERROR_6 0x%08x\n", tmp);
  307. tmp = RREG32_MC(0x37);
  308. seq_printf(m, "GART_ERROR_7 0x%08x\n", tmp);
  309. return 0;
  310. }
  311. static struct drm_info_list rs400_gart_info_list[] = {
  312. {"rs400_gart_info", rs400_debugfs_gart_info, 0, NULL},
  313. };
  314. #endif
  315. static int rs400_debugfs_pcie_gart_info_init(struct radeon_device *rdev)
  316. {
  317. #if defined(CONFIG_DEBUG_FS)
  318. return radeon_debugfs_add_files(rdev, rs400_gart_info_list, 1);
  319. #else
  320. return 0;
  321. #endif
  322. }
  323. static int rs400_mc_init(struct radeon_device *rdev)
  324. {
  325. int r;
  326. u32 tmp;
  327. /* Setup GPU memory space */
  328. tmp = RREG32(R_00015C_NB_TOM);
  329. rdev->mc.vram_location = G_00015C_MC_FB_START(tmp) << 16;
  330. rdev->mc.gtt_location = 0xFFFFFFFFUL;
  331. r = radeon_mc_setup(rdev);
  332. rdev->mc.igp_sideport_enabled = radeon_combios_sideport_present(rdev);
  333. if (r)
  334. return r;
  335. return 0;
  336. }
  337. void rs400_mc_program(struct radeon_device *rdev)
  338. {
  339. struct r100_mc_save save;
  340. /* Stops all mc clients */
  341. r100_mc_stop(rdev, &save);
  342. /* Wait for mc idle */
  343. if (r300_mc_wait_for_idle(rdev))
  344. dev_warn(rdev->dev, "Wait MC idle timeout before updating MC.\n");
  345. WREG32(R_000148_MC_FB_LOCATION,
  346. S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
  347. S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
  348. r100_mc_resume(rdev, &save);
  349. }
  350. static int rs400_startup(struct radeon_device *rdev)
  351. {
  352. int r;
  353. rs400_mc_program(rdev);
  354. /* Resume clock */
  355. r300_clock_startup(rdev);
  356. /* Initialize GPU configuration (# pipes, ...) */
  357. rs400_gpu_init(rdev);
  358. r100_enable_bm(rdev);
  359. /* Initialize GART (initialize after TTM so we can allocate
  360. * memory through TTM but finalize after TTM) */
  361. r = rs400_gart_enable(rdev);
  362. if (r)
  363. return r;
  364. /* Enable IRQ */
  365. r100_irq_set(rdev);
  366. rdev->config.r300.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
  367. /* 1M ring buffer */
  368. r = r100_cp_init(rdev, 1024 * 1024);
  369. if (r) {
  370. dev_err(rdev->dev, "failled initializing CP (%d).\n", r);
  371. return r;
  372. }
  373. r = r100_wb_init(rdev);
  374. if (r)
  375. dev_err(rdev->dev, "failled initializing WB (%d).\n", r);
  376. r = r100_ib_init(rdev);
  377. if (r) {
  378. dev_err(rdev->dev, "failled initializing IB (%d).\n", r);
  379. return r;
  380. }
  381. return 0;
  382. }
  383. int rs400_resume(struct radeon_device *rdev)
  384. {
  385. /* Make sur GART are not working */
  386. rs400_gart_disable(rdev);
  387. /* Resume clock before doing reset */
  388. r300_clock_startup(rdev);
  389. /* setup MC before calling post tables */
  390. rs400_mc_program(rdev);
  391. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  392. if (radeon_gpu_reset(rdev)) {
  393. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  394. RREG32(R_000E40_RBBM_STATUS),
  395. RREG32(R_0007C0_CP_STAT));
  396. }
  397. /* post */
  398. radeon_combios_asic_init(rdev->ddev);
  399. /* Resume clock after posting */
  400. r300_clock_startup(rdev);
  401. /* Initialize surface registers */
  402. radeon_surface_init(rdev);
  403. return rs400_startup(rdev);
  404. }
  405. int rs400_suspend(struct radeon_device *rdev)
  406. {
  407. r100_cp_disable(rdev);
  408. r100_wb_disable(rdev);
  409. r100_irq_disable(rdev);
  410. rs400_gart_disable(rdev);
  411. return 0;
  412. }
  413. void rs400_fini(struct radeon_device *rdev)
  414. {
  415. rs400_suspend(rdev);
  416. r100_cp_fini(rdev);
  417. r100_wb_fini(rdev);
  418. r100_ib_fini(rdev);
  419. radeon_gem_fini(rdev);
  420. rs400_gart_fini(rdev);
  421. radeon_irq_kms_fini(rdev);
  422. radeon_fence_driver_fini(rdev);
  423. radeon_bo_fini(rdev);
  424. radeon_atombios_fini(rdev);
  425. kfree(rdev->bios);
  426. rdev->bios = NULL;
  427. }
  428. int rs400_init(struct radeon_device *rdev)
  429. {
  430. int r;
  431. /* Disable VGA */
  432. r100_vga_render_disable(rdev);
  433. /* Initialize scratch registers */
  434. radeon_scratch_init(rdev);
  435. /* Initialize surface registers */
  436. radeon_surface_init(rdev);
  437. /* TODO: disable VGA need to use VGA request */
  438. /* BIOS*/
  439. if (!radeon_get_bios(rdev)) {
  440. if (ASIC_IS_AVIVO(rdev))
  441. return -EINVAL;
  442. }
  443. if (rdev->is_atom_bios) {
  444. dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
  445. return -EINVAL;
  446. } else {
  447. r = radeon_combios_init(rdev);
  448. if (r)
  449. return r;
  450. }
  451. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  452. if (radeon_gpu_reset(rdev)) {
  453. dev_warn(rdev->dev,
  454. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  455. RREG32(R_000E40_RBBM_STATUS),
  456. RREG32(R_0007C0_CP_STAT));
  457. }
  458. /* check if cards are posted or not */
  459. if (radeon_boot_test_post_card(rdev) == false)
  460. return -EINVAL;
  461. /* Initialize clocks */
  462. radeon_get_clock_info(rdev->ddev);
  463. /* Initialize power management */
  464. radeon_pm_init(rdev);
  465. /* Get vram informations */
  466. rs400_vram_info(rdev);
  467. /* Initialize memory controller (also test AGP) */
  468. r = rs400_mc_init(rdev);
  469. if (r)
  470. return r;
  471. /* Fence driver */
  472. r = radeon_fence_driver_init(rdev);
  473. if (r)
  474. return r;
  475. r = radeon_irq_kms_init(rdev);
  476. if (r)
  477. return r;
  478. /* Memory manager */
  479. r = radeon_bo_init(rdev);
  480. if (r)
  481. return r;
  482. r = rs400_gart_init(rdev);
  483. if (r)
  484. return r;
  485. r300_set_reg_safe(rdev);
  486. rdev->accel_working = true;
  487. r = rs400_startup(rdev);
  488. if (r) {
  489. /* Somethings want wront with the accel init stop accel */
  490. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  491. rs400_suspend(rdev);
  492. r100_cp_fini(rdev);
  493. r100_wb_fini(rdev);
  494. r100_ib_fini(rdev);
  495. rs400_gart_fini(rdev);
  496. radeon_irq_kms_fini(rdev);
  497. rdev->accel_working = false;
  498. }
  499. return 0;
  500. }