radeon_encoders.c 48 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include "drmP.h"
  27. #include "drm_crtc_helper.h"
  28. #include "radeon_drm.h"
  29. #include "radeon.h"
  30. #include "atom.h"
  31. extern int atom_debug;
  32. /* evil but including atombios.h is much worse */
  33. bool radeon_atom_get_tv_timings(struct radeon_device *rdev, int index,
  34. struct drm_display_mode *mode);
  35. static uint32_t radeon_encoder_clones(struct drm_encoder *encoder)
  36. {
  37. struct drm_device *dev = encoder->dev;
  38. struct radeon_device *rdev = dev->dev_private;
  39. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  40. struct drm_encoder *clone_encoder;
  41. uint32_t index_mask = 0;
  42. int count;
  43. /* DIG routing gets problematic */
  44. if (rdev->family >= CHIP_R600)
  45. return index_mask;
  46. /* LVDS/TV are too wacky */
  47. if (radeon_encoder->devices & ATOM_DEVICE_LCD_SUPPORT)
  48. return index_mask;
  49. /* DVO requires 2x ppll clocks depending on tmds chip */
  50. if (radeon_encoder->devices & ATOM_DEVICE_DFP2_SUPPORT)
  51. return index_mask;
  52. count = -1;
  53. list_for_each_entry(clone_encoder, &dev->mode_config.encoder_list, head) {
  54. struct radeon_encoder *radeon_clone = to_radeon_encoder(clone_encoder);
  55. count++;
  56. if (clone_encoder == encoder)
  57. continue;
  58. if (radeon_clone->devices & (ATOM_DEVICE_LCD_SUPPORT))
  59. continue;
  60. if (radeon_clone->devices & ATOM_DEVICE_DFP2_SUPPORT)
  61. continue;
  62. else
  63. index_mask |= (1 << count);
  64. }
  65. return index_mask;
  66. }
  67. void radeon_setup_encoder_clones(struct drm_device *dev)
  68. {
  69. struct drm_encoder *encoder;
  70. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  71. encoder->possible_clones = radeon_encoder_clones(encoder);
  72. }
  73. }
  74. uint32_t
  75. radeon_get_encoder_id(struct drm_device *dev, uint32_t supported_device, uint8_t dac)
  76. {
  77. struct radeon_device *rdev = dev->dev_private;
  78. uint32_t ret = 0;
  79. switch (supported_device) {
  80. case ATOM_DEVICE_CRT1_SUPPORT:
  81. case ATOM_DEVICE_TV1_SUPPORT:
  82. case ATOM_DEVICE_TV2_SUPPORT:
  83. case ATOM_DEVICE_CRT2_SUPPORT:
  84. case ATOM_DEVICE_CV_SUPPORT:
  85. switch (dac) {
  86. case 1: /* dac a */
  87. if ((rdev->family == CHIP_RS300) ||
  88. (rdev->family == CHIP_RS400) ||
  89. (rdev->family == CHIP_RS480))
  90. ret = ENCODER_OBJECT_ID_INTERNAL_DAC2;
  91. else if (ASIC_IS_AVIVO(rdev))
  92. ret = ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1;
  93. else
  94. ret = ENCODER_OBJECT_ID_INTERNAL_DAC1;
  95. break;
  96. case 2: /* dac b */
  97. if (ASIC_IS_AVIVO(rdev))
  98. ret = ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2;
  99. else {
  100. /*if (rdev->family == CHIP_R200)
  101. ret = ENCODER_OBJECT_ID_INTERNAL_DVO1;
  102. else*/
  103. ret = ENCODER_OBJECT_ID_INTERNAL_DAC2;
  104. }
  105. break;
  106. case 3: /* external dac */
  107. if (ASIC_IS_AVIVO(rdev))
  108. ret = ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1;
  109. else
  110. ret = ENCODER_OBJECT_ID_INTERNAL_DVO1;
  111. break;
  112. }
  113. break;
  114. case ATOM_DEVICE_LCD1_SUPPORT:
  115. if (ASIC_IS_AVIVO(rdev))
  116. ret = ENCODER_OBJECT_ID_INTERNAL_LVTM1;
  117. else
  118. ret = ENCODER_OBJECT_ID_INTERNAL_LVDS;
  119. break;
  120. case ATOM_DEVICE_DFP1_SUPPORT:
  121. if ((rdev->family == CHIP_RS300) ||
  122. (rdev->family == CHIP_RS400) ||
  123. (rdev->family == CHIP_RS480))
  124. ret = ENCODER_OBJECT_ID_INTERNAL_DVO1;
  125. else if (ASIC_IS_AVIVO(rdev))
  126. ret = ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1;
  127. else
  128. ret = ENCODER_OBJECT_ID_INTERNAL_TMDS1;
  129. break;
  130. case ATOM_DEVICE_LCD2_SUPPORT:
  131. case ATOM_DEVICE_DFP2_SUPPORT:
  132. if ((rdev->family == CHIP_RS600) ||
  133. (rdev->family == CHIP_RS690) ||
  134. (rdev->family == CHIP_RS740))
  135. ret = ENCODER_OBJECT_ID_INTERNAL_DDI;
  136. else if (ASIC_IS_AVIVO(rdev))
  137. ret = ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1;
  138. else
  139. ret = ENCODER_OBJECT_ID_INTERNAL_DVO1;
  140. break;
  141. case ATOM_DEVICE_DFP3_SUPPORT:
  142. ret = ENCODER_OBJECT_ID_INTERNAL_LVTM1;
  143. break;
  144. }
  145. return ret;
  146. }
  147. void
  148. radeon_link_encoder_connector(struct drm_device *dev)
  149. {
  150. struct drm_connector *connector;
  151. struct radeon_connector *radeon_connector;
  152. struct drm_encoder *encoder;
  153. struct radeon_encoder *radeon_encoder;
  154. /* walk the list and link encoders to connectors */
  155. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  156. radeon_connector = to_radeon_connector(connector);
  157. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  158. radeon_encoder = to_radeon_encoder(encoder);
  159. if (radeon_encoder->devices & radeon_connector->devices)
  160. drm_mode_connector_attach_encoder(connector, encoder);
  161. }
  162. }
  163. }
  164. void radeon_encoder_set_active_device(struct drm_encoder *encoder)
  165. {
  166. struct drm_device *dev = encoder->dev;
  167. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  168. struct drm_connector *connector;
  169. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  170. if (connector->encoder == encoder) {
  171. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  172. radeon_encoder->active_device = radeon_encoder->devices & radeon_connector->devices;
  173. DRM_DEBUG("setting active device to %08x from %08x %08x for encoder %d\n",
  174. radeon_encoder->active_device, radeon_encoder->devices,
  175. radeon_connector->devices, encoder->encoder_type);
  176. }
  177. }
  178. }
  179. static struct drm_connector *
  180. radeon_get_connector_for_encoder(struct drm_encoder *encoder)
  181. {
  182. struct drm_device *dev = encoder->dev;
  183. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  184. struct drm_connector *connector;
  185. struct radeon_connector *radeon_connector;
  186. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  187. radeon_connector = to_radeon_connector(connector);
  188. if (radeon_encoder->devices & radeon_connector->devices)
  189. return connector;
  190. }
  191. return NULL;
  192. }
  193. static bool radeon_atom_mode_fixup(struct drm_encoder *encoder,
  194. struct drm_display_mode *mode,
  195. struct drm_display_mode *adjusted_mode)
  196. {
  197. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  198. struct drm_device *dev = encoder->dev;
  199. struct radeon_device *rdev = dev->dev_private;
  200. /* set the active encoder to connector routing */
  201. radeon_encoder_set_active_device(encoder);
  202. drm_mode_set_crtcinfo(adjusted_mode, 0);
  203. /* hw bug */
  204. if ((mode->flags & DRM_MODE_FLAG_INTERLACE)
  205. && (mode->crtc_vsync_start < (mode->crtc_vdisplay + 2)))
  206. adjusted_mode->crtc_vsync_start = adjusted_mode->crtc_vdisplay + 2;
  207. /* get the native mode for LVDS */
  208. if (radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT)) {
  209. struct drm_display_mode *native_mode = &radeon_encoder->native_mode;
  210. int mode_id = adjusted_mode->base.id;
  211. *adjusted_mode = *native_mode;
  212. if (!ASIC_IS_AVIVO(rdev)) {
  213. adjusted_mode->hdisplay = mode->hdisplay;
  214. adjusted_mode->vdisplay = mode->vdisplay;
  215. adjusted_mode->crtc_hdisplay = mode->hdisplay;
  216. adjusted_mode->crtc_vdisplay = mode->vdisplay;
  217. }
  218. adjusted_mode->base.id = mode_id;
  219. }
  220. /* get the native mode for TV */
  221. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)) {
  222. struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
  223. if (tv_dac) {
  224. if (tv_dac->tv_std == TV_STD_NTSC ||
  225. tv_dac->tv_std == TV_STD_NTSC_J ||
  226. tv_dac->tv_std == TV_STD_PAL_M)
  227. radeon_atom_get_tv_timings(rdev, 0, adjusted_mode);
  228. else
  229. radeon_atom_get_tv_timings(rdev, 1, adjusted_mode);
  230. }
  231. }
  232. if (ASIC_IS_DCE3(rdev) &&
  233. (radeon_encoder->active_device & (ATOM_DEVICE_DFP_SUPPORT))) {
  234. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  235. radeon_dp_set_link_config(connector, mode);
  236. }
  237. return true;
  238. }
  239. static void
  240. atombios_dac_setup(struct drm_encoder *encoder, int action)
  241. {
  242. struct drm_device *dev = encoder->dev;
  243. struct radeon_device *rdev = dev->dev_private;
  244. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  245. DAC_ENCODER_CONTROL_PS_ALLOCATION args;
  246. int index = 0, num = 0;
  247. struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
  248. enum radeon_tv_std tv_std = TV_STD_NTSC;
  249. if (dac_info->tv_std)
  250. tv_std = dac_info->tv_std;
  251. memset(&args, 0, sizeof(args));
  252. switch (radeon_encoder->encoder_id) {
  253. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  254. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  255. index = GetIndexIntoMasterTable(COMMAND, DAC1EncoderControl);
  256. num = 1;
  257. break;
  258. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  259. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  260. index = GetIndexIntoMasterTable(COMMAND, DAC2EncoderControl);
  261. num = 2;
  262. break;
  263. }
  264. args.ucAction = action;
  265. if (radeon_encoder->active_device & (ATOM_DEVICE_CRT_SUPPORT))
  266. args.ucDacStandard = ATOM_DAC1_PS2;
  267. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  268. args.ucDacStandard = ATOM_DAC1_CV;
  269. else {
  270. switch (tv_std) {
  271. case TV_STD_PAL:
  272. case TV_STD_PAL_M:
  273. case TV_STD_SCART_PAL:
  274. case TV_STD_SECAM:
  275. case TV_STD_PAL_CN:
  276. args.ucDacStandard = ATOM_DAC1_PAL;
  277. break;
  278. case TV_STD_NTSC:
  279. case TV_STD_NTSC_J:
  280. case TV_STD_PAL_60:
  281. default:
  282. args.ucDacStandard = ATOM_DAC1_NTSC;
  283. break;
  284. }
  285. }
  286. args.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  287. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  288. }
  289. static void
  290. atombios_tv_setup(struct drm_encoder *encoder, int action)
  291. {
  292. struct drm_device *dev = encoder->dev;
  293. struct radeon_device *rdev = dev->dev_private;
  294. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  295. TV_ENCODER_CONTROL_PS_ALLOCATION args;
  296. int index = 0;
  297. struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
  298. enum radeon_tv_std tv_std = TV_STD_NTSC;
  299. if (dac_info->tv_std)
  300. tv_std = dac_info->tv_std;
  301. memset(&args, 0, sizeof(args));
  302. index = GetIndexIntoMasterTable(COMMAND, TVEncoderControl);
  303. args.sTVEncoder.ucAction = action;
  304. if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  305. args.sTVEncoder.ucTvStandard = ATOM_TV_CV;
  306. else {
  307. switch (tv_std) {
  308. case TV_STD_NTSC:
  309. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
  310. break;
  311. case TV_STD_PAL:
  312. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL;
  313. break;
  314. case TV_STD_PAL_M:
  315. args.sTVEncoder.ucTvStandard = ATOM_TV_PALM;
  316. break;
  317. case TV_STD_PAL_60:
  318. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL60;
  319. break;
  320. case TV_STD_NTSC_J:
  321. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSCJ;
  322. break;
  323. case TV_STD_SCART_PAL:
  324. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL; /* ??? */
  325. break;
  326. case TV_STD_SECAM:
  327. args.sTVEncoder.ucTvStandard = ATOM_TV_SECAM;
  328. break;
  329. case TV_STD_PAL_CN:
  330. args.sTVEncoder.ucTvStandard = ATOM_TV_PALCN;
  331. break;
  332. default:
  333. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
  334. break;
  335. }
  336. }
  337. args.sTVEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  338. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  339. }
  340. void
  341. atombios_external_tmds_setup(struct drm_encoder *encoder, int action)
  342. {
  343. struct drm_device *dev = encoder->dev;
  344. struct radeon_device *rdev = dev->dev_private;
  345. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  346. ENABLE_EXTERNAL_TMDS_ENCODER_PS_ALLOCATION args;
  347. int index = 0;
  348. memset(&args, 0, sizeof(args));
  349. index = GetIndexIntoMasterTable(COMMAND, DVOEncoderControl);
  350. args.sXTmdsEncoder.ucEnable = action;
  351. if (radeon_encoder->pixel_clock > 165000)
  352. args.sXTmdsEncoder.ucMisc = PANEL_ENCODER_MISC_DUAL;
  353. /*if (pScrn->rgbBits == 8)*/
  354. args.sXTmdsEncoder.ucMisc |= (1 << 1);
  355. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  356. }
  357. static void
  358. atombios_ddia_setup(struct drm_encoder *encoder, int action)
  359. {
  360. struct drm_device *dev = encoder->dev;
  361. struct radeon_device *rdev = dev->dev_private;
  362. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  363. DVO_ENCODER_CONTROL_PS_ALLOCATION args;
  364. int index = 0;
  365. memset(&args, 0, sizeof(args));
  366. index = GetIndexIntoMasterTable(COMMAND, DVOEncoderControl);
  367. args.sDVOEncoder.ucAction = action;
  368. args.sDVOEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  369. if (radeon_encoder->pixel_clock > 165000)
  370. args.sDVOEncoder.usDevAttr.sDigAttrib.ucAttribute = PANEL_ENCODER_MISC_DUAL;
  371. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  372. }
  373. union lvds_encoder_control {
  374. LVDS_ENCODER_CONTROL_PS_ALLOCATION v1;
  375. LVDS_ENCODER_CONTROL_PS_ALLOCATION_V2 v2;
  376. };
  377. void
  378. atombios_digital_setup(struct drm_encoder *encoder, int action)
  379. {
  380. struct drm_device *dev = encoder->dev;
  381. struct radeon_device *rdev = dev->dev_private;
  382. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  383. union lvds_encoder_control args;
  384. int index = 0;
  385. int hdmi_detected = 0;
  386. uint8_t frev, crev;
  387. struct radeon_encoder_atom_dig *dig;
  388. struct drm_connector *connector;
  389. struct radeon_connector *radeon_connector;
  390. struct radeon_connector_atom_dig *dig_connector;
  391. connector = radeon_get_connector_for_encoder(encoder);
  392. if (!connector)
  393. return;
  394. radeon_connector = to_radeon_connector(connector);
  395. if (!radeon_encoder->enc_priv)
  396. return;
  397. dig = radeon_encoder->enc_priv;
  398. if (!radeon_connector->con_priv)
  399. return;
  400. if (drm_detect_hdmi_monitor(radeon_connector->edid))
  401. hdmi_detected = 1;
  402. dig_connector = radeon_connector->con_priv;
  403. memset(&args, 0, sizeof(args));
  404. switch (radeon_encoder->encoder_id) {
  405. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  406. index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
  407. break;
  408. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  409. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  410. index = GetIndexIntoMasterTable(COMMAND, TMDS1EncoderControl);
  411. break;
  412. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  413. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  414. index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
  415. else
  416. index = GetIndexIntoMasterTable(COMMAND, TMDS2EncoderControl);
  417. break;
  418. }
  419. atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev);
  420. switch (frev) {
  421. case 1:
  422. case 2:
  423. switch (crev) {
  424. case 1:
  425. args.v1.ucMisc = 0;
  426. args.v1.ucAction = action;
  427. if (hdmi_detected)
  428. args.v1.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
  429. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  430. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  431. if (dig->lvds_misc & ATOM_PANEL_MISC_DUAL)
  432. args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  433. if (dig->lvds_misc & ATOM_PANEL_MISC_888RGB)
  434. args.v1.ucMisc |= (1 << 1);
  435. } else {
  436. if (dig_connector->linkb)
  437. args.v1.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
  438. if (radeon_encoder->pixel_clock > 165000)
  439. args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  440. /*if (pScrn->rgbBits == 8) */
  441. args.v1.ucMisc |= (1 << 1);
  442. }
  443. break;
  444. case 2:
  445. case 3:
  446. args.v2.ucMisc = 0;
  447. args.v2.ucAction = action;
  448. if (crev == 3) {
  449. if (dig->coherent_mode)
  450. args.v2.ucMisc |= PANEL_ENCODER_MISC_COHERENT;
  451. }
  452. if (hdmi_detected)
  453. args.v2.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
  454. args.v2.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  455. args.v2.ucTruncate = 0;
  456. args.v2.ucSpatial = 0;
  457. args.v2.ucTemporal = 0;
  458. args.v2.ucFRC = 0;
  459. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  460. if (dig->lvds_misc & ATOM_PANEL_MISC_DUAL)
  461. args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  462. if (dig->lvds_misc & ATOM_PANEL_MISC_SPATIAL) {
  463. args.v2.ucSpatial = PANEL_ENCODER_SPATIAL_DITHER_EN;
  464. if (dig->lvds_misc & ATOM_PANEL_MISC_888RGB)
  465. args.v2.ucSpatial |= PANEL_ENCODER_SPATIAL_DITHER_DEPTH;
  466. }
  467. if (dig->lvds_misc & ATOM_PANEL_MISC_TEMPORAL) {
  468. args.v2.ucTemporal = PANEL_ENCODER_TEMPORAL_DITHER_EN;
  469. if (dig->lvds_misc & ATOM_PANEL_MISC_888RGB)
  470. args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_DITHER_DEPTH;
  471. if (((dig->lvds_misc >> ATOM_PANEL_MISC_GREY_LEVEL_SHIFT) & 0x3) == 2)
  472. args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_LEVEL_4;
  473. }
  474. } else {
  475. if (dig_connector->linkb)
  476. args.v2.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
  477. if (radeon_encoder->pixel_clock > 165000)
  478. args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  479. }
  480. break;
  481. default:
  482. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  483. break;
  484. }
  485. break;
  486. default:
  487. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  488. break;
  489. }
  490. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  491. r600_hdmi_enable(encoder, hdmi_detected);
  492. }
  493. int
  494. atombios_get_encoder_mode(struct drm_encoder *encoder)
  495. {
  496. struct drm_connector *connector;
  497. struct radeon_connector *radeon_connector;
  498. struct radeon_connector_atom_dig *radeon_dig_connector;
  499. connector = radeon_get_connector_for_encoder(encoder);
  500. if (!connector)
  501. return 0;
  502. radeon_connector = to_radeon_connector(connector);
  503. switch (connector->connector_type) {
  504. case DRM_MODE_CONNECTOR_DVII:
  505. case DRM_MODE_CONNECTOR_HDMIB: /* HDMI-B is basically DL-DVI; analog works fine */
  506. if (drm_detect_hdmi_monitor(radeon_connector->edid))
  507. return ATOM_ENCODER_MODE_HDMI;
  508. else if (radeon_connector->use_digital)
  509. return ATOM_ENCODER_MODE_DVI;
  510. else
  511. return ATOM_ENCODER_MODE_CRT;
  512. break;
  513. case DRM_MODE_CONNECTOR_DVID:
  514. case DRM_MODE_CONNECTOR_HDMIA:
  515. default:
  516. if (drm_detect_hdmi_monitor(radeon_connector->edid))
  517. return ATOM_ENCODER_MODE_HDMI;
  518. else
  519. return ATOM_ENCODER_MODE_DVI;
  520. break;
  521. case DRM_MODE_CONNECTOR_LVDS:
  522. return ATOM_ENCODER_MODE_LVDS;
  523. break;
  524. case DRM_MODE_CONNECTOR_DisplayPort:
  525. case DRM_MODE_CONNECTOR_eDP:
  526. radeon_dig_connector = radeon_connector->con_priv;
  527. if ((radeon_dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
  528. (radeon_dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP))
  529. return ATOM_ENCODER_MODE_DP;
  530. else if (drm_detect_hdmi_monitor(radeon_connector->edid))
  531. return ATOM_ENCODER_MODE_HDMI;
  532. else
  533. return ATOM_ENCODER_MODE_DVI;
  534. break;
  535. case DRM_MODE_CONNECTOR_DVIA:
  536. case DRM_MODE_CONNECTOR_VGA:
  537. return ATOM_ENCODER_MODE_CRT;
  538. break;
  539. case DRM_MODE_CONNECTOR_Composite:
  540. case DRM_MODE_CONNECTOR_SVIDEO:
  541. case DRM_MODE_CONNECTOR_9PinDIN:
  542. /* fix me */
  543. return ATOM_ENCODER_MODE_TV;
  544. /*return ATOM_ENCODER_MODE_CV;*/
  545. break;
  546. }
  547. }
  548. /*
  549. * DIG Encoder/Transmitter Setup
  550. *
  551. * DCE 3.0/3.1
  552. * - 2 DIG transmitter blocks. UNIPHY (links A and B) and LVTMA.
  553. * Supports up to 3 digital outputs
  554. * - 2 DIG encoder blocks.
  555. * DIG1 can drive UNIPHY link A or link B
  556. * DIG2 can drive UNIPHY link B or LVTMA
  557. *
  558. * DCE 3.2
  559. * - 3 DIG transmitter blocks. UNIPHY0/1/2 (links A and B).
  560. * Supports up to 5 digital outputs
  561. * - 2 DIG encoder blocks.
  562. * DIG1/2 can drive UNIPHY0/1/2 link A or link B
  563. *
  564. * Routing
  565. * crtc -> dig encoder -> UNIPHY/LVTMA (1 or 2 links)
  566. * Examples:
  567. * crtc0 -> dig2 -> LVTMA links A+B -> TMDS/HDMI
  568. * crtc1 -> dig1 -> UNIPHY0 link B -> DP
  569. * crtc0 -> dig1 -> UNIPHY2 link A -> LVDS
  570. * crtc1 -> dig2 -> UNIPHY1 link B+A -> TMDS/HDMI
  571. */
  572. static void
  573. atombios_dig_encoder_setup(struct drm_encoder *encoder, int action)
  574. {
  575. struct drm_device *dev = encoder->dev;
  576. struct radeon_device *rdev = dev->dev_private;
  577. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  578. DIG_ENCODER_CONTROL_PS_ALLOCATION args;
  579. int index = 0, num = 0;
  580. uint8_t frev, crev;
  581. struct radeon_encoder_atom_dig *dig;
  582. struct drm_connector *connector;
  583. struct radeon_connector *radeon_connector;
  584. struct radeon_connector_atom_dig *dig_connector;
  585. connector = radeon_get_connector_for_encoder(encoder);
  586. if (!connector)
  587. return;
  588. radeon_connector = to_radeon_connector(connector);
  589. if (!radeon_connector->con_priv)
  590. return;
  591. dig_connector = radeon_connector->con_priv;
  592. if (!radeon_encoder->enc_priv)
  593. return;
  594. dig = radeon_encoder->enc_priv;
  595. memset(&args, 0, sizeof(args));
  596. if (ASIC_IS_DCE32(rdev)) {
  597. if (dig->dig_block)
  598. index = GetIndexIntoMasterTable(COMMAND, DIG2EncoderControl);
  599. else
  600. index = GetIndexIntoMasterTable(COMMAND, DIG1EncoderControl);
  601. num = dig->dig_block + 1;
  602. } else {
  603. switch (radeon_encoder->encoder_id) {
  604. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  605. /* XXX doesn't really matter which dig encoder we pick as long as it's
  606. * not already in use
  607. */
  608. if (dig_connector->linkb)
  609. index = GetIndexIntoMasterTable(COMMAND, DIG2EncoderControl);
  610. else
  611. index = GetIndexIntoMasterTable(COMMAND, DIG1EncoderControl);
  612. num = 1;
  613. break;
  614. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  615. /* Only dig2 encoder can drive LVTMA */
  616. index = GetIndexIntoMasterTable(COMMAND, DIG2EncoderControl);
  617. num = 2;
  618. break;
  619. }
  620. }
  621. atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev);
  622. args.ucAction = action;
  623. args.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  624. if (ASIC_IS_DCE32(rdev)) {
  625. switch (radeon_encoder->encoder_id) {
  626. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  627. args.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER1;
  628. break;
  629. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  630. args.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER2;
  631. break;
  632. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  633. args.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER3;
  634. break;
  635. }
  636. } else {
  637. switch (radeon_encoder->encoder_id) {
  638. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  639. args.ucConfig = ATOM_ENCODER_CONFIG_TRANSMITTER1;
  640. break;
  641. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  642. args.ucConfig = ATOM_ENCODER_CONFIG_TRANSMITTER2;
  643. break;
  644. }
  645. }
  646. args.ucEncoderMode = atombios_get_encoder_mode(encoder);
  647. if (args.ucEncoderMode == ATOM_ENCODER_MODE_DP) {
  648. if (dig_connector->dp_clock == 270000)
  649. args.ucConfig |= ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ;
  650. args.ucLaneNum = dig_connector->dp_lane_count;
  651. } else if (radeon_encoder->pixel_clock > 165000)
  652. args.ucLaneNum = 8;
  653. else
  654. args.ucLaneNum = 4;
  655. if (dig_connector->linkb)
  656. args.ucConfig |= ATOM_ENCODER_CONFIG_LINKB;
  657. else
  658. args.ucConfig |= ATOM_ENCODER_CONFIG_LINKA;
  659. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  660. }
  661. union dig_transmitter_control {
  662. DIG_TRANSMITTER_CONTROL_PS_ALLOCATION v1;
  663. DIG_TRANSMITTER_CONTROL_PARAMETERS_V2 v2;
  664. };
  665. void
  666. atombios_dig_transmitter_setup(struct drm_encoder *encoder, int action, uint8_t lane_num, uint8_t lane_set)
  667. {
  668. struct drm_device *dev = encoder->dev;
  669. struct radeon_device *rdev = dev->dev_private;
  670. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  671. union dig_transmitter_control args;
  672. int index = 0, num = 0;
  673. uint8_t frev, crev;
  674. struct radeon_encoder_atom_dig *dig;
  675. struct drm_connector *connector;
  676. struct radeon_connector *radeon_connector;
  677. struct radeon_connector_atom_dig *dig_connector;
  678. bool is_dp = false;
  679. connector = radeon_get_connector_for_encoder(encoder);
  680. if (!connector)
  681. return;
  682. radeon_connector = to_radeon_connector(connector);
  683. if (!radeon_encoder->enc_priv)
  684. return;
  685. dig = radeon_encoder->enc_priv;
  686. if (!radeon_connector->con_priv)
  687. return;
  688. dig_connector = radeon_connector->con_priv;
  689. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_DP)
  690. is_dp = true;
  691. memset(&args, 0, sizeof(args));
  692. if (ASIC_IS_DCE32(rdev))
  693. index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
  694. else {
  695. switch (radeon_encoder->encoder_id) {
  696. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  697. index = GetIndexIntoMasterTable(COMMAND, DIG1TransmitterControl);
  698. break;
  699. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  700. index = GetIndexIntoMasterTable(COMMAND, DIG2TransmitterControl);
  701. break;
  702. }
  703. }
  704. atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev);
  705. args.v1.ucAction = action;
  706. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  707. args.v1.usInitInfo = radeon_connector->connector_object_id;
  708. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  709. args.v1.asMode.ucLaneSel = lane_num;
  710. args.v1.asMode.ucLaneSet = lane_set;
  711. } else {
  712. if (is_dp)
  713. args.v1.usPixelClock =
  714. cpu_to_le16(dig_connector->dp_clock / 10);
  715. else if (radeon_encoder->pixel_clock > 165000)
  716. args.v1.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  717. else
  718. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  719. }
  720. if (ASIC_IS_DCE32(rdev)) {
  721. if (dig->dig_block)
  722. args.v2.acConfig.ucEncoderSel = 1;
  723. if (dig_connector->linkb)
  724. args.v2.acConfig.ucLinkSel = 1;
  725. switch (radeon_encoder->encoder_id) {
  726. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  727. args.v2.acConfig.ucTransmitterSel = 0;
  728. num = 0;
  729. break;
  730. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  731. args.v2.acConfig.ucTransmitterSel = 1;
  732. num = 1;
  733. break;
  734. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  735. args.v2.acConfig.ucTransmitterSel = 2;
  736. num = 2;
  737. break;
  738. }
  739. if (is_dp)
  740. args.v2.acConfig.fCoherentMode = 1;
  741. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  742. if (dig->coherent_mode)
  743. args.v2.acConfig.fCoherentMode = 1;
  744. }
  745. } else {
  746. args.v1.ucConfig = ATOM_TRANSMITTER_CONFIG_CLKSRC_PPLL;
  747. switch (radeon_encoder->encoder_id) {
  748. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  749. /* XXX doesn't really matter which dig encoder we pick as long as it's
  750. * not already in use
  751. */
  752. if (dig_connector->linkb)
  753. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG2_ENCODER;
  754. else
  755. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG1_ENCODER;
  756. if (rdev->flags & RADEON_IS_IGP) {
  757. if (radeon_encoder->pixel_clock > 165000) {
  758. if (dig_connector->igp_lane_info & 0x3)
  759. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_7;
  760. else if (dig_connector->igp_lane_info & 0xc)
  761. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_15;
  762. } else {
  763. if (dig_connector->igp_lane_info & 0x1)
  764. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_3;
  765. else if (dig_connector->igp_lane_info & 0x2)
  766. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_4_7;
  767. else if (dig_connector->igp_lane_info & 0x4)
  768. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_11;
  769. else if (dig_connector->igp_lane_info & 0x8)
  770. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_12_15;
  771. }
  772. }
  773. break;
  774. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  775. /* Only dig2 encoder can drive LVTMA */
  776. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG2_ENCODER;
  777. break;
  778. }
  779. if (radeon_encoder->pixel_clock > 165000)
  780. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_8LANE_LINK;
  781. if (dig_connector->linkb)
  782. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKB;
  783. else
  784. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKA;
  785. if (is_dp)
  786. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
  787. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  788. if (dig->coherent_mode)
  789. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
  790. }
  791. }
  792. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  793. }
  794. static void
  795. atombios_yuv_setup(struct drm_encoder *encoder, bool enable)
  796. {
  797. struct drm_device *dev = encoder->dev;
  798. struct radeon_device *rdev = dev->dev_private;
  799. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  800. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  801. ENABLE_YUV_PS_ALLOCATION args;
  802. int index = GetIndexIntoMasterTable(COMMAND, EnableYUV);
  803. uint32_t temp, reg;
  804. memset(&args, 0, sizeof(args));
  805. if (rdev->family >= CHIP_R600)
  806. reg = R600_BIOS_3_SCRATCH;
  807. else
  808. reg = RADEON_BIOS_3_SCRATCH;
  809. /* XXX: fix up scratch reg handling */
  810. temp = RREG32(reg);
  811. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  812. WREG32(reg, (ATOM_S3_TV1_ACTIVE |
  813. (radeon_crtc->crtc_id << 18)));
  814. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  815. WREG32(reg, (ATOM_S3_CV_ACTIVE | (radeon_crtc->crtc_id << 24)));
  816. else
  817. WREG32(reg, 0);
  818. if (enable)
  819. args.ucEnable = ATOM_ENABLE;
  820. args.ucCRTC = radeon_crtc->crtc_id;
  821. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  822. WREG32(reg, temp);
  823. }
  824. static void
  825. radeon_atom_encoder_dpms(struct drm_encoder *encoder, int mode)
  826. {
  827. struct drm_device *dev = encoder->dev;
  828. struct radeon_device *rdev = dev->dev_private;
  829. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  830. DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION args;
  831. int index = 0;
  832. bool is_dig = false;
  833. memset(&args, 0, sizeof(args));
  834. DRM_DEBUG("encoder dpms %d to mode %d, devices %08x, active_devices %08x\n",
  835. radeon_encoder->encoder_id, mode, radeon_encoder->devices,
  836. radeon_encoder->active_device);
  837. switch (radeon_encoder->encoder_id) {
  838. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  839. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  840. index = GetIndexIntoMasterTable(COMMAND, TMDSAOutputControl);
  841. break;
  842. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  843. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  844. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  845. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  846. is_dig = true;
  847. break;
  848. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  849. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  850. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  851. index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
  852. break;
  853. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  854. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  855. break;
  856. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  857. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  858. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  859. else
  860. index = GetIndexIntoMasterTable(COMMAND, LVTMAOutputControl);
  861. break;
  862. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  863. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  864. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  865. index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
  866. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  867. index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
  868. else
  869. index = GetIndexIntoMasterTable(COMMAND, DAC1OutputControl);
  870. break;
  871. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  872. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  873. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  874. index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
  875. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  876. index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
  877. else
  878. index = GetIndexIntoMasterTable(COMMAND, DAC2OutputControl);
  879. break;
  880. }
  881. if (is_dig) {
  882. switch (mode) {
  883. case DRM_MODE_DPMS_ON:
  884. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE_OUTPUT, 0, 0);
  885. {
  886. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  887. dp_link_train(encoder, connector);
  888. }
  889. break;
  890. case DRM_MODE_DPMS_STANDBY:
  891. case DRM_MODE_DPMS_SUSPEND:
  892. case DRM_MODE_DPMS_OFF:
  893. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE_OUTPUT, 0, 0);
  894. break;
  895. }
  896. } else {
  897. switch (mode) {
  898. case DRM_MODE_DPMS_ON:
  899. args.ucAction = ATOM_ENABLE;
  900. break;
  901. case DRM_MODE_DPMS_STANDBY:
  902. case DRM_MODE_DPMS_SUSPEND:
  903. case DRM_MODE_DPMS_OFF:
  904. args.ucAction = ATOM_DISABLE;
  905. break;
  906. }
  907. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  908. }
  909. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  910. }
  911. union crtc_sourc_param {
  912. SELECT_CRTC_SOURCE_PS_ALLOCATION v1;
  913. SELECT_CRTC_SOURCE_PARAMETERS_V2 v2;
  914. };
  915. static void
  916. atombios_set_encoder_crtc_source(struct drm_encoder *encoder)
  917. {
  918. struct drm_device *dev = encoder->dev;
  919. struct radeon_device *rdev = dev->dev_private;
  920. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  921. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  922. union crtc_sourc_param args;
  923. int index = GetIndexIntoMasterTable(COMMAND, SelectCRTC_Source);
  924. uint8_t frev, crev;
  925. memset(&args, 0, sizeof(args));
  926. atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev);
  927. switch (frev) {
  928. case 1:
  929. switch (crev) {
  930. case 1:
  931. default:
  932. if (ASIC_IS_AVIVO(rdev))
  933. args.v1.ucCRTC = radeon_crtc->crtc_id;
  934. else {
  935. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) {
  936. args.v1.ucCRTC = radeon_crtc->crtc_id;
  937. } else {
  938. args.v1.ucCRTC = radeon_crtc->crtc_id << 2;
  939. }
  940. }
  941. switch (radeon_encoder->encoder_id) {
  942. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  943. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  944. args.v1.ucDevice = ATOM_DEVICE_DFP1_INDEX;
  945. break;
  946. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  947. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  948. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT)
  949. args.v1.ucDevice = ATOM_DEVICE_LCD1_INDEX;
  950. else
  951. args.v1.ucDevice = ATOM_DEVICE_DFP3_INDEX;
  952. break;
  953. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  954. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  955. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  956. args.v1.ucDevice = ATOM_DEVICE_DFP2_INDEX;
  957. break;
  958. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  959. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  960. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  961. args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
  962. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  963. args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
  964. else
  965. args.v1.ucDevice = ATOM_DEVICE_CRT1_INDEX;
  966. break;
  967. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  968. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  969. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  970. args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
  971. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  972. args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
  973. else
  974. args.v1.ucDevice = ATOM_DEVICE_CRT2_INDEX;
  975. break;
  976. }
  977. break;
  978. case 2:
  979. args.v2.ucCRTC = radeon_crtc->crtc_id;
  980. args.v2.ucEncodeMode = atombios_get_encoder_mode(encoder);
  981. switch (radeon_encoder->encoder_id) {
  982. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  983. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  984. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  985. if (ASIC_IS_DCE32(rdev)) {
  986. if (radeon_crtc->crtc_id)
  987. args.v2.ucEncoderID = ASIC_INT_DIG2_ENCODER_ID;
  988. else
  989. args.v2.ucEncoderID = ASIC_INT_DIG1_ENCODER_ID;
  990. } else {
  991. struct drm_connector *connector;
  992. struct radeon_connector *radeon_connector;
  993. struct radeon_connector_atom_dig *dig_connector;
  994. connector = radeon_get_connector_for_encoder(encoder);
  995. if (!connector)
  996. return;
  997. radeon_connector = to_radeon_connector(connector);
  998. if (!radeon_connector->con_priv)
  999. return;
  1000. dig_connector = radeon_connector->con_priv;
  1001. /* XXX doesn't really matter which dig encoder we pick as long as it's
  1002. * not already in use
  1003. */
  1004. if (dig_connector->linkb)
  1005. args.v2.ucEncoderID = ASIC_INT_DIG2_ENCODER_ID;
  1006. else
  1007. args.v2.ucEncoderID = ASIC_INT_DIG1_ENCODER_ID;
  1008. }
  1009. break;
  1010. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1011. args.v2.ucEncoderID = ASIC_INT_DVO_ENCODER_ID;
  1012. break;
  1013. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1014. /* Only dig2 encoder can drive LVTMA */
  1015. args.v2.ucEncoderID = ASIC_INT_DIG2_ENCODER_ID;
  1016. break;
  1017. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1018. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1019. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1020. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1021. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1022. else
  1023. args.v2.ucEncoderID = ASIC_INT_DAC1_ENCODER_ID;
  1024. break;
  1025. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1026. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1027. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1028. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1029. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1030. else
  1031. args.v2.ucEncoderID = ASIC_INT_DAC2_ENCODER_ID;
  1032. break;
  1033. }
  1034. break;
  1035. }
  1036. break;
  1037. default:
  1038. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1039. break;
  1040. }
  1041. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1042. }
  1043. static void
  1044. atombios_apply_encoder_quirks(struct drm_encoder *encoder,
  1045. struct drm_display_mode *mode)
  1046. {
  1047. struct drm_device *dev = encoder->dev;
  1048. struct radeon_device *rdev = dev->dev_private;
  1049. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1050. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1051. /* Funky macbooks */
  1052. if ((dev->pdev->device == 0x71C5) &&
  1053. (dev->pdev->subsystem_vendor == 0x106b) &&
  1054. (dev->pdev->subsystem_device == 0x0080)) {
  1055. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) {
  1056. uint32_t lvtma_bit_depth_control = RREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL);
  1057. lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_TRUNCATE_EN;
  1058. lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_SPATIAL_DITHER_EN;
  1059. WREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL, lvtma_bit_depth_control);
  1060. }
  1061. }
  1062. /* set scaler clears this on some chips */
  1063. if (!(radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))) {
  1064. if (ASIC_IS_AVIVO(rdev) && (mode->flags & DRM_MODE_FLAG_INTERLACE))
  1065. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset,
  1066. AVIVO_D1MODE_INTERLEAVE_EN);
  1067. }
  1068. }
  1069. static void
  1070. radeon_atom_encoder_mode_set(struct drm_encoder *encoder,
  1071. struct drm_display_mode *mode,
  1072. struct drm_display_mode *adjusted_mode)
  1073. {
  1074. struct drm_device *dev = encoder->dev;
  1075. struct radeon_device *rdev = dev->dev_private;
  1076. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1077. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1078. if (radeon_encoder->active_device &
  1079. (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) {
  1080. if (radeon_encoder->enc_priv) {
  1081. struct radeon_encoder_atom_dig *dig;
  1082. dig = radeon_encoder->enc_priv;
  1083. dig->dig_block = radeon_crtc->crtc_id;
  1084. }
  1085. }
  1086. radeon_encoder->pixel_clock = adjusted_mode->clock;
  1087. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  1088. atombios_set_encoder_crtc_source(encoder);
  1089. if (ASIC_IS_AVIVO(rdev)) {
  1090. if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT | ATOM_DEVICE_TV_SUPPORT))
  1091. atombios_yuv_setup(encoder, true);
  1092. else
  1093. atombios_yuv_setup(encoder, false);
  1094. }
  1095. switch (radeon_encoder->encoder_id) {
  1096. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1097. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1098. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1099. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1100. atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_ENABLE);
  1101. break;
  1102. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1103. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1104. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1105. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1106. /* disable the encoder and transmitter */
  1107. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1108. atombios_dig_encoder_setup(encoder, ATOM_DISABLE);
  1109. /* setup and enable the encoder and transmitter */
  1110. atombios_dig_encoder_setup(encoder, ATOM_ENABLE);
  1111. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_INIT, 0, 0);
  1112. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_SETUP, 0, 0);
  1113. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
  1114. break;
  1115. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1116. atombios_ddia_setup(encoder, ATOM_ENABLE);
  1117. break;
  1118. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1119. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1120. atombios_external_tmds_setup(encoder, ATOM_ENABLE);
  1121. break;
  1122. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1123. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1124. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1125. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1126. atombios_dac_setup(encoder, ATOM_ENABLE);
  1127. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  1128. atombios_tv_setup(encoder, ATOM_ENABLE);
  1129. break;
  1130. }
  1131. atombios_apply_encoder_quirks(encoder, adjusted_mode);
  1132. r600_hdmi_setmode(encoder, adjusted_mode);
  1133. }
  1134. static bool
  1135. atombios_dac_load_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  1136. {
  1137. struct drm_device *dev = encoder->dev;
  1138. struct radeon_device *rdev = dev->dev_private;
  1139. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1140. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1141. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT |
  1142. ATOM_DEVICE_CV_SUPPORT |
  1143. ATOM_DEVICE_CRT_SUPPORT)) {
  1144. DAC_LOAD_DETECTION_PS_ALLOCATION args;
  1145. int index = GetIndexIntoMasterTable(COMMAND, DAC_LoadDetection);
  1146. uint8_t frev, crev;
  1147. memset(&args, 0, sizeof(args));
  1148. atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev);
  1149. args.sDacload.ucMisc = 0;
  1150. if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) ||
  1151. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1))
  1152. args.sDacload.ucDacType = ATOM_DAC_A;
  1153. else
  1154. args.sDacload.ucDacType = ATOM_DAC_B;
  1155. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT)
  1156. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT1_SUPPORT);
  1157. else if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT)
  1158. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT2_SUPPORT);
  1159. else if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  1160. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CV_SUPPORT);
  1161. if (crev >= 3)
  1162. args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
  1163. } else if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  1164. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_TV1_SUPPORT);
  1165. if (crev >= 3)
  1166. args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
  1167. }
  1168. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1169. return true;
  1170. } else
  1171. return false;
  1172. }
  1173. static enum drm_connector_status
  1174. radeon_atom_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  1175. {
  1176. struct drm_device *dev = encoder->dev;
  1177. struct radeon_device *rdev = dev->dev_private;
  1178. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1179. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1180. uint32_t bios_0_scratch;
  1181. if (!atombios_dac_load_detect(encoder, connector)) {
  1182. DRM_DEBUG("detect returned false \n");
  1183. return connector_status_unknown;
  1184. }
  1185. if (rdev->family >= CHIP_R600)
  1186. bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
  1187. else
  1188. bios_0_scratch = RREG32(RADEON_BIOS_0_SCRATCH);
  1189. DRM_DEBUG("Bios 0 scratch %x %08x\n", bios_0_scratch, radeon_encoder->devices);
  1190. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT) {
  1191. if (bios_0_scratch & ATOM_S0_CRT1_MASK)
  1192. return connector_status_connected;
  1193. }
  1194. if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT) {
  1195. if (bios_0_scratch & ATOM_S0_CRT2_MASK)
  1196. return connector_status_connected;
  1197. }
  1198. if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  1199. if (bios_0_scratch & (ATOM_S0_CV_MASK|ATOM_S0_CV_MASK_A))
  1200. return connector_status_connected;
  1201. }
  1202. if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  1203. if (bios_0_scratch & (ATOM_S0_TV1_COMPOSITE | ATOM_S0_TV1_COMPOSITE_A))
  1204. return connector_status_connected; /* CTV */
  1205. else if (bios_0_scratch & (ATOM_S0_TV1_SVIDEO | ATOM_S0_TV1_SVIDEO_A))
  1206. return connector_status_connected; /* STV */
  1207. }
  1208. return connector_status_disconnected;
  1209. }
  1210. static void radeon_atom_encoder_prepare(struct drm_encoder *encoder)
  1211. {
  1212. radeon_atom_output_lock(encoder, true);
  1213. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  1214. }
  1215. static void radeon_atom_encoder_commit(struct drm_encoder *encoder)
  1216. {
  1217. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
  1218. radeon_atom_output_lock(encoder, false);
  1219. }
  1220. static void radeon_atom_encoder_disable(struct drm_encoder *encoder)
  1221. {
  1222. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1223. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  1224. radeon_encoder->active_device = 0;
  1225. }
  1226. static const struct drm_encoder_helper_funcs radeon_atom_dig_helper_funcs = {
  1227. .dpms = radeon_atom_encoder_dpms,
  1228. .mode_fixup = radeon_atom_mode_fixup,
  1229. .prepare = radeon_atom_encoder_prepare,
  1230. .mode_set = radeon_atom_encoder_mode_set,
  1231. .commit = radeon_atom_encoder_commit,
  1232. .disable = radeon_atom_encoder_disable,
  1233. /* no detect for TMDS/LVDS yet */
  1234. };
  1235. static const struct drm_encoder_helper_funcs radeon_atom_dac_helper_funcs = {
  1236. .dpms = radeon_atom_encoder_dpms,
  1237. .mode_fixup = radeon_atom_mode_fixup,
  1238. .prepare = radeon_atom_encoder_prepare,
  1239. .mode_set = radeon_atom_encoder_mode_set,
  1240. .commit = radeon_atom_encoder_commit,
  1241. .detect = radeon_atom_dac_detect,
  1242. };
  1243. void radeon_enc_destroy(struct drm_encoder *encoder)
  1244. {
  1245. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1246. kfree(radeon_encoder->enc_priv);
  1247. drm_encoder_cleanup(encoder);
  1248. kfree(radeon_encoder);
  1249. }
  1250. static const struct drm_encoder_funcs radeon_atom_enc_funcs = {
  1251. .destroy = radeon_enc_destroy,
  1252. };
  1253. struct radeon_encoder_atom_dac *
  1254. radeon_atombios_set_dac_info(struct radeon_encoder *radeon_encoder)
  1255. {
  1256. struct radeon_encoder_atom_dac *dac = kzalloc(sizeof(struct radeon_encoder_atom_dac), GFP_KERNEL);
  1257. if (!dac)
  1258. return NULL;
  1259. dac->tv_std = TV_STD_NTSC;
  1260. return dac;
  1261. }
  1262. struct radeon_encoder_atom_dig *
  1263. radeon_atombios_set_dig_info(struct radeon_encoder *radeon_encoder)
  1264. {
  1265. struct radeon_encoder_atom_dig *dig = kzalloc(sizeof(struct radeon_encoder_atom_dig), GFP_KERNEL);
  1266. if (!dig)
  1267. return NULL;
  1268. /* coherent mode by default */
  1269. dig->coherent_mode = true;
  1270. return dig;
  1271. }
  1272. void
  1273. radeon_add_atom_encoder(struct drm_device *dev, uint32_t encoder_id, uint32_t supported_device)
  1274. {
  1275. struct radeon_device *rdev = dev->dev_private;
  1276. struct drm_encoder *encoder;
  1277. struct radeon_encoder *radeon_encoder;
  1278. /* see if we already added it */
  1279. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1280. radeon_encoder = to_radeon_encoder(encoder);
  1281. if (radeon_encoder->encoder_id == encoder_id) {
  1282. radeon_encoder->devices |= supported_device;
  1283. return;
  1284. }
  1285. }
  1286. /* add a new one */
  1287. radeon_encoder = kzalloc(sizeof(struct radeon_encoder), GFP_KERNEL);
  1288. if (!radeon_encoder)
  1289. return;
  1290. encoder = &radeon_encoder->base;
  1291. if (rdev->flags & RADEON_SINGLE_CRTC)
  1292. encoder->possible_crtcs = 0x1;
  1293. else
  1294. encoder->possible_crtcs = 0x3;
  1295. radeon_encoder->enc_priv = NULL;
  1296. radeon_encoder->encoder_id = encoder_id;
  1297. radeon_encoder->devices = supported_device;
  1298. radeon_encoder->rmx_type = RMX_OFF;
  1299. switch (radeon_encoder->encoder_id) {
  1300. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1301. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1302. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1303. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1304. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1305. radeon_encoder->rmx_type = RMX_FULL;
  1306. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  1307. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  1308. } else {
  1309. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  1310. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  1311. }
  1312. drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
  1313. break;
  1314. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1315. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  1316. drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
  1317. break;
  1318. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1319. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1320. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1321. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TVDAC);
  1322. radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
  1323. drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
  1324. break;
  1325. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1326. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1327. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1328. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1329. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1330. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1331. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1332. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1333. radeon_encoder->rmx_type = RMX_FULL;
  1334. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  1335. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  1336. } else {
  1337. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  1338. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  1339. }
  1340. drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
  1341. break;
  1342. }
  1343. r600_hdmi_init(encoder);
  1344. }