radeon_device.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/console.h>
  29. #include <drm/drmP.h>
  30. #include <drm/drm_crtc_helper.h>
  31. #include <drm/radeon_drm.h>
  32. #include <linux/vgaarb.h>
  33. #include "radeon_reg.h"
  34. #include "radeon.h"
  35. #include "radeon_asic.h"
  36. #include "atom.h"
  37. /*
  38. * Clear GPU surface registers.
  39. */
  40. void radeon_surface_init(struct radeon_device *rdev)
  41. {
  42. /* FIXME: check this out */
  43. if (rdev->family < CHIP_R600) {
  44. int i;
  45. for (i = 0; i < RADEON_GEM_MAX_SURFACES; i++) {
  46. if (rdev->surface_regs[i].bo)
  47. radeon_bo_get_surface_reg(rdev->surface_regs[i].bo);
  48. else
  49. radeon_clear_surface_reg(rdev, i);
  50. }
  51. /* enable surfaces */
  52. WREG32(RADEON_SURFACE_CNTL, 0);
  53. }
  54. }
  55. /*
  56. * GPU scratch registers helpers function.
  57. */
  58. void radeon_scratch_init(struct radeon_device *rdev)
  59. {
  60. int i;
  61. /* FIXME: check this out */
  62. if (rdev->family < CHIP_R300) {
  63. rdev->scratch.num_reg = 5;
  64. } else {
  65. rdev->scratch.num_reg = 7;
  66. }
  67. for (i = 0; i < rdev->scratch.num_reg; i++) {
  68. rdev->scratch.free[i] = true;
  69. rdev->scratch.reg[i] = RADEON_SCRATCH_REG0 + (i * 4);
  70. }
  71. }
  72. int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg)
  73. {
  74. int i;
  75. for (i = 0; i < rdev->scratch.num_reg; i++) {
  76. if (rdev->scratch.free[i]) {
  77. rdev->scratch.free[i] = false;
  78. *reg = rdev->scratch.reg[i];
  79. return 0;
  80. }
  81. }
  82. return -EINVAL;
  83. }
  84. void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg)
  85. {
  86. int i;
  87. for (i = 0; i < rdev->scratch.num_reg; i++) {
  88. if (rdev->scratch.reg[i] == reg) {
  89. rdev->scratch.free[i] = true;
  90. return;
  91. }
  92. }
  93. }
  94. /*
  95. * MC common functions
  96. */
  97. int radeon_mc_setup(struct radeon_device *rdev)
  98. {
  99. uint32_t tmp;
  100. /* Some chips have an "issue" with the memory controller, the
  101. * location must be aligned to the size. We just align it down,
  102. * too bad if we walk over the top of system memory, we don't
  103. * use DMA without a remapped anyway.
  104. * Affected chips are rv280, all r3xx, and all r4xx, but not IGP
  105. */
  106. /* FGLRX seems to setup like this, VRAM a 0, then GART.
  107. */
  108. /*
  109. * Note: from R6xx the address space is 40bits but here we only
  110. * use 32bits (still have to see a card which would exhaust 4G
  111. * address space).
  112. */
  113. if (rdev->mc.vram_location != 0xFFFFFFFFUL) {
  114. /* vram location was already setup try to put gtt after
  115. * if it fits */
  116. tmp = rdev->mc.vram_location + rdev->mc.mc_vram_size;
  117. tmp = (tmp + rdev->mc.gtt_size - 1) & ~(rdev->mc.gtt_size - 1);
  118. if ((0xFFFFFFFFUL - tmp) >= rdev->mc.gtt_size) {
  119. rdev->mc.gtt_location = tmp;
  120. } else {
  121. if (rdev->mc.gtt_size >= rdev->mc.vram_location) {
  122. printk(KERN_ERR "[drm] GTT too big to fit "
  123. "before or after vram location.\n");
  124. return -EINVAL;
  125. }
  126. rdev->mc.gtt_location = 0;
  127. }
  128. } else if (rdev->mc.gtt_location != 0xFFFFFFFFUL) {
  129. /* gtt location was already setup try to put vram before
  130. * if it fits */
  131. if (rdev->mc.mc_vram_size < rdev->mc.gtt_location) {
  132. rdev->mc.vram_location = 0;
  133. } else {
  134. tmp = rdev->mc.gtt_location + rdev->mc.gtt_size;
  135. tmp += (rdev->mc.mc_vram_size - 1);
  136. tmp &= ~(rdev->mc.mc_vram_size - 1);
  137. if ((0xFFFFFFFFUL - tmp) >= rdev->mc.mc_vram_size) {
  138. rdev->mc.vram_location = tmp;
  139. } else {
  140. printk(KERN_ERR "[drm] vram too big to fit "
  141. "before or after GTT location.\n");
  142. return -EINVAL;
  143. }
  144. }
  145. } else {
  146. rdev->mc.vram_location = 0;
  147. tmp = rdev->mc.mc_vram_size;
  148. tmp = (tmp + rdev->mc.gtt_size - 1) & ~(rdev->mc.gtt_size - 1);
  149. rdev->mc.gtt_location = tmp;
  150. }
  151. rdev->mc.vram_start = rdev->mc.vram_location;
  152. rdev->mc.vram_end = rdev->mc.vram_location + rdev->mc.mc_vram_size - 1;
  153. rdev->mc.gtt_start = rdev->mc.gtt_location;
  154. rdev->mc.gtt_end = rdev->mc.gtt_location + rdev->mc.gtt_size - 1;
  155. DRM_INFO("radeon: VRAM %uM\n", (unsigned)(rdev->mc.mc_vram_size >> 20));
  156. DRM_INFO("radeon: VRAM from 0x%08X to 0x%08X\n",
  157. (unsigned)rdev->mc.vram_location,
  158. (unsigned)(rdev->mc.vram_location + rdev->mc.mc_vram_size - 1));
  159. DRM_INFO("radeon: GTT %uM\n", (unsigned)(rdev->mc.gtt_size >> 20));
  160. DRM_INFO("radeon: GTT from 0x%08X to 0x%08X\n",
  161. (unsigned)rdev->mc.gtt_location,
  162. (unsigned)(rdev->mc.gtt_location + rdev->mc.gtt_size - 1));
  163. return 0;
  164. }
  165. /*
  166. * GPU helpers function.
  167. */
  168. bool radeon_card_posted(struct radeon_device *rdev)
  169. {
  170. uint32_t reg;
  171. /* first check CRTCs */
  172. if (ASIC_IS_AVIVO(rdev)) {
  173. reg = RREG32(AVIVO_D1CRTC_CONTROL) |
  174. RREG32(AVIVO_D2CRTC_CONTROL);
  175. if (reg & AVIVO_CRTC_EN) {
  176. return true;
  177. }
  178. } else {
  179. reg = RREG32(RADEON_CRTC_GEN_CNTL) |
  180. RREG32(RADEON_CRTC2_GEN_CNTL);
  181. if (reg & RADEON_CRTC_EN) {
  182. return true;
  183. }
  184. }
  185. /* then check MEM_SIZE, in case the crtcs are off */
  186. if (rdev->family >= CHIP_R600)
  187. reg = RREG32(R600_CONFIG_MEMSIZE);
  188. else
  189. reg = RREG32(RADEON_CONFIG_MEMSIZE);
  190. if (reg)
  191. return true;
  192. return false;
  193. }
  194. bool radeon_boot_test_post_card(struct radeon_device *rdev)
  195. {
  196. if (radeon_card_posted(rdev))
  197. return true;
  198. if (rdev->bios) {
  199. DRM_INFO("GPU not posted. posting now...\n");
  200. if (rdev->is_atom_bios)
  201. atom_asic_init(rdev->mode_info.atom_context);
  202. else
  203. radeon_combios_asic_init(rdev->ddev);
  204. return true;
  205. } else {
  206. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  207. return false;
  208. }
  209. }
  210. int radeon_dummy_page_init(struct radeon_device *rdev)
  211. {
  212. rdev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO);
  213. if (rdev->dummy_page.page == NULL)
  214. return -ENOMEM;
  215. rdev->dummy_page.addr = pci_map_page(rdev->pdev, rdev->dummy_page.page,
  216. 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  217. if (!rdev->dummy_page.addr) {
  218. __free_page(rdev->dummy_page.page);
  219. rdev->dummy_page.page = NULL;
  220. return -ENOMEM;
  221. }
  222. return 0;
  223. }
  224. void radeon_dummy_page_fini(struct radeon_device *rdev)
  225. {
  226. if (rdev->dummy_page.page == NULL)
  227. return;
  228. pci_unmap_page(rdev->pdev, rdev->dummy_page.addr,
  229. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  230. __free_page(rdev->dummy_page.page);
  231. rdev->dummy_page.page = NULL;
  232. }
  233. /*
  234. * Registers accessors functions.
  235. */
  236. uint32_t radeon_invalid_rreg(struct radeon_device *rdev, uint32_t reg)
  237. {
  238. DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
  239. BUG_ON(1);
  240. return 0;
  241. }
  242. void radeon_invalid_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  243. {
  244. DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
  245. reg, v);
  246. BUG_ON(1);
  247. }
  248. void radeon_register_accessor_init(struct radeon_device *rdev)
  249. {
  250. rdev->mc_rreg = &radeon_invalid_rreg;
  251. rdev->mc_wreg = &radeon_invalid_wreg;
  252. rdev->pll_rreg = &radeon_invalid_rreg;
  253. rdev->pll_wreg = &radeon_invalid_wreg;
  254. rdev->pciep_rreg = &radeon_invalid_rreg;
  255. rdev->pciep_wreg = &radeon_invalid_wreg;
  256. /* Don't change order as we are overridding accessor. */
  257. if (rdev->family < CHIP_RV515) {
  258. rdev->pcie_reg_mask = 0xff;
  259. } else {
  260. rdev->pcie_reg_mask = 0x7ff;
  261. }
  262. /* FIXME: not sure here */
  263. if (rdev->family <= CHIP_R580) {
  264. rdev->pll_rreg = &r100_pll_rreg;
  265. rdev->pll_wreg = &r100_pll_wreg;
  266. }
  267. if (rdev->family >= CHIP_R420) {
  268. rdev->mc_rreg = &r420_mc_rreg;
  269. rdev->mc_wreg = &r420_mc_wreg;
  270. }
  271. if (rdev->family >= CHIP_RV515) {
  272. rdev->mc_rreg = &rv515_mc_rreg;
  273. rdev->mc_wreg = &rv515_mc_wreg;
  274. }
  275. if (rdev->family == CHIP_RS400 || rdev->family == CHIP_RS480) {
  276. rdev->mc_rreg = &rs400_mc_rreg;
  277. rdev->mc_wreg = &rs400_mc_wreg;
  278. }
  279. if (rdev->family == CHIP_RS690 || rdev->family == CHIP_RS740) {
  280. rdev->mc_rreg = &rs690_mc_rreg;
  281. rdev->mc_wreg = &rs690_mc_wreg;
  282. }
  283. if (rdev->family == CHIP_RS600) {
  284. rdev->mc_rreg = &rs600_mc_rreg;
  285. rdev->mc_wreg = &rs600_mc_wreg;
  286. }
  287. if (rdev->family >= CHIP_R600) {
  288. rdev->pciep_rreg = &r600_pciep_rreg;
  289. rdev->pciep_wreg = &r600_pciep_wreg;
  290. }
  291. }
  292. /*
  293. * ASIC
  294. */
  295. int radeon_asic_init(struct radeon_device *rdev)
  296. {
  297. radeon_register_accessor_init(rdev);
  298. switch (rdev->family) {
  299. case CHIP_R100:
  300. case CHIP_RV100:
  301. case CHIP_RS100:
  302. case CHIP_RV200:
  303. case CHIP_RS200:
  304. case CHIP_R200:
  305. case CHIP_RV250:
  306. case CHIP_RS300:
  307. case CHIP_RV280:
  308. rdev->asic = &r100_asic;
  309. break;
  310. case CHIP_R300:
  311. case CHIP_R350:
  312. case CHIP_RV350:
  313. case CHIP_RV380:
  314. rdev->asic = &r300_asic;
  315. if (rdev->flags & RADEON_IS_PCIE) {
  316. rdev->asic->gart_tlb_flush = &rv370_pcie_gart_tlb_flush;
  317. rdev->asic->gart_set_page = &rv370_pcie_gart_set_page;
  318. }
  319. break;
  320. case CHIP_R420:
  321. case CHIP_R423:
  322. case CHIP_RV410:
  323. rdev->asic = &r420_asic;
  324. break;
  325. case CHIP_RS400:
  326. case CHIP_RS480:
  327. rdev->asic = &rs400_asic;
  328. break;
  329. case CHIP_RS600:
  330. rdev->asic = &rs600_asic;
  331. break;
  332. case CHIP_RS690:
  333. case CHIP_RS740:
  334. rdev->asic = &rs690_asic;
  335. break;
  336. case CHIP_RV515:
  337. rdev->asic = &rv515_asic;
  338. break;
  339. case CHIP_R520:
  340. case CHIP_RV530:
  341. case CHIP_RV560:
  342. case CHIP_RV570:
  343. case CHIP_R580:
  344. rdev->asic = &r520_asic;
  345. break;
  346. case CHIP_R600:
  347. case CHIP_RV610:
  348. case CHIP_RV630:
  349. case CHIP_RV620:
  350. case CHIP_RV635:
  351. case CHIP_RV670:
  352. case CHIP_RS780:
  353. case CHIP_RS880:
  354. rdev->asic = &r600_asic;
  355. break;
  356. case CHIP_RV770:
  357. case CHIP_RV730:
  358. case CHIP_RV710:
  359. case CHIP_RV740:
  360. rdev->asic = &rv770_asic;
  361. break;
  362. default:
  363. /* FIXME: not supported yet */
  364. return -EINVAL;
  365. }
  366. if (rdev->flags & RADEON_IS_IGP) {
  367. rdev->asic->get_memory_clock = NULL;
  368. rdev->asic->set_memory_clock = NULL;
  369. }
  370. return 0;
  371. }
  372. /*
  373. * Wrapper around modesetting bits.
  374. */
  375. int radeon_clocks_init(struct radeon_device *rdev)
  376. {
  377. int r;
  378. r = radeon_static_clocks_init(rdev->ddev);
  379. if (r) {
  380. return r;
  381. }
  382. DRM_INFO("Clocks initialized !\n");
  383. return 0;
  384. }
  385. void radeon_clocks_fini(struct radeon_device *rdev)
  386. {
  387. }
  388. /* ATOM accessor methods */
  389. static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
  390. {
  391. struct radeon_device *rdev = info->dev->dev_private;
  392. uint32_t r;
  393. r = rdev->pll_rreg(rdev, reg);
  394. return r;
  395. }
  396. static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
  397. {
  398. struct radeon_device *rdev = info->dev->dev_private;
  399. rdev->pll_wreg(rdev, reg, val);
  400. }
  401. static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
  402. {
  403. struct radeon_device *rdev = info->dev->dev_private;
  404. uint32_t r;
  405. r = rdev->mc_rreg(rdev, reg);
  406. return r;
  407. }
  408. static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
  409. {
  410. struct radeon_device *rdev = info->dev->dev_private;
  411. rdev->mc_wreg(rdev, reg, val);
  412. }
  413. static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
  414. {
  415. struct radeon_device *rdev = info->dev->dev_private;
  416. WREG32(reg*4, val);
  417. }
  418. static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
  419. {
  420. struct radeon_device *rdev = info->dev->dev_private;
  421. uint32_t r;
  422. r = RREG32(reg*4);
  423. return r;
  424. }
  425. int radeon_atombios_init(struct radeon_device *rdev)
  426. {
  427. struct card_info *atom_card_info =
  428. kzalloc(sizeof(struct card_info), GFP_KERNEL);
  429. if (!atom_card_info)
  430. return -ENOMEM;
  431. rdev->mode_info.atom_card_info = atom_card_info;
  432. atom_card_info->dev = rdev->ddev;
  433. atom_card_info->reg_read = cail_reg_read;
  434. atom_card_info->reg_write = cail_reg_write;
  435. atom_card_info->mc_read = cail_mc_read;
  436. atom_card_info->mc_write = cail_mc_write;
  437. atom_card_info->pll_read = cail_pll_read;
  438. atom_card_info->pll_write = cail_pll_write;
  439. rdev->mode_info.atom_context = atom_parse(atom_card_info, rdev->bios);
  440. mutex_init(&rdev->mode_info.atom_context->mutex);
  441. radeon_atom_initialize_bios_scratch_regs(rdev->ddev);
  442. atom_allocate_fb_scratch(rdev->mode_info.atom_context);
  443. return 0;
  444. }
  445. void radeon_atombios_fini(struct radeon_device *rdev)
  446. {
  447. if (rdev->mode_info.atom_context) {
  448. kfree(rdev->mode_info.atom_context->scratch);
  449. kfree(rdev->mode_info.atom_context);
  450. }
  451. kfree(rdev->mode_info.atom_card_info);
  452. }
  453. int radeon_combios_init(struct radeon_device *rdev)
  454. {
  455. radeon_combios_initialize_bios_scratch_regs(rdev->ddev);
  456. return 0;
  457. }
  458. void radeon_combios_fini(struct radeon_device *rdev)
  459. {
  460. }
  461. /* if we get transitioned to only one device, tak VGA back */
  462. static unsigned int radeon_vga_set_decode(void *cookie, bool state)
  463. {
  464. struct radeon_device *rdev = cookie;
  465. radeon_vga_set_state(rdev, state);
  466. if (state)
  467. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  468. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  469. else
  470. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  471. }
  472. void radeon_agp_disable(struct radeon_device *rdev)
  473. {
  474. rdev->flags &= ~RADEON_IS_AGP;
  475. if (rdev->family >= CHIP_R600) {
  476. DRM_INFO("Forcing AGP to PCIE mode\n");
  477. rdev->flags |= RADEON_IS_PCIE;
  478. } else if (rdev->family >= CHIP_RV515 ||
  479. rdev->family == CHIP_RV380 ||
  480. rdev->family == CHIP_RV410 ||
  481. rdev->family == CHIP_R423) {
  482. DRM_INFO("Forcing AGP to PCIE mode\n");
  483. rdev->flags |= RADEON_IS_PCIE;
  484. rdev->asic->gart_tlb_flush = &rv370_pcie_gart_tlb_flush;
  485. rdev->asic->gart_set_page = &rv370_pcie_gart_set_page;
  486. } else {
  487. DRM_INFO("Forcing AGP to PCI mode\n");
  488. rdev->flags |= RADEON_IS_PCI;
  489. rdev->asic->gart_tlb_flush = &r100_pci_gart_tlb_flush;
  490. rdev->asic->gart_set_page = &r100_pci_gart_set_page;
  491. }
  492. }
  493. void radeon_check_arguments(struct radeon_device *rdev)
  494. {
  495. /* vramlimit must be a power of two */
  496. switch (radeon_vram_limit) {
  497. case 0:
  498. case 4:
  499. case 8:
  500. case 16:
  501. case 32:
  502. case 64:
  503. case 128:
  504. case 256:
  505. case 512:
  506. case 1024:
  507. case 2048:
  508. case 4096:
  509. break;
  510. default:
  511. dev_warn(rdev->dev, "vram limit (%d) must be a power of 2\n",
  512. radeon_vram_limit);
  513. radeon_vram_limit = 0;
  514. break;
  515. }
  516. radeon_vram_limit = radeon_vram_limit << 20;
  517. /* gtt size must be power of two and greater or equal to 32M */
  518. switch (radeon_gart_size) {
  519. case 4:
  520. case 8:
  521. case 16:
  522. dev_warn(rdev->dev, "gart size (%d) too small forcing to 512M\n",
  523. radeon_gart_size);
  524. radeon_gart_size = 512;
  525. break;
  526. case 32:
  527. case 64:
  528. case 128:
  529. case 256:
  530. case 512:
  531. case 1024:
  532. case 2048:
  533. case 4096:
  534. break;
  535. default:
  536. dev_warn(rdev->dev, "gart size (%d) must be a power of 2\n",
  537. radeon_gart_size);
  538. radeon_gart_size = 512;
  539. break;
  540. }
  541. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  542. /* AGP mode can only be -1, 1, 2, 4, 8 */
  543. switch (radeon_agpmode) {
  544. case -1:
  545. case 0:
  546. case 1:
  547. case 2:
  548. case 4:
  549. case 8:
  550. break;
  551. default:
  552. dev_warn(rdev->dev, "invalid AGP mode %d (valid mode: "
  553. "-1, 0, 1, 2, 4, 8)\n", radeon_agpmode);
  554. radeon_agpmode = 0;
  555. break;
  556. }
  557. }
  558. int radeon_device_init(struct radeon_device *rdev,
  559. struct drm_device *ddev,
  560. struct pci_dev *pdev,
  561. uint32_t flags)
  562. {
  563. int r;
  564. int dma_bits;
  565. DRM_INFO("radeon: Initializing kernel modesetting.\n");
  566. rdev->shutdown = false;
  567. rdev->dev = &pdev->dev;
  568. rdev->ddev = ddev;
  569. rdev->pdev = pdev;
  570. rdev->flags = flags;
  571. rdev->family = flags & RADEON_FAMILY_MASK;
  572. rdev->is_atom_bios = false;
  573. rdev->usec_timeout = RADEON_MAX_USEC_TIMEOUT;
  574. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  575. rdev->gpu_lockup = false;
  576. rdev->accel_working = false;
  577. /* mutex initialization are all done here so we
  578. * can recall function without having locking issues */
  579. mutex_init(&rdev->cs_mutex);
  580. mutex_init(&rdev->ib_pool.mutex);
  581. mutex_init(&rdev->cp.mutex);
  582. if (rdev->family >= CHIP_R600)
  583. spin_lock_init(&rdev->ih.lock);
  584. mutex_init(&rdev->gem.mutex);
  585. rwlock_init(&rdev->fence_drv.lock);
  586. INIT_LIST_HEAD(&rdev->gem.objects);
  587. /* setup workqueue */
  588. rdev->wq = create_workqueue("radeon");
  589. if (rdev->wq == NULL)
  590. return -ENOMEM;
  591. /* Set asic functions */
  592. r = radeon_asic_init(rdev);
  593. if (r)
  594. return r;
  595. radeon_check_arguments(rdev);
  596. if (rdev->flags & RADEON_IS_AGP && radeon_agpmode == -1) {
  597. radeon_agp_disable(rdev);
  598. }
  599. /* set DMA mask + need_dma32 flags.
  600. * PCIE - can handle 40-bits.
  601. * IGP - can handle 40-bits (in theory)
  602. * AGP - generally dma32 is safest
  603. * PCI - only dma32
  604. */
  605. rdev->need_dma32 = false;
  606. if (rdev->flags & RADEON_IS_AGP)
  607. rdev->need_dma32 = true;
  608. if (rdev->flags & RADEON_IS_PCI)
  609. rdev->need_dma32 = true;
  610. dma_bits = rdev->need_dma32 ? 32 : 40;
  611. r = pci_set_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits));
  612. if (r) {
  613. printk(KERN_WARNING "radeon: No suitable DMA available.\n");
  614. }
  615. /* Registers mapping */
  616. /* TODO: block userspace mapping of io register */
  617. rdev->rmmio_base = drm_get_resource_start(rdev->ddev, 2);
  618. rdev->rmmio_size = drm_get_resource_len(rdev->ddev, 2);
  619. rdev->rmmio = ioremap(rdev->rmmio_base, rdev->rmmio_size);
  620. if (rdev->rmmio == NULL) {
  621. return -ENOMEM;
  622. }
  623. DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)rdev->rmmio_base);
  624. DRM_INFO("register mmio size: %u\n", (unsigned)rdev->rmmio_size);
  625. /* if we have > 1 VGA cards, then disable the radeon VGA resources */
  626. /* this will fail for cards that aren't VGA class devices, just
  627. * ignore it */
  628. vga_client_register(rdev->pdev, rdev, NULL, radeon_vga_set_decode);
  629. r = radeon_init(rdev);
  630. if (r)
  631. return r;
  632. if (rdev->flags & RADEON_IS_AGP && !rdev->accel_working) {
  633. /* Acceleration not working on AGP card try again
  634. * with fallback to PCI or PCIE GART
  635. */
  636. radeon_gpu_reset(rdev);
  637. radeon_fini(rdev);
  638. radeon_agp_disable(rdev);
  639. r = radeon_init(rdev);
  640. if (r)
  641. return r;
  642. }
  643. if (radeon_testing) {
  644. radeon_test_moves(rdev);
  645. }
  646. if (radeon_benchmarking) {
  647. radeon_benchmark(rdev);
  648. }
  649. return 0;
  650. }
  651. void radeon_device_fini(struct radeon_device *rdev)
  652. {
  653. DRM_INFO("radeon: finishing device.\n");
  654. rdev->shutdown = true;
  655. radeon_fini(rdev);
  656. destroy_workqueue(rdev->wq);
  657. vga_client_register(rdev->pdev, NULL, NULL, NULL);
  658. iounmap(rdev->rmmio);
  659. rdev->rmmio = NULL;
  660. }
  661. /*
  662. * Suspend & resume.
  663. */
  664. int radeon_suspend_kms(struct drm_device *dev, pm_message_t state)
  665. {
  666. struct radeon_device *rdev;
  667. struct drm_crtc *crtc;
  668. int r;
  669. if (dev == NULL || dev->dev_private == NULL) {
  670. return -ENODEV;
  671. }
  672. if (state.event == PM_EVENT_PRETHAW) {
  673. return 0;
  674. }
  675. rdev = dev->dev_private;
  676. /* unpin the front buffers */
  677. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  678. struct radeon_framebuffer *rfb = to_radeon_framebuffer(crtc->fb);
  679. struct radeon_bo *robj;
  680. if (rfb == NULL || rfb->obj == NULL) {
  681. continue;
  682. }
  683. robj = rfb->obj->driver_private;
  684. if (robj != rdev->fbdev_rbo) {
  685. r = radeon_bo_reserve(robj, false);
  686. if (unlikely(r == 0)) {
  687. radeon_bo_unpin(robj);
  688. radeon_bo_unreserve(robj);
  689. }
  690. }
  691. }
  692. /* evict vram memory */
  693. radeon_bo_evict_vram(rdev);
  694. /* wait for gpu to finish processing current batch */
  695. radeon_fence_wait_last(rdev);
  696. radeon_save_bios_scratch_regs(rdev);
  697. radeon_suspend(rdev);
  698. radeon_hpd_fini(rdev);
  699. /* evict remaining vram memory */
  700. radeon_bo_evict_vram(rdev);
  701. pci_save_state(dev->pdev);
  702. if (state.event == PM_EVENT_SUSPEND) {
  703. /* Shut down the device */
  704. pci_disable_device(dev->pdev);
  705. pci_set_power_state(dev->pdev, PCI_D3hot);
  706. }
  707. acquire_console_sem();
  708. fb_set_suspend(rdev->fbdev_info, 1);
  709. release_console_sem();
  710. return 0;
  711. }
  712. int radeon_resume_kms(struct drm_device *dev)
  713. {
  714. struct radeon_device *rdev = dev->dev_private;
  715. acquire_console_sem();
  716. pci_set_power_state(dev->pdev, PCI_D0);
  717. pci_restore_state(dev->pdev);
  718. if (pci_enable_device(dev->pdev)) {
  719. release_console_sem();
  720. return -1;
  721. }
  722. pci_set_master(dev->pdev);
  723. /* resume AGP if in use */
  724. radeon_agp_resume(rdev);
  725. radeon_resume(rdev);
  726. radeon_restore_bios_scratch_regs(rdev);
  727. fb_set_suspend(rdev->fbdev_info, 0);
  728. release_console_sem();
  729. /* reset hpd state */
  730. radeon_hpd_init(rdev);
  731. /* blat the mode back in */
  732. drm_helper_resume_force_mode(dev);
  733. return 0;
  734. }
  735. /*
  736. * Debugfs
  737. */
  738. struct radeon_debugfs {
  739. struct drm_info_list *files;
  740. unsigned num_files;
  741. };
  742. static struct radeon_debugfs _radeon_debugfs[RADEON_DEBUGFS_MAX_NUM_FILES];
  743. static unsigned _radeon_debugfs_count = 0;
  744. int radeon_debugfs_add_files(struct radeon_device *rdev,
  745. struct drm_info_list *files,
  746. unsigned nfiles)
  747. {
  748. unsigned i;
  749. for (i = 0; i < _radeon_debugfs_count; i++) {
  750. if (_radeon_debugfs[i].files == files) {
  751. /* Already registered */
  752. return 0;
  753. }
  754. }
  755. if ((_radeon_debugfs_count + nfiles) > RADEON_DEBUGFS_MAX_NUM_FILES) {
  756. DRM_ERROR("Reached maximum number of debugfs files.\n");
  757. DRM_ERROR("Report so we increase RADEON_DEBUGFS_MAX_NUM_FILES.\n");
  758. return -EINVAL;
  759. }
  760. _radeon_debugfs[_radeon_debugfs_count].files = files;
  761. _radeon_debugfs[_radeon_debugfs_count].num_files = nfiles;
  762. _radeon_debugfs_count++;
  763. #if defined(CONFIG_DEBUG_FS)
  764. drm_debugfs_create_files(files, nfiles,
  765. rdev->ddev->control->debugfs_root,
  766. rdev->ddev->control);
  767. drm_debugfs_create_files(files, nfiles,
  768. rdev->ddev->primary->debugfs_root,
  769. rdev->ddev->primary);
  770. #endif
  771. return 0;
  772. }
  773. #if defined(CONFIG_DEBUG_FS)
  774. int radeon_debugfs_init(struct drm_minor *minor)
  775. {
  776. return 0;
  777. }
  778. void radeon_debugfs_cleanup(struct drm_minor *minor)
  779. {
  780. unsigned i;
  781. for (i = 0; i < _radeon_debugfs_count; i++) {
  782. drm_debugfs_remove_files(_radeon_debugfs[i].files,
  783. _radeon_debugfs[i].num_files, minor);
  784. }
  785. }
  786. #endif