radeon_bios.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include "drmP.h"
  29. #include "radeon_reg.h"
  30. #include "radeon.h"
  31. #include "atom.h"
  32. /*
  33. * BIOS.
  34. */
  35. /* If you boot an IGP board with a discrete card as the primary,
  36. * the IGP rom is not accessible via the rom bar as the IGP rom is
  37. * part of the system bios. On boot, the system bios puts a
  38. * copy of the igp rom at the start of vram if a discrete card is
  39. * present.
  40. */
  41. static bool igp_read_bios_from_vram(struct radeon_device *rdev)
  42. {
  43. uint8_t __iomem *bios;
  44. resource_size_t vram_base;
  45. resource_size_t size = 256 * 1024; /* ??? */
  46. rdev->bios = NULL;
  47. vram_base = drm_get_resource_start(rdev->ddev, 0);
  48. bios = ioremap(vram_base, size);
  49. if (!bios) {
  50. return false;
  51. }
  52. if (size == 0 || bios[0] != 0x55 || bios[1] != 0xaa) {
  53. iounmap(bios);
  54. return false;
  55. }
  56. rdev->bios = kmalloc(size, GFP_KERNEL);
  57. if (rdev->bios == NULL) {
  58. iounmap(bios);
  59. return false;
  60. }
  61. memcpy(rdev->bios, bios, size);
  62. iounmap(bios);
  63. return true;
  64. }
  65. static bool radeon_read_bios(struct radeon_device *rdev)
  66. {
  67. uint8_t __iomem *bios;
  68. size_t size;
  69. rdev->bios = NULL;
  70. /* XXX: some cards may return 0 for rom size? ddx has a workaround */
  71. bios = pci_map_rom(rdev->pdev, &size);
  72. if (!bios) {
  73. return false;
  74. }
  75. if (size == 0 || bios[0] != 0x55 || bios[1] != 0xaa) {
  76. pci_unmap_rom(rdev->pdev, bios);
  77. return false;
  78. }
  79. rdev->bios = kmalloc(size, GFP_KERNEL);
  80. if (rdev->bios == NULL) {
  81. pci_unmap_rom(rdev->pdev, bios);
  82. return false;
  83. }
  84. memcpy(rdev->bios, bios, size);
  85. pci_unmap_rom(rdev->pdev, bios);
  86. return true;
  87. }
  88. static bool r700_read_disabled_bios(struct radeon_device *rdev)
  89. {
  90. uint32_t viph_control;
  91. uint32_t bus_cntl;
  92. uint32_t d1vga_control;
  93. uint32_t d2vga_control;
  94. uint32_t vga_render_control;
  95. uint32_t rom_cntl;
  96. uint32_t cg_spll_func_cntl = 0;
  97. uint32_t cg_spll_status;
  98. bool r;
  99. viph_control = RREG32(RADEON_VIPH_CONTROL);
  100. bus_cntl = RREG32(RADEON_BUS_CNTL);
  101. d1vga_control = RREG32(AVIVO_D1VGA_CONTROL);
  102. d2vga_control = RREG32(AVIVO_D2VGA_CONTROL);
  103. vga_render_control = RREG32(AVIVO_VGA_RENDER_CONTROL);
  104. rom_cntl = RREG32(R600_ROM_CNTL);
  105. /* disable VIP */
  106. WREG32(RADEON_VIPH_CONTROL, (viph_control & ~RADEON_VIPH_EN));
  107. /* enable the rom */
  108. WREG32(RADEON_BUS_CNTL, (bus_cntl & ~RADEON_BUS_BIOS_DIS_ROM));
  109. /* Disable VGA mode */
  110. WREG32(AVIVO_D1VGA_CONTROL,
  111. (d1vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
  112. AVIVO_DVGA_CONTROL_TIMING_SELECT)));
  113. WREG32(AVIVO_D2VGA_CONTROL,
  114. (d2vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
  115. AVIVO_DVGA_CONTROL_TIMING_SELECT)));
  116. WREG32(AVIVO_VGA_RENDER_CONTROL,
  117. (vga_render_control & ~AVIVO_VGA_VSTATUS_CNTL_MASK));
  118. if (rdev->family == CHIP_RV730) {
  119. cg_spll_func_cntl = RREG32(R600_CG_SPLL_FUNC_CNTL);
  120. /* enable bypass mode */
  121. WREG32(R600_CG_SPLL_FUNC_CNTL, (cg_spll_func_cntl |
  122. R600_SPLL_BYPASS_EN));
  123. /* wait for SPLL_CHG_STATUS to change to 1 */
  124. cg_spll_status = 0;
  125. while (!(cg_spll_status & R600_SPLL_CHG_STATUS))
  126. cg_spll_status = RREG32(R600_CG_SPLL_STATUS);
  127. WREG32(R600_ROM_CNTL, (rom_cntl & ~R600_SCK_OVERWRITE));
  128. } else
  129. WREG32(R600_ROM_CNTL, (rom_cntl | R600_SCK_OVERWRITE));
  130. r = radeon_read_bios(rdev);
  131. /* restore regs */
  132. if (rdev->family == CHIP_RV730) {
  133. WREG32(R600_CG_SPLL_FUNC_CNTL, cg_spll_func_cntl);
  134. /* wait for SPLL_CHG_STATUS to change to 1 */
  135. cg_spll_status = 0;
  136. while (!(cg_spll_status & R600_SPLL_CHG_STATUS))
  137. cg_spll_status = RREG32(R600_CG_SPLL_STATUS);
  138. }
  139. WREG32(RADEON_VIPH_CONTROL, viph_control);
  140. WREG32(RADEON_BUS_CNTL, bus_cntl);
  141. WREG32(AVIVO_D1VGA_CONTROL, d1vga_control);
  142. WREG32(AVIVO_D2VGA_CONTROL, d2vga_control);
  143. WREG32(AVIVO_VGA_RENDER_CONTROL, vga_render_control);
  144. WREG32(R600_ROM_CNTL, rom_cntl);
  145. return r;
  146. }
  147. static bool r600_read_disabled_bios(struct radeon_device *rdev)
  148. {
  149. uint32_t viph_control;
  150. uint32_t bus_cntl;
  151. uint32_t d1vga_control;
  152. uint32_t d2vga_control;
  153. uint32_t vga_render_control;
  154. uint32_t rom_cntl;
  155. uint32_t general_pwrmgt;
  156. uint32_t low_vid_lower_gpio_cntl;
  157. uint32_t medium_vid_lower_gpio_cntl;
  158. uint32_t high_vid_lower_gpio_cntl;
  159. uint32_t ctxsw_vid_lower_gpio_cntl;
  160. uint32_t lower_gpio_enable;
  161. bool r;
  162. viph_control = RREG32(RADEON_VIPH_CONTROL);
  163. bus_cntl = RREG32(RADEON_BUS_CNTL);
  164. d1vga_control = RREG32(AVIVO_D1VGA_CONTROL);
  165. d2vga_control = RREG32(AVIVO_D2VGA_CONTROL);
  166. vga_render_control = RREG32(AVIVO_VGA_RENDER_CONTROL);
  167. rom_cntl = RREG32(R600_ROM_CNTL);
  168. general_pwrmgt = RREG32(R600_GENERAL_PWRMGT);
  169. low_vid_lower_gpio_cntl = RREG32(R600_LOW_VID_LOWER_GPIO_CNTL);
  170. medium_vid_lower_gpio_cntl = RREG32(R600_MEDIUM_VID_LOWER_GPIO_CNTL);
  171. high_vid_lower_gpio_cntl = RREG32(R600_HIGH_VID_LOWER_GPIO_CNTL);
  172. ctxsw_vid_lower_gpio_cntl = RREG32(R600_CTXSW_VID_LOWER_GPIO_CNTL);
  173. lower_gpio_enable = RREG32(R600_LOWER_GPIO_ENABLE);
  174. /* disable VIP */
  175. WREG32(RADEON_VIPH_CONTROL, (viph_control & ~RADEON_VIPH_EN));
  176. /* enable the rom */
  177. WREG32(RADEON_BUS_CNTL, (bus_cntl & ~RADEON_BUS_BIOS_DIS_ROM));
  178. /* Disable VGA mode */
  179. WREG32(AVIVO_D1VGA_CONTROL,
  180. (d1vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
  181. AVIVO_DVGA_CONTROL_TIMING_SELECT)));
  182. WREG32(AVIVO_D2VGA_CONTROL,
  183. (d2vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
  184. AVIVO_DVGA_CONTROL_TIMING_SELECT)));
  185. WREG32(AVIVO_VGA_RENDER_CONTROL,
  186. (vga_render_control & ~AVIVO_VGA_VSTATUS_CNTL_MASK));
  187. WREG32(R600_ROM_CNTL,
  188. ((rom_cntl & ~R600_SCK_PRESCALE_CRYSTAL_CLK_MASK) |
  189. (1 << R600_SCK_PRESCALE_CRYSTAL_CLK_SHIFT) |
  190. R600_SCK_OVERWRITE));
  191. WREG32(R600_GENERAL_PWRMGT, (general_pwrmgt & ~R600_OPEN_DRAIN_PADS));
  192. WREG32(R600_LOW_VID_LOWER_GPIO_CNTL,
  193. (low_vid_lower_gpio_cntl & ~0x400));
  194. WREG32(R600_MEDIUM_VID_LOWER_GPIO_CNTL,
  195. (medium_vid_lower_gpio_cntl & ~0x400));
  196. WREG32(R600_HIGH_VID_LOWER_GPIO_CNTL,
  197. (high_vid_lower_gpio_cntl & ~0x400));
  198. WREG32(R600_CTXSW_VID_LOWER_GPIO_CNTL,
  199. (ctxsw_vid_lower_gpio_cntl & ~0x400));
  200. WREG32(R600_LOWER_GPIO_ENABLE, (lower_gpio_enable | 0x400));
  201. r = radeon_read_bios(rdev);
  202. /* restore regs */
  203. WREG32(RADEON_VIPH_CONTROL, viph_control);
  204. WREG32(RADEON_BUS_CNTL, bus_cntl);
  205. WREG32(AVIVO_D1VGA_CONTROL, d1vga_control);
  206. WREG32(AVIVO_D2VGA_CONTROL, d2vga_control);
  207. WREG32(AVIVO_VGA_RENDER_CONTROL, vga_render_control);
  208. WREG32(R600_ROM_CNTL, rom_cntl);
  209. WREG32(R600_GENERAL_PWRMGT, general_pwrmgt);
  210. WREG32(R600_LOW_VID_LOWER_GPIO_CNTL, low_vid_lower_gpio_cntl);
  211. WREG32(R600_MEDIUM_VID_LOWER_GPIO_CNTL, medium_vid_lower_gpio_cntl);
  212. WREG32(R600_HIGH_VID_LOWER_GPIO_CNTL, high_vid_lower_gpio_cntl);
  213. WREG32(R600_CTXSW_VID_LOWER_GPIO_CNTL, ctxsw_vid_lower_gpio_cntl);
  214. WREG32(R600_LOWER_GPIO_ENABLE, lower_gpio_enable);
  215. return r;
  216. }
  217. static bool avivo_read_disabled_bios(struct radeon_device *rdev)
  218. {
  219. uint32_t seprom_cntl1;
  220. uint32_t viph_control;
  221. uint32_t bus_cntl;
  222. uint32_t d1vga_control;
  223. uint32_t d2vga_control;
  224. uint32_t vga_render_control;
  225. uint32_t gpiopad_a;
  226. uint32_t gpiopad_en;
  227. uint32_t gpiopad_mask;
  228. bool r;
  229. seprom_cntl1 = RREG32(RADEON_SEPROM_CNTL1);
  230. viph_control = RREG32(RADEON_VIPH_CONTROL);
  231. bus_cntl = RREG32(RADEON_BUS_CNTL);
  232. d1vga_control = RREG32(AVIVO_D1VGA_CONTROL);
  233. d2vga_control = RREG32(AVIVO_D2VGA_CONTROL);
  234. vga_render_control = RREG32(AVIVO_VGA_RENDER_CONTROL);
  235. gpiopad_a = RREG32(RADEON_GPIOPAD_A);
  236. gpiopad_en = RREG32(RADEON_GPIOPAD_EN);
  237. gpiopad_mask = RREG32(RADEON_GPIOPAD_MASK);
  238. WREG32(RADEON_SEPROM_CNTL1,
  239. ((seprom_cntl1 & ~RADEON_SCK_PRESCALE_MASK) |
  240. (0xc << RADEON_SCK_PRESCALE_SHIFT)));
  241. WREG32(RADEON_GPIOPAD_A, 0);
  242. WREG32(RADEON_GPIOPAD_EN, 0);
  243. WREG32(RADEON_GPIOPAD_MASK, 0);
  244. /* disable VIP */
  245. WREG32(RADEON_VIPH_CONTROL, (viph_control & ~RADEON_VIPH_EN));
  246. /* enable the rom */
  247. WREG32(RADEON_BUS_CNTL, (bus_cntl & ~RADEON_BUS_BIOS_DIS_ROM));
  248. /* Disable VGA mode */
  249. WREG32(AVIVO_D1VGA_CONTROL,
  250. (d1vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
  251. AVIVO_DVGA_CONTROL_TIMING_SELECT)));
  252. WREG32(AVIVO_D2VGA_CONTROL,
  253. (d2vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
  254. AVIVO_DVGA_CONTROL_TIMING_SELECT)));
  255. WREG32(AVIVO_VGA_RENDER_CONTROL,
  256. (vga_render_control & ~AVIVO_VGA_VSTATUS_CNTL_MASK));
  257. r = radeon_read_bios(rdev);
  258. /* restore regs */
  259. WREG32(RADEON_SEPROM_CNTL1, seprom_cntl1);
  260. WREG32(RADEON_VIPH_CONTROL, viph_control);
  261. WREG32(RADEON_BUS_CNTL, bus_cntl);
  262. WREG32(AVIVO_D1VGA_CONTROL, d1vga_control);
  263. WREG32(AVIVO_D2VGA_CONTROL, d2vga_control);
  264. WREG32(AVIVO_VGA_RENDER_CONTROL, vga_render_control);
  265. WREG32(RADEON_GPIOPAD_A, gpiopad_a);
  266. WREG32(RADEON_GPIOPAD_EN, gpiopad_en);
  267. WREG32(RADEON_GPIOPAD_MASK, gpiopad_mask);
  268. return r;
  269. }
  270. static bool legacy_read_disabled_bios(struct radeon_device *rdev)
  271. {
  272. uint32_t seprom_cntl1;
  273. uint32_t viph_control;
  274. uint32_t bus_cntl;
  275. uint32_t crtc_gen_cntl;
  276. uint32_t crtc2_gen_cntl;
  277. uint32_t crtc_ext_cntl;
  278. uint32_t fp2_gen_cntl;
  279. bool r;
  280. seprom_cntl1 = RREG32(RADEON_SEPROM_CNTL1);
  281. viph_control = RREG32(RADEON_VIPH_CONTROL);
  282. bus_cntl = RREG32(RADEON_BUS_CNTL);
  283. crtc_gen_cntl = RREG32(RADEON_CRTC_GEN_CNTL);
  284. crtc2_gen_cntl = 0;
  285. crtc_ext_cntl = RREG32(RADEON_CRTC_EXT_CNTL);
  286. fp2_gen_cntl = 0;
  287. if (rdev->ddev->pci_device == PCI_DEVICE_ID_ATI_RADEON_QY) {
  288. fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
  289. }
  290. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  291. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  292. }
  293. WREG32(RADEON_SEPROM_CNTL1,
  294. ((seprom_cntl1 & ~RADEON_SCK_PRESCALE_MASK) |
  295. (0xc << RADEON_SCK_PRESCALE_SHIFT)));
  296. /* disable VIP */
  297. WREG32(RADEON_VIPH_CONTROL, (viph_control & ~RADEON_VIPH_EN));
  298. /* enable the rom */
  299. WREG32(RADEON_BUS_CNTL, (bus_cntl & ~RADEON_BUS_BIOS_DIS_ROM));
  300. /* Turn off mem requests and CRTC for both controllers */
  301. WREG32(RADEON_CRTC_GEN_CNTL,
  302. ((crtc_gen_cntl & ~RADEON_CRTC_EN) |
  303. (RADEON_CRTC_DISP_REQ_EN_B |
  304. RADEON_CRTC_EXT_DISP_EN)));
  305. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  306. WREG32(RADEON_CRTC2_GEN_CNTL,
  307. ((crtc2_gen_cntl & ~RADEON_CRTC2_EN) |
  308. RADEON_CRTC2_DISP_REQ_EN_B));
  309. }
  310. /* Turn off CRTC */
  311. WREG32(RADEON_CRTC_EXT_CNTL,
  312. ((crtc_ext_cntl & ~RADEON_CRTC_CRT_ON) |
  313. (RADEON_CRTC_SYNC_TRISTAT |
  314. RADEON_CRTC_DISPLAY_DIS)));
  315. if (rdev->ddev->pci_device == PCI_DEVICE_ID_ATI_RADEON_QY) {
  316. WREG32(RADEON_FP2_GEN_CNTL, (fp2_gen_cntl & ~RADEON_FP2_ON));
  317. }
  318. r = radeon_read_bios(rdev);
  319. /* restore regs */
  320. WREG32(RADEON_SEPROM_CNTL1, seprom_cntl1);
  321. WREG32(RADEON_VIPH_CONTROL, viph_control);
  322. WREG32(RADEON_BUS_CNTL, bus_cntl);
  323. WREG32(RADEON_CRTC_GEN_CNTL, crtc_gen_cntl);
  324. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  325. WREG32(RADEON_CRTC2_GEN_CNTL, crtc2_gen_cntl);
  326. }
  327. WREG32(RADEON_CRTC_EXT_CNTL, crtc_ext_cntl);
  328. if (rdev->ddev->pci_device == PCI_DEVICE_ID_ATI_RADEON_QY) {
  329. WREG32(RADEON_FP2_GEN_CNTL, fp2_gen_cntl);
  330. }
  331. return r;
  332. }
  333. static bool radeon_read_disabled_bios(struct radeon_device *rdev)
  334. {
  335. if (rdev->flags & RADEON_IS_IGP)
  336. return igp_read_bios_from_vram(rdev);
  337. else if (rdev->family >= CHIP_RV770)
  338. return r700_read_disabled_bios(rdev);
  339. else if (rdev->family >= CHIP_R600)
  340. return r600_read_disabled_bios(rdev);
  341. else if (rdev->family >= CHIP_RS600)
  342. return avivo_read_disabled_bios(rdev);
  343. else
  344. return legacy_read_disabled_bios(rdev);
  345. }
  346. bool radeon_get_bios(struct radeon_device *rdev)
  347. {
  348. bool r;
  349. uint16_t tmp;
  350. if (rdev->flags & RADEON_IS_IGP) {
  351. r = igp_read_bios_from_vram(rdev);
  352. if (r == false)
  353. r = radeon_read_bios(rdev);
  354. } else
  355. r = radeon_read_bios(rdev);
  356. if (r == false) {
  357. r = radeon_read_disabled_bios(rdev);
  358. }
  359. if (r == false || rdev->bios == NULL) {
  360. DRM_ERROR("Unable to locate a BIOS ROM\n");
  361. rdev->bios = NULL;
  362. return false;
  363. }
  364. if (rdev->bios[0] != 0x55 || rdev->bios[1] != 0xaa) {
  365. goto free_bios;
  366. }
  367. rdev->bios_header_start = RBIOS16(0x48);
  368. if (!rdev->bios_header_start) {
  369. goto free_bios;
  370. }
  371. tmp = rdev->bios_header_start + 4;
  372. if (!memcmp(rdev->bios + tmp, "ATOM", 4) ||
  373. !memcmp(rdev->bios + tmp, "MOTA", 4)) {
  374. rdev->is_atom_bios = true;
  375. } else {
  376. rdev->is_atom_bios = false;
  377. }
  378. DRM_DEBUG("%sBIOS detected\n", rdev->is_atom_bios ? "ATOM" : "COM");
  379. return true;
  380. free_bios:
  381. kfree(rdev->bios);
  382. rdev->bios = NULL;
  383. return false;
  384. }