radeon_asic.h 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #ifndef __RADEON_ASIC_H__
  29. #define __RADEON_ASIC_H__
  30. /*
  31. * common functions
  32. */
  33. uint32_t radeon_legacy_get_engine_clock(struct radeon_device *rdev);
  34. void radeon_legacy_set_engine_clock(struct radeon_device *rdev, uint32_t eng_clock);
  35. uint32_t radeon_legacy_get_memory_clock(struct radeon_device *rdev);
  36. void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
  37. uint32_t radeon_atom_get_engine_clock(struct radeon_device *rdev);
  38. void radeon_atom_set_engine_clock(struct radeon_device *rdev, uint32_t eng_clock);
  39. uint32_t radeon_atom_get_memory_clock(struct radeon_device *rdev);
  40. void radeon_atom_set_memory_clock(struct radeon_device *rdev, uint32_t mem_clock);
  41. void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
  42. /*
  43. * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280
  44. */
  45. extern int r100_init(struct radeon_device *rdev);
  46. extern void r100_fini(struct radeon_device *rdev);
  47. extern int r100_suspend(struct radeon_device *rdev);
  48. extern int r100_resume(struct radeon_device *rdev);
  49. uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg);
  50. void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  51. void r100_vga_set_state(struct radeon_device *rdev, bool state);
  52. int r100_gpu_reset(struct radeon_device *rdev);
  53. u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc);
  54. void r100_pci_gart_tlb_flush(struct radeon_device *rdev);
  55. int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
  56. void r100_cp_commit(struct radeon_device *rdev);
  57. void r100_ring_start(struct radeon_device *rdev);
  58. int r100_irq_set(struct radeon_device *rdev);
  59. int r100_irq_process(struct radeon_device *rdev);
  60. void r100_fence_ring_emit(struct radeon_device *rdev,
  61. struct radeon_fence *fence);
  62. int r100_cs_parse(struct radeon_cs_parser *p);
  63. void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  64. uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg);
  65. int r100_copy_blit(struct radeon_device *rdev,
  66. uint64_t src_offset,
  67. uint64_t dst_offset,
  68. unsigned num_pages,
  69. struct radeon_fence *fence);
  70. int r100_set_surface_reg(struct radeon_device *rdev, int reg,
  71. uint32_t tiling_flags, uint32_t pitch,
  72. uint32_t offset, uint32_t obj_size);
  73. int r100_clear_surface_reg(struct radeon_device *rdev, int reg);
  74. void r100_bandwidth_update(struct radeon_device *rdev);
  75. void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
  76. int r100_ring_test(struct radeon_device *rdev);
  77. void r100_hpd_init(struct radeon_device *rdev);
  78. void r100_hpd_fini(struct radeon_device *rdev);
  79. bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd);
  80. void r100_hpd_set_polarity(struct radeon_device *rdev,
  81. enum radeon_hpd_id hpd);
  82. static struct radeon_asic r100_asic = {
  83. .init = &r100_init,
  84. .fini = &r100_fini,
  85. .suspend = &r100_suspend,
  86. .resume = &r100_resume,
  87. .vga_set_state = &r100_vga_set_state,
  88. .gpu_reset = &r100_gpu_reset,
  89. .gart_tlb_flush = &r100_pci_gart_tlb_flush,
  90. .gart_set_page = &r100_pci_gart_set_page,
  91. .cp_commit = &r100_cp_commit,
  92. .ring_start = &r100_ring_start,
  93. .ring_test = &r100_ring_test,
  94. .ring_ib_execute = &r100_ring_ib_execute,
  95. .irq_set = &r100_irq_set,
  96. .irq_process = &r100_irq_process,
  97. .get_vblank_counter = &r100_get_vblank_counter,
  98. .fence_ring_emit = &r100_fence_ring_emit,
  99. .cs_parse = &r100_cs_parse,
  100. .copy_blit = &r100_copy_blit,
  101. .copy_dma = NULL,
  102. .copy = &r100_copy_blit,
  103. .get_engine_clock = &radeon_legacy_get_engine_clock,
  104. .set_engine_clock = &radeon_legacy_set_engine_clock,
  105. .get_memory_clock = &radeon_legacy_get_memory_clock,
  106. .set_memory_clock = NULL,
  107. .set_pcie_lanes = NULL,
  108. .set_clock_gating = &radeon_legacy_set_clock_gating,
  109. .set_surface_reg = r100_set_surface_reg,
  110. .clear_surface_reg = r100_clear_surface_reg,
  111. .bandwidth_update = &r100_bandwidth_update,
  112. .hpd_init = &r100_hpd_init,
  113. .hpd_fini = &r100_hpd_fini,
  114. .hpd_sense = &r100_hpd_sense,
  115. .hpd_set_polarity = &r100_hpd_set_polarity,
  116. };
  117. /*
  118. * r300,r350,rv350,rv380
  119. */
  120. extern int r300_init(struct radeon_device *rdev);
  121. extern void r300_fini(struct radeon_device *rdev);
  122. extern int r300_suspend(struct radeon_device *rdev);
  123. extern int r300_resume(struct radeon_device *rdev);
  124. extern int r300_gpu_reset(struct radeon_device *rdev);
  125. extern void r300_ring_start(struct radeon_device *rdev);
  126. extern void r300_fence_ring_emit(struct radeon_device *rdev,
  127. struct radeon_fence *fence);
  128. extern int r300_cs_parse(struct radeon_cs_parser *p);
  129. extern void rv370_pcie_gart_tlb_flush(struct radeon_device *rdev);
  130. extern int rv370_pcie_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
  131. extern uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg);
  132. extern void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  133. extern void rv370_set_pcie_lanes(struct radeon_device *rdev, int lanes);
  134. extern int r300_copy_dma(struct radeon_device *rdev,
  135. uint64_t src_offset,
  136. uint64_t dst_offset,
  137. unsigned num_pages,
  138. struct radeon_fence *fence);
  139. static struct radeon_asic r300_asic = {
  140. .init = &r300_init,
  141. .fini = &r300_fini,
  142. .suspend = &r300_suspend,
  143. .resume = &r300_resume,
  144. .vga_set_state = &r100_vga_set_state,
  145. .gpu_reset = &r300_gpu_reset,
  146. .gart_tlb_flush = &r100_pci_gart_tlb_flush,
  147. .gart_set_page = &r100_pci_gart_set_page,
  148. .cp_commit = &r100_cp_commit,
  149. .ring_start = &r300_ring_start,
  150. .ring_test = &r100_ring_test,
  151. .ring_ib_execute = &r100_ring_ib_execute,
  152. .irq_set = &r100_irq_set,
  153. .irq_process = &r100_irq_process,
  154. .get_vblank_counter = &r100_get_vblank_counter,
  155. .fence_ring_emit = &r300_fence_ring_emit,
  156. .cs_parse = &r300_cs_parse,
  157. .copy_blit = &r100_copy_blit,
  158. .copy_dma = &r300_copy_dma,
  159. .copy = &r100_copy_blit,
  160. .get_engine_clock = &radeon_legacy_get_engine_clock,
  161. .set_engine_clock = &radeon_legacy_set_engine_clock,
  162. .get_memory_clock = &radeon_legacy_get_memory_clock,
  163. .set_memory_clock = NULL,
  164. .set_pcie_lanes = &rv370_set_pcie_lanes,
  165. .set_clock_gating = &radeon_legacy_set_clock_gating,
  166. .set_surface_reg = r100_set_surface_reg,
  167. .clear_surface_reg = r100_clear_surface_reg,
  168. .bandwidth_update = &r100_bandwidth_update,
  169. .hpd_init = &r100_hpd_init,
  170. .hpd_fini = &r100_hpd_fini,
  171. .hpd_sense = &r100_hpd_sense,
  172. .hpd_set_polarity = &r100_hpd_set_polarity,
  173. };
  174. /*
  175. * r420,r423,rv410
  176. */
  177. extern int r420_init(struct radeon_device *rdev);
  178. extern void r420_fini(struct radeon_device *rdev);
  179. extern int r420_suspend(struct radeon_device *rdev);
  180. extern int r420_resume(struct radeon_device *rdev);
  181. static struct radeon_asic r420_asic = {
  182. .init = &r420_init,
  183. .fini = &r420_fini,
  184. .suspend = &r420_suspend,
  185. .resume = &r420_resume,
  186. .vga_set_state = &r100_vga_set_state,
  187. .gpu_reset = &r300_gpu_reset,
  188. .gart_tlb_flush = &rv370_pcie_gart_tlb_flush,
  189. .gart_set_page = &rv370_pcie_gart_set_page,
  190. .cp_commit = &r100_cp_commit,
  191. .ring_start = &r300_ring_start,
  192. .ring_test = &r100_ring_test,
  193. .ring_ib_execute = &r100_ring_ib_execute,
  194. .irq_set = &r100_irq_set,
  195. .irq_process = &r100_irq_process,
  196. .get_vblank_counter = &r100_get_vblank_counter,
  197. .fence_ring_emit = &r300_fence_ring_emit,
  198. .cs_parse = &r300_cs_parse,
  199. .copy_blit = &r100_copy_blit,
  200. .copy_dma = &r300_copy_dma,
  201. .copy = &r100_copy_blit,
  202. .get_engine_clock = &radeon_atom_get_engine_clock,
  203. .set_engine_clock = &radeon_atom_set_engine_clock,
  204. .get_memory_clock = &radeon_atom_get_memory_clock,
  205. .set_memory_clock = &radeon_atom_set_memory_clock,
  206. .set_pcie_lanes = &rv370_set_pcie_lanes,
  207. .set_clock_gating = &radeon_atom_set_clock_gating,
  208. .set_surface_reg = r100_set_surface_reg,
  209. .clear_surface_reg = r100_clear_surface_reg,
  210. .bandwidth_update = &r100_bandwidth_update,
  211. .hpd_init = &r100_hpd_init,
  212. .hpd_fini = &r100_hpd_fini,
  213. .hpd_sense = &r100_hpd_sense,
  214. .hpd_set_polarity = &r100_hpd_set_polarity,
  215. };
  216. /*
  217. * rs400,rs480
  218. */
  219. extern int rs400_init(struct radeon_device *rdev);
  220. extern void rs400_fini(struct radeon_device *rdev);
  221. extern int rs400_suspend(struct radeon_device *rdev);
  222. extern int rs400_resume(struct radeon_device *rdev);
  223. void rs400_gart_tlb_flush(struct radeon_device *rdev);
  224. int rs400_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
  225. uint32_t rs400_mc_rreg(struct radeon_device *rdev, uint32_t reg);
  226. void rs400_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  227. static struct radeon_asic rs400_asic = {
  228. .init = &rs400_init,
  229. .fini = &rs400_fini,
  230. .suspend = &rs400_suspend,
  231. .resume = &rs400_resume,
  232. .vga_set_state = &r100_vga_set_state,
  233. .gpu_reset = &r300_gpu_reset,
  234. .gart_tlb_flush = &rs400_gart_tlb_flush,
  235. .gart_set_page = &rs400_gart_set_page,
  236. .cp_commit = &r100_cp_commit,
  237. .ring_start = &r300_ring_start,
  238. .ring_test = &r100_ring_test,
  239. .ring_ib_execute = &r100_ring_ib_execute,
  240. .irq_set = &r100_irq_set,
  241. .irq_process = &r100_irq_process,
  242. .get_vblank_counter = &r100_get_vblank_counter,
  243. .fence_ring_emit = &r300_fence_ring_emit,
  244. .cs_parse = &r300_cs_parse,
  245. .copy_blit = &r100_copy_blit,
  246. .copy_dma = &r300_copy_dma,
  247. .copy = &r100_copy_blit,
  248. .get_engine_clock = &radeon_legacy_get_engine_clock,
  249. .set_engine_clock = &radeon_legacy_set_engine_clock,
  250. .get_memory_clock = &radeon_legacy_get_memory_clock,
  251. .set_memory_clock = NULL,
  252. .set_pcie_lanes = NULL,
  253. .set_clock_gating = &radeon_legacy_set_clock_gating,
  254. .set_surface_reg = r100_set_surface_reg,
  255. .clear_surface_reg = r100_clear_surface_reg,
  256. .bandwidth_update = &r100_bandwidth_update,
  257. .hpd_init = &r100_hpd_init,
  258. .hpd_fini = &r100_hpd_fini,
  259. .hpd_sense = &r100_hpd_sense,
  260. .hpd_set_polarity = &r100_hpd_set_polarity,
  261. };
  262. /*
  263. * rs600.
  264. */
  265. extern int rs600_init(struct radeon_device *rdev);
  266. extern void rs600_fini(struct radeon_device *rdev);
  267. extern int rs600_suspend(struct radeon_device *rdev);
  268. extern int rs600_resume(struct radeon_device *rdev);
  269. int rs600_irq_set(struct radeon_device *rdev);
  270. int rs600_irq_process(struct radeon_device *rdev);
  271. u32 rs600_get_vblank_counter(struct radeon_device *rdev, int crtc);
  272. void rs600_gart_tlb_flush(struct radeon_device *rdev);
  273. int rs600_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
  274. uint32_t rs600_mc_rreg(struct radeon_device *rdev, uint32_t reg);
  275. void rs600_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  276. void rs600_bandwidth_update(struct radeon_device *rdev);
  277. void rs600_hpd_init(struct radeon_device *rdev);
  278. void rs600_hpd_fini(struct radeon_device *rdev);
  279. bool rs600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd);
  280. void rs600_hpd_set_polarity(struct radeon_device *rdev,
  281. enum radeon_hpd_id hpd);
  282. static struct radeon_asic rs600_asic = {
  283. .init = &rs600_init,
  284. .fini = &rs600_fini,
  285. .suspend = &rs600_suspend,
  286. .resume = &rs600_resume,
  287. .vga_set_state = &r100_vga_set_state,
  288. .gpu_reset = &r300_gpu_reset,
  289. .gart_tlb_flush = &rs600_gart_tlb_flush,
  290. .gart_set_page = &rs600_gart_set_page,
  291. .cp_commit = &r100_cp_commit,
  292. .ring_start = &r300_ring_start,
  293. .ring_test = &r100_ring_test,
  294. .ring_ib_execute = &r100_ring_ib_execute,
  295. .irq_set = &rs600_irq_set,
  296. .irq_process = &rs600_irq_process,
  297. .get_vblank_counter = &rs600_get_vblank_counter,
  298. .fence_ring_emit = &r300_fence_ring_emit,
  299. .cs_parse = &r300_cs_parse,
  300. .copy_blit = &r100_copy_blit,
  301. .copy_dma = &r300_copy_dma,
  302. .copy = &r100_copy_blit,
  303. .get_engine_clock = &radeon_atom_get_engine_clock,
  304. .set_engine_clock = &radeon_atom_set_engine_clock,
  305. .get_memory_clock = &radeon_atom_get_memory_clock,
  306. .set_memory_clock = &radeon_atom_set_memory_clock,
  307. .set_pcie_lanes = NULL,
  308. .set_clock_gating = &radeon_atom_set_clock_gating,
  309. .bandwidth_update = &rs600_bandwidth_update,
  310. .hpd_init = &rs600_hpd_init,
  311. .hpd_fini = &rs600_hpd_fini,
  312. .hpd_sense = &rs600_hpd_sense,
  313. .hpd_set_polarity = &rs600_hpd_set_polarity,
  314. };
  315. /*
  316. * rs690,rs740
  317. */
  318. int rs690_init(struct radeon_device *rdev);
  319. void rs690_fini(struct radeon_device *rdev);
  320. int rs690_resume(struct radeon_device *rdev);
  321. int rs690_suspend(struct radeon_device *rdev);
  322. uint32_t rs690_mc_rreg(struct radeon_device *rdev, uint32_t reg);
  323. void rs690_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  324. void rs690_bandwidth_update(struct radeon_device *rdev);
  325. static struct radeon_asic rs690_asic = {
  326. .init = &rs690_init,
  327. .fini = &rs690_fini,
  328. .suspend = &rs690_suspend,
  329. .resume = &rs690_resume,
  330. .vga_set_state = &r100_vga_set_state,
  331. .gpu_reset = &r300_gpu_reset,
  332. .gart_tlb_flush = &rs400_gart_tlb_flush,
  333. .gart_set_page = &rs400_gart_set_page,
  334. .cp_commit = &r100_cp_commit,
  335. .ring_start = &r300_ring_start,
  336. .ring_test = &r100_ring_test,
  337. .ring_ib_execute = &r100_ring_ib_execute,
  338. .irq_set = &rs600_irq_set,
  339. .irq_process = &rs600_irq_process,
  340. .get_vblank_counter = &rs600_get_vblank_counter,
  341. .fence_ring_emit = &r300_fence_ring_emit,
  342. .cs_parse = &r300_cs_parse,
  343. .copy_blit = &r100_copy_blit,
  344. .copy_dma = &r300_copy_dma,
  345. .copy = &r300_copy_dma,
  346. .get_engine_clock = &radeon_atom_get_engine_clock,
  347. .set_engine_clock = &radeon_atom_set_engine_clock,
  348. .get_memory_clock = &radeon_atom_get_memory_clock,
  349. .set_memory_clock = &radeon_atom_set_memory_clock,
  350. .set_pcie_lanes = NULL,
  351. .set_clock_gating = &radeon_atom_set_clock_gating,
  352. .set_surface_reg = r100_set_surface_reg,
  353. .clear_surface_reg = r100_clear_surface_reg,
  354. .bandwidth_update = &rs690_bandwidth_update,
  355. .hpd_init = &rs600_hpd_init,
  356. .hpd_fini = &rs600_hpd_fini,
  357. .hpd_sense = &rs600_hpd_sense,
  358. .hpd_set_polarity = &rs600_hpd_set_polarity,
  359. };
  360. /*
  361. * rv515
  362. */
  363. int rv515_init(struct radeon_device *rdev);
  364. void rv515_fini(struct radeon_device *rdev);
  365. int rv515_gpu_reset(struct radeon_device *rdev);
  366. uint32_t rv515_mc_rreg(struct radeon_device *rdev, uint32_t reg);
  367. void rv515_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  368. void rv515_ring_start(struct radeon_device *rdev);
  369. uint32_t rv515_pcie_rreg(struct radeon_device *rdev, uint32_t reg);
  370. void rv515_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  371. void rv515_bandwidth_update(struct radeon_device *rdev);
  372. int rv515_resume(struct radeon_device *rdev);
  373. int rv515_suspend(struct radeon_device *rdev);
  374. static struct radeon_asic rv515_asic = {
  375. .init = &rv515_init,
  376. .fini = &rv515_fini,
  377. .suspend = &rv515_suspend,
  378. .resume = &rv515_resume,
  379. .vga_set_state = &r100_vga_set_state,
  380. .gpu_reset = &rv515_gpu_reset,
  381. .gart_tlb_flush = &rv370_pcie_gart_tlb_flush,
  382. .gart_set_page = &rv370_pcie_gart_set_page,
  383. .cp_commit = &r100_cp_commit,
  384. .ring_start = &rv515_ring_start,
  385. .ring_test = &r100_ring_test,
  386. .ring_ib_execute = &r100_ring_ib_execute,
  387. .irq_set = &rs600_irq_set,
  388. .irq_process = &rs600_irq_process,
  389. .get_vblank_counter = &rs600_get_vblank_counter,
  390. .fence_ring_emit = &r300_fence_ring_emit,
  391. .cs_parse = &r300_cs_parse,
  392. .copy_blit = &r100_copy_blit,
  393. .copy_dma = &r300_copy_dma,
  394. .copy = &r100_copy_blit,
  395. .get_engine_clock = &radeon_atom_get_engine_clock,
  396. .set_engine_clock = &radeon_atom_set_engine_clock,
  397. .get_memory_clock = &radeon_atom_get_memory_clock,
  398. .set_memory_clock = &radeon_atom_set_memory_clock,
  399. .set_pcie_lanes = &rv370_set_pcie_lanes,
  400. .set_clock_gating = &radeon_atom_set_clock_gating,
  401. .set_surface_reg = r100_set_surface_reg,
  402. .clear_surface_reg = r100_clear_surface_reg,
  403. .bandwidth_update = &rv515_bandwidth_update,
  404. .hpd_init = &rs600_hpd_init,
  405. .hpd_fini = &rs600_hpd_fini,
  406. .hpd_sense = &rs600_hpd_sense,
  407. .hpd_set_polarity = &rs600_hpd_set_polarity,
  408. };
  409. /*
  410. * r520,rv530,rv560,rv570,r580
  411. */
  412. int r520_init(struct radeon_device *rdev);
  413. int r520_resume(struct radeon_device *rdev);
  414. static struct radeon_asic r520_asic = {
  415. .init = &r520_init,
  416. .fini = &rv515_fini,
  417. .suspend = &rv515_suspend,
  418. .resume = &r520_resume,
  419. .vga_set_state = &r100_vga_set_state,
  420. .gpu_reset = &rv515_gpu_reset,
  421. .gart_tlb_flush = &rv370_pcie_gart_tlb_flush,
  422. .gart_set_page = &rv370_pcie_gart_set_page,
  423. .cp_commit = &r100_cp_commit,
  424. .ring_start = &rv515_ring_start,
  425. .ring_test = &r100_ring_test,
  426. .ring_ib_execute = &r100_ring_ib_execute,
  427. .irq_set = &rs600_irq_set,
  428. .irq_process = &rs600_irq_process,
  429. .get_vblank_counter = &rs600_get_vblank_counter,
  430. .fence_ring_emit = &r300_fence_ring_emit,
  431. .cs_parse = &r300_cs_parse,
  432. .copy_blit = &r100_copy_blit,
  433. .copy_dma = &r300_copy_dma,
  434. .copy = &r100_copy_blit,
  435. .get_engine_clock = &radeon_atom_get_engine_clock,
  436. .set_engine_clock = &radeon_atom_set_engine_clock,
  437. .get_memory_clock = &radeon_atom_get_memory_clock,
  438. .set_memory_clock = &radeon_atom_set_memory_clock,
  439. .set_pcie_lanes = &rv370_set_pcie_lanes,
  440. .set_clock_gating = &radeon_atom_set_clock_gating,
  441. .set_surface_reg = r100_set_surface_reg,
  442. .clear_surface_reg = r100_clear_surface_reg,
  443. .bandwidth_update = &rv515_bandwidth_update,
  444. .hpd_init = &rs600_hpd_init,
  445. .hpd_fini = &rs600_hpd_fini,
  446. .hpd_sense = &rs600_hpd_sense,
  447. .hpd_set_polarity = &rs600_hpd_set_polarity,
  448. };
  449. /*
  450. * r600,rv610,rv630,rv620,rv635,rv670,rs780,rs880
  451. */
  452. int r600_init(struct radeon_device *rdev);
  453. void r600_fini(struct radeon_device *rdev);
  454. int r600_suspend(struct radeon_device *rdev);
  455. int r600_resume(struct radeon_device *rdev);
  456. void r600_vga_set_state(struct radeon_device *rdev, bool state);
  457. int r600_wb_init(struct radeon_device *rdev);
  458. void r600_wb_fini(struct radeon_device *rdev);
  459. void r600_cp_commit(struct radeon_device *rdev);
  460. void r600_pcie_gart_tlb_flush(struct radeon_device *rdev);
  461. uint32_t r600_pciep_rreg(struct radeon_device *rdev, uint32_t reg);
  462. void r600_pciep_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  463. int r600_cs_parse(struct radeon_cs_parser *p);
  464. void r600_fence_ring_emit(struct radeon_device *rdev,
  465. struct radeon_fence *fence);
  466. int r600_copy_dma(struct radeon_device *rdev,
  467. uint64_t src_offset,
  468. uint64_t dst_offset,
  469. unsigned num_pages,
  470. struct radeon_fence *fence);
  471. int r600_irq_process(struct radeon_device *rdev);
  472. int r600_irq_set(struct radeon_device *rdev);
  473. int r600_gpu_reset(struct radeon_device *rdev);
  474. int r600_set_surface_reg(struct radeon_device *rdev, int reg,
  475. uint32_t tiling_flags, uint32_t pitch,
  476. uint32_t offset, uint32_t obj_size);
  477. int r600_clear_surface_reg(struct radeon_device *rdev, int reg);
  478. void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
  479. int r600_ring_test(struct radeon_device *rdev);
  480. int r600_copy_blit(struct radeon_device *rdev,
  481. uint64_t src_offset, uint64_t dst_offset,
  482. unsigned num_pages, struct radeon_fence *fence);
  483. void r600_hpd_init(struct radeon_device *rdev);
  484. void r600_hpd_fini(struct radeon_device *rdev);
  485. bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd);
  486. void r600_hpd_set_polarity(struct radeon_device *rdev,
  487. enum radeon_hpd_id hpd);
  488. static struct radeon_asic r600_asic = {
  489. .init = &r600_init,
  490. .fini = &r600_fini,
  491. .suspend = &r600_suspend,
  492. .resume = &r600_resume,
  493. .cp_commit = &r600_cp_commit,
  494. .vga_set_state = &r600_vga_set_state,
  495. .gpu_reset = &r600_gpu_reset,
  496. .gart_tlb_flush = &r600_pcie_gart_tlb_flush,
  497. .gart_set_page = &rs600_gart_set_page,
  498. .ring_test = &r600_ring_test,
  499. .ring_ib_execute = &r600_ring_ib_execute,
  500. .irq_set = &r600_irq_set,
  501. .irq_process = &r600_irq_process,
  502. .get_vblank_counter = &rs600_get_vblank_counter,
  503. .fence_ring_emit = &r600_fence_ring_emit,
  504. .cs_parse = &r600_cs_parse,
  505. .copy_blit = &r600_copy_blit,
  506. .copy_dma = &r600_copy_blit,
  507. .copy = &r600_copy_blit,
  508. .get_engine_clock = &radeon_atom_get_engine_clock,
  509. .set_engine_clock = &radeon_atom_set_engine_clock,
  510. .get_memory_clock = &radeon_atom_get_memory_clock,
  511. .set_memory_clock = &radeon_atom_set_memory_clock,
  512. .set_pcie_lanes = NULL,
  513. .set_clock_gating = &radeon_atom_set_clock_gating,
  514. .set_surface_reg = r600_set_surface_reg,
  515. .clear_surface_reg = r600_clear_surface_reg,
  516. .bandwidth_update = &rv515_bandwidth_update,
  517. .hpd_init = &r600_hpd_init,
  518. .hpd_fini = &r600_hpd_fini,
  519. .hpd_sense = &r600_hpd_sense,
  520. .hpd_set_polarity = &r600_hpd_set_polarity,
  521. };
  522. /*
  523. * rv770,rv730,rv710,rv740
  524. */
  525. int rv770_init(struct radeon_device *rdev);
  526. void rv770_fini(struct radeon_device *rdev);
  527. int rv770_suspend(struct radeon_device *rdev);
  528. int rv770_resume(struct radeon_device *rdev);
  529. int rv770_gpu_reset(struct radeon_device *rdev);
  530. static struct radeon_asic rv770_asic = {
  531. .init = &rv770_init,
  532. .fini = &rv770_fini,
  533. .suspend = &rv770_suspend,
  534. .resume = &rv770_resume,
  535. .cp_commit = &r600_cp_commit,
  536. .gpu_reset = &rv770_gpu_reset,
  537. .vga_set_state = &r600_vga_set_state,
  538. .gart_tlb_flush = &r600_pcie_gart_tlb_flush,
  539. .gart_set_page = &rs600_gart_set_page,
  540. .ring_test = &r600_ring_test,
  541. .ring_ib_execute = &r600_ring_ib_execute,
  542. .irq_set = &r600_irq_set,
  543. .irq_process = &r600_irq_process,
  544. .get_vblank_counter = &rs600_get_vblank_counter,
  545. .fence_ring_emit = &r600_fence_ring_emit,
  546. .cs_parse = &r600_cs_parse,
  547. .copy_blit = &r600_copy_blit,
  548. .copy_dma = &r600_copy_blit,
  549. .copy = &r600_copy_blit,
  550. .get_engine_clock = &radeon_atom_get_engine_clock,
  551. .set_engine_clock = &radeon_atom_set_engine_clock,
  552. .get_memory_clock = &radeon_atom_get_memory_clock,
  553. .set_memory_clock = &radeon_atom_set_memory_clock,
  554. .set_pcie_lanes = NULL,
  555. .set_clock_gating = &radeon_atom_set_clock_gating,
  556. .set_surface_reg = r600_set_surface_reg,
  557. .clear_surface_reg = r600_clear_surface_reg,
  558. .bandwidth_update = &rv515_bandwidth_update,
  559. .hpd_init = &r600_hpd_init,
  560. .hpd_fini = &r600_hpd_fini,
  561. .hpd_sense = &r600_hpd_sense,
  562. .hpd_set_polarity = &r600_hpd_set_polarity,
  563. };
  564. #endif