radeon.h 38 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #ifndef __RADEON_H__
  29. #define __RADEON_H__
  30. /* TODO: Here are things that needs to be done :
  31. * - surface allocator & initializer : (bit like scratch reg) should
  32. * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
  33. * related to surface
  34. * - WB : write back stuff (do it bit like scratch reg things)
  35. * - Vblank : look at Jesse's rework and what we should do
  36. * - r600/r700: gart & cp
  37. * - cs : clean cs ioctl use bitmap & things like that.
  38. * - power management stuff
  39. * - Barrier in gart code
  40. * - Unmappabled vram ?
  41. * - TESTING, TESTING, TESTING
  42. */
  43. /* Initialization path:
  44. * We expect that acceleration initialization might fail for various
  45. * reasons even thought we work hard to make it works on most
  46. * configurations. In order to still have a working userspace in such
  47. * situation the init path must succeed up to the memory controller
  48. * initialization point. Failure before this point are considered as
  49. * fatal error. Here is the init callchain :
  50. * radeon_device_init perform common structure, mutex initialization
  51. * asic_init setup the GPU memory layout and perform all
  52. * one time initialization (failure in this
  53. * function are considered fatal)
  54. * asic_startup setup the GPU acceleration, in order to
  55. * follow guideline the first thing this
  56. * function should do is setting the GPU
  57. * memory controller (only MC setup failure
  58. * are considered as fatal)
  59. */
  60. #include <asm/atomic.h>
  61. #include <linux/wait.h>
  62. #include <linux/list.h>
  63. #include <linux/kref.h>
  64. #include <ttm/ttm_bo_api.h>
  65. #include <ttm/ttm_bo_driver.h>
  66. #include <ttm/ttm_placement.h>
  67. #include <ttm/ttm_module.h>
  68. #include "radeon_family.h"
  69. #include "radeon_mode.h"
  70. #include "radeon_reg.h"
  71. /*
  72. * Modules parameters.
  73. */
  74. extern int radeon_no_wb;
  75. extern int radeon_modeset;
  76. extern int radeon_dynclks;
  77. extern int radeon_r4xx_atom;
  78. extern int radeon_agpmode;
  79. extern int radeon_vram_limit;
  80. extern int radeon_gart_size;
  81. extern int radeon_benchmarking;
  82. extern int radeon_testing;
  83. extern int radeon_connector_table;
  84. extern int radeon_tv;
  85. extern int radeon_new_pll;
  86. extern int radeon_audio;
  87. /*
  88. * Copy from radeon_drv.h so we don't have to include both and have conflicting
  89. * symbol;
  90. */
  91. #define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
  92. #define RADEON_IB_POOL_SIZE 16
  93. #define RADEON_DEBUGFS_MAX_NUM_FILES 32
  94. #define RADEONFB_CONN_LIMIT 4
  95. #define RADEON_BIOS_NUM_SCRATCH 8
  96. /*
  97. * Errata workarounds.
  98. */
  99. enum radeon_pll_errata {
  100. CHIP_ERRATA_R300_CG = 0x00000001,
  101. CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
  102. CHIP_ERRATA_PLL_DELAY = 0x00000004
  103. };
  104. struct radeon_device;
  105. /*
  106. * BIOS.
  107. */
  108. bool radeon_get_bios(struct radeon_device *rdev);
  109. /*
  110. * Dummy page
  111. */
  112. struct radeon_dummy_page {
  113. struct page *page;
  114. dma_addr_t addr;
  115. };
  116. int radeon_dummy_page_init(struct radeon_device *rdev);
  117. void radeon_dummy_page_fini(struct radeon_device *rdev);
  118. /*
  119. * Clocks
  120. */
  121. struct radeon_clock {
  122. struct radeon_pll p1pll;
  123. struct radeon_pll p2pll;
  124. struct radeon_pll spll;
  125. struct radeon_pll mpll;
  126. /* 10 Khz units */
  127. uint32_t default_mclk;
  128. uint32_t default_sclk;
  129. };
  130. /*
  131. * Power management
  132. */
  133. int radeon_pm_init(struct radeon_device *rdev);
  134. /*
  135. * Fences.
  136. */
  137. struct radeon_fence_driver {
  138. uint32_t scratch_reg;
  139. atomic_t seq;
  140. uint32_t last_seq;
  141. unsigned long count_timeout;
  142. wait_queue_head_t queue;
  143. rwlock_t lock;
  144. struct list_head created;
  145. struct list_head emited;
  146. struct list_head signaled;
  147. bool initialized;
  148. };
  149. struct radeon_fence {
  150. struct radeon_device *rdev;
  151. struct kref kref;
  152. struct list_head list;
  153. /* protected by radeon_fence.lock */
  154. uint32_t seq;
  155. unsigned long timeout;
  156. bool emited;
  157. bool signaled;
  158. };
  159. int radeon_fence_driver_init(struct radeon_device *rdev);
  160. void radeon_fence_driver_fini(struct radeon_device *rdev);
  161. int radeon_fence_create(struct radeon_device *rdev, struct radeon_fence **fence);
  162. int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence *fence);
  163. void radeon_fence_process(struct radeon_device *rdev);
  164. bool radeon_fence_signaled(struct radeon_fence *fence);
  165. int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
  166. int radeon_fence_wait_next(struct radeon_device *rdev);
  167. int radeon_fence_wait_last(struct radeon_device *rdev);
  168. struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
  169. void radeon_fence_unref(struct radeon_fence **fence);
  170. /*
  171. * Tiling registers
  172. */
  173. struct radeon_surface_reg {
  174. struct radeon_bo *bo;
  175. };
  176. #define RADEON_GEM_MAX_SURFACES 8
  177. /*
  178. * TTM.
  179. */
  180. struct radeon_mman {
  181. struct ttm_bo_global_ref bo_global_ref;
  182. struct ttm_global_reference mem_global_ref;
  183. struct ttm_bo_device bdev;
  184. bool mem_global_referenced;
  185. bool initialized;
  186. };
  187. struct radeon_bo {
  188. /* Protected by gem.mutex */
  189. struct list_head list;
  190. /* Protected by tbo.reserved */
  191. u32 placements[3];
  192. struct ttm_placement placement;
  193. struct ttm_buffer_object tbo;
  194. struct ttm_bo_kmap_obj kmap;
  195. unsigned pin_count;
  196. void *kptr;
  197. u32 tiling_flags;
  198. u32 pitch;
  199. int surface_reg;
  200. /* Constant after initialization */
  201. struct radeon_device *rdev;
  202. struct drm_gem_object *gobj;
  203. };
  204. struct radeon_bo_list {
  205. struct list_head list;
  206. struct radeon_bo *bo;
  207. uint64_t gpu_offset;
  208. unsigned rdomain;
  209. unsigned wdomain;
  210. u32 tiling_flags;
  211. };
  212. /*
  213. * GEM objects.
  214. */
  215. struct radeon_gem {
  216. struct mutex mutex;
  217. struct list_head objects;
  218. };
  219. int radeon_gem_init(struct radeon_device *rdev);
  220. void radeon_gem_fini(struct radeon_device *rdev);
  221. int radeon_gem_object_create(struct radeon_device *rdev, int size,
  222. int alignment, int initial_domain,
  223. bool discardable, bool kernel,
  224. struct drm_gem_object **obj);
  225. int radeon_gem_object_pin(struct drm_gem_object *obj, uint32_t pin_domain,
  226. uint64_t *gpu_addr);
  227. void radeon_gem_object_unpin(struct drm_gem_object *obj);
  228. /*
  229. * GART structures, functions & helpers
  230. */
  231. struct radeon_mc;
  232. struct radeon_gart_table_ram {
  233. volatile uint32_t *ptr;
  234. };
  235. struct radeon_gart_table_vram {
  236. struct radeon_bo *robj;
  237. volatile uint32_t *ptr;
  238. };
  239. union radeon_gart_table {
  240. struct radeon_gart_table_ram ram;
  241. struct radeon_gart_table_vram vram;
  242. };
  243. #define RADEON_GPU_PAGE_SIZE 4096
  244. struct radeon_gart {
  245. dma_addr_t table_addr;
  246. unsigned num_gpu_pages;
  247. unsigned num_cpu_pages;
  248. unsigned table_size;
  249. union radeon_gart_table table;
  250. struct page **pages;
  251. dma_addr_t *pages_addr;
  252. bool ready;
  253. };
  254. int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
  255. void radeon_gart_table_ram_free(struct radeon_device *rdev);
  256. int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
  257. void radeon_gart_table_vram_free(struct radeon_device *rdev);
  258. int radeon_gart_init(struct radeon_device *rdev);
  259. void radeon_gart_fini(struct radeon_device *rdev);
  260. void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
  261. int pages);
  262. int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
  263. int pages, struct page **pagelist);
  264. /*
  265. * GPU MC structures, functions & helpers
  266. */
  267. struct radeon_mc {
  268. resource_size_t aper_size;
  269. resource_size_t aper_base;
  270. resource_size_t agp_base;
  271. /* for some chips with <= 32MB we need to lie
  272. * about vram size near mc fb location */
  273. u64 mc_vram_size;
  274. u64 gtt_location;
  275. u64 gtt_size;
  276. u64 gtt_start;
  277. u64 gtt_end;
  278. u64 vram_location;
  279. u64 vram_start;
  280. u64 vram_end;
  281. unsigned vram_width;
  282. u64 real_vram_size;
  283. int vram_mtrr;
  284. bool vram_is_ddr;
  285. bool igp_sideport_enabled;
  286. };
  287. int radeon_mc_setup(struct radeon_device *rdev);
  288. bool radeon_combios_sideport_present(struct radeon_device *rdev);
  289. bool radeon_atombios_sideport_present(struct radeon_device *rdev);
  290. /*
  291. * GPU scratch registers structures, functions & helpers
  292. */
  293. struct radeon_scratch {
  294. unsigned num_reg;
  295. bool free[32];
  296. uint32_t reg[32];
  297. };
  298. int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
  299. void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
  300. /*
  301. * IRQS.
  302. */
  303. struct radeon_irq {
  304. bool installed;
  305. bool sw_int;
  306. /* FIXME: use a define max crtc rather than hardcode it */
  307. bool crtc_vblank_int[2];
  308. /* FIXME: use defines for max hpd/dacs */
  309. bool hpd[6];
  310. spinlock_t sw_lock;
  311. int sw_refcount;
  312. };
  313. int radeon_irq_kms_init(struct radeon_device *rdev);
  314. void radeon_irq_kms_fini(struct radeon_device *rdev);
  315. void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev);
  316. void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev);
  317. /*
  318. * CP & ring.
  319. */
  320. struct radeon_ib {
  321. struct list_head list;
  322. unsigned long idx;
  323. uint64_t gpu_addr;
  324. struct radeon_fence *fence;
  325. uint32_t *ptr;
  326. uint32_t length_dw;
  327. };
  328. /*
  329. * locking -
  330. * mutex protects scheduled_ibs, ready, alloc_bm
  331. */
  332. struct radeon_ib_pool {
  333. struct mutex mutex;
  334. struct radeon_bo *robj;
  335. struct list_head scheduled_ibs;
  336. struct radeon_ib ibs[RADEON_IB_POOL_SIZE];
  337. bool ready;
  338. DECLARE_BITMAP(alloc_bm, RADEON_IB_POOL_SIZE);
  339. };
  340. struct radeon_cp {
  341. struct radeon_bo *ring_obj;
  342. volatile uint32_t *ring;
  343. unsigned rptr;
  344. unsigned wptr;
  345. unsigned wptr_old;
  346. unsigned ring_size;
  347. unsigned ring_free_dw;
  348. int count_dw;
  349. uint64_t gpu_addr;
  350. uint32_t align_mask;
  351. uint32_t ptr_mask;
  352. struct mutex mutex;
  353. bool ready;
  354. };
  355. /*
  356. * R6xx+ IH ring
  357. */
  358. struct r600_ih {
  359. struct radeon_bo *ring_obj;
  360. volatile uint32_t *ring;
  361. unsigned rptr;
  362. unsigned wptr;
  363. unsigned wptr_old;
  364. unsigned ring_size;
  365. uint64_t gpu_addr;
  366. uint32_t align_mask;
  367. uint32_t ptr_mask;
  368. spinlock_t lock;
  369. bool enabled;
  370. };
  371. struct r600_blit {
  372. struct radeon_bo *shader_obj;
  373. u64 shader_gpu_addr;
  374. u32 vs_offset, ps_offset;
  375. u32 state_offset;
  376. u32 state_len;
  377. u32 vb_used, vb_total;
  378. struct radeon_ib *vb_ib;
  379. };
  380. int radeon_ib_get(struct radeon_device *rdev, struct radeon_ib **ib);
  381. void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib **ib);
  382. int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib);
  383. int radeon_ib_pool_init(struct radeon_device *rdev);
  384. void radeon_ib_pool_fini(struct radeon_device *rdev);
  385. int radeon_ib_test(struct radeon_device *rdev);
  386. /* Ring access between begin & end cannot sleep */
  387. void radeon_ring_free_size(struct radeon_device *rdev);
  388. int radeon_ring_lock(struct radeon_device *rdev, unsigned ndw);
  389. void radeon_ring_unlock_commit(struct radeon_device *rdev);
  390. void radeon_ring_unlock_undo(struct radeon_device *rdev);
  391. int radeon_ring_test(struct radeon_device *rdev);
  392. int radeon_ring_init(struct radeon_device *rdev, unsigned ring_size);
  393. void radeon_ring_fini(struct radeon_device *rdev);
  394. /*
  395. * CS.
  396. */
  397. struct radeon_cs_reloc {
  398. struct drm_gem_object *gobj;
  399. struct radeon_bo *robj;
  400. struct radeon_bo_list lobj;
  401. uint32_t handle;
  402. uint32_t flags;
  403. };
  404. struct radeon_cs_chunk {
  405. uint32_t chunk_id;
  406. uint32_t length_dw;
  407. int kpage_idx[2];
  408. uint32_t *kpage[2];
  409. uint32_t *kdata;
  410. void __user *user_ptr;
  411. int last_copied_page;
  412. int last_page_index;
  413. };
  414. struct radeon_cs_parser {
  415. struct radeon_device *rdev;
  416. struct drm_file *filp;
  417. /* chunks */
  418. unsigned nchunks;
  419. struct radeon_cs_chunk *chunks;
  420. uint64_t *chunks_array;
  421. /* IB */
  422. unsigned idx;
  423. /* relocations */
  424. unsigned nrelocs;
  425. struct radeon_cs_reloc *relocs;
  426. struct radeon_cs_reloc **relocs_ptr;
  427. struct list_head validated;
  428. /* indices of various chunks */
  429. int chunk_ib_idx;
  430. int chunk_relocs_idx;
  431. struct radeon_ib *ib;
  432. void *track;
  433. unsigned family;
  434. int parser_error;
  435. };
  436. extern int radeon_cs_update_pages(struct radeon_cs_parser *p, int pg_idx);
  437. extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
  438. static inline u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx)
  439. {
  440. struct radeon_cs_chunk *ibc = &p->chunks[p->chunk_ib_idx];
  441. u32 pg_idx, pg_offset;
  442. u32 idx_value = 0;
  443. int new_page;
  444. pg_idx = (idx * 4) / PAGE_SIZE;
  445. pg_offset = (idx * 4) % PAGE_SIZE;
  446. if (ibc->kpage_idx[0] == pg_idx)
  447. return ibc->kpage[0][pg_offset/4];
  448. if (ibc->kpage_idx[1] == pg_idx)
  449. return ibc->kpage[1][pg_offset/4];
  450. new_page = radeon_cs_update_pages(p, pg_idx);
  451. if (new_page < 0) {
  452. p->parser_error = new_page;
  453. return 0;
  454. }
  455. idx_value = ibc->kpage[new_page][pg_offset/4];
  456. return idx_value;
  457. }
  458. struct radeon_cs_packet {
  459. unsigned idx;
  460. unsigned type;
  461. unsigned reg;
  462. unsigned opcode;
  463. int count;
  464. unsigned one_reg_wr;
  465. };
  466. typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
  467. struct radeon_cs_packet *pkt,
  468. unsigned idx, unsigned reg);
  469. typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
  470. struct radeon_cs_packet *pkt);
  471. /*
  472. * AGP
  473. */
  474. int radeon_agp_init(struct radeon_device *rdev);
  475. void radeon_agp_resume(struct radeon_device *rdev);
  476. void radeon_agp_fini(struct radeon_device *rdev);
  477. /*
  478. * Writeback
  479. */
  480. struct radeon_wb {
  481. struct radeon_bo *wb_obj;
  482. volatile uint32_t *wb;
  483. uint64_t gpu_addr;
  484. };
  485. /**
  486. * struct radeon_pm - power management datas
  487. * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
  488. * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
  489. * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
  490. * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
  491. * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
  492. * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
  493. * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
  494. * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
  495. * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
  496. * @sclk: GPU clock Mhz (core bandwith depends of this clock)
  497. * @needed_bandwidth: current bandwidth needs
  498. *
  499. * It keeps track of various data needed to take powermanagement decision.
  500. * Bandwith need is used to determine minimun clock of the GPU and memory.
  501. * Equation between gpu/memory clock and available bandwidth is hw dependent
  502. * (type of memory, bus size, efficiency, ...)
  503. */
  504. struct radeon_pm {
  505. fixed20_12 max_bandwidth;
  506. fixed20_12 igp_sideport_mclk;
  507. fixed20_12 igp_system_mclk;
  508. fixed20_12 igp_ht_link_clk;
  509. fixed20_12 igp_ht_link_width;
  510. fixed20_12 k8_bandwidth;
  511. fixed20_12 sideport_bandwidth;
  512. fixed20_12 ht_bandwidth;
  513. fixed20_12 core_bandwidth;
  514. fixed20_12 sclk;
  515. fixed20_12 needed_bandwidth;
  516. };
  517. /*
  518. * Benchmarking
  519. */
  520. void radeon_benchmark(struct radeon_device *rdev);
  521. /*
  522. * Testing
  523. */
  524. void radeon_test_moves(struct radeon_device *rdev);
  525. /*
  526. * Debugfs
  527. */
  528. int radeon_debugfs_add_files(struct radeon_device *rdev,
  529. struct drm_info_list *files,
  530. unsigned nfiles);
  531. int radeon_debugfs_fence_init(struct radeon_device *rdev);
  532. int r100_debugfs_rbbm_init(struct radeon_device *rdev);
  533. int r100_debugfs_cp_init(struct radeon_device *rdev);
  534. /*
  535. * ASIC specific functions.
  536. */
  537. struct radeon_asic {
  538. int (*init)(struct radeon_device *rdev);
  539. void (*fini)(struct radeon_device *rdev);
  540. int (*resume)(struct radeon_device *rdev);
  541. int (*suspend)(struct radeon_device *rdev);
  542. void (*vga_set_state)(struct radeon_device *rdev, bool state);
  543. int (*gpu_reset)(struct radeon_device *rdev);
  544. void (*gart_tlb_flush)(struct radeon_device *rdev);
  545. int (*gart_set_page)(struct radeon_device *rdev, int i, uint64_t addr);
  546. int (*cp_init)(struct radeon_device *rdev, unsigned ring_size);
  547. void (*cp_fini)(struct radeon_device *rdev);
  548. void (*cp_disable)(struct radeon_device *rdev);
  549. void (*cp_commit)(struct radeon_device *rdev);
  550. void (*ring_start)(struct radeon_device *rdev);
  551. int (*ring_test)(struct radeon_device *rdev);
  552. void (*ring_ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
  553. int (*irq_set)(struct radeon_device *rdev);
  554. int (*irq_process)(struct radeon_device *rdev);
  555. u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
  556. void (*fence_ring_emit)(struct radeon_device *rdev, struct radeon_fence *fence);
  557. int (*cs_parse)(struct radeon_cs_parser *p);
  558. int (*copy_blit)(struct radeon_device *rdev,
  559. uint64_t src_offset,
  560. uint64_t dst_offset,
  561. unsigned num_pages,
  562. struct radeon_fence *fence);
  563. int (*copy_dma)(struct radeon_device *rdev,
  564. uint64_t src_offset,
  565. uint64_t dst_offset,
  566. unsigned num_pages,
  567. struct radeon_fence *fence);
  568. int (*copy)(struct radeon_device *rdev,
  569. uint64_t src_offset,
  570. uint64_t dst_offset,
  571. unsigned num_pages,
  572. struct radeon_fence *fence);
  573. uint32_t (*get_engine_clock)(struct radeon_device *rdev);
  574. void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
  575. uint32_t (*get_memory_clock)(struct radeon_device *rdev);
  576. void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
  577. void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
  578. void (*set_clock_gating)(struct radeon_device *rdev, int enable);
  579. int (*set_surface_reg)(struct radeon_device *rdev, int reg,
  580. uint32_t tiling_flags, uint32_t pitch,
  581. uint32_t offset, uint32_t obj_size);
  582. int (*clear_surface_reg)(struct radeon_device *rdev, int reg);
  583. void (*bandwidth_update)(struct radeon_device *rdev);
  584. void (*hpd_init)(struct radeon_device *rdev);
  585. void (*hpd_fini)(struct radeon_device *rdev);
  586. bool (*hpd_sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
  587. void (*hpd_set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
  588. };
  589. /*
  590. * Asic structures
  591. */
  592. struct r100_asic {
  593. const unsigned *reg_safe_bm;
  594. unsigned reg_safe_bm_size;
  595. u32 hdp_cntl;
  596. };
  597. struct r300_asic {
  598. const unsigned *reg_safe_bm;
  599. unsigned reg_safe_bm_size;
  600. u32 resync_scratch;
  601. u32 hdp_cntl;
  602. };
  603. struct r600_asic {
  604. unsigned max_pipes;
  605. unsigned max_tile_pipes;
  606. unsigned max_simds;
  607. unsigned max_backends;
  608. unsigned max_gprs;
  609. unsigned max_threads;
  610. unsigned max_stack_entries;
  611. unsigned max_hw_contexts;
  612. unsigned max_gs_threads;
  613. unsigned sx_max_export_size;
  614. unsigned sx_max_export_pos_size;
  615. unsigned sx_max_export_smx_size;
  616. unsigned sq_num_cf_insts;
  617. };
  618. struct rv770_asic {
  619. unsigned max_pipes;
  620. unsigned max_tile_pipes;
  621. unsigned max_simds;
  622. unsigned max_backends;
  623. unsigned max_gprs;
  624. unsigned max_threads;
  625. unsigned max_stack_entries;
  626. unsigned max_hw_contexts;
  627. unsigned max_gs_threads;
  628. unsigned sx_max_export_size;
  629. unsigned sx_max_export_pos_size;
  630. unsigned sx_max_export_smx_size;
  631. unsigned sq_num_cf_insts;
  632. unsigned sx_num_of_sets;
  633. unsigned sc_prim_fifo_size;
  634. unsigned sc_hiz_tile_fifo_size;
  635. unsigned sc_earlyz_tile_fifo_fize;
  636. };
  637. union radeon_asic_config {
  638. struct r300_asic r300;
  639. struct r100_asic r100;
  640. struct r600_asic r600;
  641. struct rv770_asic rv770;
  642. };
  643. /*
  644. * IOCTL.
  645. */
  646. int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
  647. struct drm_file *filp);
  648. int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
  649. struct drm_file *filp);
  650. int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
  651. struct drm_file *file_priv);
  652. int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
  653. struct drm_file *file_priv);
  654. int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  655. struct drm_file *file_priv);
  656. int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
  657. struct drm_file *file_priv);
  658. int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  659. struct drm_file *filp);
  660. int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
  661. struct drm_file *filp);
  662. int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
  663. struct drm_file *filp);
  664. int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  665. struct drm_file *filp);
  666. int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  667. int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
  668. struct drm_file *filp);
  669. int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
  670. struct drm_file *filp);
  671. /*
  672. * Core structure, functions and helpers.
  673. */
  674. typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
  675. typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
  676. struct radeon_device {
  677. struct device *dev;
  678. struct drm_device *ddev;
  679. struct pci_dev *pdev;
  680. /* ASIC */
  681. union radeon_asic_config config;
  682. enum radeon_family family;
  683. unsigned long flags;
  684. int usec_timeout;
  685. enum radeon_pll_errata pll_errata;
  686. int num_gb_pipes;
  687. int num_z_pipes;
  688. int disp_priority;
  689. /* BIOS */
  690. uint8_t *bios;
  691. bool is_atom_bios;
  692. uint16_t bios_header_start;
  693. struct radeon_bo *stollen_vga_memory;
  694. struct fb_info *fbdev_info;
  695. struct radeon_bo *fbdev_rbo;
  696. struct radeon_framebuffer *fbdev_rfb;
  697. /* Register mmio */
  698. resource_size_t rmmio_base;
  699. resource_size_t rmmio_size;
  700. void *rmmio;
  701. radeon_rreg_t mc_rreg;
  702. radeon_wreg_t mc_wreg;
  703. radeon_rreg_t pll_rreg;
  704. radeon_wreg_t pll_wreg;
  705. uint32_t pcie_reg_mask;
  706. radeon_rreg_t pciep_rreg;
  707. radeon_wreg_t pciep_wreg;
  708. struct radeon_clock clock;
  709. struct radeon_mc mc;
  710. struct radeon_gart gart;
  711. struct radeon_mode_info mode_info;
  712. struct radeon_scratch scratch;
  713. struct radeon_mman mman;
  714. struct radeon_fence_driver fence_drv;
  715. struct radeon_cp cp;
  716. struct radeon_ib_pool ib_pool;
  717. struct radeon_irq irq;
  718. struct radeon_asic *asic;
  719. struct radeon_gem gem;
  720. struct radeon_pm pm;
  721. uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
  722. struct mutex cs_mutex;
  723. struct radeon_wb wb;
  724. struct radeon_dummy_page dummy_page;
  725. bool gpu_lockup;
  726. bool shutdown;
  727. bool suspend;
  728. bool need_dma32;
  729. bool accel_working;
  730. struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
  731. const struct firmware *me_fw; /* all family ME firmware */
  732. const struct firmware *pfp_fw; /* r6/700 PFP firmware */
  733. const struct firmware *rlc_fw; /* r6/700 RLC firmware */
  734. struct r600_blit r600_blit;
  735. int msi_enabled; /* msi enabled */
  736. struct r600_ih ih; /* r6/700 interrupt ring */
  737. struct workqueue_struct *wq;
  738. struct work_struct hotplug_work;
  739. /* audio stuff */
  740. struct timer_list audio_timer;
  741. int audio_channels;
  742. int audio_rate;
  743. int audio_bits_per_sample;
  744. uint8_t audio_status_bits;
  745. uint8_t audio_category_code;
  746. };
  747. int radeon_device_init(struct radeon_device *rdev,
  748. struct drm_device *ddev,
  749. struct pci_dev *pdev,
  750. uint32_t flags);
  751. void radeon_device_fini(struct radeon_device *rdev);
  752. int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
  753. /* r600 blit */
  754. int r600_blit_prepare_copy(struct radeon_device *rdev, int size_bytes);
  755. void r600_blit_done_copy(struct radeon_device *rdev, struct radeon_fence *fence);
  756. void r600_kms_blit_copy(struct radeon_device *rdev,
  757. u64 src_gpu_addr, u64 dst_gpu_addr,
  758. int size_bytes);
  759. static inline uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg)
  760. {
  761. if (reg < 0x10000)
  762. return readl(((void __iomem *)rdev->rmmio) + reg);
  763. else {
  764. writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
  765. return readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
  766. }
  767. }
  768. static inline void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  769. {
  770. if (reg < 0x10000)
  771. writel(v, ((void __iomem *)rdev->rmmio) + reg);
  772. else {
  773. writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
  774. writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
  775. }
  776. }
  777. /*
  778. * Cast helper
  779. */
  780. #define to_radeon_fence(p) ((struct radeon_fence *)(p))
  781. /*
  782. * Registers read & write functions.
  783. */
  784. #define RREG8(reg) readb(((void __iomem *)rdev->rmmio) + (reg))
  785. #define WREG8(reg, v) writeb(v, ((void __iomem *)rdev->rmmio) + (reg))
  786. #define RREG32(reg) r100_mm_rreg(rdev, (reg))
  787. #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg)))
  788. #define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v))
  789. #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  790. #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  791. #define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
  792. #define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
  793. #define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
  794. #define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
  795. #define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
  796. #define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
  797. #define WREG32_P(reg, val, mask) \
  798. do { \
  799. uint32_t tmp_ = RREG32(reg); \
  800. tmp_ &= (mask); \
  801. tmp_ |= ((val) & ~(mask)); \
  802. WREG32(reg, tmp_); \
  803. } while (0)
  804. #define WREG32_PLL_P(reg, val, mask) \
  805. do { \
  806. uint32_t tmp_ = RREG32_PLL(reg); \
  807. tmp_ &= (mask); \
  808. tmp_ |= ((val) & ~(mask)); \
  809. WREG32_PLL(reg, tmp_); \
  810. } while (0)
  811. #define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg)))
  812. /*
  813. * Indirect registers accessor
  814. */
  815. static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
  816. {
  817. uint32_t r;
  818. WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
  819. r = RREG32(RADEON_PCIE_DATA);
  820. return r;
  821. }
  822. static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  823. {
  824. WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
  825. WREG32(RADEON_PCIE_DATA, (v));
  826. }
  827. void r100_pll_errata_after_index(struct radeon_device *rdev);
  828. /*
  829. * ASICs helpers.
  830. */
  831. #define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
  832. (rdev->pdev->device == 0x5969))
  833. #define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
  834. (rdev->family == CHIP_RV200) || \
  835. (rdev->family == CHIP_RS100) || \
  836. (rdev->family == CHIP_RS200) || \
  837. (rdev->family == CHIP_RV250) || \
  838. (rdev->family == CHIP_RV280) || \
  839. (rdev->family == CHIP_RS300))
  840. #define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
  841. (rdev->family == CHIP_RV350) || \
  842. (rdev->family == CHIP_R350) || \
  843. (rdev->family == CHIP_RV380) || \
  844. (rdev->family == CHIP_R420) || \
  845. (rdev->family == CHIP_R423) || \
  846. (rdev->family == CHIP_RV410) || \
  847. (rdev->family == CHIP_RS400) || \
  848. (rdev->family == CHIP_RS480))
  849. #define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
  850. #define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
  851. #define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
  852. /*
  853. * BIOS helpers.
  854. */
  855. #define RBIOS8(i) (rdev->bios[i])
  856. #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
  857. #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
  858. int radeon_combios_init(struct radeon_device *rdev);
  859. void radeon_combios_fini(struct radeon_device *rdev);
  860. int radeon_atombios_init(struct radeon_device *rdev);
  861. void radeon_atombios_fini(struct radeon_device *rdev);
  862. /*
  863. * RING helpers.
  864. */
  865. static inline void radeon_ring_write(struct radeon_device *rdev, uint32_t v)
  866. {
  867. #if DRM_DEBUG_CODE
  868. if (rdev->cp.count_dw <= 0) {
  869. DRM_ERROR("radeon: writting more dword to ring than expected !\n");
  870. }
  871. #endif
  872. rdev->cp.ring[rdev->cp.wptr++] = v;
  873. rdev->cp.wptr &= rdev->cp.ptr_mask;
  874. rdev->cp.count_dw--;
  875. rdev->cp.ring_free_dw--;
  876. }
  877. /*
  878. * ASICs macro.
  879. */
  880. #define radeon_init(rdev) (rdev)->asic->init((rdev))
  881. #define radeon_fini(rdev) (rdev)->asic->fini((rdev))
  882. #define radeon_resume(rdev) (rdev)->asic->resume((rdev))
  883. #define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
  884. #define radeon_cs_parse(p) rdev->asic->cs_parse((p))
  885. #define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
  886. #define radeon_gpu_reset(rdev) (rdev)->asic->gpu_reset((rdev))
  887. #define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart_tlb_flush((rdev))
  888. #define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart_set_page((rdev), (i), (p))
  889. #define radeon_cp_commit(rdev) (rdev)->asic->cp_commit((rdev))
  890. #define radeon_ring_start(rdev) (rdev)->asic->ring_start((rdev))
  891. #define radeon_ring_test(rdev) (rdev)->asic->ring_test((rdev))
  892. #define radeon_ring_ib_execute(rdev, ib) (rdev)->asic->ring_ib_execute((rdev), (ib))
  893. #define radeon_irq_set(rdev) (rdev)->asic->irq_set((rdev))
  894. #define radeon_irq_process(rdev) (rdev)->asic->irq_process((rdev))
  895. #define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->get_vblank_counter((rdev), (crtc))
  896. #define radeon_fence_ring_emit(rdev, fence) (rdev)->asic->fence_ring_emit((rdev), (fence))
  897. #define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy_blit((rdev), (s), (d), (np), (f))
  898. #define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy_dma((rdev), (s), (d), (np), (f))
  899. #define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy((rdev), (s), (d), (np), (f))
  900. #define radeon_get_engine_clock(rdev) (rdev)->asic->get_engine_clock((rdev))
  901. #define radeon_set_engine_clock(rdev, e) (rdev)->asic->set_engine_clock((rdev), (e))
  902. #define radeon_get_memory_clock(rdev) (rdev)->asic->get_memory_clock((rdev))
  903. #define radeon_set_memory_clock(rdev, e) (rdev)->asic->set_memory_clock((rdev), (e))
  904. #define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->set_pcie_lanes((rdev), (l))
  905. #define radeon_set_clock_gating(rdev, e) (rdev)->asic->set_clock_gating((rdev), (e))
  906. #define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->set_surface_reg((rdev), (r), (f), (p), (o), (s)))
  907. #define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->clear_surface_reg((rdev), (r)))
  908. #define radeon_bandwidth_update(rdev) (rdev)->asic->bandwidth_update((rdev))
  909. #define radeon_hpd_init(rdev) (rdev)->asic->hpd_init((rdev))
  910. #define radeon_hpd_fini(rdev) (rdev)->asic->hpd_fini((rdev))
  911. #define radeon_hpd_sense(rdev, hpd) (rdev)->asic->hpd_sense((rdev), (hpd))
  912. #define radeon_hpd_set_polarity(rdev, hpd) (rdev)->asic->hpd_set_polarity((rdev), (hpd))
  913. /* Common functions */
  914. extern int radeon_gart_table_vram_pin(struct radeon_device *rdev);
  915. extern int radeon_modeset_init(struct radeon_device *rdev);
  916. extern void radeon_modeset_fini(struct radeon_device *rdev);
  917. extern bool radeon_card_posted(struct radeon_device *rdev);
  918. extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
  919. extern int radeon_clocks_init(struct radeon_device *rdev);
  920. extern void radeon_clocks_fini(struct radeon_device *rdev);
  921. extern void radeon_scratch_init(struct radeon_device *rdev);
  922. extern void radeon_surface_init(struct radeon_device *rdev);
  923. extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
  924. extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
  925. extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
  926. extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
  927. extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
  928. /* r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280 */
  929. struct r100_mc_save {
  930. u32 GENMO_WT;
  931. u32 CRTC_EXT_CNTL;
  932. u32 CRTC_GEN_CNTL;
  933. u32 CRTC2_GEN_CNTL;
  934. u32 CUR_OFFSET;
  935. u32 CUR2_OFFSET;
  936. };
  937. extern void r100_cp_disable(struct radeon_device *rdev);
  938. extern int r100_cp_init(struct radeon_device *rdev, unsigned ring_size);
  939. extern void r100_cp_fini(struct radeon_device *rdev);
  940. extern void r100_pci_gart_tlb_flush(struct radeon_device *rdev);
  941. extern int r100_pci_gart_init(struct radeon_device *rdev);
  942. extern void r100_pci_gart_fini(struct radeon_device *rdev);
  943. extern int r100_pci_gart_enable(struct radeon_device *rdev);
  944. extern void r100_pci_gart_disable(struct radeon_device *rdev);
  945. extern int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
  946. extern int r100_debugfs_mc_info_init(struct radeon_device *rdev);
  947. extern int r100_gui_wait_for_idle(struct radeon_device *rdev);
  948. extern void r100_ib_fini(struct radeon_device *rdev);
  949. extern int r100_ib_init(struct radeon_device *rdev);
  950. extern void r100_irq_disable(struct radeon_device *rdev);
  951. extern int r100_irq_set(struct radeon_device *rdev);
  952. extern void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save);
  953. extern void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save);
  954. extern void r100_vram_init_sizes(struct radeon_device *rdev);
  955. extern void r100_wb_disable(struct radeon_device *rdev);
  956. extern void r100_wb_fini(struct radeon_device *rdev);
  957. extern int r100_wb_init(struct radeon_device *rdev);
  958. extern void r100_hdp_reset(struct radeon_device *rdev);
  959. extern int r100_rb2d_reset(struct radeon_device *rdev);
  960. extern int r100_cp_reset(struct radeon_device *rdev);
  961. extern void r100_vga_render_disable(struct radeon_device *rdev);
  962. extern int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
  963. struct radeon_cs_packet *pkt,
  964. struct radeon_bo *robj);
  965. extern int r100_cs_parse_packet0(struct radeon_cs_parser *p,
  966. struct radeon_cs_packet *pkt,
  967. const unsigned *auth, unsigned n,
  968. radeon_packet0_check_t check);
  969. extern int r100_cs_packet_parse(struct radeon_cs_parser *p,
  970. struct radeon_cs_packet *pkt,
  971. unsigned idx);
  972. extern void r100_enable_bm(struct radeon_device *rdev);
  973. extern void r100_set_common_regs(struct radeon_device *rdev);
  974. /* rv200,rv250,rv280 */
  975. extern void r200_set_safe_registers(struct radeon_device *rdev);
  976. /* r300,r350,rv350,rv370,rv380 */
  977. extern void r300_set_reg_safe(struct radeon_device *rdev);
  978. extern void r300_mc_program(struct radeon_device *rdev);
  979. extern void r300_vram_info(struct radeon_device *rdev);
  980. extern void r300_clock_startup(struct radeon_device *rdev);
  981. extern int r300_mc_wait_for_idle(struct radeon_device *rdev);
  982. extern int rv370_pcie_gart_init(struct radeon_device *rdev);
  983. extern void rv370_pcie_gart_fini(struct radeon_device *rdev);
  984. extern int rv370_pcie_gart_enable(struct radeon_device *rdev);
  985. extern void rv370_pcie_gart_disable(struct radeon_device *rdev);
  986. /* r420,r423,rv410 */
  987. extern int r420_mc_init(struct radeon_device *rdev);
  988. extern u32 r420_mc_rreg(struct radeon_device *rdev, u32 reg);
  989. extern void r420_mc_wreg(struct radeon_device *rdev, u32 reg, u32 v);
  990. extern int r420_debugfs_pipes_info_init(struct radeon_device *rdev);
  991. extern void r420_pipes_init(struct radeon_device *rdev);
  992. /* rv515 */
  993. struct rv515_mc_save {
  994. u32 d1vga_control;
  995. u32 d2vga_control;
  996. u32 vga_render_control;
  997. u32 vga_hdp_control;
  998. u32 d1crtc_control;
  999. u32 d2crtc_control;
  1000. };
  1001. extern void rv515_bandwidth_avivo_update(struct radeon_device *rdev);
  1002. extern void rv515_vga_render_disable(struct radeon_device *rdev);
  1003. extern void rv515_set_safe_registers(struct radeon_device *rdev);
  1004. extern void rv515_mc_stop(struct radeon_device *rdev, struct rv515_mc_save *save);
  1005. extern void rv515_mc_resume(struct radeon_device *rdev, struct rv515_mc_save *save);
  1006. extern void rv515_clock_startup(struct radeon_device *rdev);
  1007. extern void rv515_debugfs(struct radeon_device *rdev);
  1008. extern int rv515_suspend(struct radeon_device *rdev);
  1009. /* rs400 */
  1010. extern int rs400_gart_init(struct radeon_device *rdev);
  1011. extern int rs400_gart_enable(struct radeon_device *rdev);
  1012. extern void rs400_gart_adjust_size(struct radeon_device *rdev);
  1013. extern void rs400_gart_disable(struct radeon_device *rdev);
  1014. extern void rs400_gart_fini(struct radeon_device *rdev);
  1015. /* rs600 */
  1016. extern void rs600_set_safe_registers(struct radeon_device *rdev);
  1017. extern int rs600_irq_set(struct radeon_device *rdev);
  1018. extern void rs600_irq_disable(struct radeon_device *rdev);
  1019. /* rs690, rs740 */
  1020. extern void rs690_line_buffer_adjust(struct radeon_device *rdev,
  1021. struct drm_display_mode *mode1,
  1022. struct drm_display_mode *mode2);
  1023. /* r600, rv610, rv630, rv620, rv635, rv670, rs780, rs880 */
  1024. extern bool r600_card_posted(struct radeon_device *rdev);
  1025. extern void r600_cp_stop(struct radeon_device *rdev);
  1026. extern void r600_ring_init(struct radeon_device *rdev, unsigned ring_size);
  1027. extern int r600_cp_resume(struct radeon_device *rdev);
  1028. extern int r600_count_pipe_bits(uint32_t val);
  1029. extern int r600_gart_clear_page(struct radeon_device *rdev, int i);
  1030. extern int r600_mc_wait_for_idle(struct radeon_device *rdev);
  1031. extern int r600_pcie_gart_init(struct radeon_device *rdev);
  1032. extern void r600_pcie_gart_tlb_flush(struct radeon_device *rdev);
  1033. extern int r600_ib_test(struct radeon_device *rdev);
  1034. extern int r600_ring_test(struct radeon_device *rdev);
  1035. extern void r600_wb_fini(struct radeon_device *rdev);
  1036. extern int r600_wb_enable(struct radeon_device *rdev);
  1037. extern void r600_wb_disable(struct radeon_device *rdev);
  1038. extern void r600_scratch_init(struct radeon_device *rdev);
  1039. extern int r600_blit_init(struct radeon_device *rdev);
  1040. extern void r600_blit_fini(struct radeon_device *rdev);
  1041. extern int r600_init_microcode(struct radeon_device *rdev);
  1042. extern int r600_gpu_reset(struct radeon_device *rdev);
  1043. /* r600 irq */
  1044. extern int r600_irq_init(struct radeon_device *rdev);
  1045. extern void r600_irq_fini(struct radeon_device *rdev);
  1046. extern void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size);
  1047. extern int r600_irq_set(struct radeon_device *rdev);
  1048. extern int r600_audio_init(struct radeon_device *rdev);
  1049. extern int r600_audio_tmds_index(struct drm_encoder *encoder);
  1050. extern void r600_audio_set_clock(struct drm_encoder *encoder, int clock);
  1051. extern void r600_audio_fini(struct radeon_device *rdev);
  1052. extern void r600_hdmi_init(struct drm_encoder *encoder);
  1053. extern void r600_hdmi_enable(struct drm_encoder *encoder, int enable);
  1054. extern void r600_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
  1055. extern int r600_hdmi_buffer_status_changed(struct drm_encoder *encoder);
  1056. extern void r600_hdmi_update_audio_settings(struct drm_encoder *encoder,
  1057. int channels,
  1058. int rate,
  1059. int bps,
  1060. uint8_t status_bits,
  1061. uint8_t category_code);
  1062. #include "radeon_object.h"
  1063. #endif