r600_cp.c 75 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528
  1. /*
  2. * Copyright 2008-2009 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  22. * DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors:
  25. * Dave Airlie <airlied@redhat.com>
  26. * Alex Deucher <alexander.deucher@amd.com>
  27. */
  28. #include "drmP.h"
  29. #include "drm.h"
  30. #include "radeon_drm.h"
  31. #include "radeon_drv.h"
  32. #define PFP_UCODE_SIZE 576
  33. #define PM4_UCODE_SIZE 1792
  34. #define R700_PFP_UCODE_SIZE 848
  35. #define R700_PM4_UCODE_SIZE 1360
  36. /* Firmware Names */
  37. MODULE_FIRMWARE("radeon/R600_pfp.bin");
  38. MODULE_FIRMWARE("radeon/R600_me.bin");
  39. MODULE_FIRMWARE("radeon/RV610_pfp.bin");
  40. MODULE_FIRMWARE("radeon/RV610_me.bin");
  41. MODULE_FIRMWARE("radeon/RV630_pfp.bin");
  42. MODULE_FIRMWARE("radeon/RV630_me.bin");
  43. MODULE_FIRMWARE("radeon/RV620_pfp.bin");
  44. MODULE_FIRMWARE("radeon/RV620_me.bin");
  45. MODULE_FIRMWARE("radeon/RV635_pfp.bin");
  46. MODULE_FIRMWARE("radeon/RV635_me.bin");
  47. MODULE_FIRMWARE("radeon/RV670_pfp.bin");
  48. MODULE_FIRMWARE("radeon/RV670_me.bin");
  49. MODULE_FIRMWARE("radeon/RS780_pfp.bin");
  50. MODULE_FIRMWARE("radeon/RS780_me.bin");
  51. MODULE_FIRMWARE("radeon/RV770_pfp.bin");
  52. MODULE_FIRMWARE("radeon/RV770_me.bin");
  53. MODULE_FIRMWARE("radeon/RV730_pfp.bin");
  54. MODULE_FIRMWARE("radeon/RV730_me.bin");
  55. MODULE_FIRMWARE("radeon/RV710_pfp.bin");
  56. MODULE_FIRMWARE("radeon/RV710_me.bin");
  57. int r600_cs_legacy(struct drm_device *dev, void *data, struct drm_file *filp,
  58. unsigned family, u32 *ib, int *l);
  59. void r600_cs_legacy_init(void);
  60. # define ATI_PCIGART_PAGE_SIZE 4096 /**< PCI GART page size */
  61. # define ATI_PCIGART_PAGE_MASK (~(ATI_PCIGART_PAGE_SIZE-1))
  62. #define R600_PTE_VALID (1 << 0)
  63. #define R600_PTE_SYSTEM (1 << 1)
  64. #define R600_PTE_SNOOPED (1 << 2)
  65. #define R600_PTE_READABLE (1 << 5)
  66. #define R600_PTE_WRITEABLE (1 << 6)
  67. /* MAX values used for gfx init */
  68. #define R6XX_MAX_SH_GPRS 256
  69. #define R6XX_MAX_TEMP_GPRS 16
  70. #define R6XX_MAX_SH_THREADS 256
  71. #define R6XX_MAX_SH_STACK_ENTRIES 4096
  72. #define R6XX_MAX_BACKENDS 8
  73. #define R6XX_MAX_BACKENDS_MASK 0xff
  74. #define R6XX_MAX_SIMDS 8
  75. #define R6XX_MAX_SIMDS_MASK 0xff
  76. #define R6XX_MAX_PIPES 8
  77. #define R6XX_MAX_PIPES_MASK 0xff
  78. #define R7XX_MAX_SH_GPRS 256
  79. #define R7XX_MAX_TEMP_GPRS 16
  80. #define R7XX_MAX_SH_THREADS 256
  81. #define R7XX_MAX_SH_STACK_ENTRIES 4096
  82. #define R7XX_MAX_BACKENDS 8
  83. #define R7XX_MAX_BACKENDS_MASK 0xff
  84. #define R7XX_MAX_SIMDS 16
  85. #define R7XX_MAX_SIMDS_MASK 0xffff
  86. #define R7XX_MAX_PIPES 8
  87. #define R7XX_MAX_PIPES_MASK 0xff
  88. static int r600_do_wait_for_fifo(drm_radeon_private_t *dev_priv, int entries)
  89. {
  90. int i;
  91. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  92. for (i = 0; i < dev_priv->usec_timeout; i++) {
  93. int slots;
  94. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770)
  95. slots = (RADEON_READ(R600_GRBM_STATUS)
  96. & R700_CMDFIFO_AVAIL_MASK);
  97. else
  98. slots = (RADEON_READ(R600_GRBM_STATUS)
  99. & R600_CMDFIFO_AVAIL_MASK);
  100. if (slots >= entries)
  101. return 0;
  102. DRM_UDELAY(1);
  103. }
  104. DRM_INFO("wait for fifo failed status : 0x%08X 0x%08X\n",
  105. RADEON_READ(R600_GRBM_STATUS),
  106. RADEON_READ(R600_GRBM_STATUS2));
  107. return -EBUSY;
  108. }
  109. static int r600_do_wait_for_idle(drm_radeon_private_t *dev_priv)
  110. {
  111. int i, ret;
  112. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  113. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770)
  114. ret = r600_do_wait_for_fifo(dev_priv, 8);
  115. else
  116. ret = r600_do_wait_for_fifo(dev_priv, 16);
  117. if (ret)
  118. return ret;
  119. for (i = 0; i < dev_priv->usec_timeout; i++) {
  120. if (!(RADEON_READ(R600_GRBM_STATUS) & R600_GUI_ACTIVE))
  121. return 0;
  122. DRM_UDELAY(1);
  123. }
  124. DRM_INFO("wait idle failed status : 0x%08X 0x%08X\n",
  125. RADEON_READ(R600_GRBM_STATUS),
  126. RADEON_READ(R600_GRBM_STATUS2));
  127. return -EBUSY;
  128. }
  129. void r600_page_table_cleanup(struct drm_device *dev, struct drm_ati_pcigart_info *gart_info)
  130. {
  131. struct drm_sg_mem *entry = dev->sg;
  132. int max_pages;
  133. int pages;
  134. int i;
  135. if (!entry)
  136. return;
  137. if (gart_info->bus_addr) {
  138. max_pages = (gart_info->table_size / sizeof(u64));
  139. pages = (entry->pages <= max_pages)
  140. ? entry->pages : max_pages;
  141. for (i = 0; i < pages; i++) {
  142. if (!entry->busaddr[i])
  143. break;
  144. pci_unmap_page(dev->pdev, entry->busaddr[i],
  145. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  146. }
  147. if (gart_info->gart_table_location == DRM_ATI_GART_MAIN)
  148. gart_info->bus_addr = 0;
  149. }
  150. }
  151. /* R600 has page table setup */
  152. int r600_page_table_init(struct drm_device *dev)
  153. {
  154. drm_radeon_private_t *dev_priv = dev->dev_private;
  155. struct drm_ati_pcigart_info *gart_info = &dev_priv->gart_info;
  156. struct drm_local_map *map = &gart_info->mapping;
  157. struct drm_sg_mem *entry = dev->sg;
  158. int ret = 0;
  159. int i, j;
  160. int pages;
  161. u64 page_base;
  162. dma_addr_t entry_addr;
  163. int max_ati_pages, max_real_pages, gart_idx;
  164. /* okay page table is available - lets rock */
  165. max_ati_pages = (gart_info->table_size / sizeof(u64));
  166. max_real_pages = max_ati_pages / (PAGE_SIZE / ATI_PCIGART_PAGE_SIZE);
  167. pages = (entry->pages <= max_real_pages) ?
  168. entry->pages : max_real_pages;
  169. memset_io((void __iomem *)map->handle, 0, max_ati_pages * sizeof(u64));
  170. gart_idx = 0;
  171. for (i = 0; i < pages; i++) {
  172. entry->busaddr[i] = pci_map_page(dev->pdev,
  173. entry->pagelist[i], 0,
  174. PAGE_SIZE,
  175. PCI_DMA_BIDIRECTIONAL);
  176. if (entry->busaddr[i] == 0) {
  177. DRM_ERROR("unable to map PCIGART pages!\n");
  178. r600_page_table_cleanup(dev, gart_info);
  179. goto done;
  180. }
  181. entry_addr = entry->busaddr[i];
  182. for (j = 0; j < (PAGE_SIZE / ATI_PCIGART_PAGE_SIZE); j++) {
  183. page_base = (u64) entry_addr & ATI_PCIGART_PAGE_MASK;
  184. page_base |= R600_PTE_VALID | R600_PTE_SYSTEM | R600_PTE_SNOOPED;
  185. page_base |= R600_PTE_READABLE | R600_PTE_WRITEABLE;
  186. DRM_WRITE64(map, gart_idx * sizeof(u64), page_base);
  187. gart_idx++;
  188. if ((i % 128) == 0)
  189. DRM_DEBUG("page entry %d: 0x%016llx\n",
  190. i, (unsigned long long)page_base);
  191. entry_addr += ATI_PCIGART_PAGE_SIZE;
  192. }
  193. }
  194. ret = 1;
  195. done:
  196. return ret;
  197. }
  198. static void r600_vm_flush_gart_range(struct drm_device *dev)
  199. {
  200. drm_radeon_private_t *dev_priv = dev->dev_private;
  201. u32 resp, countdown = 1000;
  202. RADEON_WRITE(R600_VM_CONTEXT0_INVALIDATION_LOW_ADDR, dev_priv->gart_vm_start >> 12);
  203. RADEON_WRITE(R600_VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (dev_priv->gart_vm_start + dev_priv->gart_size - 1) >> 12);
  204. RADEON_WRITE(R600_VM_CONTEXT0_REQUEST_RESPONSE, 2);
  205. do {
  206. resp = RADEON_READ(R600_VM_CONTEXT0_REQUEST_RESPONSE);
  207. countdown--;
  208. DRM_UDELAY(1);
  209. } while (((resp & 0xf0) == 0) && countdown);
  210. }
  211. static void r600_vm_init(struct drm_device *dev)
  212. {
  213. drm_radeon_private_t *dev_priv = dev->dev_private;
  214. /* initialise the VM to use the page table we constructed up there */
  215. u32 vm_c0, i;
  216. u32 mc_rd_a;
  217. u32 vm_l2_cntl, vm_l2_cntl3;
  218. /* okay set up the PCIE aperture type thingo */
  219. RADEON_WRITE(R600_MC_VM_SYSTEM_APERTURE_LOW_ADDR, dev_priv->gart_vm_start >> 12);
  220. RADEON_WRITE(R600_MC_VM_SYSTEM_APERTURE_HIGH_ADDR, (dev_priv->gart_vm_start + dev_priv->gart_size - 1) >> 12);
  221. RADEON_WRITE(R600_MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  222. /* setup MC RD a */
  223. mc_rd_a = R600_MCD_L1_TLB | R600_MCD_L1_FRAG_PROC | R600_MCD_SYSTEM_ACCESS_MODE_IN_SYS |
  224. R600_MCD_SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU | R600_MCD_EFFECTIVE_L1_TLB_SIZE(5) |
  225. R600_MCD_EFFECTIVE_L1_QUEUE_SIZE(5) | R600_MCD_WAIT_L2_QUERY;
  226. RADEON_WRITE(R600_MCD_RD_A_CNTL, mc_rd_a);
  227. RADEON_WRITE(R600_MCD_RD_B_CNTL, mc_rd_a);
  228. RADEON_WRITE(R600_MCD_WR_A_CNTL, mc_rd_a);
  229. RADEON_WRITE(R600_MCD_WR_B_CNTL, mc_rd_a);
  230. RADEON_WRITE(R600_MCD_RD_GFX_CNTL, mc_rd_a);
  231. RADEON_WRITE(R600_MCD_WR_GFX_CNTL, mc_rd_a);
  232. RADEON_WRITE(R600_MCD_RD_SYS_CNTL, mc_rd_a);
  233. RADEON_WRITE(R600_MCD_WR_SYS_CNTL, mc_rd_a);
  234. RADEON_WRITE(R600_MCD_RD_HDP_CNTL, mc_rd_a | R600_MCD_L1_STRICT_ORDERING);
  235. RADEON_WRITE(R600_MCD_WR_HDP_CNTL, mc_rd_a /*| R600_MCD_L1_STRICT_ORDERING*/);
  236. RADEON_WRITE(R600_MCD_RD_PDMA_CNTL, mc_rd_a);
  237. RADEON_WRITE(R600_MCD_WR_PDMA_CNTL, mc_rd_a);
  238. RADEON_WRITE(R600_MCD_RD_SEM_CNTL, mc_rd_a | R600_MCD_SEMAPHORE_MODE);
  239. RADEON_WRITE(R600_MCD_WR_SEM_CNTL, mc_rd_a);
  240. vm_l2_cntl = R600_VM_L2_CACHE_EN | R600_VM_L2_FRAG_PROC | R600_VM_ENABLE_PTE_CACHE_LRU_W;
  241. vm_l2_cntl |= R600_VM_L2_CNTL_QUEUE_SIZE(7);
  242. RADEON_WRITE(R600_VM_L2_CNTL, vm_l2_cntl);
  243. RADEON_WRITE(R600_VM_L2_CNTL2, 0);
  244. vm_l2_cntl3 = (R600_VM_L2_CNTL3_BANK_SELECT_0(0) |
  245. R600_VM_L2_CNTL3_BANK_SELECT_1(1) |
  246. R600_VM_L2_CNTL3_CACHE_UPDATE_MODE(2));
  247. RADEON_WRITE(R600_VM_L2_CNTL3, vm_l2_cntl3);
  248. vm_c0 = R600_VM_ENABLE_CONTEXT | R600_VM_PAGE_TABLE_DEPTH_FLAT;
  249. RADEON_WRITE(R600_VM_CONTEXT0_CNTL, vm_c0);
  250. vm_c0 &= ~R600_VM_ENABLE_CONTEXT;
  251. /* disable all other contexts */
  252. for (i = 1; i < 8; i++)
  253. RADEON_WRITE(R600_VM_CONTEXT0_CNTL + (i * 4), vm_c0);
  254. RADEON_WRITE(R600_VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, dev_priv->gart_info.bus_addr >> 12);
  255. RADEON_WRITE(R600_VM_CONTEXT0_PAGE_TABLE_START_ADDR, dev_priv->gart_vm_start >> 12);
  256. RADEON_WRITE(R600_VM_CONTEXT0_PAGE_TABLE_END_ADDR, (dev_priv->gart_vm_start + dev_priv->gart_size - 1) >> 12);
  257. r600_vm_flush_gart_range(dev);
  258. }
  259. static int r600_cp_init_microcode(drm_radeon_private_t *dev_priv)
  260. {
  261. struct platform_device *pdev;
  262. const char *chip_name;
  263. size_t pfp_req_size, me_req_size;
  264. char fw_name[30];
  265. int err;
  266. pdev = platform_device_register_simple("r600_cp", 0, NULL, 0);
  267. err = IS_ERR(pdev);
  268. if (err) {
  269. printk(KERN_ERR "r600_cp: Failed to register firmware\n");
  270. return -EINVAL;
  271. }
  272. switch (dev_priv->flags & RADEON_FAMILY_MASK) {
  273. case CHIP_R600: chip_name = "R600"; break;
  274. case CHIP_RV610: chip_name = "RV610"; break;
  275. case CHIP_RV630: chip_name = "RV630"; break;
  276. case CHIP_RV620: chip_name = "RV620"; break;
  277. case CHIP_RV635: chip_name = "RV635"; break;
  278. case CHIP_RV670: chip_name = "RV670"; break;
  279. case CHIP_RS780:
  280. case CHIP_RS880: chip_name = "RS780"; break;
  281. case CHIP_RV770: chip_name = "RV770"; break;
  282. case CHIP_RV730:
  283. case CHIP_RV740: chip_name = "RV730"; break;
  284. case CHIP_RV710: chip_name = "RV710"; break;
  285. default: BUG();
  286. }
  287. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770) {
  288. pfp_req_size = R700_PFP_UCODE_SIZE * 4;
  289. me_req_size = R700_PM4_UCODE_SIZE * 4;
  290. } else {
  291. pfp_req_size = PFP_UCODE_SIZE * 4;
  292. me_req_size = PM4_UCODE_SIZE * 12;
  293. }
  294. DRM_INFO("Loading %s CP Microcode\n", chip_name);
  295. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  296. err = request_firmware(&dev_priv->pfp_fw, fw_name, &pdev->dev);
  297. if (err)
  298. goto out;
  299. if (dev_priv->pfp_fw->size != pfp_req_size) {
  300. printk(KERN_ERR
  301. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  302. dev_priv->pfp_fw->size, fw_name);
  303. err = -EINVAL;
  304. goto out;
  305. }
  306. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  307. err = request_firmware(&dev_priv->me_fw, fw_name, &pdev->dev);
  308. if (err)
  309. goto out;
  310. if (dev_priv->me_fw->size != me_req_size) {
  311. printk(KERN_ERR
  312. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  313. dev_priv->me_fw->size, fw_name);
  314. err = -EINVAL;
  315. }
  316. out:
  317. platform_device_unregister(pdev);
  318. if (err) {
  319. if (err != -EINVAL)
  320. printk(KERN_ERR
  321. "r600_cp: Failed to load firmware \"%s\"\n",
  322. fw_name);
  323. release_firmware(dev_priv->pfp_fw);
  324. dev_priv->pfp_fw = NULL;
  325. release_firmware(dev_priv->me_fw);
  326. dev_priv->me_fw = NULL;
  327. }
  328. return err;
  329. }
  330. static void r600_cp_load_microcode(drm_radeon_private_t *dev_priv)
  331. {
  332. const __be32 *fw_data;
  333. int i;
  334. if (!dev_priv->me_fw || !dev_priv->pfp_fw)
  335. return;
  336. r600_do_cp_stop(dev_priv);
  337. RADEON_WRITE(R600_CP_RB_CNTL,
  338. R600_RB_NO_UPDATE |
  339. R600_RB_BLKSZ(15) |
  340. R600_RB_BUFSZ(3));
  341. RADEON_WRITE(R600_GRBM_SOFT_RESET, R600_SOFT_RESET_CP);
  342. RADEON_READ(R600_GRBM_SOFT_RESET);
  343. DRM_UDELAY(15000);
  344. RADEON_WRITE(R600_GRBM_SOFT_RESET, 0);
  345. fw_data = (const __be32 *)dev_priv->me_fw->data;
  346. RADEON_WRITE(R600_CP_ME_RAM_WADDR, 0);
  347. for (i = 0; i < PM4_UCODE_SIZE * 3; i++)
  348. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  349. be32_to_cpup(fw_data++));
  350. fw_data = (const __be32 *)dev_priv->pfp_fw->data;
  351. RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
  352. for (i = 0; i < PFP_UCODE_SIZE; i++)
  353. RADEON_WRITE(R600_CP_PFP_UCODE_DATA,
  354. be32_to_cpup(fw_data++));
  355. RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
  356. RADEON_WRITE(R600_CP_ME_RAM_WADDR, 0);
  357. RADEON_WRITE(R600_CP_ME_RAM_RADDR, 0);
  358. }
  359. static void r700_vm_init(struct drm_device *dev)
  360. {
  361. drm_radeon_private_t *dev_priv = dev->dev_private;
  362. /* initialise the VM to use the page table we constructed up there */
  363. u32 vm_c0, i;
  364. u32 mc_vm_md_l1;
  365. u32 vm_l2_cntl, vm_l2_cntl3;
  366. /* okay set up the PCIE aperture type thingo */
  367. RADEON_WRITE(R700_MC_VM_SYSTEM_APERTURE_LOW_ADDR, dev_priv->gart_vm_start >> 12);
  368. RADEON_WRITE(R700_MC_VM_SYSTEM_APERTURE_HIGH_ADDR, (dev_priv->gart_vm_start + dev_priv->gart_size - 1) >> 12);
  369. RADEON_WRITE(R700_MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  370. mc_vm_md_l1 = R700_ENABLE_L1_TLB |
  371. R700_ENABLE_L1_FRAGMENT_PROCESSING |
  372. R700_SYSTEM_ACCESS_MODE_IN_SYS |
  373. R700_SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  374. R700_EFFECTIVE_L1_TLB_SIZE(5) |
  375. R700_EFFECTIVE_L1_QUEUE_SIZE(5);
  376. RADEON_WRITE(R700_MC_VM_MD_L1_TLB0_CNTL, mc_vm_md_l1);
  377. RADEON_WRITE(R700_MC_VM_MD_L1_TLB1_CNTL, mc_vm_md_l1);
  378. RADEON_WRITE(R700_MC_VM_MD_L1_TLB2_CNTL, mc_vm_md_l1);
  379. RADEON_WRITE(R700_MC_VM_MB_L1_TLB0_CNTL, mc_vm_md_l1);
  380. RADEON_WRITE(R700_MC_VM_MB_L1_TLB1_CNTL, mc_vm_md_l1);
  381. RADEON_WRITE(R700_MC_VM_MB_L1_TLB2_CNTL, mc_vm_md_l1);
  382. RADEON_WRITE(R700_MC_VM_MB_L1_TLB3_CNTL, mc_vm_md_l1);
  383. vm_l2_cntl = R600_VM_L2_CACHE_EN | R600_VM_L2_FRAG_PROC | R600_VM_ENABLE_PTE_CACHE_LRU_W;
  384. vm_l2_cntl |= R700_VM_L2_CNTL_QUEUE_SIZE(7);
  385. RADEON_WRITE(R600_VM_L2_CNTL, vm_l2_cntl);
  386. RADEON_WRITE(R600_VM_L2_CNTL2, 0);
  387. vm_l2_cntl3 = R700_VM_L2_CNTL3_BANK_SELECT(0) | R700_VM_L2_CNTL3_CACHE_UPDATE_MODE(2);
  388. RADEON_WRITE(R600_VM_L2_CNTL3, vm_l2_cntl3);
  389. vm_c0 = R600_VM_ENABLE_CONTEXT | R600_VM_PAGE_TABLE_DEPTH_FLAT;
  390. RADEON_WRITE(R600_VM_CONTEXT0_CNTL, vm_c0);
  391. vm_c0 &= ~R600_VM_ENABLE_CONTEXT;
  392. /* disable all other contexts */
  393. for (i = 1; i < 8; i++)
  394. RADEON_WRITE(R600_VM_CONTEXT0_CNTL + (i * 4), vm_c0);
  395. RADEON_WRITE(R700_VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, dev_priv->gart_info.bus_addr >> 12);
  396. RADEON_WRITE(R700_VM_CONTEXT0_PAGE_TABLE_START_ADDR, dev_priv->gart_vm_start >> 12);
  397. RADEON_WRITE(R700_VM_CONTEXT0_PAGE_TABLE_END_ADDR, (dev_priv->gart_vm_start + dev_priv->gart_size - 1) >> 12);
  398. r600_vm_flush_gart_range(dev);
  399. }
  400. static void r700_cp_load_microcode(drm_radeon_private_t *dev_priv)
  401. {
  402. const __be32 *fw_data;
  403. int i;
  404. if (!dev_priv->me_fw || !dev_priv->pfp_fw)
  405. return;
  406. r600_do_cp_stop(dev_priv);
  407. RADEON_WRITE(R600_CP_RB_CNTL,
  408. R600_RB_NO_UPDATE |
  409. (15 << 8) |
  410. (3 << 0));
  411. RADEON_WRITE(R600_GRBM_SOFT_RESET, R600_SOFT_RESET_CP);
  412. RADEON_READ(R600_GRBM_SOFT_RESET);
  413. DRM_UDELAY(15000);
  414. RADEON_WRITE(R600_GRBM_SOFT_RESET, 0);
  415. fw_data = (const __be32 *)dev_priv->pfp_fw->data;
  416. RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
  417. for (i = 0; i < R700_PFP_UCODE_SIZE; i++)
  418. RADEON_WRITE(R600_CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  419. RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
  420. fw_data = (const __be32 *)dev_priv->me_fw->data;
  421. RADEON_WRITE(R600_CP_ME_RAM_WADDR, 0);
  422. for (i = 0; i < R700_PM4_UCODE_SIZE; i++)
  423. RADEON_WRITE(R600_CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  424. RADEON_WRITE(R600_CP_ME_RAM_WADDR, 0);
  425. RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
  426. RADEON_WRITE(R600_CP_ME_RAM_WADDR, 0);
  427. RADEON_WRITE(R600_CP_ME_RAM_RADDR, 0);
  428. }
  429. static void r600_test_writeback(drm_radeon_private_t *dev_priv)
  430. {
  431. u32 tmp;
  432. /* Start with assuming that writeback doesn't work */
  433. dev_priv->writeback_works = 0;
  434. /* Writeback doesn't seem to work everywhere, test it here and possibly
  435. * enable it if it appears to work
  436. */
  437. radeon_write_ring_rptr(dev_priv, R600_SCRATCHOFF(1), 0);
  438. RADEON_WRITE(R600_SCRATCH_REG1, 0xdeadbeef);
  439. for (tmp = 0; tmp < dev_priv->usec_timeout; tmp++) {
  440. u32 val;
  441. val = radeon_read_ring_rptr(dev_priv, R600_SCRATCHOFF(1));
  442. if (val == 0xdeadbeef)
  443. break;
  444. DRM_UDELAY(1);
  445. }
  446. if (tmp < dev_priv->usec_timeout) {
  447. dev_priv->writeback_works = 1;
  448. DRM_INFO("writeback test succeeded in %d usecs\n", tmp);
  449. } else {
  450. dev_priv->writeback_works = 0;
  451. DRM_INFO("writeback test failed\n");
  452. }
  453. if (radeon_no_wb == 1) {
  454. dev_priv->writeback_works = 0;
  455. DRM_INFO("writeback forced off\n");
  456. }
  457. if (!dev_priv->writeback_works) {
  458. /* Disable writeback to avoid unnecessary bus master transfer */
  459. RADEON_WRITE(R600_CP_RB_CNTL, RADEON_READ(R600_CP_RB_CNTL) |
  460. RADEON_RB_NO_UPDATE);
  461. RADEON_WRITE(R600_SCRATCH_UMSK, 0);
  462. }
  463. }
  464. int r600_do_engine_reset(struct drm_device *dev)
  465. {
  466. drm_radeon_private_t *dev_priv = dev->dev_private;
  467. u32 cp_ptr, cp_me_cntl, cp_rb_cntl;
  468. DRM_INFO("Resetting GPU\n");
  469. cp_ptr = RADEON_READ(R600_CP_RB_WPTR);
  470. cp_me_cntl = RADEON_READ(R600_CP_ME_CNTL);
  471. RADEON_WRITE(R600_CP_ME_CNTL, R600_CP_ME_HALT);
  472. RADEON_WRITE(R600_GRBM_SOFT_RESET, 0x7fff);
  473. RADEON_READ(R600_GRBM_SOFT_RESET);
  474. DRM_UDELAY(50);
  475. RADEON_WRITE(R600_GRBM_SOFT_RESET, 0);
  476. RADEON_READ(R600_GRBM_SOFT_RESET);
  477. RADEON_WRITE(R600_CP_RB_WPTR_DELAY, 0);
  478. cp_rb_cntl = RADEON_READ(R600_CP_RB_CNTL);
  479. RADEON_WRITE(R600_CP_RB_CNTL, R600_RB_RPTR_WR_ENA);
  480. RADEON_WRITE(R600_CP_RB_RPTR_WR, cp_ptr);
  481. RADEON_WRITE(R600_CP_RB_WPTR, cp_ptr);
  482. RADEON_WRITE(R600_CP_RB_CNTL, cp_rb_cntl);
  483. RADEON_WRITE(R600_CP_ME_CNTL, cp_me_cntl);
  484. /* Reset the CP ring */
  485. r600_do_cp_reset(dev_priv);
  486. /* The CP is no longer running after an engine reset */
  487. dev_priv->cp_running = 0;
  488. /* Reset any pending vertex, indirect buffers */
  489. radeon_freelist_reset(dev);
  490. return 0;
  491. }
  492. static u32 r600_get_tile_pipe_to_backend_map(u32 num_tile_pipes,
  493. u32 num_backends,
  494. u32 backend_disable_mask)
  495. {
  496. u32 backend_map = 0;
  497. u32 enabled_backends_mask;
  498. u32 enabled_backends_count;
  499. u32 cur_pipe;
  500. u32 swizzle_pipe[R6XX_MAX_PIPES];
  501. u32 cur_backend;
  502. u32 i;
  503. if (num_tile_pipes > R6XX_MAX_PIPES)
  504. num_tile_pipes = R6XX_MAX_PIPES;
  505. if (num_tile_pipes < 1)
  506. num_tile_pipes = 1;
  507. if (num_backends > R6XX_MAX_BACKENDS)
  508. num_backends = R6XX_MAX_BACKENDS;
  509. if (num_backends < 1)
  510. num_backends = 1;
  511. enabled_backends_mask = 0;
  512. enabled_backends_count = 0;
  513. for (i = 0; i < R6XX_MAX_BACKENDS; ++i) {
  514. if (((backend_disable_mask >> i) & 1) == 0) {
  515. enabled_backends_mask |= (1 << i);
  516. ++enabled_backends_count;
  517. }
  518. if (enabled_backends_count == num_backends)
  519. break;
  520. }
  521. if (enabled_backends_count == 0) {
  522. enabled_backends_mask = 1;
  523. enabled_backends_count = 1;
  524. }
  525. if (enabled_backends_count != num_backends)
  526. num_backends = enabled_backends_count;
  527. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R6XX_MAX_PIPES);
  528. switch (num_tile_pipes) {
  529. case 1:
  530. swizzle_pipe[0] = 0;
  531. break;
  532. case 2:
  533. swizzle_pipe[0] = 0;
  534. swizzle_pipe[1] = 1;
  535. break;
  536. case 3:
  537. swizzle_pipe[0] = 0;
  538. swizzle_pipe[1] = 1;
  539. swizzle_pipe[2] = 2;
  540. break;
  541. case 4:
  542. swizzle_pipe[0] = 0;
  543. swizzle_pipe[1] = 1;
  544. swizzle_pipe[2] = 2;
  545. swizzle_pipe[3] = 3;
  546. break;
  547. case 5:
  548. swizzle_pipe[0] = 0;
  549. swizzle_pipe[1] = 1;
  550. swizzle_pipe[2] = 2;
  551. swizzle_pipe[3] = 3;
  552. swizzle_pipe[4] = 4;
  553. break;
  554. case 6:
  555. swizzle_pipe[0] = 0;
  556. swizzle_pipe[1] = 2;
  557. swizzle_pipe[2] = 4;
  558. swizzle_pipe[3] = 5;
  559. swizzle_pipe[4] = 1;
  560. swizzle_pipe[5] = 3;
  561. break;
  562. case 7:
  563. swizzle_pipe[0] = 0;
  564. swizzle_pipe[1] = 2;
  565. swizzle_pipe[2] = 4;
  566. swizzle_pipe[3] = 6;
  567. swizzle_pipe[4] = 1;
  568. swizzle_pipe[5] = 3;
  569. swizzle_pipe[6] = 5;
  570. break;
  571. case 8:
  572. swizzle_pipe[0] = 0;
  573. swizzle_pipe[1] = 2;
  574. swizzle_pipe[2] = 4;
  575. swizzle_pipe[3] = 6;
  576. swizzle_pipe[4] = 1;
  577. swizzle_pipe[5] = 3;
  578. swizzle_pipe[6] = 5;
  579. swizzle_pipe[7] = 7;
  580. break;
  581. }
  582. cur_backend = 0;
  583. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  584. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  585. cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
  586. backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
  587. cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
  588. }
  589. return backend_map;
  590. }
  591. static int r600_count_pipe_bits(uint32_t val)
  592. {
  593. int i, ret = 0;
  594. for (i = 0; i < 32; i++) {
  595. ret += val & 1;
  596. val >>= 1;
  597. }
  598. return ret;
  599. }
  600. static void r600_gfx_init(struct drm_device *dev,
  601. drm_radeon_private_t *dev_priv)
  602. {
  603. int i, j, num_qd_pipes;
  604. u32 sx_debug_1;
  605. u32 tc_cntl;
  606. u32 arb_pop;
  607. u32 num_gs_verts_per_thread;
  608. u32 vgt_gs_per_es;
  609. u32 gs_prim_buffer_depth = 0;
  610. u32 sq_ms_fifo_sizes;
  611. u32 sq_config;
  612. u32 sq_gpr_resource_mgmt_1 = 0;
  613. u32 sq_gpr_resource_mgmt_2 = 0;
  614. u32 sq_thread_resource_mgmt = 0;
  615. u32 sq_stack_resource_mgmt_1 = 0;
  616. u32 sq_stack_resource_mgmt_2 = 0;
  617. u32 hdp_host_path_cntl;
  618. u32 backend_map;
  619. u32 gb_tiling_config = 0;
  620. u32 cc_rb_backend_disable = 0;
  621. u32 cc_gc_shader_pipe_config = 0;
  622. u32 ramcfg;
  623. /* setup chip specs */
  624. switch (dev_priv->flags & RADEON_FAMILY_MASK) {
  625. case CHIP_R600:
  626. dev_priv->r600_max_pipes = 4;
  627. dev_priv->r600_max_tile_pipes = 8;
  628. dev_priv->r600_max_simds = 4;
  629. dev_priv->r600_max_backends = 4;
  630. dev_priv->r600_max_gprs = 256;
  631. dev_priv->r600_max_threads = 192;
  632. dev_priv->r600_max_stack_entries = 256;
  633. dev_priv->r600_max_hw_contexts = 8;
  634. dev_priv->r600_max_gs_threads = 16;
  635. dev_priv->r600_sx_max_export_size = 128;
  636. dev_priv->r600_sx_max_export_pos_size = 16;
  637. dev_priv->r600_sx_max_export_smx_size = 128;
  638. dev_priv->r600_sq_num_cf_insts = 2;
  639. break;
  640. case CHIP_RV630:
  641. case CHIP_RV635:
  642. dev_priv->r600_max_pipes = 2;
  643. dev_priv->r600_max_tile_pipes = 2;
  644. dev_priv->r600_max_simds = 3;
  645. dev_priv->r600_max_backends = 1;
  646. dev_priv->r600_max_gprs = 128;
  647. dev_priv->r600_max_threads = 192;
  648. dev_priv->r600_max_stack_entries = 128;
  649. dev_priv->r600_max_hw_contexts = 8;
  650. dev_priv->r600_max_gs_threads = 4;
  651. dev_priv->r600_sx_max_export_size = 128;
  652. dev_priv->r600_sx_max_export_pos_size = 16;
  653. dev_priv->r600_sx_max_export_smx_size = 128;
  654. dev_priv->r600_sq_num_cf_insts = 2;
  655. break;
  656. case CHIP_RV610:
  657. case CHIP_RS780:
  658. case CHIP_RS880:
  659. case CHIP_RV620:
  660. dev_priv->r600_max_pipes = 1;
  661. dev_priv->r600_max_tile_pipes = 1;
  662. dev_priv->r600_max_simds = 2;
  663. dev_priv->r600_max_backends = 1;
  664. dev_priv->r600_max_gprs = 128;
  665. dev_priv->r600_max_threads = 192;
  666. dev_priv->r600_max_stack_entries = 128;
  667. dev_priv->r600_max_hw_contexts = 4;
  668. dev_priv->r600_max_gs_threads = 4;
  669. dev_priv->r600_sx_max_export_size = 128;
  670. dev_priv->r600_sx_max_export_pos_size = 16;
  671. dev_priv->r600_sx_max_export_smx_size = 128;
  672. dev_priv->r600_sq_num_cf_insts = 1;
  673. break;
  674. case CHIP_RV670:
  675. dev_priv->r600_max_pipes = 4;
  676. dev_priv->r600_max_tile_pipes = 4;
  677. dev_priv->r600_max_simds = 4;
  678. dev_priv->r600_max_backends = 4;
  679. dev_priv->r600_max_gprs = 192;
  680. dev_priv->r600_max_threads = 192;
  681. dev_priv->r600_max_stack_entries = 256;
  682. dev_priv->r600_max_hw_contexts = 8;
  683. dev_priv->r600_max_gs_threads = 16;
  684. dev_priv->r600_sx_max_export_size = 128;
  685. dev_priv->r600_sx_max_export_pos_size = 16;
  686. dev_priv->r600_sx_max_export_smx_size = 128;
  687. dev_priv->r600_sq_num_cf_insts = 2;
  688. break;
  689. default:
  690. break;
  691. }
  692. /* Initialize HDP */
  693. j = 0;
  694. for (i = 0; i < 32; i++) {
  695. RADEON_WRITE((0x2c14 + j), 0x00000000);
  696. RADEON_WRITE((0x2c18 + j), 0x00000000);
  697. RADEON_WRITE((0x2c1c + j), 0x00000000);
  698. RADEON_WRITE((0x2c20 + j), 0x00000000);
  699. RADEON_WRITE((0x2c24 + j), 0x00000000);
  700. j += 0x18;
  701. }
  702. RADEON_WRITE(R600_GRBM_CNTL, R600_GRBM_READ_TIMEOUT(0xff));
  703. /* setup tiling, simd, pipe config */
  704. ramcfg = RADEON_READ(R600_RAMCFG);
  705. switch (dev_priv->r600_max_tile_pipes) {
  706. case 1:
  707. gb_tiling_config |= R600_PIPE_TILING(0);
  708. break;
  709. case 2:
  710. gb_tiling_config |= R600_PIPE_TILING(1);
  711. break;
  712. case 4:
  713. gb_tiling_config |= R600_PIPE_TILING(2);
  714. break;
  715. case 8:
  716. gb_tiling_config |= R600_PIPE_TILING(3);
  717. break;
  718. default:
  719. break;
  720. }
  721. gb_tiling_config |= R600_BANK_TILING((ramcfg >> R600_NOOFBANK_SHIFT) & R600_NOOFBANK_MASK);
  722. gb_tiling_config |= R600_GROUP_SIZE(0);
  723. if (((ramcfg >> R600_NOOFROWS_SHIFT) & R600_NOOFROWS_MASK) > 3) {
  724. gb_tiling_config |= R600_ROW_TILING(3);
  725. gb_tiling_config |= R600_SAMPLE_SPLIT(3);
  726. } else {
  727. gb_tiling_config |=
  728. R600_ROW_TILING(((ramcfg >> R600_NOOFROWS_SHIFT) & R600_NOOFROWS_MASK));
  729. gb_tiling_config |=
  730. R600_SAMPLE_SPLIT(((ramcfg >> R600_NOOFROWS_SHIFT) & R600_NOOFROWS_MASK));
  731. }
  732. gb_tiling_config |= R600_BANK_SWAPS(1);
  733. backend_map = r600_get_tile_pipe_to_backend_map(dev_priv->r600_max_tile_pipes,
  734. dev_priv->r600_max_backends,
  735. (0xff << dev_priv->r600_max_backends) & 0xff);
  736. gb_tiling_config |= R600_BACKEND_MAP(backend_map);
  737. cc_gc_shader_pipe_config =
  738. R600_INACTIVE_QD_PIPES((R6XX_MAX_PIPES_MASK << dev_priv->r600_max_pipes) & R6XX_MAX_PIPES_MASK);
  739. cc_gc_shader_pipe_config |=
  740. R600_INACTIVE_SIMDS((R6XX_MAX_SIMDS_MASK << dev_priv->r600_max_simds) & R6XX_MAX_SIMDS_MASK);
  741. cc_rb_backend_disable =
  742. R600_BACKEND_DISABLE((R6XX_MAX_BACKENDS_MASK << dev_priv->r600_max_backends) & R6XX_MAX_BACKENDS_MASK);
  743. RADEON_WRITE(R600_GB_TILING_CONFIG, gb_tiling_config);
  744. RADEON_WRITE(R600_DCP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  745. RADEON_WRITE(R600_HDP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  746. RADEON_WRITE(R600_CC_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  747. RADEON_WRITE(R600_CC_GC_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  748. RADEON_WRITE(R600_GC_USER_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  749. num_qd_pipes =
  750. R6XX_MAX_BACKENDS - r600_count_pipe_bits(cc_gc_shader_pipe_config & R600_INACTIVE_QD_PIPES_MASK);
  751. RADEON_WRITE(R600_VGT_OUT_DEALLOC_CNTL, (num_qd_pipes * 4) & R600_DEALLOC_DIST_MASK);
  752. RADEON_WRITE(R600_VGT_VERTEX_REUSE_BLOCK_CNTL, ((num_qd_pipes * 4) - 2) & R600_VTX_REUSE_DEPTH_MASK);
  753. /* set HW defaults for 3D engine */
  754. RADEON_WRITE(R600_CP_QUEUE_THRESHOLDS, (R600_ROQ_IB1_START(0x16) |
  755. R600_ROQ_IB2_START(0x2b)));
  756. RADEON_WRITE(R600_CP_MEQ_THRESHOLDS, (R600_MEQ_END(0x40) |
  757. R600_ROQ_END(0x40)));
  758. RADEON_WRITE(R600_TA_CNTL_AUX, (R600_DISABLE_CUBE_ANISO |
  759. R600_SYNC_GRADIENT |
  760. R600_SYNC_WALKER |
  761. R600_SYNC_ALIGNER));
  762. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV670)
  763. RADEON_WRITE(R600_ARB_GDEC_RD_CNTL, 0x00000021);
  764. sx_debug_1 = RADEON_READ(R600_SX_DEBUG_1);
  765. sx_debug_1 |= R600_SMX_EVENT_RELEASE;
  766. if (((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_R600))
  767. sx_debug_1 |= R600_ENABLE_NEW_SMX_ADDRESS;
  768. RADEON_WRITE(R600_SX_DEBUG_1, sx_debug_1);
  769. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R600) ||
  770. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV630) ||
  771. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV610) ||
  772. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV620) ||
  773. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS780) ||
  774. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS880))
  775. RADEON_WRITE(R600_DB_DEBUG, R600_PREZ_MUST_WAIT_FOR_POSTZ_DONE);
  776. else
  777. RADEON_WRITE(R600_DB_DEBUG, 0);
  778. RADEON_WRITE(R600_DB_WATERMARKS, (R600_DEPTH_FREE(4) |
  779. R600_DEPTH_FLUSH(16) |
  780. R600_DEPTH_PENDING_FREE(4) |
  781. R600_DEPTH_CACHELINE_FREE(16)));
  782. RADEON_WRITE(R600_PA_SC_MULTI_CHIP_CNTL, 0);
  783. RADEON_WRITE(R600_VGT_NUM_INSTANCES, 0);
  784. RADEON_WRITE(R600_SPI_CONFIG_CNTL, R600_GPR_WRITE_PRIORITY(0));
  785. RADEON_WRITE(R600_SPI_CONFIG_CNTL_1, R600_VTX_DONE_DELAY(0));
  786. sq_ms_fifo_sizes = RADEON_READ(R600_SQ_MS_FIFO_SIZES);
  787. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV610) ||
  788. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV620) ||
  789. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS780) ||
  790. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS880)) {
  791. sq_ms_fifo_sizes = (R600_CACHE_FIFO_SIZE(0xa) |
  792. R600_FETCH_FIFO_HIWATER(0xa) |
  793. R600_DONE_FIFO_HIWATER(0xe0) |
  794. R600_ALU_UPDATE_FIFO_HIWATER(0x8));
  795. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R600) ||
  796. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV630)) {
  797. sq_ms_fifo_sizes &= ~R600_DONE_FIFO_HIWATER(0xff);
  798. sq_ms_fifo_sizes |= R600_DONE_FIFO_HIWATER(0x4);
  799. }
  800. RADEON_WRITE(R600_SQ_MS_FIFO_SIZES, sq_ms_fifo_sizes);
  801. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  802. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  803. */
  804. sq_config = RADEON_READ(R600_SQ_CONFIG);
  805. sq_config &= ~(R600_PS_PRIO(3) |
  806. R600_VS_PRIO(3) |
  807. R600_GS_PRIO(3) |
  808. R600_ES_PRIO(3));
  809. sq_config |= (R600_DX9_CONSTS |
  810. R600_VC_ENABLE |
  811. R600_PS_PRIO(0) |
  812. R600_VS_PRIO(1) |
  813. R600_GS_PRIO(2) |
  814. R600_ES_PRIO(3));
  815. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R600) {
  816. sq_gpr_resource_mgmt_1 = (R600_NUM_PS_GPRS(124) |
  817. R600_NUM_VS_GPRS(124) |
  818. R600_NUM_CLAUSE_TEMP_GPRS(4));
  819. sq_gpr_resource_mgmt_2 = (R600_NUM_GS_GPRS(0) |
  820. R600_NUM_ES_GPRS(0));
  821. sq_thread_resource_mgmt = (R600_NUM_PS_THREADS(136) |
  822. R600_NUM_VS_THREADS(48) |
  823. R600_NUM_GS_THREADS(4) |
  824. R600_NUM_ES_THREADS(4));
  825. sq_stack_resource_mgmt_1 = (R600_NUM_PS_STACK_ENTRIES(128) |
  826. R600_NUM_VS_STACK_ENTRIES(128));
  827. sq_stack_resource_mgmt_2 = (R600_NUM_GS_STACK_ENTRIES(0) |
  828. R600_NUM_ES_STACK_ENTRIES(0));
  829. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV610) ||
  830. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV620) ||
  831. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS780) ||
  832. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS880)) {
  833. /* no vertex cache */
  834. sq_config &= ~R600_VC_ENABLE;
  835. sq_gpr_resource_mgmt_1 = (R600_NUM_PS_GPRS(44) |
  836. R600_NUM_VS_GPRS(44) |
  837. R600_NUM_CLAUSE_TEMP_GPRS(2));
  838. sq_gpr_resource_mgmt_2 = (R600_NUM_GS_GPRS(17) |
  839. R600_NUM_ES_GPRS(17));
  840. sq_thread_resource_mgmt = (R600_NUM_PS_THREADS(79) |
  841. R600_NUM_VS_THREADS(78) |
  842. R600_NUM_GS_THREADS(4) |
  843. R600_NUM_ES_THREADS(31));
  844. sq_stack_resource_mgmt_1 = (R600_NUM_PS_STACK_ENTRIES(40) |
  845. R600_NUM_VS_STACK_ENTRIES(40));
  846. sq_stack_resource_mgmt_2 = (R600_NUM_GS_STACK_ENTRIES(32) |
  847. R600_NUM_ES_STACK_ENTRIES(16));
  848. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV630) ||
  849. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV635)) {
  850. sq_gpr_resource_mgmt_1 = (R600_NUM_PS_GPRS(44) |
  851. R600_NUM_VS_GPRS(44) |
  852. R600_NUM_CLAUSE_TEMP_GPRS(2));
  853. sq_gpr_resource_mgmt_2 = (R600_NUM_GS_GPRS(18) |
  854. R600_NUM_ES_GPRS(18));
  855. sq_thread_resource_mgmt = (R600_NUM_PS_THREADS(79) |
  856. R600_NUM_VS_THREADS(78) |
  857. R600_NUM_GS_THREADS(4) |
  858. R600_NUM_ES_THREADS(31));
  859. sq_stack_resource_mgmt_1 = (R600_NUM_PS_STACK_ENTRIES(40) |
  860. R600_NUM_VS_STACK_ENTRIES(40));
  861. sq_stack_resource_mgmt_2 = (R600_NUM_GS_STACK_ENTRIES(32) |
  862. R600_NUM_ES_STACK_ENTRIES(16));
  863. } else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV670) {
  864. sq_gpr_resource_mgmt_1 = (R600_NUM_PS_GPRS(44) |
  865. R600_NUM_VS_GPRS(44) |
  866. R600_NUM_CLAUSE_TEMP_GPRS(2));
  867. sq_gpr_resource_mgmt_2 = (R600_NUM_GS_GPRS(17) |
  868. R600_NUM_ES_GPRS(17));
  869. sq_thread_resource_mgmt = (R600_NUM_PS_THREADS(79) |
  870. R600_NUM_VS_THREADS(78) |
  871. R600_NUM_GS_THREADS(4) |
  872. R600_NUM_ES_THREADS(31));
  873. sq_stack_resource_mgmt_1 = (R600_NUM_PS_STACK_ENTRIES(64) |
  874. R600_NUM_VS_STACK_ENTRIES(64));
  875. sq_stack_resource_mgmt_2 = (R600_NUM_GS_STACK_ENTRIES(64) |
  876. R600_NUM_ES_STACK_ENTRIES(64));
  877. }
  878. RADEON_WRITE(R600_SQ_CONFIG, sq_config);
  879. RADEON_WRITE(R600_SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  880. RADEON_WRITE(R600_SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  881. RADEON_WRITE(R600_SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  882. RADEON_WRITE(R600_SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  883. RADEON_WRITE(R600_SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  884. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV610) ||
  885. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV620) ||
  886. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS780) ||
  887. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS880))
  888. RADEON_WRITE(R600_VGT_CACHE_INVALIDATION, R600_CACHE_INVALIDATION(R600_TC_ONLY));
  889. else
  890. RADEON_WRITE(R600_VGT_CACHE_INVALIDATION, R600_CACHE_INVALIDATION(R600_VC_AND_TC));
  891. RADEON_WRITE(R600_PA_SC_AA_SAMPLE_LOCS_2S, (R600_S0_X(0xc) |
  892. R600_S0_Y(0x4) |
  893. R600_S1_X(0x4) |
  894. R600_S1_Y(0xc)));
  895. RADEON_WRITE(R600_PA_SC_AA_SAMPLE_LOCS_4S, (R600_S0_X(0xe) |
  896. R600_S0_Y(0xe) |
  897. R600_S1_X(0x2) |
  898. R600_S1_Y(0x2) |
  899. R600_S2_X(0xa) |
  900. R600_S2_Y(0x6) |
  901. R600_S3_X(0x6) |
  902. R600_S3_Y(0xa)));
  903. RADEON_WRITE(R600_PA_SC_AA_SAMPLE_LOCS_8S_WD0, (R600_S0_X(0xe) |
  904. R600_S0_Y(0xb) |
  905. R600_S1_X(0x4) |
  906. R600_S1_Y(0xc) |
  907. R600_S2_X(0x1) |
  908. R600_S2_Y(0x6) |
  909. R600_S3_X(0xa) |
  910. R600_S3_Y(0xe)));
  911. RADEON_WRITE(R600_PA_SC_AA_SAMPLE_LOCS_8S_WD1, (R600_S4_X(0x6) |
  912. R600_S4_Y(0x1) |
  913. R600_S5_X(0x0) |
  914. R600_S5_Y(0x0) |
  915. R600_S6_X(0xb) |
  916. R600_S6_Y(0x4) |
  917. R600_S7_X(0x7) |
  918. R600_S7_Y(0x8)));
  919. switch (dev_priv->flags & RADEON_FAMILY_MASK) {
  920. case CHIP_R600:
  921. case CHIP_RV630:
  922. case CHIP_RV635:
  923. gs_prim_buffer_depth = 0;
  924. break;
  925. case CHIP_RV610:
  926. case CHIP_RS780:
  927. case CHIP_RS880:
  928. case CHIP_RV620:
  929. gs_prim_buffer_depth = 32;
  930. break;
  931. case CHIP_RV670:
  932. gs_prim_buffer_depth = 128;
  933. break;
  934. default:
  935. break;
  936. }
  937. num_gs_verts_per_thread = dev_priv->r600_max_pipes * 16;
  938. vgt_gs_per_es = gs_prim_buffer_depth + num_gs_verts_per_thread;
  939. /* Max value for this is 256 */
  940. if (vgt_gs_per_es > 256)
  941. vgt_gs_per_es = 256;
  942. RADEON_WRITE(R600_VGT_ES_PER_GS, 128);
  943. RADEON_WRITE(R600_VGT_GS_PER_ES, vgt_gs_per_es);
  944. RADEON_WRITE(R600_VGT_GS_PER_VS, 2);
  945. RADEON_WRITE(R600_VGT_GS_VERTEX_REUSE, 16);
  946. /* more default values. 2D/3D driver should adjust as needed */
  947. RADEON_WRITE(R600_PA_SC_LINE_STIPPLE_STATE, 0);
  948. RADEON_WRITE(R600_VGT_STRMOUT_EN, 0);
  949. RADEON_WRITE(R600_SX_MISC, 0);
  950. RADEON_WRITE(R600_PA_SC_MODE_CNTL, 0);
  951. RADEON_WRITE(R600_PA_SC_AA_CONFIG, 0);
  952. RADEON_WRITE(R600_PA_SC_LINE_STIPPLE, 0);
  953. RADEON_WRITE(R600_SPI_INPUT_Z, 0);
  954. RADEON_WRITE(R600_SPI_PS_IN_CONTROL_0, R600_NUM_INTERP(2));
  955. RADEON_WRITE(R600_CB_COLOR7_FRAG, 0);
  956. /* clear render buffer base addresses */
  957. RADEON_WRITE(R600_CB_COLOR0_BASE, 0);
  958. RADEON_WRITE(R600_CB_COLOR1_BASE, 0);
  959. RADEON_WRITE(R600_CB_COLOR2_BASE, 0);
  960. RADEON_WRITE(R600_CB_COLOR3_BASE, 0);
  961. RADEON_WRITE(R600_CB_COLOR4_BASE, 0);
  962. RADEON_WRITE(R600_CB_COLOR5_BASE, 0);
  963. RADEON_WRITE(R600_CB_COLOR6_BASE, 0);
  964. RADEON_WRITE(R600_CB_COLOR7_BASE, 0);
  965. switch (dev_priv->flags & RADEON_FAMILY_MASK) {
  966. case CHIP_RV610:
  967. case CHIP_RS780:
  968. case CHIP_RS880:
  969. case CHIP_RV620:
  970. tc_cntl = R600_TC_L2_SIZE(8);
  971. break;
  972. case CHIP_RV630:
  973. case CHIP_RV635:
  974. tc_cntl = R600_TC_L2_SIZE(4);
  975. break;
  976. case CHIP_R600:
  977. tc_cntl = R600_TC_L2_SIZE(0) | R600_L2_DISABLE_LATE_HIT;
  978. break;
  979. default:
  980. tc_cntl = R600_TC_L2_SIZE(0);
  981. break;
  982. }
  983. RADEON_WRITE(R600_TC_CNTL, tc_cntl);
  984. hdp_host_path_cntl = RADEON_READ(R600_HDP_HOST_PATH_CNTL);
  985. RADEON_WRITE(R600_HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  986. arb_pop = RADEON_READ(R600_ARB_POP);
  987. arb_pop |= R600_ENABLE_TC128;
  988. RADEON_WRITE(R600_ARB_POP, arb_pop);
  989. RADEON_WRITE(R600_PA_SC_MULTI_CHIP_CNTL, 0);
  990. RADEON_WRITE(R600_PA_CL_ENHANCE, (R600_CLIP_VTX_REORDER_ENA |
  991. R600_NUM_CLIP_SEQ(3)));
  992. RADEON_WRITE(R600_PA_SC_ENHANCE, R600_FORCE_EOV_MAX_CLK_CNT(4095));
  993. }
  994. static u32 r700_get_tile_pipe_to_backend_map(u32 num_tile_pipes,
  995. u32 num_backends,
  996. u32 backend_disable_mask)
  997. {
  998. u32 backend_map = 0;
  999. u32 enabled_backends_mask;
  1000. u32 enabled_backends_count;
  1001. u32 cur_pipe;
  1002. u32 swizzle_pipe[R7XX_MAX_PIPES];
  1003. u32 cur_backend;
  1004. u32 i;
  1005. if (num_tile_pipes > R7XX_MAX_PIPES)
  1006. num_tile_pipes = R7XX_MAX_PIPES;
  1007. if (num_tile_pipes < 1)
  1008. num_tile_pipes = 1;
  1009. if (num_backends > R7XX_MAX_BACKENDS)
  1010. num_backends = R7XX_MAX_BACKENDS;
  1011. if (num_backends < 1)
  1012. num_backends = 1;
  1013. enabled_backends_mask = 0;
  1014. enabled_backends_count = 0;
  1015. for (i = 0; i < R7XX_MAX_BACKENDS; ++i) {
  1016. if (((backend_disable_mask >> i) & 1) == 0) {
  1017. enabled_backends_mask |= (1 << i);
  1018. ++enabled_backends_count;
  1019. }
  1020. if (enabled_backends_count == num_backends)
  1021. break;
  1022. }
  1023. if (enabled_backends_count == 0) {
  1024. enabled_backends_mask = 1;
  1025. enabled_backends_count = 1;
  1026. }
  1027. if (enabled_backends_count != num_backends)
  1028. num_backends = enabled_backends_count;
  1029. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R7XX_MAX_PIPES);
  1030. switch (num_tile_pipes) {
  1031. case 1:
  1032. swizzle_pipe[0] = 0;
  1033. break;
  1034. case 2:
  1035. swizzle_pipe[0] = 0;
  1036. swizzle_pipe[1] = 1;
  1037. break;
  1038. case 3:
  1039. swizzle_pipe[0] = 0;
  1040. swizzle_pipe[1] = 2;
  1041. swizzle_pipe[2] = 1;
  1042. break;
  1043. case 4:
  1044. swizzle_pipe[0] = 0;
  1045. swizzle_pipe[1] = 2;
  1046. swizzle_pipe[2] = 3;
  1047. swizzle_pipe[3] = 1;
  1048. break;
  1049. case 5:
  1050. swizzle_pipe[0] = 0;
  1051. swizzle_pipe[1] = 2;
  1052. swizzle_pipe[2] = 4;
  1053. swizzle_pipe[3] = 1;
  1054. swizzle_pipe[4] = 3;
  1055. break;
  1056. case 6:
  1057. swizzle_pipe[0] = 0;
  1058. swizzle_pipe[1] = 2;
  1059. swizzle_pipe[2] = 4;
  1060. swizzle_pipe[3] = 5;
  1061. swizzle_pipe[4] = 3;
  1062. swizzle_pipe[5] = 1;
  1063. break;
  1064. case 7:
  1065. swizzle_pipe[0] = 0;
  1066. swizzle_pipe[1] = 2;
  1067. swizzle_pipe[2] = 4;
  1068. swizzle_pipe[3] = 6;
  1069. swizzle_pipe[4] = 3;
  1070. swizzle_pipe[5] = 1;
  1071. swizzle_pipe[6] = 5;
  1072. break;
  1073. case 8:
  1074. swizzle_pipe[0] = 0;
  1075. swizzle_pipe[1] = 2;
  1076. swizzle_pipe[2] = 4;
  1077. swizzle_pipe[3] = 6;
  1078. swizzle_pipe[4] = 3;
  1079. swizzle_pipe[5] = 1;
  1080. swizzle_pipe[6] = 7;
  1081. swizzle_pipe[7] = 5;
  1082. break;
  1083. }
  1084. cur_backend = 0;
  1085. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  1086. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  1087. cur_backend = (cur_backend + 1) % R7XX_MAX_BACKENDS;
  1088. backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
  1089. cur_backend = (cur_backend + 1) % R7XX_MAX_BACKENDS;
  1090. }
  1091. return backend_map;
  1092. }
  1093. static void r700_gfx_init(struct drm_device *dev,
  1094. drm_radeon_private_t *dev_priv)
  1095. {
  1096. int i, j, num_qd_pipes;
  1097. u32 sx_debug_1;
  1098. u32 smx_dc_ctl0;
  1099. u32 num_gs_verts_per_thread;
  1100. u32 vgt_gs_per_es;
  1101. u32 gs_prim_buffer_depth = 0;
  1102. u32 sq_ms_fifo_sizes;
  1103. u32 sq_config;
  1104. u32 sq_thread_resource_mgmt;
  1105. u32 hdp_host_path_cntl;
  1106. u32 sq_dyn_gpr_size_simd_ab_0;
  1107. u32 backend_map;
  1108. u32 gb_tiling_config = 0;
  1109. u32 cc_rb_backend_disable = 0;
  1110. u32 cc_gc_shader_pipe_config = 0;
  1111. u32 mc_arb_ramcfg;
  1112. u32 db_debug4;
  1113. /* setup chip specs */
  1114. switch (dev_priv->flags & RADEON_FAMILY_MASK) {
  1115. case CHIP_RV770:
  1116. dev_priv->r600_max_pipes = 4;
  1117. dev_priv->r600_max_tile_pipes = 8;
  1118. dev_priv->r600_max_simds = 10;
  1119. dev_priv->r600_max_backends = 4;
  1120. dev_priv->r600_max_gprs = 256;
  1121. dev_priv->r600_max_threads = 248;
  1122. dev_priv->r600_max_stack_entries = 512;
  1123. dev_priv->r600_max_hw_contexts = 8;
  1124. dev_priv->r600_max_gs_threads = 16 * 2;
  1125. dev_priv->r600_sx_max_export_size = 128;
  1126. dev_priv->r600_sx_max_export_pos_size = 16;
  1127. dev_priv->r600_sx_max_export_smx_size = 112;
  1128. dev_priv->r600_sq_num_cf_insts = 2;
  1129. dev_priv->r700_sx_num_of_sets = 7;
  1130. dev_priv->r700_sc_prim_fifo_size = 0xF9;
  1131. dev_priv->r700_sc_hiz_tile_fifo_size = 0x30;
  1132. dev_priv->r700_sc_earlyz_tile_fifo_fize = 0x130;
  1133. break;
  1134. case CHIP_RV730:
  1135. dev_priv->r600_max_pipes = 2;
  1136. dev_priv->r600_max_tile_pipes = 4;
  1137. dev_priv->r600_max_simds = 8;
  1138. dev_priv->r600_max_backends = 2;
  1139. dev_priv->r600_max_gprs = 128;
  1140. dev_priv->r600_max_threads = 248;
  1141. dev_priv->r600_max_stack_entries = 256;
  1142. dev_priv->r600_max_hw_contexts = 8;
  1143. dev_priv->r600_max_gs_threads = 16 * 2;
  1144. dev_priv->r600_sx_max_export_size = 256;
  1145. dev_priv->r600_sx_max_export_pos_size = 32;
  1146. dev_priv->r600_sx_max_export_smx_size = 224;
  1147. dev_priv->r600_sq_num_cf_insts = 2;
  1148. dev_priv->r700_sx_num_of_sets = 7;
  1149. dev_priv->r700_sc_prim_fifo_size = 0xf9;
  1150. dev_priv->r700_sc_hiz_tile_fifo_size = 0x30;
  1151. dev_priv->r700_sc_earlyz_tile_fifo_fize = 0x130;
  1152. if (dev_priv->r600_sx_max_export_pos_size > 16) {
  1153. dev_priv->r600_sx_max_export_pos_size -= 16;
  1154. dev_priv->r600_sx_max_export_smx_size += 16;
  1155. }
  1156. break;
  1157. case CHIP_RV710:
  1158. dev_priv->r600_max_pipes = 2;
  1159. dev_priv->r600_max_tile_pipes = 2;
  1160. dev_priv->r600_max_simds = 2;
  1161. dev_priv->r600_max_backends = 1;
  1162. dev_priv->r600_max_gprs = 256;
  1163. dev_priv->r600_max_threads = 192;
  1164. dev_priv->r600_max_stack_entries = 256;
  1165. dev_priv->r600_max_hw_contexts = 4;
  1166. dev_priv->r600_max_gs_threads = 8 * 2;
  1167. dev_priv->r600_sx_max_export_size = 128;
  1168. dev_priv->r600_sx_max_export_pos_size = 16;
  1169. dev_priv->r600_sx_max_export_smx_size = 112;
  1170. dev_priv->r600_sq_num_cf_insts = 1;
  1171. dev_priv->r700_sx_num_of_sets = 7;
  1172. dev_priv->r700_sc_prim_fifo_size = 0x40;
  1173. dev_priv->r700_sc_hiz_tile_fifo_size = 0x30;
  1174. dev_priv->r700_sc_earlyz_tile_fifo_fize = 0x130;
  1175. break;
  1176. case CHIP_RV740:
  1177. dev_priv->r600_max_pipes = 4;
  1178. dev_priv->r600_max_tile_pipes = 4;
  1179. dev_priv->r600_max_simds = 8;
  1180. dev_priv->r600_max_backends = 4;
  1181. dev_priv->r600_max_gprs = 256;
  1182. dev_priv->r600_max_threads = 248;
  1183. dev_priv->r600_max_stack_entries = 512;
  1184. dev_priv->r600_max_hw_contexts = 8;
  1185. dev_priv->r600_max_gs_threads = 16 * 2;
  1186. dev_priv->r600_sx_max_export_size = 256;
  1187. dev_priv->r600_sx_max_export_pos_size = 32;
  1188. dev_priv->r600_sx_max_export_smx_size = 224;
  1189. dev_priv->r600_sq_num_cf_insts = 2;
  1190. dev_priv->r700_sx_num_of_sets = 7;
  1191. dev_priv->r700_sc_prim_fifo_size = 0x100;
  1192. dev_priv->r700_sc_hiz_tile_fifo_size = 0x30;
  1193. dev_priv->r700_sc_earlyz_tile_fifo_fize = 0x130;
  1194. if (dev_priv->r600_sx_max_export_pos_size > 16) {
  1195. dev_priv->r600_sx_max_export_pos_size -= 16;
  1196. dev_priv->r600_sx_max_export_smx_size += 16;
  1197. }
  1198. break;
  1199. default:
  1200. break;
  1201. }
  1202. /* Initialize HDP */
  1203. j = 0;
  1204. for (i = 0; i < 32; i++) {
  1205. RADEON_WRITE((0x2c14 + j), 0x00000000);
  1206. RADEON_WRITE((0x2c18 + j), 0x00000000);
  1207. RADEON_WRITE((0x2c1c + j), 0x00000000);
  1208. RADEON_WRITE((0x2c20 + j), 0x00000000);
  1209. RADEON_WRITE((0x2c24 + j), 0x00000000);
  1210. j += 0x18;
  1211. }
  1212. RADEON_WRITE(R600_GRBM_CNTL, R600_GRBM_READ_TIMEOUT(0xff));
  1213. /* setup tiling, simd, pipe config */
  1214. mc_arb_ramcfg = RADEON_READ(R700_MC_ARB_RAMCFG);
  1215. switch (dev_priv->r600_max_tile_pipes) {
  1216. case 1:
  1217. gb_tiling_config |= R600_PIPE_TILING(0);
  1218. break;
  1219. case 2:
  1220. gb_tiling_config |= R600_PIPE_TILING(1);
  1221. break;
  1222. case 4:
  1223. gb_tiling_config |= R600_PIPE_TILING(2);
  1224. break;
  1225. case 8:
  1226. gb_tiling_config |= R600_PIPE_TILING(3);
  1227. break;
  1228. default:
  1229. break;
  1230. }
  1231. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV770)
  1232. gb_tiling_config |= R600_BANK_TILING(1);
  1233. else
  1234. gb_tiling_config |= R600_BANK_TILING((mc_arb_ramcfg >> R700_NOOFBANK_SHIFT) & R700_NOOFBANK_MASK);
  1235. gb_tiling_config |= R600_GROUP_SIZE(0);
  1236. if (((mc_arb_ramcfg >> R700_NOOFROWS_SHIFT) & R700_NOOFROWS_MASK) > 3) {
  1237. gb_tiling_config |= R600_ROW_TILING(3);
  1238. gb_tiling_config |= R600_SAMPLE_SPLIT(3);
  1239. } else {
  1240. gb_tiling_config |=
  1241. R600_ROW_TILING(((mc_arb_ramcfg >> R700_NOOFROWS_SHIFT) & R700_NOOFROWS_MASK));
  1242. gb_tiling_config |=
  1243. R600_SAMPLE_SPLIT(((mc_arb_ramcfg >> R700_NOOFROWS_SHIFT) & R700_NOOFROWS_MASK));
  1244. }
  1245. gb_tiling_config |= R600_BANK_SWAPS(1);
  1246. backend_map = r700_get_tile_pipe_to_backend_map(dev_priv->r600_max_tile_pipes,
  1247. dev_priv->r600_max_backends,
  1248. (0xff << dev_priv->r600_max_backends) & 0xff);
  1249. gb_tiling_config |= R600_BACKEND_MAP(backend_map);
  1250. cc_gc_shader_pipe_config =
  1251. R600_INACTIVE_QD_PIPES((R7XX_MAX_PIPES_MASK << dev_priv->r600_max_pipes) & R7XX_MAX_PIPES_MASK);
  1252. cc_gc_shader_pipe_config |=
  1253. R600_INACTIVE_SIMDS((R7XX_MAX_SIMDS_MASK << dev_priv->r600_max_simds) & R7XX_MAX_SIMDS_MASK);
  1254. cc_rb_backend_disable =
  1255. R600_BACKEND_DISABLE((R7XX_MAX_BACKENDS_MASK << dev_priv->r600_max_backends) & R7XX_MAX_BACKENDS_MASK);
  1256. RADEON_WRITE(R600_GB_TILING_CONFIG, gb_tiling_config);
  1257. RADEON_WRITE(R600_DCP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  1258. RADEON_WRITE(R600_HDP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  1259. RADEON_WRITE(R600_CC_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  1260. RADEON_WRITE(R600_CC_GC_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  1261. RADEON_WRITE(R600_GC_USER_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  1262. RADEON_WRITE(R700_CC_SYS_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  1263. RADEON_WRITE(R700_CGTS_SYS_TCC_DISABLE, 0);
  1264. RADEON_WRITE(R700_CGTS_TCC_DISABLE, 0);
  1265. RADEON_WRITE(R700_CGTS_USER_SYS_TCC_DISABLE, 0);
  1266. RADEON_WRITE(R700_CGTS_USER_TCC_DISABLE, 0);
  1267. num_qd_pipes =
  1268. R7XX_MAX_BACKENDS - r600_count_pipe_bits(cc_gc_shader_pipe_config & R600_INACTIVE_QD_PIPES_MASK);
  1269. RADEON_WRITE(R600_VGT_OUT_DEALLOC_CNTL, (num_qd_pipes * 4) & R600_DEALLOC_DIST_MASK);
  1270. RADEON_WRITE(R600_VGT_VERTEX_REUSE_BLOCK_CNTL, ((num_qd_pipes * 4) - 2) & R600_VTX_REUSE_DEPTH_MASK);
  1271. /* set HW defaults for 3D engine */
  1272. RADEON_WRITE(R600_CP_QUEUE_THRESHOLDS, (R600_ROQ_IB1_START(0x16) |
  1273. R600_ROQ_IB2_START(0x2b)));
  1274. RADEON_WRITE(R600_CP_MEQ_THRESHOLDS, R700_STQ_SPLIT(0x30));
  1275. RADEON_WRITE(R600_TA_CNTL_AUX, (R600_DISABLE_CUBE_ANISO |
  1276. R600_SYNC_GRADIENT |
  1277. R600_SYNC_WALKER |
  1278. R600_SYNC_ALIGNER));
  1279. sx_debug_1 = RADEON_READ(R700_SX_DEBUG_1);
  1280. sx_debug_1 |= R700_ENABLE_NEW_SMX_ADDRESS;
  1281. RADEON_WRITE(R700_SX_DEBUG_1, sx_debug_1);
  1282. smx_dc_ctl0 = RADEON_READ(R600_SMX_DC_CTL0);
  1283. smx_dc_ctl0 &= ~R700_CACHE_DEPTH(0x1ff);
  1284. smx_dc_ctl0 |= R700_CACHE_DEPTH((dev_priv->r700_sx_num_of_sets * 64) - 1);
  1285. RADEON_WRITE(R600_SMX_DC_CTL0, smx_dc_ctl0);
  1286. RADEON_WRITE(R700_SMX_EVENT_CTL, (R700_ES_FLUSH_CTL(4) |
  1287. R700_GS_FLUSH_CTL(4) |
  1288. R700_ACK_FLUSH_CTL(3) |
  1289. R700_SYNC_FLUSH_CTL));
  1290. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV770)
  1291. RADEON_WRITE(R700_DB_DEBUG3, R700_DB_CLK_OFF_DELAY(0x1f));
  1292. else {
  1293. db_debug4 = RADEON_READ(RV700_DB_DEBUG4);
  1294. db_debug4 |= RV700_DISABLE_TILE_COVERED_FOR_PS_ITER;
  1295. RADEON_WRITE(RV700_DB_DEBUG4, db_debug4);
  1296. }
  1297. RADEON_WRITE(R600_SX_EXPORT_BUFFER_SIZES, (R600_COLOR_BUFFER_SIZE((dev_priv->r600_sx_max_export_size / 4) - 1) |
  1298. R600_POSITION_BUFFER_SIZE((dev_priv->r600_sx_max_export_pos_size / 4) - 1) |
  1299. R600_SMX_BUFFER_SIZE((dev_priv->r600_sx_max_export_smx_size / 4) - 1)));
  1300. RADEON_WRITE(R700_PA_SC_FIFO_SIZE_R7XX, (R700_SC_PRIM_FIFO_SIZE(dev_priv->r700_sc_prim_fifo_size) |
  1301. R700_SC_HIZ_TILE_FIFO_SIZE(dev_priv->r700_sc_hiz_tile_fifo_size) |
  1302. R700_SC_EARLYZ_TILE_FIFO_SIZE(dev_priv->r700_sc_earlyz_tile_fifo_fize)));
  1303. RADEON_WRITE(R600_PA_SC_MULTI_CHIP_CNTL, 0);
  1304. RADEON_WRITE(R600_VGT_NUM_INSTANCES, 1);
  1305. RADEON_WRITE(R600_SPI_CONFIG_CNTL, R600_GPR_WRITE_PRIORITY(0));
  1306. RADEON_WRITE(R600_SPI_CONFIG_CNTL_1, R600_VTX_DONE_DELAY(4));
  1307. RADEON_WRITE(R600_CP_PERFMON_CNTL, 0);
  1308. sq_ms_fifo_sizes = (R600_CACHE_FIFO_SIZE(16 * dev_priv->r600_sq_num_cf_insts) |
  1309. R600_DONE_FIFO_HIWATER(0xe0) |
  1310. R600_ALU_UPDATE_FIFO_HIWATER(0x8));
  1311. switch (dev_priv->flags & RADEON_FAMILY_MASK) {
  1312. case CHIP_RV770:
  1313. sq_ms_fifo_sizes |= R600_FETCH_FIFO_HIWATER(0x1);
  1314. break;
  1315. case CHIP_RV730:
  1316. case CHIP_RV710:
  1317. case CHIP_RV740:
  1318. default:
  1319. sq_ms_fifo_sizes |= R600_FETCH_FIFO_HIWATER(0x4);
  1320. break;
  1321. }
  1322. RADEON_WRITE(R600_SQ_MS_FIFO_SIZES, sq_ms_fifo_sizes);
  1323. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  1324. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  1325. */
  1326. sq_config = RADEON_READ(R600_SQ_CONFIG);
  1327. sq_config &= ~(R600_PS_PRIO(3) |
  1328. R600_VS_PRIO(3) |
  1329. R600_GS_PRIO(3) |
  1330. R600_ES_PRIO(3));
  1331. sq_config |= (R600_DX9_CONSTS |
  1332. R600_VC_ENABLE |
  1333. R600_EXPORT_SRC_C |
  1334. R600_PS_PRIO(0) |
  1335. R600_VS_PRIO(1) |
  1336. R600_GS_PRIO(2) |
  1337. R600_ES_PRIO(3));
  1338. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV710)
  1339. /* no vertex cache */
  1340. sq_config &= ~R600_VC_ENABLE;
  1341. RADEON_WRITE(R600_SQ_CONFIG, sq_config);
  1342. RADEON_WRITE(R600_SQ_GPR_RESOURCE_MGMT_1, (R600_NUM_PS_GPRS((dev_priv->r600_max_gprs * 24)/64) |
  1343. R600_NUM_VS_GPRS((dev_priv->r600_max_gprs * 24)/64) |
  1344. R600_NUM_CLAUSE_TEMP_GPRS(((dev_priv->r600_max_gprs * 24)/64)/2)));
  1345. RADEON_WRITE(R600_SQ_GPR_RESOURCE_MGMT_2, (R600_NUM_GS_GPRS((dev_priv->r600_max_gprs * 7)/64) |
  1346. R600_NUM_ES_GPRS((dev_priv->r600_max_gprs * 7)/64)));
  1347. sq_thread_resource_mgmt = (R600_NUM_PS_THREADS((dev_priv->r600_max_threads * 4)/8) |
  1348. R600_NUM_VS_THREADS((dev_priv->r600_max_threads * 2)/8) |
  1349. R600_NUM_ES_THREADS((dev_priv->r600_max_threads * 1)/8));
  1350. if (((dev_priv->r600_max_threads * 1) / 8) > dev_priv->r600_max_gs_threads)
  1351. sq_thread_resource_mgmt |= R600_NUM_GS_THREADS(dev_priv->r600_max_gs_threads);
  1352. else
  1353. sq_thread_resource_mgmt |= R600_NUM_GS_THREADS((dev_priv->r600_max_gs_threads * 1)/8);
  1354. RADEON_WRITE(R600_SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  1355. RADEON_WRITE(R600_SQ_STACK_RESOURCE_MGMT_1, (R600_NUM_PS_STACK_ENTRIES((dev_priv->r600_max_stack_entries * 1)/4) |
  1356. R600_NUM_VS_STACK_ENTRIES((dev_priv->r600_max_stack_entries * 1)/4)));
  1357. RADEON_WRITE(R600_SQ_STACK_RESOURCE_MGMT_2, (R600_NUM_GS_STACK_ENTRIES((dev_priv->r600_max_stack_entries * 1)/4) |
  1358. R600_NUM_ES_STACK_ENTRIES((dev_priv->r600_max_stack_entries * 1)/4)));
  1359. sq_dyn_gpr_size_simd_ab_0 = (R700_SIMDA_RING0((dev_priv->r600_max_gprs * 38)/64) |
  1360. R700_SIMDA_RING1((dev_priv->r600_max_gprs * 38)/64) |
  1361. R700_SIMDB_RING0((dev_priv->r600_max_gprs * 38)/64) |
  1362. R700_SIMDB_RING1((dev_priv->r600_max_gprs * 38)/64));
  1363. RADEON_WRITE(R700_SQ_DYN_GPR_SIZE_SIMD_AB_0, sq_dyn_gpr_size_simd_ab_0);
  1364. RADEON_WRITE(R700_SQ_DYN_GPR_SIZE_SIMD_AB_1, sq_dyn_gpr_size_simd_ab_0);
  1365. RADEON_WRITE(R700_SQ_DYN_GPR_SIZE_SIMD_AB_2, sq_dyn_gpr_size_simd_ab_0);
  1366. RADEON_WRITE(R700_SQ_DYN_GPR_SIZE_SIMD_AB_3, sq_dyn_gpr_size_simd_ab_0);
  1367. RADEON_WRITE(R700_SQ_DYN_GPR_SIZE_SIMD_AB_4, sq_dyn_gpr_size_simd_ab_0);
  1368. RADEON_WRITE(R700_SQ_DYN_GPR_SIZE_SIMD_AB_5, sq_dyn_gpr_size_simd_ab_0);
  1369. RADEON_WRITE(R700_SQ_DYN_GPR_SIZE_SIMD_AB_6, sq_dyn_gpr_size_simd_ab_0);
  1370. RADEON_WRITE(R700_SQ_DYN_GPR_SIZE_SIMD_AB_7, sq_dyn_gpr_size_simd_ab_0);
  1371. RADEON_WRITE(R700_PA_SC_FORCE_EOV_MAX_CNTS, (R700_FORCE_EOV_MAX_CLK_CNT(4095) |
  1372. R700_FORCE_EOV_MAX_REZ_CNT(255)));
  1373. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV710)
  1374. RADEON_WRITE(R600_VGT_CACHE_INVALIDATION, (R600_CACHE_INVALIDATION(R600_TC_ONLY) |
  1375. R700_AUTO_INVLD_EN(R700_ES_AND_GS_AUTO)));
  1376. else
  1377. RADEON_WRITE(R600_VGT_CACHE_INVALIDATION, (R600_CACHE_INVALIDATION(R600_VC_AND_TC) |
  1378. R700_AUTO_INVLD_EN(R700_ES_AND_GS_AUTO)));
  1379. switch (dev_priv->flags & RADEON_FAMILY_MASK) {
  1380. case CHIP_RV770:
  1381. case CHIP_RV730:
  1382. case CHIP_RV740:
  1383. gs_prim_buffer_depth = 384;
  1384. break;
  1385. case CHIP_RV710:
  1386. gs_prim_buffer_depth = 128;
  1387. break;
  1388. default:
  1389. break;
  1390. }
  1391. num_gs_verts_per_thread = dev_priv->r600_max_pipes * 16;
  1392. vgt_gs_per_es = gs_prim_buffer_depth + num_gs_verts_per_thread;
  1393. /* Max value for this is 256 */
  1394. if (vgt_gs_per_es > 256)
  1395. vgt_gs_per_es = 256;
  1396. RADEON_WRITE(R600_VGT_ES_PER_GS, 128);
  1397. RADEON_WRITE(R600_VGT_GS_PER_ES, vgt_gs_per_es);
  1398. RADEON_WRITE(R600_VGT_GS_PER_VS, 2);
  1399. /* more default values. 2D/3D driver should adjust as needed */
  1400. RADEON_WRITE(R600_VGT_GS_VERTEX_REUSE, 16);
  1401. RADEON_WRITE(R600_PA_SC_LINE_STIPPLE_STATE, 0);
  1402. RADEON_WRITE(R600_VGT_STRMOUT_EN, 0);
  1403. RADEON_WRITE(R600_SX_MISC, 0);
  1404. RADEON_WRITE(R600_PA_SC_MODE_CNTL, 0);
  1405. RADEON_WRITE(R700_PA_SC_EDGERULE, 0xaaaaaaaa);
  1406. RADEON_WRITE(R600_PA_SC_AA_CONFIG, 0);
  1407. RADEON_WRITE(R600_PA_SC_CLIPRECT_RULE, 0xffff);
  1408. RADEON_WRITE(R600_PA_SC_LINE_STIPPLE, 0);
  1409. RADEON_WRITE(R600_SPI_INPUT_Z, 0);
  1410. RADEON_WRITE(R600_SPI_PS_IN_CONTROL_0, R600_NUM_INTERP(2));
  1411. RADEON_WRITE(R600_CB_COLOR7_FRAG, 0);
  1412. /* clear render buffer base addresses */
  1413. RADEON_WRITE(R600_CB_COLOR0_BASE, 0);
  1414. RADEON_WRITE(R600_CB_COLOR1_BASE, 0);
  1415. RADEON_WRITE(R600_CB_COLOR2_BASE, 0);
  1416. RADEON_WRITE(R600_CB_COLOR3_BASE, 0);
  1417. RADEON_WRITE(R600_CB_COLOR4_BASE, 0);
  1418. RADEON_WRITE(R600_CB_COLOR5_BASE, 0);
  1419. RADEON_WRITE(R600_CB_COLOR6_BASE, 0);
  1420. RADEON_WRITE(R600_CB_COLOR7_BASE, 0);
  1421. RADEON_WRITE(R700_TCP_CNTL, 0);
  1422. hdp_host_path_cntl = RADEON_READ(R600_HDP_HOST_PATH_CNTL);
  1423. RADEON_WRITE(R600_HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  1424. RADEON_WRITE(R600_PA_SC_MULTI_CHIP_CNTL, 0);
  1425. RADEON_WRITE(R600_PA_CL_ENHANCE, (R600_CLIP_VTX_REORDER_ENA |
  1426. R600_NUM_CLIP_SEQ(3)));
  1427. }
  1428. static void r600_cp_init_ring_buffer(struct drm_device *dev,
  1429. drm_radeon_private_t *dev_priv,
  1430. struct drm_file *file_priv)
  1431. {
  1432. struct drm_radeon_master_private *master_priv;
  1433. u32 ring_start;
  1434. u64 rptr_addr;
  1435. if (((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770))
  1436. r700_gfx_init(dev, dev_priv);
  1437. else
  1438. r600_gfx_init(dev, dev_priv);
  1439. RADEON_WRITE(R600_GRBM_SOFT_RESET, R600_SOFT_RESET_CP);
  1440. RADEON_READ(R600_GRBM_SOFT_RESET);
  1441. DRM_UDELAY(15000);
  1442. RADEON_WRITE(R600_GRBM_SOFT_RESET, 0);
  1443. /* Set ring buffer size */
  1444. #ifdef __BIG_ENDIAN
  1445. RADEON_WRITE(R600_CP_RB_CNTL,
  1446. RADEON_BUF_SWAP_32BIT |
  1447. RADEON_RB_NO_UPDATE |
  1448. (dev_priv->ring.rptr_update_l2qw << 8) |
  1449. dev_priv->ring.size_l2qw);
  1450. #else
  1451. RADEON_WRITE(R600_CP_RB_CNTL,
  1452. RADEON_RB_NO_UPDATE |
  1453. (dev_priv->ring.rptr_update_l2qw << 8) |
  1454. dev_priv->ring.size_l2qw);
  1455. #endif
  1456. RADEON_WRITE(R600_CP_SEM_WAIT_TIMER, 0x4);
  1457. /* Set the write pointer delay */
  1458. RADEON_WRITE(R600_CP_RB_WPTR_DELAY, 0);
  1459. #ifdef __BIG_ENDIAN
  1460. RADEON_WRITE(R600_CP_RB_CNTL,
  1461. RADEON_BUF_SWAP_32BIT |
  1462. RADEON_RB_NO_UPDATE |
  1463. RADEON_RB_RPTR_WR_ENA |
  1464. (dev_priv->ring.rptr_update_l2qw << 8) |
  1465. dev_priv->ring.size_l2qw);
  1466. #else
  1467. RADEON_WRITE(R600_CP_RB_CNTL,
  1468. RADEON_RB_NO_UPDATE |
  1469. RADEON_RB_RPTR_WR_ENA |
  1470. (dev_priv->ring.rptr_update_l2qw << 8) |
  1471. dev_priv->ring.size_l2qw);
  1472. #endif
  1473. /* Initialize the ring buffer's read and write pointers */
  1474. RADEON_WRITE(R600_CP_RB_RPTR_WR, 0);
  1475. RADEON_WRITE(R600_CP_RB_WPTR, 0);
  1476. SET_RING_HEAD(dev_priv, 0);
  1477. dev_priv->ring.tail = 0;
  1478. #if __OS_HAS_AGP
  1479. if (dev_priv->flags & RADEON_IS_AGP) {
  1480. rptr_addr = dev_priv->ring_rptr->offset
  1481. - dev->agp->base +
  1482. dev_priv->gart_vm_start;
  1483. } else
  1484. #endif
  1485. {
  1486. rptr_addr = dev_priv->ring_rptr->offset
  1487. - ((unsigned long) dev->sg->virtual)
  1488. + dev_priv->gart_vm_start;
  1489. }
  1490. RADEON_WRITE(R600_CP_RB_RPTR_ADDR,
  1491. rptr_addr & 0xffffffff);
  1492. RADEON_WRITE(R600_CP_RB_RPTR_ADDR_HI,
  1493. upper_32_bits(rptr_addr));
  1494. #ifdef __BIG_ENDIAN
  1495. RADEON_WRITE(R600_CP_RB_CNTL,
  1496. RADEON_BUF_SWAP_32BIT |
  1497. (dev_priv->ring.rptr_update_l2qw << 8) |
  1498. dev_priv->ring.size_l2qw);
  1499. #else
  1500. RADEON_WRITE(R600_CP_RB_CNTL,
  1501. (dev_priv->ring.rptr_update_l2qw << 8) |
  1502. dev_priv->ring.size_l2qw);
  1503. #endif
  1504. #if __OS_HAS_AGP
  1505. if (dev_priv->flags & RADEON_IS_AGP) {
  1506. /* XXX */
  1507. radeon_write_agp_base(dev_priv, dev->agp->base);
  1508. /* XXX */
  1509. radeon_write_agp_location(dev_priv,
  1510. (((dev_priv->gart_vm_start - 1 +
  1511. dev_priv->gart_size) & 0xffff0000) |
  1512. (dev_priv->gart_vm_start >> 16)));
  1513. ring_start = (dev_priv->cp_ring->offset
  1514. - dev->agp->base
  1515. + dev_priv->gart_vm_start);
  1516. } else
  1517. #endif
  1518. ring_start = (dev_priv->cp_ring->offset
  1519. - (unsigned long)dev->sg->virtual
  1520. + dev_priv->gart_vm_start);
  1521. RADEON_WRITE(R600_CP_RB_BASE, ring_start >> 8);
  1522. RADEON_WRITE(R600_CP_ME_CNTL, 0xff);
  1523. RADEON_WRITE(R600_CP_DEBUG, (1 << 27) | (1 << 28));
  1524. /* Initialize the scratch register pointer. This will cause
  1525. * the scratch register values to be written out to memory
  1526. * whenever they are updated.
  1527. *
  1528. * We simply put this behind the ring read pointer, this works
  1529. * with PCI GART as well as (whatever kind of) AGP GART
  1530. */
  1531. {
  1532. u64 scratch_addr;
  1533. scratch_addr = RADEON_READ(R600_CP_RB_RPTR_ADDR);
  1534. scratch_addr |= ((u64)RADEON_READ(R600_CP_RB_RPTR_ADDR_HI)) << 32;
  1535. scratch_addr += R600_SCRATCH_REG_OFFSET;
  1536. scratch_addr >>= 8;
  1537. scratch_addr &= 0xffffffff;
  1538. RADEON_WRITE(R600_SCRATCH_ADDR, (uint32_t)scratch_addr);
  1539. }
  1540. RADEON_WRITE(R600_SCRATCH_UMSK, 0x7);
  1541. /* Turn on bus mastering */
  1542. radeon_enable_bm(dev_priv);
  1543. radeon_write_ring_rptr(dev_priv, R600_SCRATCHOFF(0), 0);
  1544. RADEON_WRITE(R600_LAST_FRAME_REG, 0);
  1545. radeon_write_ring_rptr(dev_priv, R600_SCRATCHOFF(1), 0);
  1546. RADEON_WRITE(R600_LAST_DISPATCH_REG, 0);
  1547. radeon_write_ring_rptr(dev_priv, R600_SCRATCHOFF(2), 0);
  1548. RADEON_WRITE(R600_LAST_CLEAR_REG, 0);
  1549. /* reset sarea copies of these */
  1550. master_priv = file_priv->master->driver_priv;
  1551. if (master_priv->sarea_priv) {
  1552. master_priv->sarea_priv->last_frame = 0;
  1553. master_priv->sarea_priv->last_dispatch = 0;
  1554. master_priv->sarea_priv->last_clear = 0;
  1555. }
  1556. r600_do_wait_for_idle(dev_priv);
  1557. }
  1558. int r600_do_cleanup_cp(struct drm_device *dev)
  1559. {
  1560. drm_radeon_private_t *dev_priv = dev->dev_private;
  1561. DRM_DEBUG("\n");
  1562. /* Make sure interrupts are disabled here because the uninstall ioctl
  1563. * may not have been called from userspace and after dev_private
  1564. * is freed, it's too late.
  1565. */
  1566. if (dev->irq_enabled)
  1567. drm_irq_uninstall(dev);
  1568. #if __OS_HAS_AGP
  1569. if (dev_priv->flags & RADEON_IS_AGP) {
  1570. if (dev_priv->cp_ring != NULL) {
  1571. drm_core_ioremapfree(dev_priv->cp_ring, dev);
  1572. dev_priv->cp_ring = NULL;
  1573. }
  1574. if (dev_priv->ring_rptr != NULL) {
  1575. drm_core_ioremapfree(dev_priv->ring_rptr, dev);
  1576. dev_priv->ring_rptr = NULL;
  1577. }
  1578. if (dev->agp_buffer_map != NULL) {
  1579. drm_core_ioremapfree(dev->agp_buffer_map, dev);
  1580. dev->agp_buffer_map = NULL;
  1581. }
  1582. } else
  1583. #endif
  1584. {
  1585. if (dev_priv->gart_info.bus_addr)
  1586. r600_page_table_cleanup(dev, &dev_priv->gart_info);
  1587. if (dev_priv->gart_info.gart_table_location == DRM_ATI_GART_FB) {
  1588. drm_core_ioremapfree(&dev_priv->gart_info.mapping, dev);
  1589. dev_priv->gart_info.addr = NULL;
  1590. }
  1591. }
  1592. /* only clear to the start of flags */
  1593. memset(dev_priv, 0, offsetof(drm_radeon_private_t, flags));
  1594. return 0;
  1595. }
  1596. int r600_do_init_cp(struct drm_device *dev, drm_radeon_init_t *init,
  1597. struct drm_file *file_priv)
  1598. {
  1599. drm_radeon_private_t *dev_priv = dev->dev_private;
  1600. struct drm_radeon_master_private *master_priv = file_priv->master->driver_priv;
  1601. DRM_DEBUG("\n");
  1602. mutex_init(&dev_priv->cs_mutex);
  1603. r600_cs_legacy_init();
  1604. /* if we require new memory map but we don't have it fail */
  1605. if ((dev_priv->flags & RADEON_NEW_MEMMAP) && !dev_priv->new_memmap) {
  1606. DRM_ERROR("Cannot initialise DRM on this card\nThis card requires a new X.org DDX for 3D\n");
  1607. r600_do_cleanup_cp(dev);
  1608. return -EINVAL;
  1609. }
  1610. if (init->is_pci && (dev_priv->flags & RADEON_IS_AGP)) {
  1611. DRM_DEBUG("Forcing AGP card to PCI mode\n");
  1612. dev_priv->flags &= ~RADEON_IS_AGP;
  1613. /* The writeback test succeeds, but when writeback is enabled,
  1614. * the ring buffer read ptr update fails after first 128 bytes.
  1615. */
  1616. radeon_no_wb = 1;
  1617. } else if (!(dev_priv->flags & (RADEON_IS_AGP | RADEON_IS_PCI | RADEON_IS_PCIE))
  1618. && !init->is_pci) {
  1619. DRM_DEBUG("Restoring AGP flag\n");
  1620. dev_priv->flags |= RADEON_IS_AGP;
  1621. }
  1622. dev_priv->usec_timeout = init->usec_timeout;
  1623. if (dev_priv->usec_timeout < 1 ||
  1624. dev_priv->usec_timeout > RADEON_MAX_USEC_TIMEOUT) {
  1625. DRM_DEBUG("TIMEOUT problem!\n");
  1626. r600_do_cleanup_cp(dev);
  1627. return -EINVAL;
  1628. }
  1629. /* Enable vblank on CRTC1 for older X servers
  1630. */
  1631. dev_priv->vblank_crtc = DRM_RADEON_VBLANK_CRTC1;
  1632. dev_priv->do_boxes = 0;
  1633. dev_priv->cp_mode = init->cp_mode;
  1634. /* We don't support anything other than bus-mastering ring mode,
  1635. * but the ring can be in either AGP or PCI space for the ring
  1636. * read pointer.
  1637. */
  1638. if ((init->cp_mode != RADEON_CSQ_PRIBM_INDDIS) &&
  1639. (init->cp_mode != RADEON_CSQ_PRIBM_INDBM)) {
  1640. DRM_DEBUG("BAD cp_mode (%x)!\n", init->cp_mode);
  1641. r600_do_cleanup_cp(dev);
  1642. return -EINVAL;
  1643. }
  1644. switch (init->fb_bpp) {
  1645. case 16:
  1646. dev_priv->color_fmt = RADEON_COLOR_FORMAT_RGB565;
  1647. break;
  1648. case 32:
  1649. default:
  1650. dev_priv->color_fmt = RADEON_COLOR_FORMAT_ARGB8888;
  1651. break;
  1652. }
  1653. dev_priv->front_offset = init->front_offset;
  1654. dev_priv->front_pitch = init->front_pitch;
  1655. dev_priv->back_offset = init->back_offset;
  1656. dev_priv->back_pitch = init->back_pitch;
  1657. dev_priv->ring_offset = init->ring_offset;
  1658. dev_priv->ring_rptr_offset = init->ring_rptr_offset;
  1659. dev_priv->buffers_offset = init->buffers_offset;
  1660. dev_priv->gart_textures_offset = init->gart_textures_offset;
  1661. master_priv->sarea = drm_getsarea(dev);
  1662. if (!master_priv->sarea) {
  1663. DRM_ERROR("could not find sarea!\n");
  1664. r600_do_cleanup_cp(dev);
  1665. return -EINVAL;
  1666. }
  1667. dev_priv->cp_ring = drm_core_findmap(dev, init->ring_offset);
  1668. if (!dev_priv->cp_ring) {
  1669. DRM_ERROR("could not find cp ring region!\n");
  1670. r600_do_cleanup_cp(dev);
  1671. return -EINVAL;
  1672. }
  1673. dev_priv->ring_rptr = drm_core_findmap(dev, init->ring_rptr_offset);
  1674. if (!dev_priv->ring_rptr) {
  1675. DRM_ERROR("could not find ring read pointer!\n");
  1676. r600_do_cleanup_cp(dev);
  1677. return -EINVAL;
  1678. }
  1679. dev->agp_buffer_token = init->buffers_offset;
  1680. dev->agp_buffer_map = drm_core_findmap(dev, init->buffers_offset);
  1681. if (!dev->agp_buffer_map) {
  1682. DRM_ERROR("could not find dma buffer region!\n");
  1683. r600_do_cleanup_cp(dev);
  1684. return -EINVAL;
  1685. }
  1686. if (init->gart_textures_offset) {
  1687. dev_priv->gart_textures =
  1688. drm_core_findmap(dev, init->gart_textures_offset);
  1689. if (!dev_priv->gart_textures) {
  1690. DRM_ERROR("could not find GART texture region!\n");
  1691. r600_do_cleanup_cp(dev);
  1692. return -EINVAL;
  1693. }
  1694. }
  1695. #if __OS_HAS_AGP
  1696. /* XXX */
  1697. if (dev_priv->flags & RADEON_IS_AGP) {
  1698. drm_core_ioremap_wc(dev_priv->cp_ring, dev);
  1699. drm_core_ioremap_wc(dev_priv->ring_rptr, dev);
  1700. drm_core_ioremap_wc(dev->agp_buffer_map, dev);
  1701. if (!dev_priv->cp_ring->handle ||
  1702. !dev_priv->ring_rptr->handle ||
  1703. !dev->agp_buffer_map->handle) {
  1704. DRM_ERROR("could not find ioremap agp regions!\n");
  1705. r600_do_cleanup_cp(dev);
  1706. return -EINVAL;
  1707. }
  1708. } else
  1709. #endif
  1710. {
  1711. dev_priv->cp_ring->handle = (void *)(unsigned long)dev_priv->cp_ring->offset;
  1712. dev_priv->ring_rptr->handle =
  1713. (void *)(unsigned long)dev_priv->ring_rptr->offset;
  1714. dev->agp_buffer_map->handle =
  1715. (void *)(unsigned long)dev->agp_buffer_map->offset;
  1716. DRM_DEBUG("dev_priv->cp_ring->handle %p\n",
  1717. dev_priv->cp_ring->handle);
  1718. DRM_DEBUG("dev_priv->ring_rptr->handle %p\n",
  1719. dev_priv->ring_rptr->handle);
  1720. DRM_DEBUG("dev->agp_buffer_map->handle %p\n",
  1721. dev->agp_buffer_map->handle);
  1722. }
  1723. dev_priv->fb_location = (radeon_read_fb_location(dev_priv) & 0xffff) << 24;
  1724. dev_priv->fb_size =
  1725. (((radeon_read_fb_location(dev_priv) & 0xffff0000u) << 8) + 0x1000000)
  1726. - dev_priv->fb_location;
  1727. dev_priv->front_pitch_offset = (((dev_priv->front_pitch / 64) << 22) |
  1728. ((dev_priv->front_offset
  1729. + dev_priv->fb_location) >> 10));
  1730. dev_priv->back_pitch_offset = (((dev_priv->back_pitch / 64) << 22) |
  1731. ((dev_priv->back_offset
  1732. + dev_priv->fb_location) >> 10));
  1733. dev_priv->depth_pitch_offset = (((dev_priv->depth_pitch / 64) << 22) |
  1734. ((dev_priv->depth_offset
  1735. + dev_priv->fb_location) >> 10));
  1736. dev_priv->gart_size = init->gart_size;
  1737. /* New let's set the memory map ... */
  1738. if (dev_priv->new_memmap) {
  1739. u32 base = 0;
  1740. DRM_INFO("Setting GART location based on new memory map\n");
  1741. /* If using AGP, try to locate the AGP aperture at the same
  1742. * location in the card and on the bus, though we have to
  1743. * align it down.
  1744. */
  1745. #if __OS_HAS_AGP
  1746. /* XXX */
  1747. if (dev_priv->flags & RADEON_IS_AGP) {
  1748. base = dev->agp->base;
  1749. /* Check if valid */
  1750. if ((base + dev_priv->gart_size - 1) >= dev_priv->fb_location &&
  1751. base < (dev_priv->fb_location + dev_priv->fb_size - 1)) {
  1752. DRM_INFO("Can't use AGP base @0x%08lx, won't fit\n",
  1753. dev->agp->base);
  1754. base = 0;
  1755. }
  1756. }
  1757. #endif
  1758. /* If not or if AGP is at 0 (Macs), try to put it elsewhere */
  1759. if (base == 0) {
  1760. base = dev_priv->fb_location + dev_priv->fb_size;
  1761. if (base < dev_priv->fb_location ||
  1762. ((base + dev_priv->gart_size) & 0xfffffffful) < base)
  1763. base = dev_priv->fb_location
  1764. - dev_priv->gart_size;
  1765. }
  1766. dev_priv->gart_vm_start = base & 0xffc00000u;
  1767. if (dev_priv->gart_vm_start != base)
  1768. DRM_INFO("GART aligned down from 0x%08x to 0x%08x\n",
  1769. base, dev_priv->gart_vm_start);
  1770. }
  1771. #if __OS_HAS_AGP
  1772. /* XXX */
  1773. if (dev_priv->flags & RADEON_IS_AGP)
  1774. dev_priv->gart_buffers_offset = (dev->agp_buffer_map->offset
  1775. - dev->agp->base
  1776. + dev_priv->gart_vm_start);
  1777. else
  1778. #endif
  1779. dev_priv->gart_buffers_offset = (dev->agp_buffer_map->offset
  1780. - (unsigned long)dev->sg->virtual
  1781. + dev_priv->gart_vm_start);
  1782. DRM_DEBUG("fb 0x%08x size %d\n",
  1783. (unsigned int) dev_priv->fb_location,
  1784. (unsigned int) dev_priv->fb_size);
  1785. DRM_DEBUG("dev_priv->gart_size %d\n", dev_priv->gart_size);
  1786. DRM_DEBUG("dev_priv->gart_vm_start 0x%08x\n",
  1787. (unsigned int) dev_priv->gart_vm_start);
  1788. DRM_DEBUG("dev_priv->gart_buffers_offset 0x%08lx\n",
  1789. dev_priv->gart_buffers_offset);
  1790. dev_priv->ring.start = (u32 *) dev_priv->cp_ring->handle;
  1791. dev_priv->ring.end = ((u32 *) dev_priv->cp_ring->handle
  1792. + init->ring_size / sizeof(u32));
  1793. dev_priv->ring.size = init->ring_size;
  1794. dev_priv->ring.size_l2qw = drm_order(init->ring_size / 8);
  1795. dev_priv->ring.rptr_update = /* init->rptr_update */ 4096;
  1796. dev_priv->ring.rptr_update_l2qw = drm_order(/* init->rptr_update */ 4096 / 8);
  1797. dev_priv->ring.fetch_size = /* init->fetch_size */ 32;
  1798. dev_priv->ring.fetch_size_l2ow = drm_order(/* init->fetch_size */ 32 / 16);
  1799. dev_priv->ring.tail_mask = (dev_priv->ring.size / sizeof(u32)) - 1;
  1800. dev_priv->ring.high_mark = RADEON_RING_HIGH_MARK;
  1801. #if __OS_HAS_AGP
  1802. if (dev_priv->flags & RADEON_IS_AGP) {
  1803. /* XXX turn off pcie gart */
  1804. } else
  1805. #endif
  1806. {
  1807. dev_priv->gart_info.table_mask = DMA_BIT_MASK(32);
  1808. /* if we have an offset set from userspace */
  1809. if (!dev_priv->pcigart_offset_set) {
  1810. DRM_ERROR("Need gart offset from userspace\n");
  1811. r600_do_cleanup_cp(dev);
  1812. return -EINVAL;
  1813. }
  1814. DRM_DEBUG("Using gart offset 0x%08lx\n", dev_priv->pcigart_offset);
  1815. dev_priv->gart_info.bus_addr =
  1816. dev_priv->pcigart_offset + dev_priv->fb_location;
  1817. dev_priv->gart_info.mapping.offset =
  1818. dev_priv->pcigart_offset + dev_priv->fb_aper_offset;
  1819. dev_priv->gart_info.mapping.size =
  1820. dev_priv->gart_info.table_size;
  1821. drm_core_ioremap_wc(&dev_priv->gart_info.mapping, dev);
  1822. if (!dev_priv->gart_info.mapping.handle) {
  1823. DRM_ERROR("ioremap failed.\n");
  1824. r600_do_cleanup_cp(dev);
  1825. return -EINVAL;
  1826. }
  1827. dev_priv->gart_info.addr =
  1828. dev_priv->gart_info.mapping.handle;
  1829. DRM_DEBUG("Setting phys_pci_gart to %p %08lX\n",
  1830. dev_priv->gart_info.addr,
  1831. dev_priv->pcigart_offset);
  1832. if (!r600_page_table_init(dev)) {
  1833. DRM_ERROR("Failed to init GART table\n");
  1834. r600_do_cleanup_cp(dev);
  1835. return -EINVAL;
  1836. }
  1837. if (((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770))
  1838. r700_vm_init(dev);
  1839. else
  1840. r600_vm_init(dev);
  1841. }
  1842. if (!dev_priv->me_fw || !dev_priv->pfp_fw) {
  1843. int err = r600_cp_init_microcode(dev_priv);
  1844. if (err) {
  1845. DRM_ERROR("Failed to load firmware!\n");
  1846. r600_do_cleanup_cp(dev);
  1847. return err;
  1848. }
  1849. }
  1850. if (((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770))
  1851. r700_cp_load_microcode(dev_priv);
  1852. else
  1853. r600_cp_load_microcode(dev_priv);
  1854. r600_cp_init_ring_buffer(dev, dev_priv, file_priv);
  1855. dev_priv->last_buf = 0;
  1856. r600_do_engine_reset(dev);
  1857. r600_test_writeback(dev_priv);
  1858. return 0;
  1859. }
  1860. int r600_do_resume_cp(struct drm_device *dev, struct drm_file *file_priv)
  1861. {
  1862. drm_radeon_private_t *dev_priv = dev->dev_private;
  1863. DRM_DEBUG("\n");
  1864. if (((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770)) {
  1865. r700_vm_init(dev);
  1866. r700_cp_load_microcode(dev_priv);
  1867. } else {
  1868. r600_vm_init(dev);
  1869. r600_cp_load_microcode(dev_priv);
  1870. }
  1871. r600_cp_init_ring_buffer(dev, dev_priv, file_priv);
  1872. r600_do_engine_reset(dev);
  1873. return 0;
  1874. }
  1875. /* Wait for the CP to go idle.
  1876. */
  1877. int r600_do_cp_idle(drm_radeon_private_t *dev_priv)
  1878. {
  1879. RING_LOCALS;
  1880. DRM_DEBUG("\n");
  1881. BEGIN_RING(5);
  1882. OUT_RING(CP_PACKET3(R600_IT_EVENT_WRITE, 0));
  1883. OUT_RING(R600_CACHE_FLUSH_AND_INV_EVENT);
  1884. /* wait for 3D idle clean */
  1885. OUT_RING(CP_PACKET3(R600_IT_SET_CONFIG_REG, 1));
  1886. OUT_RING((R600_WAIT_UNTIL - R600_SET_CONFIG_REG_OFFSET) >> 2);
  1887. OUT_RING(RADEON_WAIT_3D_IDLE | RADEON_WAIT_3D_IDLECLEAN);
  1888. ADVANCE_RING();
  1889. COMMIT_RING();
  1890. return r600_do_wait_for_idle(dev_priv);
  1891. }
  1892. /* Start the Command Processor.
  1893. */
  1894. void r600_do_cp_start(drm_radeon_private_t *dev_priv)
  1895. {
  1896. u32 cp_me;
  1897. RING_LOCALS;
  1898. DRM_DEBUG("\n");
  1899. BEGIN_RING(7);
  1900. OUT_RING(CP_PACKET3(R600_IT_ME_INITIALIZE, 5));
  1901. OUT_RING(0x00000001);
  1902. if (((dev_priv->flags & RADEON_FAMILY_MASK) < CHIP_RV770))
  1903. OUT_RING(0x00000003);
  1904. else
  1905. OUT_RING(0x00000000);
  1906. OUT_RING((dev_priv->r600_max_hw_contexts - 1));
  1907. OUT_RING(R600_ME_INITIALIZE_DEVICE_ID(1));
  1908. OUT_RING(0x00000000);
  1909. OUT_RING(0x00000000);
  1910. ADVANCE_RING();
  1911. COMMIT_RING();
  1912. /* set the mux and reset the halt bit */
  1913. cp_me = 0xff;
  1914. RADEON_WRITE(R600_CP_ME_CNTL, cp_me);
  1915. dev_priv->cp_running = 1;
  1916. }
  1917. void r600_do_cp_reset(drm_radeon_private_t *dev_priv)
  1918. {
  1919. u32 cur_read_ptr;
  1920. DRM_DEBUG("\n");
  1921. cur_read_ptr = RADEON_READ(R600_CP_RB_RPTR);
  1922. RADEON_WRITE(R600_CP_RB_WPTR, cur_read_ptr);
  1923. SET_RING_HEAD(dev_priv, cur_read_ptr);
  1924. dev_priv->ring.tail = cur_read_ptr;
  1925. }
  1926. void r600_do_cp_stop(drm_radeon_private_t *dev_priv)
  1927. {
  1928. uint32_t cp_me;
  1929. DRM_DEBUG("\n");
  1930. cp_me = 0xff | R600_CP_ME_HALT;
  1931. RADEON_WRITE(R600_CP_ME_CNTL, cp_me);
  1932. dev_priv->cp_running = 0;
  1933. }
  1934. int r600_cp_dispatch_indirect(struct drm_device *dev,
  1935. struct drm_buf *buf, int start, int end)
  1936. {
  1937. drm_radeon_private_t *dev_priv = dev->dev_private;
  1938. RING_LOCALS;
  1939. if (start != end) {
  1940. unsigned long offset = (dev_priv->gart_buffers_offset
  1941. + buf->offset + start);
  1942. int dwords = (end - start + 3) / sizeof(u32);
  1943. DRM_DEBUG("dwords:%d\n", dwords);
  1944. DRM_DEBUG("offset 0x%lx\n", offset);
  1945. /* Indirect buffer data must be a multiple of 16 dwords.
  1946. * pad the data with a Type-2 CP packet.
  1947. */
  1948. while (dwords & 0xf) {
  1949. u32 *data = (u32 *)
  1950. ((char *)dev->agp_buffer_map->handle
  1951. + buf->offset + start);
  1952. data[dwords++] = RADEON_CP_PACKET2;
  1953. }
  1954. /* Fire off the indirect buffer */
  1955. BEGIN_RING(4);
  1956. OUT_RING(CP_PACKET3(R600_IT_INDIRECT_BUFFER, 2));
  1957. OUT_RING((offset & 0xfffffffc));
  1958. OUT_RING((upper_32_bits(offset) & 0xff));
  1959. OUT_RING(dwords);
  1960. ADVANCE_RING();
  1961. }
  1962. return 0;
  1963. }
  1964. void r600_cp_dispatch_swap(struct drm_device *dev, struct drm_file *file_priv)
  1965. {
  1966. drm_radeon_private_t *dev_priv = dev->dev_private;
  1967. struct drm_master *master = file_priv->master;
  1968. struct drm_radeon_master_private *master_priv = master->driver_priv;
  1969. drm_radeon_sarea_t *sarea_priv = master_priv->sarea_priv;
  1970. int nbox = sarea_priv->nbox;
  1971. struct drm_clip_rect *pbox = sarea_priv->boxes;
  1972. int i, cpp, src_pitch, dst_pitch;
  1973. uint64_t src, dst;
  1974. RING_LOCALS;
  1975. DRM_DEBUG("\n");
  1976. if (dev_priv->color_fmt == RADEON_COLOR_FORMAT_ARGB8888)
  1977. cpp = 4;
  1978. else
  1979. cpp = 2;
  1980. if (sarea_priv->pfCurrentPage == 0) {
  1981. src_pitch = dev_priv->back_pitch;
  1982. dst_pitch = dev_priv->front_pitch;
  1983. src = dev_priv->back_offset + dev_priv->fb_location;
  1984. dst = dev_priv->front_offset + dev_priv->fb_location;
  1985. } else {
  1986. src_pitch = dev_priv->front_pitch;
  1987. dst_pitch = dev_priv->back_pitch;
  1988. src = dev_priv->front_offset + dev_priv->fb_location;
  1989. dst = dev_priv->back_offset + dev_priv->fb_location;
  1990. }
  1991. if (r600_prepare_blit_copy(dev, file_priv)) {
  1992. DRM_ERROR("unable to allocate vertex buffer for swap buffer\n");
  1993. return;
  1994. }
  1995. for (i = 0; i < nbox; i++) {
  1996. int x = pbox[i].x1;
  1997. int y = pbox[i].y1;
  1998. int w = pbox[i].x2 - x;
  1999. int h = pbox[i].y2 - y;
  2000. DRM_DEBUG("%d,%d-%d,%d\n", x, y, w, h);
  2001. r600_blit_swap(dev,
  2002. src, dst,
  2003. x, y, x, y, w, h,
  2004. src_pitch, dst_pitch, cpp);
  2005. }
  2006. r600_done_blit_copy(dev);
  2007. /* Increment the frame counter. The client-side 3D driver must
  2008. * throttle the framerate by waiting for this value before
  2009. * performing the swapbuffer ioctl.
  2010. */
  2011. sarea_priv->last_frame++;
  2012. BEGIN_RING(3);
  2013. R600_FRAME_AGE(sarea_priv->last_frame);
  2014. ADVANCE_RING();
  2015. }
  2016. int r600_cp_dispatch_texture(struct drm_device *dev,
  2017. struct drm_file *file_priv,
  2018. drm_radeon_texture_t *tex,
  2019. drm_radeon_tex_image_t *image)
  2020. {
  2021. drm_radeon_private_t *dev_priv = dev->dev_private;
  2022. struct drm_buf *buf;
  2023. u32 *buffer;
  2024. const u8 __user *data;
  2025. int size, pass_size;
  2026. u64 src_offset, dst_offset;
  2027. if (!radeon_check_offset(dev_priv, tex->offset)) {
  2028. DRM_ERROR("Invalid destination offset\n");
  2029. return -EINVAL;
  2030. }
  2031. /* this might fail for zero-sized uploads - are those illegal? */
  2032. if (!radeon_check_offset(dev_priv, tex->offset + tex->height * tex->pitch - 1)) {
  2033. DRM_ERROR("Invalid final destination offset\n");
  2034. return -EINVAL;
  2035. }
  2036. size = tex->height * tex->pitch;
  2037. if (size == 0)
  2038. return 0;
  2039. dst_offset = tex->offset;
  2040. if (r600_prepare_blit_copy(dev, file_priv)) {
  2041. DRM_ERROR("unable to allocate vertex buffer for swap buffer\n");
  2042. return -EAGAIN;
  2043. }
  2044. do {
  2045. data = (const u8 __user *)image->data;
  2046. pass_size = size;
  2047. buf = radeon_freelist_get(dev);
  2048. if (!buf) {
  2049. DRM_DEBUG("EAGAIN\n");
  2050. if (DRM_COPY_TO_USER(tex->image, image, sizeof(*image)))
  2051. return -EFAULT;
  2052. return -EAGAIN;
  2053. }
  2054. if (pass_size > buf->total)
  2055. pass_size = buf->total;
  2056. /* Dispatch the indirect buffer.
  2057. */
  2058. buffer =
  2059. (u32 *) ((char *)dev->agp_buffer_map->handle + buf->offset);
  2060. if (DRM_COPY_FROM_USER(buffer, data, pass_size)) {
  2061. DRM_ERROR("EFAULT on pad, %d bytes\n", pass_size);
  2062. return -EFAULT;
  2063. }
  2064. buf->file_priv = file_priv;
  2065. buf->used = pass_size;
  2066. src_offset = dev_priv->gart_buffers_offset + buf->offset;
  2067. r600_blit_copy(dev, src_offset, dst_offset, pass_size);
  2068. radeon_cp_discard_buffer(dev, file_priv->master, buf);
  2069. /* Update the input parameters for next time */
  2070. image->data = (const u8 __user *)image->data + pass_size;
  2071. dst_offset += pass_size;
  2072. size -= pass_size;
  2073. } while (size > 0);
  2074. r600_done_blit_copy(dev);
  2075. return 0;
  2076. }
  2077. /*
  2078. * Legacy cs ioctl
  2079. */
  2080. static u32 radeon_cs_id_get(struct drm_radeon_private *radeon)
  2081. {
  2082. /* FIXME: check if wrap affect last reported wrap & sequence */
  2083. radeon->cs_id_scnt = (radeon->cs_id_scnt + 1) & 0x00FFFFFF;
  2084. if (!radeon->cs_id_scnt) {
  2085. /* increment wrap counter */
  2086. radeon->cs_id_wcnt += 0x01000000;
  2087. /* valid sequence counter start at 1 */
  2088. radeon->cs_id_scnt = 1;
  2089. }
  2090. return (radeon->cs_id_scnt | radeon->cs_id_wcnt);
  2091. }
  2092. static void r600_cs_id_emit(drm_radeon_private_t *dev_priv, u32 *id)
  2093. {
  2094. RING_LOCALS;
  2095. *id = radeon_cs_id_get(dev_priv);
  2096. /* SCRATCH 2 */
  2097. BEGIN_RING(3);
  2098. R600_CLEAR_AGE(*id);
  2099. ADVANCE_RING();
  2100. COMMIT_RING();
  2101. }
  2102. static int r600_ib_get(struct drm_device *dev,
  2103. struct drm_file *fpriv,
  2104. struct drm_buf **buffer)
  2105. {
  2106. struct drm_buf *buf;
  2107. *buffer = NULL;
  2108. buf = radeon_freelist_get(dev);
  2109. if (!buf) {
  2110. return -EBUSY;
  2111. }
  2112. buf->file_priv = fpriv;
  2113. *buffer = buf;
  2114. return 0;
  2115. }
  2116. static void r600_ib_free(struct drm_device *dev, struct drm_buf *buf,
  2117. struct drm_file *fpriv, int l, int r)
  2118. {
  2119. drm_radeon_private_t *dev_priv = dev->dev_private;
  2120. if (buf) {
  2121. if (!r)
  2122. r600_cp_dispatch_indirect(dev, buf, 0, l * 4);
  2123. radeon_cp_discard_buffer(dev, fpriv->master, buf);
  2124. COMMIT_RING();
  2125. }
  2126. }
  2127. int r600_cs_legacy_ioctl(struct drm_device *dev, void *data, struct drm_file *fpriv)
  2128. {
  2129. struct drm_radeon_private *dev_priv = dev->dev_private;
  2130. struct drm_radeon_cs *cs = data;
  2131. struct drm_buf *buf;
  2132. unsigned family;
  2133. int l, r = 0;
  2134. u32 *ib, cs_id = 0;
  2135. if (dev_priv == NULL) {
  2136. DRM_ERROR("called with no initialization\n");
  2137. return -EINVAL;
  2138. }
  2139. family = dev_priv->flags & RADEON_FAMILY_MASK;
  2140. if (family < CHIP_R600) {
  2141. DRM_ERROR("cs ioctl valid only for R6XX & R7XX in legacy mode\n");
  2142. return -EINVAL;
  2143. }
  2144. mutex_lock(&dev_priv->cs_mutex);
  2145. /* get ib */
  2146. r = r600_ib_get(dev, fpriv, &buf);
  2147. if (r) {
  2148. DRM_ERROR("ib_get failed\n");
  2149. goto out;
  2150. }
  2151. ib = dev->agp_buffer_map->handle + buf->offset;
  2152. /* now parse command stream */
  2153. r = r600_cs_legacy(dev, data, fpriv, family, ib, &l);
  2154. if (r) {
  2155. goto out;
  2156. }
  2157. out:
  2158. r600_ib_free(dev, buf, fpriv, l, r);
  2159. /* emit cs id sequence */
  2160. r600_cs_id_emit(dev_priv, &cs_id);
  2161. cs->cs_id = cs_id;
  2162. mutex_unlock(&dev_priv->cs_mutex);
  2163. return r;
  2164. }