r600_blit_kms.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813
  1. #include "drmP.h"
  2. #include "drm.h"
  3. #include "radeon_drm.h"
  4. #include "radeon.h"
  5. #include "r600d.h"
  6. #include "r600_blit_shaders.h"
  7. #define DI_PT_RECTLIST 0x11
  8. #define DI_INDEX_SIZE_16_BIT 0x0
  9. #define DI_SRC_SEL_AUTO_INDEX 0x2
  10. #define FMT_8 0x1
  11. #define FMT_5_6_5 0x8
  12. #define FMT_8_8_8_8 0x1a
  13. #define COLOR_8 0x1
  14. #define COLOR_5_6_5 0x8
  15. #define COLOR_8_8_8_8 0x1a
  16. /* emits 21 on rv770+, 23 on r600 */
  17. static void
  18. set_render_target(struct radeon_device *rdev, int format,
  19. int w, int h, u64 gpu_addr)
  20. {
  21. u32 cb_color_info;
  22. int pitch, slice;
  23. h = (h + 7) & ~7;
  24. if (h < 8)
  25. h = 8;
  26. cb_color_info = ((format << 2) | (1 << 27));
  27. pitch = (w / 8) - 1;
  28. slice = ((w * h) / 64) - 1;
  29. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  30. radeon_ring_write(rdev, (CB_COLOR0_BASE - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  31. radeon_ring_write(rdev, gpu_addr >> 8);
  32. if (rdev->family > CHIP_R600 && rdev->family < CHIP_RV770) {
  33. radeon_ring_write(rdev, PACKET3(PACKET3_SURFACE_BASE_UPDATE, 0));
  34. radeon_ring_write(rdev, 2 << 0);
  35. }
  36. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  37. radeon_ring_write(rdev, (CB_COLOR0_SIZE - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  38. radeon_ring_write(rdev, (pitch << 0) | (slice << 10));
  39. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  40. radeon_ring_write(rdev, (CB_COLOR0_VIEW - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  41. radeon_ring_write(rdev, 0);
  42. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  43. radeon_ring_write(rdev, (CB_COLOR0_INFO - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  44. radeon_ring_write(rdev, cb_color_info);
  45. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  46. radeon_ring_write(rdev, (CB_COLOR0_TILE - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  47. radeon_ring_write(rdev, 0);
  48. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  49. radeon_ring_write(rdev, (CB_COLOR0_FRAG - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  50. radeon_ring_write(rdev, 0);
  51. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  52. radeon_ring_write(rdev, (CB_COLOR0_MASK - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  53. radeon_ring_write(rdev, 0);
  54. }
  55. /* emits 5dw */
  56. static void
  57. cp_set_surface_sync(struct radeon_device *rdev,
  58. u32 sync_type, u32 size,
  59. u64 mc_addr)
  60. {
  61. u32 cp_coher_size;
  62. if (size == 0xffffffff)
  63. cp_coher_size = 0xffffffff;
  64. else
  65. cp_coher_size = ((size + 255) >> 8);
  66. radeon_ring_write(rdev, PACKET3(PACKET3_SURFACE_SYNC, 3));
  67. radeon_ring_write(rdev, sync_type);
  68. radeon_ring_write(rdev, cp_coher_size);
  69. radeon_ring_write(rdev, mc_addr >> 8);
  70. radeon_ring_write(rdev, 10); /* poll interval */
  71. }
  72. /* emits 21dw + 1 surface sync = 26dw */
  73. static void
  74. set_shaders(struct radeon_device *rdev)
  75. {
  76. u64 gpu_addr;
  77. u32 sq_pgm_resources;
  78. /* setup shader regs */
  79. sq_pgm_resources = (1 << 0);
  80. /* VS */
  81. gpu_addr = rdev->r600_blit.shader_gpu_addr + rdev->r600_blit.vs_offset;
  82. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  83. radeon_ring_write(rdev, (SQ_PGM_START_VS - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  84. radeon_ring_write(rdev, gpu_addr >> 8);
  85. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  86. radeon_ring_write(rdev, (SQ_PGM_RESOURCES_VS - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  87. radeon_ring_write(rdev, sq_pgm_resources);
  88. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  89. radeon_ring_write(rdev, (SQ_PGM_CF_OFFSET_VS - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  90. radeon_ring_write(rdev, 0);
  91. /* PS */
  92. gpu_addr = rdev->r600_blit.shader_gpu_addr + rdev->r600_blit.ps_offset;
  93. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  94. radeon_ring_write(rdev, (SQ_PGM_START_PS - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  95. radeon_ring_write(rdev, gpu_addr >> 8);
  96. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  97. radeon_ring_write(rdev, (SQ_PGM_RESOURCES_PS - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  98. radeon_ring_write(rdev, sq_pgm_resources | (1 << 28));
  99. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  100. radeon_ring_write(rdev, (SQ_PGM_EXPORTS_PS - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  101. radeon_ring_write(rdev, 2);
  102. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  103. radeon_ring_write(rdev, (SQ_PGM_CF_OFFSET_PS - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  104. radeon_ring_write(rdev, 0);
  105. gpu_addr = rdev->r600_blit.shader_gpu_addr + rdev->r600_blit.vs_offset;
  106. cp_set_surface_sync(rdev, PACKET3_SH_ACTION_ENA, 512, gpu_addr);
  107. }
  108. /* emits 9 + 1 sync (5) = 14*/
  109. static void
  110. set_vtx_resource(struct radeon_device *rdev, u64 gpu_addr)
  111. {
  112. u32 sq_vtx_constant_word2;
  113. sq_vtx_constant_word2 = ((upper_32_bits(gpu_addr) & 0xff) | (16 << 8));
  114. radeon_ring_write(rdev, PACKET3(PACKET3_SET_RESOURCE, 7));
  115. radeon_ring_write(rdev, 0x460);
  116. radeon_ring_write(rdev, gpu_addr & 0xffffffff);
  117. radeon_ring_write(rdev, 48 - 1);
  118. radeon_ring_write(rdev, sq_vtx_constant_word2);
  119. radeon_ring_write(rdev, 1 << 0);
  120. radeon_ring_write(rdev, 0);
  121. radeon_ring_write(rdev, 0);
  122. radeon_ring_write(rdev, SQ_TEX_VTX_VALID_BUFFER << 30);
  123. if ((rdev->family == CHIP_RV610) ||
  124. (rdev->family == CHIP_RV620) ||
  125. (rdev->family == CHIP_RS780) ||
  126. (rdev->family == CHIP_RS880) ||
  127. (rdev->family == CHIP_RV710))
  128. cp_set_surface_sync(rdev,
  129. PACKET3_TC_ACTION_ENA, 48, gpu_addr);
  130. else
  131. cp_set_surface_sync(rdev,
  132. PACKET3_VC_ACTION_ENA, 48, gpu_addr);
  133. }
  134. /* emits 9 */
  135. static void
  136. set_tex_resource(struct radeon_device *rdev,
  137. int format, int w, int h, int pitch,
  138. u64 gpu_addr)
  139. {
  140. uint32_t sq_tex_resource_word0, sq_tex_resource_word1, sq_tex_resource_word4;
  141. if (h < 1)
  142. h = 1;
  143. sq_tex_resource_word0 = (1 << 0);
  144. sq_tex_resource_word0 |= ((((pitch >> 3) - 1) << 8) |
  145. ((w - 1) << 19));
  146. sq_tex_resource_word1 = (format << 26);
  147. sq_tex_resource_word1 |= ((h - 1) << 0);
  148. sq_tex_resource_word4 = ((1 << 14) |
  149. (0 << 16) |
  150. (1 << 19) |
  151. (2 << 22) |
  152. (3 << 25));
  153. radeon_ring_write(rdev, PACKET3(PACKET3_SET_RESOURCE, 7));
  154. radeon_ring_write(rdev, 0);
  155. radeon_ring_write(rdev, sq_tex_resource_word0);
  156. radeon_ring_write(rdev, sq_tex_resource_word1);
  157. radeon_ring_write(rdev, gpu_addr >> 8);
  158. radeon_ring_write(rdev, gpu_addr >> 8);
  159. radeon_ring_write(rdev, sq_tex_resource_word4);
  160. radeon_ring_write(rdev, 0);
  161. radeon_ring_write(rdev, SQ_TEX_VTX_VALID_TEXTURE << 30);
  162. }
  163. /* emits 12 */
  164. static void
  165. set_scissors(struct radeon_device *rdev, int x1, int y1,
  166. int x2, int y2)
  167. {
  168. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  169. radeon_ring_write(rdev, (PA_SC_SCREEN_SCISSOR_TL - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  170. radeon_ring_write(rdev, (x1 << 0) | (y1 << 16));
  171. radeon_ring_write(rdev, (x2 << 0) | (y2 << 16));
  172. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  173. radeon_ring_write(rdev, (PA_SC_GENERIC_SCISSOR_TL - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  174. radeon_ring_write(rdev, (x1 << 0) | (y1 << 16) | (1 << 31));
  175. radeon_ring_write(rdev, (x2 << 0) | (y2 << 16));
  176. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  177. radeon_ring_write(rdev, (PA_SC_WINDOW_SCISSOR_TL - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  178. radeon_ring_write(rdev, (x1 << 0) | (y1 << 16) | (1 << 31));
  179. radeon_ring_write(rdev, (x2 << 0) | (y2 << 16));
  180. }
  181. /* emits 10 */
  182. static void
  183. draw_auto(struct radeon_device *rdev)
  184. {
  185. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  186. radeon_ring_write(rdev, (VGT_PRIMITIVE_TYPE - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  187. radeon_ring_write(rdev, DI_PT_RECTLIST);
  188. radeon_ring_write(rdev, PACKET3(PACKET3_INDEX_TYPE, 0));
  189. radeon_ring_write(rdev, DI_INDEX_SIZE_16_BIT);
  190. radeon_ring_write(rdev, PACKET3(PACKET3_NUM_INSTANCES, 0));
  191. radeon_ring_write(rdev, 1);
  192. radeon_ring_write(rdev, PACKET3(PACKET3_DRAW_INDEX_AUTO, 1));
  193. radeon_ring_write(rdev, 3);
  194. radeon_ring_write(rdev, DI_SRC_SEL_AUTO_INDEX);
  195. }
  196. /* emits 14 */
  197. static void
  198. set_default_state(struct radeon_device *rdev)
  199. {
  200. u32 sq_config, sq_gpr_resource_mgmt_1, sq_gpr_resource_mgmt_2;
  201. u32 sq_thread_resource_mgmt, sq_stack_resource_mgmt_1, sq_stack_resource_mgmt_2;
  202. int num_ps_gprs, num_vs_gprs, num_temp_gprs, num_gs_gprs, num_es_gprs;
  203. int num_ps_threads, num_vs_threads, num_gs_threads, num_es_threads;
  204. int num_ps_stack_entries, num_vs_stack_entries, num_gs_stack_entries, num_es_stack_entries;
  205. u64 gpu_addr;
  206. int dwords;
  207. switch (rdev->family) {
  208. case CHIP_R600:
  209. num_ps_gprs = 192;
  210. num_vs_gprs = 56;
  211. num_temp_gprs = 4;
  212. num_gs_gprs = 0;
  213. num_es_gprs = 0;
  214. num_ps_threads = 136;
  215. num_vs_threads = 48;
  216. num_gs_threads = 4;
  217. num_es_threads = 4;
  218. num_ps_stack_entries = 128;
  219. num_vs_stack_entries = 128;
  220. num_gs_stack_entries = 0;
  221. num_es_stack_entries = 0;
  222. break;
  223. case CHIP_RV630:
  224. case CHIP_RV635:
  225. num_ps_gprs = 84;
  226. num_vs_gprs = 36;
  227. num_temp_gprs = 4;
  228. num_gs_gprs = 0;
  229. num_es_gprs = 0;
  230. num_ps_threads = 144;
  231. num_vs_threads = 40;
  232. num_gs_threads = 4;
  233. num_es_threads = 4;
  234. num_ps_stack_entries = 40;
  235. num_vs_stack_entries = 40;
  236. num_gs_stack_entries = 32;
  237. num_es_stack_entries = 16;
  238. break;
  239. case CHIP_RV610:
  240. case CHIP_RV620:
  241. case CHIP_RS780:
  242. case CHIP_RS880:
  243. default:
  244. num_ps_gprs = 84;
  245. num_vs_gprs = 36;
  246. num_temp_gprs = 4;
  247. num_gs_gprs = 0;
  248. num_es_gprs = 0;
  249. num_ps_threads = 136;
  250. num_vs_threads = 48;
  251. num_gs_threads = 4;
  252. num_es_threads = 4;
  253. num_ps_stack_entries = 40;
  254. num_vs_stack_entries = 40;
  255. num_gs_stack_entries = 32;
  256. num_es_stack_entries = 16;
  257. break;
  258. case CHIP_RV670:
  259. num_ps_gprs = 144;
  260. num_vs_gprs = 40;
  261. num_temp_gprs = 4;
  262. num_gs_gprs = 0;
  263. num_es_gprs = 0;
  264. num_ps_threads = 136;
  265. num_vs_threads = 48;
  266. num_gs_threads = 4;
  267. num_es_threads = 4;
  268. num_ps_stack_entries = 40;
  269. num_vs_stack_entries = 40;
  270. num_gs_stack_entries = 32;
  271. num_es_stack_entries = 16;
  272. break;
  273. case CHIP_RV770:
  274. num_ps_gprs = 192;
  275. num_vs_gprs = 56;
  276. num_temp_gprs = 4;
  277. num_gs_gprs = 0;
  278. num_es_gprs = 0;
  279. num_ps_threads = 188;
  280. num_vs_threads = 60;
  281. num_gs_threads = 0;
  282. num_es_threads = 0;
  283. num_ps_stack_entries = 256;
  284. num_vs_stack_entries = 256;
  285. num_gs_stack_entries = 0;
  286. num_es_stack_entries = 0;
  287. break;
  288. case CHIP_RV730:
  289. case CHIP_RV740:
  290. num_ps_gprs = 84;
  291. num_vs_gprs = 36;
  292. num_temp_gprs = 4;
  293. num_gs_gprs = 0;
  294. num_es_gprs = 0;
  295. num_ps_threads = 188;
  296. num_vs_threads = 60;
  297. num_gs_threads = 0;
  298. num_es_threads = 0;
  299. num_ps_stack_entries = 128;
  300. num_vs_stack_entries = 128;
  301. num_gs_stack_entries = 0;
  302. num_es_stack_entries = 0;
  303. break;
  304. case CHIP_RV710:
  305. num_ps_gprs = 192;
  306. num_vs_gprs = 56;
  307. num_temp_gprs = 4;
  308. num_gs_gprs = 0;
  309. num_es_gprs = 0;
  310. num_ps_threads = 144;
  311. num_vs_threads = 48;
  312. num_gs_threads = 0;
  313. num_es_threads = 0;
  314. num_ps_stack_entries = 128;
  315. num_vs_stack_entries = 128;
  316. num_gs_stack_entries = 0;
  317. num_es_stack_entries = 0;
  318. break;
  319. }
  320. if ((rdev->family == CHIP_RV610) ||
  321. (rdev->family == CHIP_RV620) ||
  322. (rdev->family == CHIP_RS780) ||
  323. (rdev->family == CHIP_RS880) ||
  324. (rdev->family == CHIP_RV710))
  325. sq_config = 0;
  326. else
  327. sq_config = VC_ENABLE;
  328. sq_config |= (DX9_CONSTS |
  329. ALU_INST_PREFER_VECTOR |
  330. PS_PRIO(0) |
  331. VS_PRIO(1) |
  332. GS_PRIO(2) |
  333. ES_PRIO(3));
  334. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(num_ps_gprs) |
  335. NUM_VS_GPRS(num_vs_gprs) |
  336. NUM_CLAUSE_TEMP_GPRS(num_temp_gprs));
  337. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(num_gs_gprs) |
  338. NUM_ES_GPRS(num_es_gprs));
  339. sq_thread_resource_mgmt = (NUM_PS_THREADS(num_ps_threads) |
  340. NUM_VS_THREADS(num_vs_threads) |
  341. NUM_GS_THREADS(num_gs_threads) |
  342. NUM_ES_THREADS(num_es_threads));
  343. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(num_ps_stack_entries) |
  344. NUM_VS_STACK_ENTRIES(num_vs_stack_entries));
  345. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(num_gs_stack_entries) |
  346. NUM_ES_STACK_ENTRIES(num_es_stack_entries));
  347. /* emit an IB pointing at default state */
  348. dwords = (rdev->r600_blit.state_len + 0xf) & ~0xf;
  349. gpu_addr = rdev->r600_blit.shader_gpu_addr + rdev->r600_blit.state_offset;
  350. radeon_ring_write(rdev, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  351. radeon_ring_write(rdev, gpu_addr & 0xFFFFFFFC);
  352. radeon_ring_write(rdev, upper_32_bits(gpu_addr) & 0xFF);
  353. radeon_ring_write(rdev, dwords);
  354. radeon_ring_write(rdev, PACKET3(PACKET3_EVENT_WRITE, 0));
  355. radeon_ring_write(rdev, CACHE_FLUSH_AND_INV_EVENT);
  356. /* SQ config */
  357. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 6));
  358. radeon_ring_write(rdev, (SQ_CONFIG - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  359. radeon_ring_write(rdev, sq_config);
  360. radeon_ring_write(rdev, sq_gpr_resource_mgmt_1);
  361. radeon_ring_write(rdev, sq_gpr_resource_mgmt_2);
  362. radeon_ring_write(rdev, sq_thread_resource_mgmt);
  363. radeon_ring_write(rdev, sq_stack_resource_mgmt_1);
  364. radeon_ring_write(rdev, sq_stack_resource_mgmt_2);
  365. }
  366. static inline uint32_t i2f(uint32_t input)
  367. {
  368. u32 result, i, exponent, fraction;
  369. if ((input & 0x3fff) == 0)
  370. result = 0; /* 0 is a special case */
  371. else {
  372. exponent = 140; /* exponent biased by 127; */
  373. fraction = (input & 0x3fff) << 10; /* cheat and only
  374. handle numbers below 2^^15 */
  375. for (i = 0; i < 14; i++) {
  376. if (fraction & 0x800000)
  377. break;
  378. else {
  379. fraction = fraction << 1; /* keep
  380. shifting left until top bit = 1 */
  381. exponent = exponent - 1;
  382. }
  383. }
  384. result = exponent << 23 | (fraction & 0x7fffff); /* mask
  385. off top bit; assumed 1 */
  386. }
  387. return result;
  388. }
  389. int r600_blit_init(struct radeon_device *rdev)
  390. {
  391. u32 obj_size;
  392. int r, dwords;
  393. void *ptr;
  394. u32 packet2s[16];
  395. int num_packet2s = 0;
  396. rdev->r600_blit.state_offset = 0;
  397. if (rdev->family >= CHIP_RV770)
  398. rdev->r600_blit.state_len = r7xx_default_size;
  399. else
  400. rdev->r600_blit.state_len = r6xx_default_size;
  401. dwords = rdev->r600_blit.state_len;
  402. while (dwords & 0xf) {
  403. packet2s[num_packet2s++] = PACKET2(0);
  404. dwords++;
  405. }
  406. obj_size = dwords * 4;
  407. obj_size = ALIGN(obj_size, 256);
  408. rdev->r600_blit.vs_offset = obj_size;
  409. obj_size += r6xx_vs_size * 4;
  410. obj_size = ALIGN(obj_size, 256);
  411. rdev->r600_blit.ps_offset = obj_size;
  412. obj_size += r6xx_ps_size * 4;
  413. obj_size = ALIGN(obj_size, 256);
  414. r = radeon_bo_create(rdev, NULL, obj_size, true, RADEON_GEM_DOMAIN_VRAM,
  415. &rdev->r600_blit.shader_obj);
  416. if (r) {
  417. DRM_ERROR("r600 failed to allocate shader\n");
  418. return r;
  419. }
  420. DRM_DEBUG("r6xx blit allocated bo %08x vs %08x ps %08x\n",
  421. obj_size,
  422. rdev->r600_blit.vs_offset, rdev->r600_blit.ps_offset);
  423. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  424. if (unlikely(r != 0))
  425. return r;
  426. r = radeon_bo_kmap(rdev->r600_blit.shader_obj, &ptr);
  427. if (r) {
  428. DRM_ERROR("failed to map blit object %d\n", r);
  429. return r;
  430. }
  431. if (rdev->family >= CHIP_RV770)
  432. memcpy_toio(ptr + rdev->r600_blit.state_offset,
  433. r7xx_default_state, rdev->r600_blit.state_len * 4);
  434. else
  435. memcpy_toio(ptr + rdev->r600_blit.state_offset,
  436. r6xx_default_state, rdev->r600_blit.state_len * 4);
  437. if (num_packet2s)
  438. memcpy_toio(ptr + rdev->r600_blit.state_offset + (rdev->r600_blit.state_len * 4),
  439. packet2s, num_packet2s * 4);
  440. memcpy(ptr + rdev->r600_blit.vs_offset, r6xx_vs, r6xx_vs_size * 4);
  441. memcpy(ptr + rdev->r600_blit.ps_offset, r6xx_ps, r6xx_ps_size * 4);
  442. radeon_bo_kunmap(rdev->r600_blit.shader_obj);
  443. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  444. return 0;
  445. }
  446. void r600_blit_fini(struct radeon_device *rdev)
  447. {
  448. int r;
  449. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  450. if (unlikely(r != 0)) {
  451. dev_err(rdev->dev, "(%d) can't finish r600 blit\n", r);
  452. goto out_unref;
  453. }
  454. radeon_bo_unpin(rdev->r600_blit.shader_obj);
  455. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  456. out_unref:
  457. radeon_bo_unref(&rdev->r600_blit.shader_obj);
  458. }
  459. int r600_vb_ib_get(struct radeon_device *rdev)
  460. {
  461. int r;
  462. r = radeon_ib_get(rdev, &rdev->r600_blit.vb_ib);
  463. if (r) {
  464. DRM_ERROR("failed to get IB for vertex buffer\n");
  465. return r;
  466. }
  467. rdev->r600_blit.vb_total = 64*1024;
  468. rdev->r600_blit.vb_used = 0;
  469. return 0;
  470. }
  471. void r600_vb_ib_put(struct radeon_device *rdev)
  472. {
  473. radeon_fence_emit(rdev, rdev->r600_blit.vb_ib->fence);
  474. mutex_lock(&rdev->ib_pool.mutex);
  475. list_add_tail(&rdev->r600_blit.vb_ib->list, &rdev->ib_pool.scheduled_ibs);
  476. mutex_unlock(&rdev->ib_pool.mutex);
  477. radeon_ib_free(rdev, &rdev->r600_blit.vb_ib);
  478. }
  479. int r600_blit_prepare_copy(struct radeon_device *rdev, int size_bytes)
  480. {
  481. int r;
  482. int ring_size, line_size;
  483. int max_size;
  484. /* loops of emits 64 + fence emit possible */
  485. int dwords_per_loop = 76, num_loops;
  486. r = r600_vb_ib_get(rdev);
  487. WARN_ON(r);
  488. /* set_render_target emits 2 extra dwords on rv6xx */
  489. if (rdev->family > CHIP_R600 && rdev->family < CHIP_RV770)
  490. dwords_per_loop += 2;
  491. /* 8 bpp vs 32 bpp for xfer unit */
  492. if (size_bytes & 3)
  493. line_size = 8192;
  494. else
  495. line_size = 8192*4;
  496. max_size = 8192 * line_size;
  497. /* major loops cover the max size transfer */
  498. num_loops = ((size_bytes + max_size) / max_size);
  499. /* minor loops cover the extra non aligned bits */
  500. num_loops += ((size_bytes % line_size) ? 1 : 0);
  501. /* calculate number of loops correctly */
  502. ring_size = num_loops * dwords_per_loop;
  503. /* set default + shaders */
  504. ring_size += 40; /* shaders + def state */
  505. ring_size += 7; /* fence emit for VB IB */
  506. ring_size += 5; /* done copy */
  507. ring_size += 7; /* fence emit for done copy */
  508. r = radeon_ring_lock(rdev, ring_size);
  509. WARN_ON(r);
  510. set_default_state(rdev); /* 14 */
  511. set_shaders(rdev); /* 26 */
  512. return 0;
  513. }
  514. void r600_blit_done_copy(struct radeon_device *rdev, struct radeon_fence *fence)
  515. {
  516. int r;
  517. radeon_ring_write(rdev, PACKET3(PACKET3_EVENT_WRITE, 0));
  518. radeon_ring_write(rdev, CACHE_FLUSH_AND_INV_EVENT);
  519. /* wait for 3D idle clean */
  520. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  521. radeon_ring_write(rdev, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  522. radeon_ring_write(rdev, WAIT_3D_IDLE_bit | WAIT_3D_IDLECLEAN_bit);
  523. if (rdev->r600_blit.vb_ib)
  524. r600_vb_ib_put(rdev);
  525. if (fence)
  526. r = radeon_fence_emit(rdev, fence);
  527. radeon_ring_unlock_commit(rdev);
  528. }
  529. void r600_kms_blit_copy(struct radeon_device *rdev,
  530. u64 src_gpu_addr, u64 dst_gpu_addr,
  531. int size_bytes)
  532. {
  533. int max_bytes;
  534. u64 vb_gpu_addr;
  535. u32 *vb;
  536. DRM_DEBUG("emitting copy %16llx %16llx %d %d\n", src_gpu_addr, dst_gpu_addr,
  537. size_bytes, rdev->r600_blit.vb_used);
  538. vb = (u32 *)(rdev->r600_blit.vb_ib->ptr + rdev->r600_blit.vb_used);
  539. if ((size_bytes & 3) || (src_gpu_addr & 3) || (dst_gpu_addr & 3)) {
  540. max_bytes = 8192;
  541. while (size_bytes) {
  542. int cur_size = size_bytes;
  543. int src_x = src_gpu_addr & 255;
  544. int dst_x = dst_gpu_addr & 255;
  545. int h = 1;
  546. src_gpu_addr = src_gpu_addr & ~255;
  547. dst_gpu_addr = dst_gpu_addr & ~255;
  548. if (!src_x && !dst_x) {
  549. h = (cur_size / max_bytes);
  550. if (h > 8192)
  551. h = 8192;
  552. if (h == 0)
  553. h = 1;
  554. else
  555. cur_size = max_bytes;
  556. } else {
  557. if (cur_size > max_bytes)
  558. cur_size = max_bytes;
  559. if (cur_size > (max_bytes - dst_x))
  560. cur_size = (max_bytes - dst_x);
  561. if (cur_size > (max_bytes - src_x))
  562. cur_size = (max_bytes - src_x);
  563. }
  564. if ((rdev->r600_blit.vb_used + 48) > rdev->r600_blit.vb_total) {
  565. WARN_ON(1);
  566. #if 0
  567. r600_vb_ib_put(rdev);
  568. r600_nomm_put_vb(dev);
  569. r600_nomm_get_vb(dev);
  570. if (!dev_priv->blit_vb)
  571. return;
  572. set_shaders(dev);
  573. vb = r600_nomm_get_vb_ptr(dev);
  574. #endif
  575. }
  576. vb[0] = i2f(dst_x);
  577. vb[1] = 0;
  578. vb[2] = i2f(src_x);
  579. vb[3] = 0;
  580. vb[4] = i2f(dst_x);
  581. vb[5] = i2f(h);
  582. vb[6] = i2f(src_x);
  583. vb[7] = i2f(h);
  584. vb[8] = i2f(dst_x + cur_size);
  585. vb[9] = i2f(h);
  586. vb[10] = i2f(src_x + cur_size);
  587. vb[11] = i2f(h);
  588. /* src 9 */
  589. set_tex_resource(rdev, FMT_8,
  590. src_x + cur_size, h, src_x + cur_size,
  591. src_gpu_addr);
  592. /* 5 */
  593. cp_set_surface_sync(rdev,
  594. PACKET3_TC_ACTION_ENA, (src_x + cur_size * h), src_gpu_addr);
  595. /* dst 23 */
  596. set_render_target(rdev, COLOR_8,
  597. dst_x + cur_size, h,
  598. dst_gpu_addr);
  599. /* scissors 12 */
  600. set_scissors(rdev, dst_x, 0, dst_x + cur_size, h);
  601. /* 14 */
  602. vb_gpu_addr = rdev->r600_blit.vb_ib->gpu_addr + rdev->r600_blit.vb_used;
  603. set_vtx_resource(rdev, vb_gpu_addr);
  604. /* draw 10 */
  605. draw_auto(rdev);
  606. /* 5 */
  607. cp_set_surface_sync(rdev,
  608. PACKET3_CB_ACTION_ENA | PACKET3_CB0_DEST_BASE_ENA,
  609. cur_size * h, dst_gpu_addr);
  610. vb += 12;
  611. rdev->r600_blit.vb_used += 12 * 4;
  612. src_gpu_addr += cur_size * h;
  613. dst_gpu_addr += cur_size * h;
  614. size_bytes -= cur_size * h;
  615. }
  616. } else {
  617. max_bytes = 8192 * 4;
  618. while (size_bytes) {
  619. int cur_size = size_bytes;
  620. int src_x = (src_gpu_addr & 255);
  621. int dst_x = (dst_gpu_addr & 255);
  622. int h = 1;
  623. src_gpu_addr = src_gpu_addr & ~255;
  624. dst_gpu_addr = dst_gpu_addr & ~255;
  625. if (!src_x && !dst_x) {
  626. h = (cur_size / max_bytes);
  627. if (h > 8192)
  628. h = 8192;
  629. if (h == 0)
  630. h = 1;
  631. else
  632. cur_size = max_bytes;
  633. } else {
  634. if (cur_size > max_bytes)
  635. cur_size = max_bytes;
  636. if (cur_size > (max_bytes - dst_x))
  637. cur_size = (max_bytes - dst_x);
  638. if (cur_size > (max_bytes - src_x))
  639. cur_size = (max_bytes - src_x);
  640. }
  641. if ((rdev->r600_blit.vb_used + 48) > rdev->r600_blit.vb_total) {
  642. WARN_ON(1);
  643. }
  644. #if 0
  645. if ((rdev->blit_vb->used + 48) > rdev->blit_vb->total) {
  646. r600_nomm_put_vb(dev);
  647. r600_nomm_get_vb(dev);
  648. if (!rdev->blit_vb)
  649. return;
  650. set_shaders(dev);
  651. vb = r600_nomm_get_vb_ptr(dev);
  652. }
  653. #endif
  654. vb[0] = i2f(dst_x / 4);
  655. vb[1] = 0;
  656. vb[2] = i2f(src_x / 4);
  657. vb[3] = 0;
  658. vb[4] = i2f(dst_x / 4);
  659. vb[5] = i2f(h);
  660. vb[6] = i2f(src_x / 4);
  661. vb[7] = i2f(h);
  662. vb[8] = i2f((dst_x + cur_size) / 4);
  663. vb[9] = i2f(h);
  664. vb[10] = i2f((src_x + cur_size) / 4);
  665. vb[11] = i2f(h);
  666. /* src 9 */
  667. set_tex_resource(rdev, FMT_8_8_8_8,
  668. (src_x + cur_size) / 4,
  669. h, (src_x + cur_size) / 4,
  670. src_gpu_addr);
  671. /* 5 */
  672. cp_set_surface_sync(rdev,
  673. PACKET3_TC_ACTION_ENA, (src_x + cur_size * h), src_gpu_addr);
  674. /* dst 23 */
  675. set_render_target(rdev, COLOR_8_8_8_8,
  676. (dst_x + cur_size) / 4, h,
  677. dst_gpu_addr);
  678. /* scissors 12 */
  679. set_scissors(rdev, (dst_x / 4), 0, (dst_x + cur_size / 4), h);
  680. /* Vertex buffer setup 14 */
  681. vb_gpu_addr = rdev->r600_blit.vb_ib->gpu_addr + rdev->r600_blit.vb_used;
  682. set_vtx_resource(rdev, vb_gpu_addr);
  683. /* draw 10 */
  684. draw_auto(rdev);
  685. /* 5 */
  686. cp_set_surface_sync(rdev,
  687. PACKET3_CB_ACTION_ENA | PACKET3_CB0_DEST_BASE_ENA,
  688. cur_size * h, dst_gpu_addr);
  689. /* 78 ring dwords per loop */
  690. vb += 12;
  691. rdev->r600_blit.vb_used += 12 * 4;
  692. src_gpu_addr += cur_size * h;
  693. dst_gpu_addr += cur_size * h;
  694. size_bytes -= cur_size * h;
  695. }
  696. }
  697. }