r420.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include "drmP.h"
  30. #include "radeon_reg.h"
  31. #include "radeon.h"
  32. #include "atom.h"
  33. #include "r100d.h"
  34. #include "r420d.h"
  35. #include "r420_reg_safe.h"
  36. static void r420_set_reg_safe(struct radeon_device *rdev)
  37. {
  38. rdev->config.r300.reg_safe_bm = r420_reg_safe_bm;
  39. rdev->config.r300.reg_safe_bm_size = ARRAY_SIZE(r420_reg_safe_bm);
  40. }
  41. int r420_mc_init(struct radeon_device *rdev)
  42. {
  43. int r;
  44. /* Setup GPU memory space */
  45. rdev->mc.vram_location = 0xFFFFFFFFUL;
  46. rdev->mc.gtt_location = 0xFFFFFFFFUL;
  47. if (rdev->flags & RADEON_IS_AGP) {
  48. r = radeon_agp_init(rdev);
  49. if (r) {
  50. printk(KERN_WARNING "[drm] Disabling AGP\n");
  51. rdev->flags &= ~RADEON_IS_AGP;
  52. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  53. } else {
  54. rdev->mc.gtt_location = rdev->mc.agp_base;
  55. }
  56. }
  57. r = radeon_mc_setup(rdev);
  58. if (r) {
  59. return r;
  60. }
  61. return 0;
  62. }
  63. void r420_pipes_init(struct radeon_device *rdev)
  64. {
  65. unsigned tmp;
  66. unsigned gb_pipe_select;
  67. unsigned num_pipes;
  68. /* GA_ENHANCE workaround TCL deadlock issue */
  69. WREG32(0x4274, (1 << 0) | (1 << 1) | (1 << 2) | (1 << 3));
  70. /* add idle wait as per freedesktop.org bug 24041 */
  71. if (r100_gui_wait_for_idle(rdev)) {
  72. printk(KERN_WARNING "Failed to wait GUI idle while "
  73. "programming pipes. Bad things might happen.\n");
  74. }
  75. /* get max number of pipes */
  76. gb_pipe_select = RREG32(0x402C);
  77. num_pipes = ((gb_pipe_select >> 12) & 3) + 1;
  78. rdev->num_gb_pipes = num_pipes;
  79. tmp = 0;
  80. switch (num_pipes) {
  81. default:
  82. /* force to 1 pipe */
  83. num_pipes = 1;
  84. case 1:
  85. tmp = (0 << 1);
  86. break;
  87. case 2:
  88. tmp = (3 << 1);
  89. break;
  90. case 3:
  91. tmp = (6 << 1);
  92. break;
  93. case 4:
  94. tmp = (7 << 1);
  95. break;
  96. }
  97. WREG32(0x42C8, (1 << num_pipes) - 1);
  98. /* Sub pixel 1/12 so we can have 4K rendering according to doc */
  99. tmp |= (1 << 4) | (1 << 0);
  100. WREG32(0x4018, tmp);
  101. if (r100_gui_wait_for_idle(rdev)) {
  102. printk(KERN_WARNING "Failed to wait GUI idle while "
  103. "programming pipes. Bad things might happen.\n");
  104. }
  105. tmp = RREG32(0x170C);
  106. WREG32(0x170C, tmp | (1 << 31));
  107. WREG32(R300_RB2D_DSTCACHE_MODE,
  108. RREG32(R300_RB2D_DSTCACHE_MODE) |
  109. R300_DC_AUTOFLUSH_ENABLE |
  110. R300_DC_DC_DISABLE_IGNORE_PE);
  111. if (r100_gui_wait_for_idle(rdev)) {
  112. printk(KERN_WARNING "Failed to wait GUI idle while "
  113. "programming pipes. Bad things might happen.\n");
  114. }
  115. if (rdev->family == CHIP_RV530) {
  116. tmp = RREG32(RV530_GB_PIPE_SELECT2);
  117. if ((tmp & 3) == 3)
  118. rdev->num_z_pipes = 2;
  119. else
  120. rdev->num_z_pipes = 1;
  121. } else
  122. rdev->num_z_pipes = 1;
  123. DRM_INFO("radeon: %d quad pipes, %d z pipes initialized.\n",
  124. rdev->num_gb_pipes, rdev->num_z_pipes);
  125. }
  126. u32 r420_mc_rreg(struct radeon_device *rdev, u32 reg)
  127. {
  128. u32 r;
  129. WREG32(R_0001F8_MC_IND_INDEX, S_0001F8_MC_IND_ADDR(reg));
  130. r = RREG32(R_0001FC_MC_IND_DATA);
  131. return r;
  132. }
  133. void r420_mc_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  134. {
  135. WREG32(R_0001F8_MC_IND_INDEX, S_0001F8_MC_IND_ADDR(reg) |
  136. S_0001F8_MC_IND_WR_EN(1));
  137. WREG32(R_0001FC_MC_IND_DATA, v);
  138. }
  139. static void r420_debugfs(struct radeon_device *rdev)
  140. {
  141. if (r100_debugfs_rbbm_init(rdev)) {
  142. DRM_ERROR("Failed to register debugfs file for RBBM !\n");
  143. }
  144. if (r420_debugfs_pipes_info_init(rdev)) {
  145. DRM_ERROR("Failed to register debugfs file for pipes !\n");
  146. }
  147. }
  148. static void r420_clock_resume(struct radeon_device *rdev)
  149. {
  150. u32 sclk_cntl;
  151. if (radeon_dynclks != -1 && radeon_dynclks)
  152. radeon_atom_set_clock_gating(rdev, 1);
  153. sclk_cntl = RREG32_PLL(R_00000D_SCLK_CNTL);
  154. sclk_cntl |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
  155. if (rdev->family == CHIP_R420)
  156. sclk_cntl |= S_00000D_FORCE_PX(1) | S_00000D_FORCE_TX(1);
  157. WREG32_PLL(R_00000D_SCLK_CNTL, sclk_cntl);
  158. }
  159. static void r420_cp_errata_init(struct radeon_device *rdev)
  160. {
  161. /* RV410 and R420 can lock up if CP DMA to host memory happens
  162. * while the 2D engine is busy.
  163. *
  164. * The proper workaround is to queue a RESYNC at the beginning
  165. * of the CP init, apparently.
  166. */
  167. radeon_scratch_get(rdev, &rdev->config.r300.resync_scratch);
  168. radeon_ring_lock(rdev, 8);
  169. radeon_ring_write(rdev, PACKET0(R300_CP_RESYNC_ADDR, 1));
  170. radeon_ring_write(rdev, rdev->config.r300.resync_scratch);
  171. radeon_ring_write(rdev, 0xDEADBEEF);
  172. radeon_ring_unlock_commit(rdev);
  173. }
  174. static void r420_cp_errata_fini(struct radeon_device *rdev)
  175. {
  176. /* Catch the RESYNC we dispatched all the way back,
  177. * at the very beginning of the CP init.
  178. */
  179. radeon_ring_lock(rdev, 8);
  180. radeon_ring_write(rdev, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
  181. radeon_ring_write(rdev, R300_RB3D_DC_FINISH);
  182. radeon_ring_unlock_commit(rdev);
  183. radeon_scratch_free(rdev, rdev->config.r300.resync_scratch);
  184. }
  185. static int r420_startup(struct radeon_device *rdev)
  186. {
  187. int r;
  188. /* set common regs */
  189. r100_set_common_regs(rdev);
  190. /* program mc */
  191. r300_mc_program(rdev);
  192. /* Resume clock */
  193. r420_clock_resume(rdev);
  194. /* Initialize GART (initialize after TTM so we can allocate
  195. * memory through TTM but finalize after TTM) */
  196. if (rdev->flags & RADEON_IS_PCIE) {
  197. r = rv370_pcie_gart_enable(rdev);
  198. if (r)
  199. return r;
  200. }
  201. if (rdev->flags & RADEON_IS_PCI) {
  202. r = r100_pci_gart_enable(rdev);
  203. if (r)
  204. return r;
  205. }
  206. r420_pipes_init(rdev);
  207. /* Enable IRQ */
  208. r100_irq_set(rdev);
  209. rdev->config.r300.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
  210. /* 1M ring buffer */
  211. r = r100_cp_init(rdev, 1024 * 1024);
  212. if (r) {
  213. dev_err(rdev->dev, "failled initializing CP (%d).\n", r);
  214. return r;
  215. }
  216. r420_cp_errata_init(rdev);
  217. r = r100_wb_init(rdev);
  218. if (r) {
  219. dev_err(rdev->dev, "failled initializing WB (%d).\n", r);
  220. }
  221. r = r100_ib_init(rdev);
  222. if (r) {
  223. dev_err(rdev->dev, "failled initializing IB (%d).\n", r);
  224. return r;
  225. }
  226. return 0;
  227. }
  228. int r420_resume(struct radeon_device *rdev)
  229. {
  230. /* Make sur GART are not working */
  231. if (rdev->flags & RADEON_IS_PCIE)
  232. rv370_pcie_gart_disable(rdev);
  233. if (rdev->flags & RADEON_IS_PCI)
  234. r100_pci_gart_disable(rdev);
  235. /* Resume clock before doing reset */
  236. r420_clock_resume(rdev);
  237. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  238. if (radeon_gpu_reset(rdev)) {
  239. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  240. RREG32(R_000E40_RBBM_STATUS),
  241. RREG32(R_0007C0_CP_STAT));
  242. }
  243. /* check if cards are posted or not */
  244. if (rdev->is_atom_bios) {
  245. atom_asic_init(rdev->mode_info.atom_context);
  246. } else {
  247. radeon_combios_asic_init(rdev->ddev);
  248. }
  249. /* Resume clock after posting */
  250. r420_clock_resume(rdev);
  251. /* Initialize surface registers */
  252. radeon_surface_init(rdev);
  253. return r420_startup(rdev);
  254. }
  255. int r420_suspend(struct radeon_device *rdev)
  256. {
  257. r420_cp_errata_fini(rdev);
  258. r100_cp_disable(rdev);
  259. r100_wb_disable(rdev);
  260. r100_irq_disable(rdev);
  261. if (rdev->flags & RADEON_IS_PCIE)
  262. rv370_pcie_gart_disable(rdev);
  263. if (rdev->flags & RADEON_IS_PCI)
  264. r100_pci_gart_disable(rdev);
  265. return 0;
  266. }
  267. void r420_fini(struct radeon_device *rdev)
  268. {
  269. r100_cp_fini(rdev);
  270. r100_wb_fini(rdev);
  271. r100_ib_fini(rdev);
  272. radeon_gem_fini(rdev);
  273. if (rdev->flags & RADEON_IS_PCIE)
  274. rv370_pcie_gart_fini(rdev);
  275. if (rdev->flags & RADEON_IS_PCI)
  276. r100_pci_gart_fini(rdev);
  277. radeon_agp_fini(rdev);
  278. radeon_irq_kms_fini(rdev);
  279. radeon_fence_driver_fini(rdev);
  280. radeon_bo_fini(rdev);
  281. if (rdev->is_atom_bios) {
  282. radeon_atombios_fini(rdev);
  283. } else {
  284. radeon_combios_fini(rdev);
  285. }
  286. kfree(rdev->bios);
  287. rdev->bios = NULL;
  288. }
  289. int r420_init(struct radeon_device *rdev)
  290. {
  291. int r;
  292. /* Initialize scratch registers */
  293. radeon_scratch_init(rdev);
  294. /* Initialize surface registers */
  295. radeon_surface_init(rdev);
  296. /* TODO: disable VGA need to use VGA request */
  297. /* BIOS*/
  298. if (!radeon_get_bios(rdev)) {
  299. if (ASIC_IS_AVIVO(rdev))
  300. return -EINVAL;
  301. }
  302. if (rdev->is_atom_bios) {
  303. r = radeon_atombios_init(rdev);
  304. if (r) {
  305. return r;
  306. }
  307. } else {
  308. r = radeon_combios_init(rdev);
  309. if (r) {
  310. return r;
  311. }
  312. }
  313. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  314. if (radeon_gpu_reset(rdev)) {
  315. dev_warn(rdev->dev,
  316. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  317. RREG32(R_000E40_RBBM_STATUS),
  318. RREG32(R_0007C0_CP_STAT));
  319. }
  320. /* check if cards are posted or not */
  321. if (radeon_boot_test_post_card(rdev) == false)
  322. return -EINVAL;
  323. /* Initialize clocks */
  324. radeon_get_clock_info(rdev->ddev);
  325. /* Initialize power management */
  326. radeon_pm_init(rdev);
  327. /* Get vram informations */
  328. r300_vram_info(rdev);
  329. /* Initialize memory controller (also test AGP) */
  330. r = r420_mc_init(rdev);
  331. if (r) {
  332. return r;
  333. }
  334. r420_debugfs(rdev);
  335. /* Fence driver */
  336. r = radeon_fence_driver_init(rdev);
  337. if (r) {
  338. return r;
  339. }
  340. r = radeon_irq_kms_init(rdev);
  341. if (r) {
  342. return r;
  343. }
  344. /* Memory manager */
  345. r = radeon_bo_init(rdev);
  346. if (r) {
  347. return r;
  348. }
  349. if (rdev->family == CHIP_R420)
  350. r100_enable_bm(rdev);
  351. if (rdev->flags & RADEON_IS_PCIE) {
  352. r = rv370_pcie_gart_init(rdev);
  353. if (r)
  354. return r;
  355. }
  356. if (rdev->flags & RADEON_IS_PCI) {
  357. r = r100_pci_gart_init(rdev);
  358. if (r)
  359. return r;
  360. }
  361. r420_set_reg_safe(rdev);
  362. rdev->accel_working = true;
  363. r = r420_startup(rdev);
  364. if (r) {
  365. /* Somethings want wront with the accel init stop accel */
  366. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  367. r420_suspend(rdev);
  368. r100_cp_fini(rdev);
  369. r100_wb_fini(rdev);
  370. r100_ib_fini(rdev);
  371. if (rdev->flags & RADEON_IS_PCIE)
  372. rv370_pcie_gart_fini(rdev);
  373. if (rdev->flags & RADEON_IS_PCI)
  374. r100_pci_gart_fini(rdev);
  375. radeon_agp_fini(rdev);
  376. radeon_irq_kms_fini(rdev);
  377. rdev->accel_working = false;
  378. }
  379. return 0;
  380. }
  381. /*
  382. * Debugfs info
  383. */
  384. #if defined(CONFIG_DEBUG_FS)
  385. static int r420_debugfs_pipes_info(struct seq_file *m, void *data)
  386. {
  387. struct drm_info_node *node = (struct drm_info_node *) m->private;
  388. struct drm_device *dev = node->minor->dev;
  389. struct radeon_device *rdev = dev->dev_private;
  390. uint32_t tmp;
  391. tmp = RREG32(R400_GB_PIPE_SELECT);
  392. seq_printf(m, "GB_PIPE_SELECT 0x%08x\n", tmp);
  393. tmp = RREG32(R300_GB_TILE_CONFIG);
  394. seq_printf(m, "GB_TILE_CONFIG 0x%08x\n", tmp);
  395. tmp = RREG32(R300_DST_PIPE_CONFIG);
  396. seq_printf(m, "DST_PIPE_CONFIG 0x%08x\n", tmp);
  397. return 0;
  398. }
  399. static struct drm_info_list r420_pipes_info_list[] = {
  400. {"r420_pipes_info", r420_debugfs_pipes_info, 0, NULL},
  401. };
  402. #endif
  403. int r420_debugfs_pipes_info_init(struct radeon_device *rdev)
  404. {
  405. #if defined(CONFIG_DEBUG_FS)
  406. return radeon_debugfs_add_files(rdev, r420_pipes_info_list, 1);
  407. #else
  408. return 0;
  409. #endif
  410. }